Home | History | Annotate | Line # | Download | only in ebus
cs4231_ebus.c revision 1.35.26.1
      1  1.35.26.1     skrll /*	$NetBSD: cs4231_ebus.c,v 1.35.26.1 2017/02/05 13:40:27 skrll Exp $ */
      2        1.1       uwe 
      3        1.1       uwe /*
      4        1.1       uwe  * Copyright (c) 2002 Valeriy E. Ushakov
      5        1.1       uwe  * All rights reserved.
      6        1.1       uwe  *
      7        1.1       uwe  * Redistribution and use in source and binary forms, with or without
      8        1.1       uwe  * modification, are permitted provided that the following conditions
      9        1.1       uwe  * are met:
     10        1.1       uwe  * 1. Redistributions of source code must retain the above copyright
     11        1.1       uwe  *    notice, this list of conditions and the following disclaimer.
     12        1.1       uwe  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1       uwe  *    notice, this list of conditions and the following disclaimer in the
     14        1.1       uwe  *    documentation and/or other materials provided with the distribution.
     15        1.1       uwe  * 3. The name of the author may not be used to endorse or promote products
     16        1.1       uwe  *    derived from this software without specific prior written permission
     17        1.1       uwe  *
     18        1.1       uwe  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19        1.1       uwe  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20        1.1       uwe  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21        1.1       uwe  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22        1.1       uwe  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23        1.1       uwe  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24        1.1       uwe  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25        1.1       uwe  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26        1.1       uwe  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27        1.1       uwe  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28        1.1       uwe  */
     29       1.12     lukem 
     30       1.12     lukem #include <sys/cdefs.h>
     31  1.35.26.1     skrll __KERNEL_RCSID(0, "$NetBSD: cs4231_ebus.c,v 1.35.26.1 2017/02/05 13:40:27 skrll Exp $");
     32       1.30       mrg 
     33       1.30       mrg #ifdef _KERNEL_OPT
     34       1.30       mrg #include "opt_sparc_arch.h"
     35       1.30       mrg #endif
     36        1.1       uwe 
     37        1.1       uwe #include <sys/param.h>
     38        1.1       uwe #include <sys/systm.h>
     39        1.1       uwe #include <sys/errno.h>
     40        1.1       uwe #include <sys/device.h>
     41       1.35  jmcneill #include <sys/cpu.h>
     42       1.35  jmcneill #include <sys/kmem.h>
     43        1.1       uwe #include <sys/malloc.h>
     44        1.1       uwe 
     45        1.1       uwe #include <machine/autoconf.h>
     46       1.24        ad 
     47        1.1       uwe #include <dev/ebus/ebusreg.h>
     48        1.1       uwe #include <dev/ebus/ebusvar.h>
     49        1.1       uwe 
     50        1.1       uwe #include <sys/audioio.h>
     51        1.1       uwe #include <dev/audio_if.h>
     52        1.1       uwe 
     53        1.1       uwe #include <dev/ic/ad1848reg.h>
     54        1.1       uwe #include <dev/ic/cs4231reg.h>
     55        1.1       uwe #include <dev/ic/ad1848var.h>
     56        1.1       uwe #include <dev/ic/cs4231var.h>
     57        1.1       uwe 
     58        1.1       uwe #ifdef AUDIO_DEBUG
     59        1.1       uwe int cs4231_ebus_debug = 0;
     60        1.2       uwe #define DPRINTF(x)	if (cs4231_ebus_debug) printf x
     61        1.1       uwe #else
     62        1.1       uwe #define DPRINTF(x)
     63        1.1       uwe #endif
     64        1.1       uwe 
     65        1.1       uwe 
     66        1.1       uwe struct cs4231_ebus_softc {
     67        1.1       uwe 	struct cs4231_softc sc_cs4231;
     68        1.1       uwe 
     69       1.24        ad 	void *sc_pint;
     70       1.24        ad 	void *sc_rint;
     71        1.3       uwe 	bus_space_tag_t sc_bt;
     72        1.3       uwe 	bus_space_handle_t sc_pdmareg; /* playback DMA */
     73        1.3       uwe 	bus_space_handle_t sc_cdmareg; /* record DMA */
     74        1.1       uwe };
     75        1.1       uwe 
     76        1.1       uwe 
     77       1.33    cegger void	cs4231_ebus_attach(device_t, device_t, void *);
     78       1.33    cegger int	cs4231_ebus_match(device_t, cfdata_t, void *);
     79        1.1       uwe 
     80       1.26        ad static int	cs4231_ebus_pint(void *);
     81       1.26        ad static int	cs4231_ebus_rint(void *);
     82       1.24        ad 
     83       1.34  christos CFATTACH_DECL_NEW(audiocs_ebus, sizeof(struct cs4231_ebus_softc),
     84        1.9   thorpej     cs4231_ebus_match, cs4231_ebus_attach, NULL, NULL);
     85        1.1       uwe 
     86       1.11       wiz /* audio_hw_if methods specific to ebus DMA */
     87       1.15      kent static int	cs4231_ebus_round_blocksize(void *, int, int,
     88       1.15      kent 					    const audio_params_t *);
     89        1.1       uwe static int	cs4231_ebus_trigger_output(void *, void *, void *, int,
     90        1.1       uwe 					   void (*)(void *), void *,
     91       1.16      kent 					   const audio_params_t *);
     92        1.1       uwe static int	cs4231_ebus_trigger_input(void *, void *, void *, int,
     93        1.1       uwe 					  void (*)(void *), void *,
     94       1.16      kent 					  const audio_params_t *);
     95        1.1       uwe static int	cs4231_ebus_halt_output(void *);
     96        1.1       uwe static int	cs4231_ebus_halt_input(void *);
     97        1.1       uwe 
     98       1.14      yamt const struct audio_hw_if audiocs_ebus_hw_if = {
     99        1.1       uwe 	cs4231_open,
    100        1.1       uwe 	cs4231_close,
    101        1.1       uwe 	NULL,			/* drain */
    102        1.1       uwe 	ad1848_query_encoding,
    103        1.1       uwe 	ad1848_set_params,
    104       1.13       uwe 	cs4231_ebus_round_blocksize,
    105        1.1       uwe 	ad1848_commit_settings,
    106        1.1       uwe 	NULL,			/* init_output */
    107        1.1       uwe 	NULL,			/* init_input */
    108        1.1       uwe 	NULL,			/* start_output */
    109        1.1       uwe 	NULL,			/* start_input */
    110        1.1       uwe 	cs4231_ebus_halt_output,
    111        1.1       uwe 	cs4231_ebus_halt_input,
    112        1.1       uwe 	NULL,			/* speaker_ctl */
    113        1.1       uwe 	cs4231_getdev,
    114        1.1       uwe 	NULL,			/* setfd */
    115        1.1       uwe 	cs4231_set_port,
    116        1.1       uwe 	cs4231_get_port,
    117        1.1       uwe 	cs4231_query_devinfo,
    118        1.1       uwe 	cs4231_malloc,
    119        1.1       uwe 	cs4231_free,
    120       1.13       uwe 	NULL,			/* round_buffersize */
    121        1.2       uwe 	NULL,			/* mappage */
    122        1.1       uwe 	cs4231_get_props,
    123        1.1       uwe 	cs4231_ebus_trigger_output,
    124        1.1       uwe 	cs4231_ebus_trigger_input,
    125        1.1       uwe 	NULL,			/* dev_ioctl */
    126       1.35  jmcneill 	ad1848_get_locks,
    127        1.1       uwe };
    128        1.1       uwe 
    129        1.1       uwe #ifdef AUDIO_DEBUG
    130        1.1       uwe static void	cs4231_ebus_regdump(char *, struct cs4231_ebus_softc *);
    131        1.1       uwe #endif
    132        1.1       uwe 
    133        1.3       uwe static int	cs4231_ebus_dma_reset(bus_space_tag_t, bus_space_handle_t);
    134        1.1       uwe static int	cs4231_ebus_trigger_transfer(struct cs4231_softc *,
    135        1.3       uwe 			struct cs_transfer *,
    136        1.3       uwe 			bus_space_tag_t, bus_space_handle_t,
    137        1.1       uwe 			int, void *, void *, int, void (*)(void *), void *,
    138       1.16      kent 			const audio_params_t *);
    139        1.1       uwe static void	cs4231_ebus_dma_advance(struct cs_transfer *,
    140        1.3       uwe 					bus_space_tag_t, bus_space_handle_t);
    141        1.1       uwe static int	cs4231_ebus_dma_intr(struct cs_transfer *,
    142       1.24        ad 				     bus_space_tag_t, bus_space_handle_t,
    143       1.24        ad 				     void *);
    144        1.1       uwe static int	cs4231_ebus_intr(void *);
    145        1.1       uwe 
    146        1.1       uwe 
    147        1.1       uwe int
    148       1.33    cegger cs4231_ebus_match(device_t parent, cfdata_t cf, void *aux)
    149        1.1       uwe {
    150       1.17      kent 	struct ebus_attach_args *ea;
    151       1.27       mrg 	char *compat;
    152       1.30       mrg 	int len, total_size;
    153        1.1       uwe 
    154       1.17      kent 	ea = aux;
    155        1.1       uwe 	if (strcmp(ea->ea_name, AUDIOCS_PROM_NAME) == 0)
    156       1.17      kent 		return 1;
    157        1.1       uwe 
    158       1.30       mrg 	compat = NULL;
    159       1.30       mrg 	if (prom_getprop(ea->ea_node, "compatible", 1, &total_size, &compat) == 0) {
    160       1.30       mrg 		do {
    161       1.30       mrg 			if (strcmp(compat, AUDIOCS_PROM_NAME) == 0)
    162       1.30       mrg 				return 1;
    163       1.31    martin #ifdef __sparc__
    164       1.31    martin 			/* on KRUPS compatible lists: "cs4231", "ad1848",
    165       1.31    martin 			 * "mwave", and "pnpPNP,b007" */
    166       1.31    martin 			if (strcmp(compat, "cs4231") == 0)
    167       1.31    martin 				return 1;
    168       1.31    martin #endif
    169       1.30       mrg 			len = strlen(compat) + 1;
    170       1.30       mrg 			total_size -= len;
    171       1.30       mrg 			compat += len;
    172       1.30       mrg 		} while (total_size > 0);
    173       1.30       mrg 	}
    174       1.27       mrg 
    175       1.17      kent 	return 0;
    176        1.1       uwe }
    177        1.1       uwe 
    178        1.1       uwe 
    179        1.1       uwe void
    180       1.33    cegger cs4231_ebus_attach(device_t parent, device_t self, void *aux)
    181       1.17      kent {
    182       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    183       1.17      kent 	struct cs4231_softc *sc;
    184       1.17      kent 	struct ebus_attach_args *ea;
    185        1.1       uwe 	bus_space_handle_t bh;
    186        1.1       uwe 	int i;
    187        1.1       uwe 
    188       1.20   thorpej 	ebsc = device_private(self);
    189       1.17      kent 	sc = &ebsc->sc_cs4231;
    190       1.17      kent 	ea = aux;
    191        1.3       uwe 	sc->sc_bustag = ebsc->sc_bt = ea->ea_bustag;
    192        1.1       uwe 	sc->sc_dmatag = ea->ea_dmatag;
    193        1.1       uwe 
    194       1.26        ad 	ebsc->sc_pint = sparc_softintr_establish(IPL_VM,
    195       1.26        ad 	    (void *)cs4231_ebus_pint, sc);
    196       1.26        ad 	ebsc->sc_rint = sparc_softintr_establish(IPL_VM,
    197       1.26        ad 	    (void *)cs4231_ebus_rint, sc);
    198       1.24        ad 
    199        1.1       uwe 	/*
    200        1.1       uwe 	 * These are the register we get from the prom:
    201        1.1       uwe 	 *	- CS4231 registers
    202        1.1       uwe 	 *	- Playback EBus DMA controller
    203        1.1       uwe 	 *	- Capture EBus DMA controller
    204        1.1       uwe 	 *	- AUXIO audio register (codec powerdown)
    205        1.1       uwe 	 *
    206        1.1       uwe 	 * Map my registers in, if they aren't already in virtual
    207        1.1       uwe 	 * address space.
    208        1.1       uwe 	 */
    209        1.4       eeh 	if (bus_space_map(ea->ea_bustag, EBUS_ADDR_FROM_REG(&ea->ea_reg[0]),
    210        1.4       eeh 		ea->ea_reg[0].size, 0, &bh) != 0) {
    211        1.6       uwe 		printf(": unable to map registers\n");
    212        1.4       eeh 		return;
    213        1.1       uwe 	}
    214       1.18     perry 
    215        1.1       uwe 	if (bus_space_map(ea->ea_bustag,
    216       1.30       mrg #ifdef MSIIEP		/* XXX: Krups */
    217       1.30       mrg 			  /*
    218       1.30       mrg 			   * XXX: map playback DMA registers
    219       1.30       mrg 			   * (we just know where they are)
    220       1.30       mrg 			   */
    221        1.1       uwe 			  BUS_ADDR(0x14, 0x702000), /* XXX: magic num */
    222        1.3       uwe 			  EBUS_DMAC_SIZE,
    223       1.30       mrg #else
    224       1.30       mrg 			  EBUS_ADDR_FROM_REG(&ea->ea_reg[1]),
    225       1.30       mrg 			  ea->ea_reg[1].size,
    226       1.30       mrg #endif
    227        1.3       uwe 			  0, &ebsc->sc_pdmareg) != 0)
    228        1.1       uwe 	{
    229        1.6       uwe 		printf(": unable to map playback DMA registers\n");
    230        1.2       uwe 		return;
    231        1.1       uwe 	}
    232        1.1       uwe 
    233        1.1       uwe 	if (bus_space_map(ea->ea_bustag,
    234       1.30       mrg #ifdef MSIIEP		/* XXX: Krups */
    235       1.30       mrg 			  /*
    236       1.30       mrg 			   * XXX: map capture DMA registers
    237       1.30       mrg 			   * (we just know where they are)
    238       1.30       mrg 			   */
    239        1.1       uwe 			  BUS_ADDR(0x14, 0x704000), /* XXX: magic num */
    240        1.3       uwe 			  EBUS_DMAC_SIZE,
    241       1.30       mrg #else
    242       1.30       mrg 			  EBUS_ADDR_FROM_REG(&ea->ea_reg[2]),
    243       1.30       mrg 			  ea->ea_reg[2].size,
    244       1.30       mrg #endif
    245        1.3       uwe 			  0, &ebsc->sc_cdmareg) != 0)
    246        1.1       uwe 	{
    247        1.6       uwe 		printf(": unable to map capture DMA registers\n");
    248        1.2       uwe 		return;
    249        1.1       uwe 	}
    250        1.1       uwe 
    251       1.35  jmcneill 	ad1848_init_locks(&sc->sc_ad1848, IPL_SCHED);
    252       1.35  jmcneill 
    253        1.1       uwe 	/* establish interrupt channels */
    254        1.1       uwe 	for (i = 0; i < ea->ea_nintr; ++i)
    255        1.1       uwe 		bus_intr_establish(ea->ea_bustag,
    256       1.24        ad 				   ea->ea_intr[i], IPL_SCHED,
    257        1.1       uwe 				   cs4231_ebus_intr, ebsc);
    258        1.1       uwe 
    259       1.34  christos 	cs4231_common_attach(sc, self, bh);
    260        1.1       uwe 	printf("\n");
    261        1.1       uwe 
    262        1.1       uwe 	/* XXX: todo: move to cs4231_common_attach, pass hw_if as arg? */
    263       1.34  christos 	audio_attach_mi(&audiocs_ebus_hw_if, sc, sc->sc_ad1848.sc_dev);
    264        1.1       uwe }
    265        1.1       uwe 
    266        1.1       uwe 
    267       1.13       uwe static int
    268       1.17      kent cs4231_ebus_round_blocksize(void *addr, int blk, int mode,
    269       1.17      kent 			    const audio_params_t *param)
    270       1.13       uwe {
    271  1.35.26.1     skrll 	int sz;
    272       1.13       uwe 
    273       1.13       uwe 	/* we want to use DMA burst size of 16 words */
    274  1.35.26.1     skrll 	sz = blk & -64;
    275  1.35.26.1     skrll 	if (sz == 0)
    276  1.35.26.1     skrll 		sz = 64;	/* zero is not a good blocksize */
    277  1.35.26.1     skrll 	return sz;
    278       1.13       uwe }
    279       1.13       uwe 
    280       1.13       uwe 
    281        1.1       uwe #ifdef AUDIO_DEBUG
    282        1.1       uwe static void
    283       1.17      kent cs4231_ebus_regdump(char *label, struct cs4231_ebus_softc *ebsc)
    284        1.1       uwe {
    285        1.1       uwe 	/* char bits[128]; */
    286        1.1       uwe 
    287        1.1       uwe 	printf("cs4231regdump(%s): regs:", label);
    288       1.11       wiz 	/* XXX: dump ebus DMA and aux registers */
    289        1.1       uwe 	ad1848_dump_regs(&ebsc->sc_cs4231.sc_ad1848);
    290        1.1       uwe }
    291        1.1       uwe #endif /* AUDIO_DEBUG */
    292        1.1       uwe 
    293        1.1       uwe 
    294        1.1       uwe /* XXX: nothing CS4231-specific in this code... */
    295        1.1       uwe static int
    296       1.17      kent cs4231_ebus_dma_reset(bus_space_tag_t dt, bus_space_handle_t dh)
    297        1.1       uwe {
    298        1.3       uwe 	u_int32_t csr;
    299        1.1       uwe 	int timo;
    300        1.1       uwe 
    301        1.3       uwe 	/* reset, also clear TC, just in case */
    302        1.3       uwe 	bus_space_write_4(dt, dh, EBUS_DMAC_DCSR, EBDMA_RESET | EBDMA_TC);
    303        1.1       uwe 
    304        1.3       uwe 	for (timo = 50000; timo != 0; --timo) {
    305        1.3       uwe 		csr = bus_space_read_4(dt, dh, EBUS_DMAC_DCSR);
    306        1.3       uwe 		if ((csr & (EBDMA_CYC_PEND | EBDMA_DRAIN)) == 0)
    307        1.1       uwe 			break;
    308        1.3       uwe 	}
    309        1.1       uwe 
    310        1.1       uwe 	if (timo == 0) {
    311        1.3       uwe 		char bits[128];
    312       1.28  christos 		snprintb(bits, sizeof(bits), EBUS_DCSR_BITS, csr);
    313       1.28  christos 		printf("cs4231_ebus_dma_reset: timed out: csr=%s\n", bits);
    314       1.17      kent 		return ETIMEDOUT;
    315        1.1       uwe 	}
    316        1.1       uwe 
    317        1.3       uwe 	bus_space_write_4(dt, dh, EBUS_DMAC_DCSR, csr & ~EBDMA_RESET);
    318       1.17      kent 	return 0;
    319        1.1       uwe }
    320        1.1       uwe 
    321        1.1       uwe 
    322        1.1       uwe static void
    323       1.17      kent cs4231_ebus_dma_advance(struct cs_transfer *t, bus_space_tag_t dt,
    324       1.17      kent 			bus_space_handle_t dh)
    325        1.1       uwe {
    326        1.1       uwe 	bus_addr_t dmaaddr;
    327        1.1       uwe 	bus_size_t dmasize;
    328        1.1       uwe 
    329        1.1       uwe 	cs4231_transfer_advance(t, &dmaaddr, &dmasize);
    330        1.3       uwe 
    331        1.3       uwe 	bus_space_write_4(dt, dh, EBUS_DMAC_DNBR, (u_int32_t)dmasize);
    332        1.3       uwe 	bus_space_write_4(dt, dh, EBUS_DMAC_DNAR, (u_int32_t)dmaaddr);
    333        1.1       uwe }
    334        1.1       uwe 
    335        1.1       uwe 
    336        1.1       uwe /*
    337       1.13       uwe  * Trigger transfer "t" using DMA controller at "dt"/"dh".
    338        1.1       uwe  * "iswrite" defines direction of the transfer.
    339        1.1       uwe  */
    340        1.1       uwe static int
    341       1.17      kent cs4231_ebus_trigger_transfer(
    342       1.17      kent 	struct cs4231_softc *sc,
    343       1.17      kent 	struct cs_transfer *t,
    344       1.17      kent 	bus_space_tag_t dt,
    345       1.17      kent 	bus_space_handle_t dh,
    346       1.17      kent 	int iswrite,
    347       1.17      kent 	void *start, void *end,
    348       1.17      kent 	int blksize,
    349       1.17      kent 	void (*intr)(void *),
    350       1.17      kent 	void *arg,
    351       1.17      kent 	const audio_params_t *param)
    352        1.1       uwe {
    353       1.17      kent 	uint32_t csr;
    354        1.1       uwe 	bus_addr_t dmaaddr;
    355        1.1       uwe 	bus_size_t dmasize;
    356        1.1       uwe 	int ret;
    357        1.1       uwe 
    358        1.1       uwe 	ret = cs4231_transfer_init(sc, t, &dmaaddr, &dmasize,
    359        1.1       uwe 				   start, end, blksize, intr, arg);
    360        1.1       uwe 	if (ret != 0)
    361       1.17      kent 		return ret;
    362        1.1       uwe 
    363        1.3       uwe 	ret = cs4231_ebus_dma_reset(dt, dh);
    364        1.1       uwe 	if (ret != 0)
    365       1.17      kent 		return ret;
    366        1.1       uwe 
    367        1.5    martin 	csr = bus_space_read_4(dt, dh, EBUS_DMAC_DCSR);
    368        1.5    martin 	bus_space_write_4(dt, dh, EBUS_DMAC_DCSR,
    369        1.3       uwe 			  csr | EBDMA_EN_NEXT | (iswrite ? EBDMA_WRITE : 0)
    370       1.13       uwe 			  | EBDMA_EN_DMA | EBDMA_EN_CNT | EBDMA_INT_EN
    371       1.13       uwe 			  | EBDMA_BURST_SIZE_16);
    372        1.3       uwe 
    373        1.3       uwe 	/* first load: propagated to DACR/DBCR */
    374       1.17      kent 	bus_space_write_4(dt, dh, EBUS_DMAC_DNBR, (uint32_t)dmasize);
    375       1.17      kent 	bus_space_write_4(dt, dh, EBUS_DMAC_DNAR, (uint32_t)dmaaddr);
    376        1.1       uwe 
    377        1.1       uwe 	/* next load: goes to DNAR/DNBR */
    378        1.3       uwe 	cs4231_ebus_dma_advance(t, dt, dh);
    379        1.1       uwe 
    380       1.17      kent 	return 0;
    381        1.1       uwe }
    382        1.1       uwe 
    383        1.1       uwe 
    384        1.1       uwe static int
    385       1.17      kent cs4231_ebus_trigger_output(void *addr, void *start, void *end, int blksize,
    386       1.17      kent 			   void (*intr)(void *), void *arg,
    387       1.17      kent 			   const audio_params_t *param)
    388        1.1       uwe {
    389       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    390       1.17      kent 	struct cs4231_softc *sc;
    391        1.3       uwe 	int cfg, ret;
    392        1.1       uwe 
    393       1.17      kent 	ebsc = addr;
    394       1.17      kent 	sc = &ebsc->sc_cs4231;
    395        1.3       uwe 	ret = cs4231_ebus_trigger_transfer(sc, &sc->sc_playback,
    396        1.3       uwe 					   ebsc->sc_bt, ebsc->sc_pdmareg,
    397        1.3       uwe 					   0, /* iswrite */
    398        1.1       uwe 					   start, end, blksize,
    399        1.3       uwe 					   intr, arg, param);
    400        1.1       uwe 	if (ret != 0)
    401       1.17      kent 		return ret;
    402        1.1       uwe 
    403        1.1       uwe 	ad_write(&sc->sc_ad1848, SP_LOWER_BASE_COUNT, 0xff);
    404        1.1       uwe 	ad_write(&sc->sc_ad1848, SP_UPPER_BASE_COUNT, 0xff);
    405        1.1       uwe 
    406        1.1       uwe 	cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
    407        1.3       uwe 	ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG, cfg | PLAYBACK_ENABLE);
    408        1.1       uwe 
    409       1.17      kent 	return 0;
    410        1.1       uwe }
    411        1.1       uwe 
    412        1.1       uwe 
    413        1.1       uwe static int
    414       1.17      kent cs4231_ebus_trigger_input(void *addr, void *start, void *end, int blksize,
    415       1.17      kent 			  void (*intr)(void *), void *arg,
    416       1.17      kent 			  const audio_params_t *param)
    417        1.1       uwe {
    418       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    419       1.17      kent 	struct cs4231_softc *sc;
    420        1.3       uwe 	int cfg, ret;
    421        1.1       uwe 
    422       1.17      kent 	ebsc = addr;
    423       1.17      kent 	sc = &ebsc->sc_cs4231;
    424        1.3       uwe 	ret = cs4231_ebus_trigger_transfer(sc, &sc->sc_capture,
    425        1.3       uwe 					   ebsc->sc_bt, ebsc->sc_cdmareg,
    426        1.3       uwe 					   1, /* iswrite */
    427        1.1       uwe 					   start, end, blksize,
    428        1.3       uwe 					   intr, arg, param);
    429        1.1       uwe 	if (ret != 0)
    430       1.17      kent 		return ret;
    431        1.1       uwe 
    432        1.1       uwe 	ad_write(&sc->sc_ad1848, CS_LOWER_REC_CNT, 0xff);
    433        1.1       uwe 	ad_write(&sc->sc_ad1848, CS_UPPER_REC_CNT, 0xff);
    434        1.1       uwe 
    435        1.1       uwe 	cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
    436        1.3       uwe 	ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG, cfg | CAPTURE_ENABLE);
    437        1.1       uwe 
    438       1.17      kent 	return 0;
    439        1.1       uwe }
    440        1.1       uwe 
    441        1.1       uwe 
    442        1.1       uwe static int
    443       1.17      kent cs4231_ebus_halt_output(void *addr)
    444        1.1       uwe {
    445       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    446       1.17      kent 	struct cs4231_softc *sc;
    447        1.3       uwe 	u_int32_t csr;
    448        1.1       uwe 	int cfg;
    449        1.1       uwe 
    450       1.17      kent 	ebsc = addr;
    451       1.17      kent 	sc = &ebsc->sc_cs4231;
    452        1.1       uwe 	sc->sc_playback.t_active = 0;
    453        1.3       uwe 
    454        1.3       uwe 	csr = bus_space_read_4(ebsc->sc_bt, ebsc->sc_pdmareg, EBUS_DMAC_DCSR);
    455        1.3       uwe 	bus_space_write_4(ebsc->sc_bt, ebsc->sc_pdmareg, EBUS_DMAC_DCSR,
    456        1.3       uwe 			  csr & ~EBDMA_EN_DMA);
    457        1.1       uwe 
    458        1.1       uwe 	cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
    459        1.3       uwe 	ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
    460        1.3       uwe 		 cfg & ~PLAYBACK_ENABLE);
    461        1.1       uwe 
    462       1.17      kent 	return 0;
    463        1.1       uwe }
    464        1.1       uwe 
    465        1.1       uwe 
    466        1.1       uwe static int
    467       1.17      kent cs4231_ebus_halt_input(void *addr)
    468        1.1       uwe {
    469       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    470       1.17      kent 	struct cs4231_softc *sc;
    471       1.17      kent 	uint32_t csr;
    472        1.1       uwe 	int cfg;
    473        1.1       uwe 
    474       1.17      kent 	ebsc = addr;
    475       1.17      kent 	sc = &ebsc->sc_cs4231;
    476        1.1       uwe 	sc->sc_capture.t_active = 0;
    477        1.3       uwe 
    478        1.3       uwe 	csr = bus_space_read_4(ebsc->sc_bt, ebsc->sc_cdmareg, EBUS_DMAC_DCSR);
    479        1.3       uwe 	bus_space_write_4(ebsc->sc_bt, ebsc->sc_cdmareg, EBUS_DMAC_DCSR,
    480        1.3       uwe 			  csr & ~EBDMA_EN_DMA);
    481        1.1       uwe 
    482        1.1       uwe 	cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
    483        1.3       uwe 	ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
    484        1.3       uwe 		 cfg & ~CAPTURE_ENABLE);
    485        1.1       uwe 
    486       1.17      kent 	return 0;
    487        1.1       uwe }
    488        1.1       uwe 
    489        1.1       uwe 
    490        1.1       uwe static int
    491       1.17      kent cs4231_ebus_dma_intr(struct cs_transfer *t, bus_space_tag_t dt,
    492       1.24        ad 		     bus_space_handle_t dh, void *sih)
    493        1.1       uwe {
    494       1.17      kent 	uint32_t csr;
    495        1.1       uwe #ifdef AUDIO_DEBUG
    496        1.1       uwe 	char bits[128];
    497        1.1       uwe #endif
    498        1.1       uwe 
    499        1.1       uwe 	/* read DMA status, clear TC bit by writing it back */
    500        1.3       uwe 	csr = bus_space_read_4(dt, dh, EBUS_DMAC_DCSR);
    501        1.3       uwe 	bus_space_write_4(dt, dh, EBUS_DMAC_DCSR, csr);
    502       1.28  christos #ifdef AUDIO_DEBUG
    503       1.28  christos 	snprintb(bits, sizeof(bits), EBUS_DCSR_BITS, csr);
    504       1.28  christos 	DPRINTF(("audiocs: %s dcsr=%s\n", t->t_name, bits));
    505       1.29    cegger #endif
    506        1.1       uwe 
    507        1.1       uwe 	if (csr & EBDMA_ERR_PEND) {
    508        1.1       uwe 		++t->t_ierrcnt.ev_count;
    509        1.1       uwe 		printf("audiocs: %s DMA error, resetting\n", t->t_name);
    510        1.3       uwe 		cs4231_ebus_dma_reset(dt, dh);
    511        1.1       uwe 		/* how to notify audio(9)??? */
    512       1.17      kent 		return 1;
    513        1.1       uwe 	}
    514        1.1       uwe 
    515        1.1       uwe 	if ((csr & EBDMA_INT_PEND) == 0)
    516       1.17      kent 		return 0;
    517        1.1       uwe 
    518        1.1       uwe 	++t->t_intrcnt.ev_count;
    519        1.1       uwe 
    520        1.1       uwe 	if ((csr & EBDMA_TC) == 0) { /* can this happen? */
    521        1.1       uwe 		printf("audiocs: %s INT_PEND but !TC\n", t->t_name);
    522       1.17      kent 		return 1;
    523        1.1       uwe 	}
    524        1.1       uwe 
    525        1.1       uwe 	if (!t->t_active)
    526       1.17      kent 		return 1;
    527        1.1       uwe 
    528        1.3       uwe 	cs4231_ebus_dma_advance(t, dt, dh);
    529        1.1       uwe 
    530       1.11       wiz 	/* call audio(9) framework while DMA is chugging along */
    531        1.1       uwe 	if (t->t_intr != NULL)
    532       1.26        ad 		sparc_softintr_schedule(sih);
    533       1.17      kent 	return 1;
    534        1.1       uwe }
    535        1.1       uwe 
    536        1.1       uwe 
    537        1.1       uwe static int
    538       1.17      kent cs4231_ebus_intr(void *arg)
    539        1.1       uwe {
    540       1.17      kent 	struct cs4231_ebus_softc *ebsc;
    541       1.17      kent 	struct cs4231_softc *sc;
    542        1.1       uwe 	int status;
    543        1.1       uwe 	int ret;
    544        1.1       uwe #ifdef AUDIO_DEBUG
    545        1.1       uwe 	char bits[128];
    546        1.1       uwe #endif
    547        1.1       uwe 
    548       1.17      kent 	ebsc = arg;
    549       1.17      kent 	sc = &ebsc->sc_cs4231;
    550       1.35  jmcneill 	mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
    551       1.35  jmcneill 
    552        1.1       uwe 	status = ADREAD(&sc->sc_ad1848, AD1848_STATUS);
    553        1.1       uwe 
    554        1.1       uwe #ifdef AUDIO_DEBUG
    555        1.1       uwe 	if (cs4231_ebus_debug > 1)
    556        1.1       uwe 		cs4231_ebus_regdump("audiointr", ebsc);
    557        1.1       uwe 
    558       1.28  christos 	snprintb(bits, sizeof(bits), AD_R2_BITS, status);
    559       1.34  christos 	DPRINTF(("%s: status: %s\n", device_xname(sc->sc_ad1848.sc_dev),
    560       1.28  christos 	    bits));
    561        1.1       uwe #endif
    562        1.1       uwe 
    563        1.1       uwe 	if (status & INTERRUPT_STATUS) {
    564        1.1       uwe #ifdef AUDIO_DEBUG
    565        1.2       uwe 		int reason;
    566        1.1       uwe 
    567        1.1       uwe 		reason = ad_read(&sc->sc_ad1848, CS_IRQ_STATUS);
    568       1.28  christos 	        snprintb(bits, sizeof(bits), CS_I24_BITS, reason);
    569       1.34  christos 		DPRINTF(("%s: i24: %s\n", device_xname(sc->sc_ad1848.sc_dev),
    570       1.28  christos 		    bits));
    571        1.1       uwe #endif
    572        1.1       uwe 		/* clear interrupt from ad1848 */
    573        1.1       uwe 		ADWRITE(&sc->sc_ad1848, AD1848_STATUS, 0);
    574        1.1       uwe 	}
    575        1.1       uwe 
    576        1.1       uwe 	ret = 0;
    577        1.1       uwe 
    578       1.24        ad 	if (cs4231_ebus_dma_intr(&sc->sc_capture, ebsc->sc_bt,
    579       1.24        ad 	    ebsc->sc_cdmareg, ebsc->sc_rint) != 0)
    580        1.3       uwe 	{
    581        1.2       uwe 		++sc->sc_intrcnt.ev_count;
    582        1.2       uwe 		ret = 1;
    583        1.1       uwe 	}
    584        1.1       uwe 
    585       1.24        ad 	if (cs4231_ebus_dma_intr(&sc->sc_playback, ebsc->sc_bt,
    586       1.24        ad 	    ebsc->sc_pdmareg, ebsc->sc_pint) != 0)
    587        1.3       uwe 	{
    588        1.2       uwe 		++sc->sc_intrcnt.ev_count;
    589        1.2       uwe 		ret = 1;
    590        1.1       uwe 	}
    591        1.1       uwe 
    592       1.35  jmcneill 	mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
    593       1.26        ad 
    594       1.17      kent 	return ret;
    595        1.1       uwe }
    596       1.24        ad 
    597       1.26        ad static int
    598       1.24        ad cs4231_ebus_pint(void *cookie)
    599       1.24        ad {
    600       1.24        ad 	struct cs4231_softc *sc = cookie;
    601       1.24        ad 	struct cs_transfer *t = &sc->sc_playback;
    602       1.24        ad 
    603       1.35  jmcneill 	mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
    604       1.24        ad 	if (t->t_intr != NULL)
    605       1.24        ad 		(*t->t_intr)(t->t_arg);
    606       1.35  jmcneill 	mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
    607       1.26        ad 	return 0;
    608       1.24        ad }
    609       1.24        ad 
    610       1.26        ad static int
    611       1.24        ad cs4231_ebus_rint(void *cookie)
    612       1.24        ad {
    613       1.24        ad 	struct cs4231_softc *sc = cookie;
    614       1.24        ad 	struct cs_transfer *t = &sc->sc_capture;
    615       1.24        ad 
    616       1.35  jmcneill 	mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
    617       1.24        ad 	if (t->t_intr != NULL)
    618       1.24        ad 		(*t->t_intr)(t->t_arg);
    619       1.35  jmcneill 	mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
    620       1.26        ad 	return 0;
    621       1.24        ad }
    622