Home | History | Annotate | Line # | Download | only in ebus
ebusreg.h revision 1.5
      1  1.5  kent /*	$NetBSD: ebusreg.h,v 1.5 2005/01/11 04:23:14 kent Exp $	*/
      2  1.1   mrg 
      3  1.1   mrg /*
      4  1.1   mrg  * Copyright (c) 1999 Matthew R. Green
      5  1.1   mrg  * All rights reserved.
      6  1.1   mrg  *
      7  1.1   mrg  * Redistribution and use in source and binary forms, with or without
      8  1.1   mrg  * modification, are permitted provided that the following conditions
      9  1.1   mrg  * are met:
     10  1.1   mrg  * 1. Redistributions of source code must retain the above copyright
     11  1.1   mrg  *    notice, this list of conditions and the following disclaimer.
     12  1.1   mrg  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1   mrg  *    notice, this list of conditions and the following disclaimer in the
     14  1.1   mrg  *    documentation and/or other materials provided with the distribution.
     15  1.1   mrg  * 3. The name of the author may not be used to endorse or promote products
     16  1.1   mrg  *    derived from this software without specific prior written permission.
     17  1.1   mrg  *
     18  1.1   mrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19  1.1   mrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20  1.1   mrg  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21  1.1   mrg  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22  1.1   mrg  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     23  1.1   mrg  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     24  1.1   mrg  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     25  1.1   mrg  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26  1.1   mrg  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27  1.1   mrg  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28  1.1   mrg  * SUCH DAMAGE.
     29  1.1   mrg  */
     30  1.1   mrg 
     31  1.2   uwe #ifndef _DEV_EBUS_EBUSREG_H_
     32  1.2   uwe #define _DEV_EBUS_EBUSREG_H_
     33  1.1   mrg 
     34  1.1   mrg /*
     35  1.1   mrg  * SPARC `ebus'
     36  1.1   mrg  *
     37  1.1   mrg  * The `ebus' bus is designed to plug traditional PC-ISA devices into
     38  1.1   mrg  * an SPARC system with as few costs as possible, without sacrificing
     39  1.1   mrg  * to performance.  Typically, it is implemented in the PCIO IC from
     40  1.1   mrg  * SME, which also implements a `hme-compatible' PCI network device
     41  1.1   mrg  * (`network').  The ebus has 4 DMA channels, similar to the DMA seen
     42  1.1   mrg  * in the ESP SCSI DMA.
     43  1.1   mrg  *
     44  1.1   mrg  * Typical UltraSPARC systems have a NatSemi SuperIO IC to provide
     45  1.1   mrg  * serial ports for the keyboard and mouse (`se'), floppy disk
     46  1.1   mrg  * controller (`fdthree'), parallel port controller (`bpp') connected
     47  1.1   mrg  * to the ebus, and a PCI-IDE controller (connected directly to the
     48  1.1   mrg  * PCI bus, of course), as well as a Siemens Nixdorf SAB82532 dual
     49  1.1   mrg  * channel serial controller (`su' providing ttya and ttyb), an MK48T59
     50  1.1   mrg  * EEPROM/clock controller (also where the idprom, including the
     51  1.1   mrg  * ethernet address, is located), the audio system (`SUNW,CS4231', same
     52  1.1   mrg  * as other UltraSPARC and some SPARC systems), and other various
     53  1.1   mrg  * internal devices found on traditional SPARC systems such as the
     54  1.1   mrg  * `power', `flashprom', etc., devices.  Other machines with this
     55  1.2   uwe  * device include microSPARC-IIep based systems, e.g. JavaStation10.
     56  1.1   mrg  *
     57  1.1   mrg  * The ebus uses an interrupt mapping scheme similar to PCI, though
     58  1.1   mrg  * the actual structures are different.
     59  1.1   mrg  */
     60  1.1   mrg 
     61  1.1   mrg /*
     62  1.2   uwe  * EBus PROM structures.  There's no official OFW binding for EBus,
     63  1.2   uwe  * so ms-IIep PROMs deviate from de-facto standard used on Ultra's.
     64  1.2   uwe  *
     65  1.2   uwe  * EBus address is represented in PROM by 2 cells: bar and offset.
     66  1.2   uwe  * "bar" specifies the EBus BAR register used to translate the
     67  1.2   uwe  * "offset" into PCI address space.
     68  1.2   uwe  *
     69  1.2   uwe  * On Ultra the bar is the _offset_ of the BAR in PCI config space but
     70  1.2   uwe  * in (some?) ms-IIep systems (e.g. Krups) it's the _number_ of the
     71  1.2   uwe  * BAR - e.g. BAR1 is represented by 1 in Krups PROM, while on Ultra
     72  1.2   uwe  * it's 0x14.
     73  1.1   mrg  */
     74  1.1   mrg 
     75  1.1   mrg struct ebus_regs {
     76  1.5  kent 	uint32_t	hi;		/* high bits of physaddr */
     77  1.5  kent 	uint32_t	lo;
     78  1.5  kent 	uint32_t	size;
     79  1.1   mrg };
     80  1.1   mrg 
     81  1.2   uwe #define	EBUS_ADDR_FROM_REG(reg)		BUS_ADDR((reg)->hi, (reg)->lo)
     82  1.2   uwe 
     83  1.2   uwe 
     84  1.1   mrg struct ebus_ranges {
     85  1.5  kent 	uint32_t	child_hi;	/* child high phys addr */
     86  1.5  kent 	uint32_t	child_lo;	/* child low phys addr */
     87  1.5  kent 	uint32_t	phys_hi;	/* parent high phys addr */
     88  1.5  kent 	uint32_t	phys_mid;	/* parent mid phys addr */
     89  1.5  kent 	uint32_t	phys_lo;	/* parent low phys addr */
     90  1.5  kent 	uint32_t	size;
     91  1.1   mrg };
     92  1.1   mrg 
     93  1.2   uwe 
     94  1.2   uwe /* NB: ms-IIep PROMs lack these interrupt-related properties */
     95  1.1   mrg struct ebus_interrupt_map {
     96  1.5  kent 	uint32_t	hi;		/* high phys addr mask */
     97  1.5  kent 	uint32_t	lo;		/* low phys addr mask */
     98  1.5  kent 	uint32_t	intr;		/* interrupt mask */
     99  1.1   mrg 	int32_t		cnode;		/* child node */
    100  1.5  kent 	uint32_t	cintr;		/* child interrupt */
    101  1.1   mrg };
    102  1.1   mrg 
    103  1.1   mrg struct ebus_interrupt_map_mask {
    104  1.5  kent 	uint32_t	hi;		/* high phys addr */
    105  1.5  kent 	uint32_t	lo;		/* low phys addr */
    106  1.5  kent 	uint32_t	intr;		/* interrupt */
    107  1.1   mrg };
    108  1.1   mrg 
    109  1.2   uwe 
    110  1.2   uwe /*
    111  1.2   uwe  * DMA controller registers.
    112  1.2   uwe  *
    113  1.2   uwe  * The "next" registers are at the same locations.
    114  1.2   uwe  * Which one you write to depends on EN_NEXT bit in the DCSR.
    115  1.2   uwe  */
    116  1.2   uwe #define EBUS_DMAC_DCSR	0	/* control/status register */
    117  1.2   uwe #define EBUS_DMAC_DACR	4	/* address count register */
    118  1.2   uwe #define EBUS_DMAC_DNAR	4	/* next address register */
    119  1.2   uwe #define EBUS_DMAC_DBCR	8	/* byte count register */
    120  1.2   uwe #define EBUS_DMAC_DNBR	8	/* next byte register */
    121  1.2   uwe 
    122  1.4   uwe #define EBUS_DMAC_SIZE	12
    123  1.4   uwe 
    124  1.2   uwe 
    125  1.2   uwe /*
    126  1.2   uwe  * DCSR bits (PCIO manual, Table 7-23, pp 134-135)
    127  1.2   uwe  *
    128  1.2   uwe  * On Reset all the register bits except ID will be 0 and CYC_PENDING
    129  1.2   uwe  * will reflect the status of any pending requests.
    130  1.2   uwe  */
    131  1.2   uwe #define EBDMA_INT_PEND		0x00000001 /* interrupt pending */
    132  1.2   uwe #define EBDMA_ERR_PEND		0x00000002 /* error pending */
    133  1.2   uwe #define EBDMA_DRAIN		0x00000004 /* fifo's being drained to memory */
    134  1.2   uwe #define EBDMA_INT_EN		0x00000010 /* enable interrupts */
    135  1.2   uwe #define EBDMA_RESET		0x00000080 /* reset - write 0 to clear */
    136  1.2   uwe #define EBDMA_WRITE		0x00000100 /* 0: mem->dev, 1: dev->mem */
    137  1.2   uwe #define EBDMA_EN_DMA		0x00000200 /* enable DMA */
    138  1.2   uwe #define EBDMA_CYC_PEND		0x00000400 /* DMA cycle pending
    139  1.2   uwe 					      - not safe to clear reset */
    140  1.2   uwe #define EBDMA_DIAG_RD_DONE	0x00000800 /* DIAG mode: DMA read completed */
    141  1.2   uwe #define EBDMA_DIAG_WR_DONE	0x00001000 /* DIAG mode: DMA write completed */
    142  1.2   uwe #define EBDMA_EN_CNT		0x00002000 /* enable byte counter */
    143  1.2   uwe #define EBDMA_TC		0x00004000 /* terminal count
    144  1.2   uwe 					      - write 1 to clear */
    145  1.2   uwe #define EBDMA_DIS_CSR_DRN	0x00010000 /* disable fifo draining
    146  1.2   uwe 					      on slave writes to CSR */
    147  1.2   uwe #define EBDMA_BURST_SIZE_MASK	0x000c0000 /* burst sizes: */
    148  1.2   uwe #define EBDMA_BURST_SIZE_4	    0x00000000 /* 00 -  4 words */
    149  1.2   uwe #define EBDMA_BURST_SIZE_8	    0x00040000 /* 01 -  8 words */
    150  1.2   uwe #define EBDMA_BURST_SIZE_1	    0x00080000 /* 10 -  1 word  */
    151  1.2   uwe #define EBDMA_BURST_SIZE_16	    0x000c0000 /* 11 - 16 words */
    152  1.2   uwe #define EBDMA_DIAG_EN		0x00100000 /* enable diag mode */
    153  1.2   uwe #define EBDMA_DIS_ERR_PEND	0x00400000 /* disable stop/interrupt
    154  1.2   uwe 					      on error pedning */
    155  1.2   uwe #define EBDMA_TCI_DIS		0x00800000 /* disable interrupt on TC */
    156  1.2   uwe #define EBDMA_EN_NEXT		0x01000000 /* enable next address autoload
    157  1.2   uwe 					      (must set EN_CNT too) */
    158  1.2   uwe #define EBDMA_DMA_ON		0x02000000 /* DMA is able to respond */
    159  1.2   uwe #define EBDMA_A_LOADED		0x04000000 /* DACR loaded
    160  1.2   uwe 					      (directly or from DNAR) */
    161  1.2   uwe #define EBDMA_NA_LOADED		0x08000000 /* DNAR loaded */
    162  1.2   uwe #define EBDMA_ID_MASK		0xf0000000 /* Device ID = 0xC */
    163  1.2   uwe 
    164  1.2   uwe #define EBUS_DCSR_BITS \
    165  1.2   uwe     "\20\34NA_LOADED\33A_LOADED\32DMA_ON\31EN_NEXT\30TCI_DIS\27DIS_ERR_PEND" \
    166  1.2   uwe     "\25DIAG_EN\21DIS_CSR_DRN\17TC\16EN_CNT\15DIAG_WR_DONE\14DIAG_RD_DONE"   \
    167  1.2   uwe     "\13CYC_PEND\12EN_DMA\11WRITE\10RESET\6INT_EN\3DRAIN\2ERR_PEND\1INT_PEND"
    168  1.2   uwe 
    169  1.2   uwe #endif /* _DEV_EBUS_EBUSREG_H_ */
    170