ahbreg.h revision 1.9 1 1.9 mycroft /* $NetBSD: ahbreg.h,v 1.9 1998/08/17 00:26:33 mycroft Exp $ */
2 1.3 thorpej
3 1.3 thorpej /*-
4 1.5 thorpej * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.3 thorpej * All rights reserved.
6 1.3 thorpej *
7 1.3 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.9 mycroft * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.9 mycroft * Simulation Facility, NASA Ames Research Center.
10 1.3 thorpej *
11 1.3 thorpej * Redistribution and use in source and binary forms, with or without
12 1.3 thorpej * modification, are permitted provided that the following conditions
13 1.3 thorpej * are met:
14 1.3 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.3 thorpej * notice, this list of conditions and the following disclaimer.
16 1.3 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.3 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.3 thorpej * documentation and/or other materials provided with the distribution.
19 1.3 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.3 thorpej * must display the following acknowledgement:
21 1.3 thorpej * This product includes software developed by the NetBSD
22 1.3 thorpej * Foundation, Inc. and its contributors.
23 1.3 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.3 thorpej * contributors may be used to endorse or promote products derived
25 1.3 thorpej * from this software without specific prior written permission.
26 1.3 thorpej *
27 1.3 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.3 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.3 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.3 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.3 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.3 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.3 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.3 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.3 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.3 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.3 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.2 mycroft */
39 1.2 mycroft
40 1.2 mycroft /*
41 1.2 mycroft * Originally written by Julian Elischer (julian (at) tfs.com)
42 1.2 mycroft * for TRW Financial Systems for use under the MACH(2.5) operating system.
43 1.2 mycroft *
44 1.2 mycroft * TRW Financial Systems, in accordance with their agreement with Carnegie
45 1.2 mycroft * Mellon University, makes this software available to CMU to distribute
46 1.2 mycroft * or use in any manner that they see fit as long as this message is kept with
47 1.2 mycroft * the software. For this reason TFS also grants any other persons or
48 1.2 mycroft * organisations permission to use or modify this software.
49 1.2 mycroft *
50 1.2 mycroft * TFS supplies this software to be publicly redistributed
51 1.2 mycroft * on the understanding that TFS is not responsible for the correct
52 1.2 mycroft * functioning of this software in any circumstances.
53 1.2 mycroft */
54 1.2 mycroft
55 1.1 mycroft typedef u_long physaddr;
56 1.1 mycroft typedef u_long physlen;
57 1.1 mycroft
58 1.1 mycroft /*
59 1.6 thorpej * Offset of AHA1740 registers, relative from slot base.
60 1.1 mycroft */
61 1.8 mycroft #define AHB_EISA_SLOT_OFFSET 0x0c80
62 1.8 mycroft #define AHB_EISA_IOSIZE 0x0080
63 1.6 thorpej
64 1.6 thorpej /*
65 1.6 thorpej * AHA1740 EISA board mode registers (relative to port offset)
66 1.6 thorpej */
67 1.7 mycroft #define PORTADDR 0x40
68 1.1 mycroft #define PORTADDR_ENHANCED 0x80
69 1.7 mycroft #define BIOSADDR 0x41
70 1.7 mycroft #define INTDEF 0x42
71 1.7 mycroft #define SCSIDEF 0x43
72 1.7 mycroft #define BUSDEF 0x44
73 1.1 mycroft /**** bit definitions for INTDEF ****/
74 1.1 mycroft #define INT9 0x00
75 1.1 mycroft #define INT10 0x01
76 1.1 mycroft #define INT11 0x02
77 1.1 mycroft #define INT12 0x03
78 1.1 mycroft #define INT14 0x05
79 1.1 mycroft #define INT15 0x06
80 1.1 mycroft #define INTHIGH 0x08 /* int high=ACTIVE (else edge) */
81 1.1 mycroft #define INTEN 0x10
82 1.1 mycroft /**** bit definitions for SCSIDEF ****/
83 1.1 mycroft #define HSCSIID 0x0F /* our SCSI ID */
84 1.1 mycroft #define RSTPWR 0x10 /* reset scsi bus on power up or reset */
85 1.1 mycroft /**** bit definitions for BUSDEF ****/
86 1.1 mycroft #define B0uS 0x00 /* give up bus immediatly */
87 1.1 mycroft #define B4uS 0x01 /* delay 4uSec. */
88 1.1 mycroft #define B8uS 0x02
89 1.1 mycroft
90 1.1 mycroft /*
91 1.6 thorpej * AHA1740 ENHANCED mode mailbox control regs (relative to port offset)
92 1.1 mycroft */
93 1.7 mycroft #define MBOXOUT0 0x50
94 1.7 mycroft #define MBOXOUT1 0x51
95 1.7 mycroft #define MBOXOUT2 0x52
96 1.7 mycroft #define MBOXOUT3 0x53
97 1.7 mycroft
98 1.7 mycroft #define ATTN 0x54
99 1.7 mycroft #define G2CNTRL 0x55
100 1.7 mycroft #define G2INTST 0x56
101 1.7 mycroft #define G2STAT 0x57
102 1.7 mycroft
103 1.7 mycroft #define MBOXIN0 0x58
104 1.7 mycroft #define MBOXIN1 0x59
105 1.7 mycroft #define MBOXIN2 0x5A
106 1.7 mycroft #define MBOXIN3 0x5B
107 1.1 mycroft
108 1.7 mycroft #define G2STAT2 0x5C
109 1.1 mycroft
110 1.1 mycroft /*
111 1.1 mycroft * Bit definitions for the 5 control/status registers
112 1.1 mycroft */
113 1.1 mycroft #define ATTN_TARGET 0x0F
114 1.1 mycroft #define ATTN_OPCODE 0xF0
115 1.1 mycroft #define OP_IMMED 0x10
116 1.1 mycroft #define AHB_TARG_RESET 0x80
117 1.1 mycroft #define OP_START_ECB 0x40
118 1.1 mycroft #define OP_ABORT_ECB 0x50
119 1.1 mycroft
120 1.1 mycroft #define G2CNTRL_SET_HOST_READY 0x20
121 1.1 mycroft #define G2CNTRL_CLEAR_EISA_INT 0x40
122 1.1 mycroft #define G2CNTRL_HARD_RESET 0x80
123 1.1 mycroft
124 1.1 mycroft #define G2INTST_TARGET 0x0F
125 1.1 mycroft #define G2INTST_INT_STAT 0xF0
126 1.1 mycroft #define AHB_ECB_OK 0x10
127 1.1 mycroft #define AHB_ECB_RECOVERED 0x50
128 1.1 mycroft #define AHB_HW_ERR 0x70
129 1.1 mycroft #define AHB_IMMED_OK 0xA0
130 1.1 mycroft #define AHB_ECB_ERR 0xC0
131 1.1 mycroft #define AHB_ASN 0xD0 /* for target mode */
132 1.1 mycroft #define AHB_IMMED_ERR 0xE0
133 1.1 mycroft
134 1.1 mycroft #define G2STAT_BUSY 0x01
135 1.1 mycroft #define G2STAT_INT_PEND 0x02
136 1.1 mycroft #define G2STAT_MBOX_EMPTY 0x04
137 1.1 mycroft
138 1.1 mycroft #define G2STAT2_HOST_READY 0x01
139 1.1 mycroft
140 1.1 mycroft #define AHB_NSEG 33 /* number of dma segments supported */
141 1.1 mycroft
142 1.1 mycroft struct ahb_dma_seg {
143 1.1 mycroft physaddr seg_addr;
144 1.1 mycroft physlen seg_len;
145 1.1 mycroft };
146 1.1 mycroft
147 1.1 mycroft struct ahb_ecb_status {
148 1.1 mycroft u_short status;
149 1.1 mycroft #define ST_DON 0x0001
150 1.1 mycroft #define ST_DU 0x0002
151 1.1 mycroft #define ST_QF 0x0008
152 1.1 mycroft #define ST_SC 0x0010
153 1.1 mycroft #define ST_DO 0x0020
154 1.1 mycroft #define ST_CH 0x0040
155 1.1 mycroft #define ST_INT 0x0080
156 1.1 mycroft #define ST_ASA 0x0100
157 1.1 mycroft #define ST_SNS 0x0200
158 1.1 mycroft #define ST_INI 0x0800
159 1.1 mycroft #define ST_ME 0x1000
160 1.1 mycroft #define ST_ECA 0x4000
161 1.1 mycroft u_char host_stat;
162 1.1 mycroft #define HS_OK 0x00
163 1.1 mycroft #define HS_CMD_ABORTED_HOST 0x04
164 1.1 mycroft #define HS_CMD_ABORTED_ADAPTER 0x05
165 1.1 mycroft #define HS_TIMED_OUT 0x11
166 1.1 mycroft #define HS_HARDWARE_ERR 0x20
167 1.1 mycroft #define HS_SCSI_RESET_ADAPTER 0x22
168 1.1 mycroft #define HS_SCSI_RESET_INCOMING 0x23
169 1.1 mycroft u_char target_stat;
170 1.1 mycroft u_long resid_count;
171 1.1 mycroft u_long resid_addr;
172 1.1 mycroft u_short addit_status;
173 1.1 mycroft u_char sense_len;
174 1.1 mycroft u_char unused[9];
175 1.1 mycroft u_char cdb[6];
176 1.1 mycroft };
177 1.1 mycroft
178 1.1 mycroft struct ahb_ecb {
179 1.1 mycroft u_char opcode;
180 1.1 mycroft #define ECB_SCSI_OP 0x01
181 1.1 mycroft u_char:4;
182 1.1 mycroft u_char options:3;
183 1.1 mycroft u_char:1;
184 1.1 mycroft short opt1;
185 1.1 mycroft #define ECB_CNE 0x0001
186 1.1 mycroft #define ECB_DI 0x0080
187 1.1 mycroft #define ECB_SES 0x0400
188 1.1 mycroft #define ECB_S_G 0x1000
189 1.1 mycroft #define ECB_DSB 0x4000
190 1.1 mycroft #define ECB_ARS 0x8000
191 1.1 mycroft short opt2;
192 1.1 mycroft #define ECB_LUN 0x0007
193 1.1 mycroft #define ECB_TAG 0x0008
194 1.1 mycroft #define ECB_TT 0x0030
195 1.1 mycroft #define ECB_ND 0x0040
196 1.1 mycroft #define ECB_DAT 0x0100
197 1.1 mycroft #define ECB_DIR 0x0200
198 1.1 mycroft #define ECB_ST 0x0400
199 1.1 mycroft #define ECB_CHK 0x0800
200 1.1 mycroft #define ECB_REC 0x4000
201 1.1 mycroft #define ECB_NRB 0x8000
202 1.1 mycroft u_short unused1;
203 1.1 mycroft physaddr data_addr;
204 1.1 mycroft physlen data_length;
205 1.1 mycroft physaddr status;
206 1.1 mycroft physaddr link_addr;
207 1.1 mycroft short unused2;
208 1.1 mycroft short unused3;
209 1.1 mycroft physaddr sense_ptr;
210 1.1 mycroft u_char req_sense_length;
211 1.1 mycroft u_char scsi_cmd_length;
212 1.1 mycroft short cksum;
213 1.1 mycroft struct scsi_generic scsi_cmd;
214 1.1 mycroft
215 1.1 mycroft struct ahb_dma_seg ahb_dma[AHB_NSEG];
216 1.1 mycroft struct ahb_ecb_status ecb_status;
217 1.4 bouyer struct scsipi_sense_data ecb_sense;
218 1.1 mycroft /*-----------------end of hardware supported fields----------------*/
219 1.1 mycroft TAILQ_ENTRY(ahb_ecb) chain;
220 1.1 mycroft struct ahb_ecb *nexthash;
221 1.1 mycroft long hashkey;
222 1.4 bouyer struct scsipi_xfer *xs; /* the scsipi_xfer for this cmd */
223 1.1 mycroft int flags;
224 1.1 mycroft #define ECB_ALLOC 0x01
225 1.1 mycroft #define ECB_ABORT 0x02
226 1.1 mycroft #define ECB_IMMED 0x04
227 1.1 mycroft #define ECB_IMMED_FAIL 0x08
228 1.1 mycroft int timeout;
229 1.3 thorpej
230 1.3 thorpej /*
231 1.3 thorpej * This DMA map maps the buffer involved in the transfer.
232 1.3 thorpej * Its contents are loaded into "ahb_dma" above.
233 1.3 thorpej */
234 1.3 thorpej bus_dmamap_t dmamap_xfer;
235 1.1 mycroft };
236