mlx_eisa.c revision 1.17 1 1.17 christos /* $NetBSD: mlx_eisa.c,v 1.17 2006/10/12 01:30:57 christos Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Andrew Doran.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. All advertising materials mentioning features or use of this software
19 1.1 ad * must display the following acknowledgement:
20 1.1 ad * This product includes software developed by the NetBSD
21 1.1 ad * Foundation, Inc. and its contributors.
22 1.1 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ad * contributors may be used to endorse or promote products derived
24 1.1 ad * from this software without specific prior written permission.
25 1.1 ad *
26 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ad */
38 1.1 ad
39 1.1 ad /*
40 1.1 ad * EISA front-end for mlx(4) driver.
41 1.1 ad */
42 1.4 lukem
43 1.4 lukem #include <sys/cdefs.h>
44 1.17 christos __KERNEL_RCSID(0, "$NetBSD: mlx_eisa.c,v 1.17 2006/10/12 01:30:57 christos Exp $");
45 1.1 ad
46 1.1 ad #include <sys/param.h>
47 1.1 ad #include <sys/systm.h>
48 1.1 ad #include <sys/device.h>
49 1.1 ad
50 1.1 ad #include <machine/bus.h>
51 1.1 ad #include <machine/intr.h>
52 1.1 ad
53 1.1 ad #include <dev/eisa/eisavar.h>
54 1.1 ad #include <dev/eisa/eisadevs.h>
55 1.1 ad
56 1.1 ad #include <dev/ic/mlxreg.h>
57 1.1 ad #include <dev/ic/mlxio.h>
58 1.1 ad #include <dev/ic/mlxvar.h>
59 1.1 ad
60 1.12 ad #define MLX_EISA_SLOT_OFFSET 0x0c80
61 1.12 ad #define MLX_EISA_IOSIZE (0x0ce0 - MLX_EISA_SLOT_OFFSET)
62 1.12 ad #define MLX_EISA_CFG01 (0x0cc0 - MLX_EISA_SLOT_OFFSET)
63 1.12 ad #define MLX_EISA_CFG02 (0x0cc1 - MLX_EISA_SLOT_OFFSET)
64 1.12 ad #define MLX_EISA_CFG03 (0x0cc3 - MLX_EISA_SLOT_OFFSET)
65 1.12 ad #define MLX_EISA_CFG04 (0x0c8d - MLX_EISA_SLOT_OFFSET)
66 1.12 ad #define MLX_EISA_CFG05 (0x0c90 - MLX_EISA_SLOT_OFFSET)
67 1.12 ad #define MLX_EISA_CFG06 (0x0c91 - MLX_EISA_SLOT_OFFSET)
68 1.12 ad #define MLX_EISA_CFG07 (0x0c92 - MLX_EISA_SLOT_OFFSET)
69 1.12 ad #define MLX_EISA_CFG08 (0x0c93 - MLX_EISA_SLOT_OFFSET)
70 1.12 ad #define MLX_EISA_CFG09 (0x0c94 - MLX_EISA_SLOT_OFFSET)
71 1.12 ad #define MLX_EISA_CFG10 (0x0c95 - MLX_EISA_SLOT_OFFSET)
72 1.1 ad
73 1.1 ad static void mlx_eisa_attach(struct device *, struct device *, void *);
74 1.1 ad static int mlx_eisa_match(struct device *, struct cfdata *, void *);
75 1.1 ad
76 1.1 ad static int mlx_v1_submit(struct mlx_softc *, struct mlx_ccb *);
77 1.1 ad static int mlx_v1_findcomplete(struct mlx_softc *, u_int *, u_int *);
78 1.1 ad static void mlx_v1_intaction(struct mlx_softc *, int);
79 1.1 ad static int mlx_v1_fw_handshake(struct mlx_softc *, int *, int *, int *);
80 1.1 ad #ifdef MLX_RESET
81 1.1 ad static int mlx_v1_reset(struct mlx_softc *);
82 1.1 ad #endif
83 1.1 ad
84 1.10 thorpej CFATTACH_DECL(mlx_eisa, sizeof(struct mlx_softc),
85 1.11 thorpej mlx_eisa_match, mlx_eisa_attach, NULL, NULL);
86 1.1 ad
87 1.16 christos static struct mlx_eisa_prod {
88 1.7 ad const char *mp_idstr;
89 1.7 ad int mp_nchan;
90 1.16 christos } const mlx_eisa_prod[] = {
91 1.7 ad { "MLX0070", 1 },
92 1.7 ad { "MLX0071", 3 },
93 1.7 ad { "MLX0072", 3 },
94 1.7 ad { "MLX0073", 2 },
95 1.7 ad { "MLX0074", 1 },
96 1.7 ad { "MLX0075", 3 },
97 1.7 ad { "MLX0076", 2 },
98 1.7 ad { "MLX0077", 1 },
99 1.1 ad };
100 1.1 ad
101 1.1 ad static int
102 1.17 christos mlx_eisa_match(struct device *parent __unused, struct cfdata *match __unused,
103 1.17 christos void *aux)
104 1.1 ad {
105 1.1 ad struct eisa_attach_args *ea;
106 1.1 ad int i;
107 1.1 ad
108 1.1 ad ea = aux;
109 1.1 ad
110 1.1 ad for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
111 1.7 ad if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0)
112 1.1 ad return (1);
113 1.1 ad
114 1.1 ad return (0);
115 1.1 ad }
116 1.1 ad
117 1.1 ad static void
118 1.17 christos mlx_eisa_attach(struct device *parent __unused, struct device *self, void *aux)
119 1.1 ad {
120 1.1 ad struct eisa_attach_args *ea;
121 1.1 ad bus_space_handle_t ioh;
122 1.1 ad eisa_chipset_tag_t ec;
123 1.1 ad eisa_intr_handle_t ih;
124 1.1 ad struct mlx_softc *mlx;
125 1.1 ad bus_space_tag_t iot;
126 1.1 ad const char *intrstr;
127 1.12 ad int irq, i, icfg;
128 1.12 ad
129 1.1 ad ea = aux;
130 1.15 thorpej mlx = device_private(self);
131 1.1 ad iot = ea->ea_iot;
132 1.1 ad ec = ea->ea_ec;
133 1.12 ad
134 1.1 ad if (bus_space_map(iot, EISA_SLOT_ADDR(ea->ea_slot) +
135 1.1 ad MLX_EISA_SLOT_OFFSET, MLX_EISA_IOSIZE, 0, &ioh)) {
136 1.1 ad printf("can't map i/o space\n");
137 1.1 ad return;
138 1.1 ad }
139 1.1 ad
140 1.1 ad mlx->mlx_iot = iot;
141 1.1 ad mlx->mlx_ioh = ioh;
142 1.1 ad mlx->mlx_dmat = ea->ea_dmat;
143 1.1 ad
144 1.13 perry /*
145 1.1 ad * Map and establish the interrupt.
146 1.1 ad */
147 1.12 ad icfg = bus_space_read_1(iot, ioh, MLX_EISA_CFG03);
148 1.12 ad
149 1.12 ad switch (icfg & 0xf0) {
150 1.1 ad case 0xa0:
151 1.1 ad irq = 11;
152 1.1 ad break;
153 1.1 ad case 0xc0:
154 1.1 ad irq = 12;
155 1.1 ad break;
156 1.1 ad case 0xe0:
157 1.1 ad irq = 14;
158 1.1 ad break;
159 1.1 ad case 0x80:
160 1.1 ad irq = 15;
161 1.1 ad break;
162 1.1 ad default:
163 1.1 ad printf("controller on invalid IRQ\n");
164 1.1 ad return;
165 1.1 ad }
166 1.1 ad
167 1.1 ad if (eisa_intr_map(ec, irq, &ih)) {
168 1.1 ad printf("can't map interrupt (%d)\n", irq);
169 1.1 ad return;
170 1.1 ad }
171 1.1 ad
172 1.1 ad intrstr = eisa_intr_string(ec, ih);
173 1.12 ad mlx->mlx_ih = eisa_intr_establish(ec, ih,
174 1.12 ad ((icfg & 0x08) != 0 ? IST_LEVEL : IST_EDGE),
175 1.12 ad IPL_BIO, mlx_intr, mlx);
176 1.1 ad if (mlx->mlx_ih == NULL) {
177 1.1 ad printf("can't establish interrupt");
178 1.1 ad if (intrstr != NULL)
179 1.1 ad printf(" at %s", intrstr);
180 1.1 ad printf("\n");
181 1.1 ad return;
182 1.1 ad }
183 1.1 ad
184 1.7 ad for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
185 1.7 ad if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0) {
186 1.7 ad mlx->mlx_ci.ci_nchan = mlx_eisa_prod[i].mp_nchan;
187 1.7 ad break;
188 1.7 ad }
189 1.7 ad mlx->mlx_ci.ci_iftype = 1;
190 1.1 ad
191 1.1 ad mlx->mlx_submit = mlx_v1_submit;
192 1.1 ad mlx->mlx_findcomplete = mlx_v1_findcomplete;
193 1.1 ad mlx->mlx_intaction = mlx_v1_intaction;
194 1.1 ad mlx->mlx_fw_handshake = mlx_v1_fw_handshake;
195 1.1 ad #ifdef MLX_RESET
196 1.1 ad mlx->mlx_reset = mlx_v1_reset;
197 1.1 ad #endif
198 1.1 ad
199 1.3 ad printf(": Mylex RAID\n");
200 1.1 ad mlx_init(mlx, intrstr);
201 1.1 ad }
202 1.1 ad
203 1.1 ad /*
204 1.1 ad * ================= V1 interface linkage =================
205 1.1 ad */
206 1.1 ad
207 1.1 ad /*
208 1.1 ad * Try to give (mc) to the controller. Returns 1 if successful, 0 on
209 1.1 ad * failure (the controller is not ready to take a command).
210 1.1 ad *
211 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
212 1.1 ad */
213 1.1 ad static int
214 1.1 ad mlx_v1_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
215 1.1 ad {
216 1.1 ad
217 1.1 ad /* Ready for our command? */
218 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_FULL) == 0) {
219 1.1 ad /* Copy mailbox data to window. */
220 1.1 ad bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
221 1.8 ad MLX_V1REG_MAILBOX, mc->mc_mbox, 13);
222 1.1 ad bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
223 1.8 ad MLX_V1REG_MAILBOX, 13,
224 1.1 ad BUS_SPACE_BARRIER_WRITE);
225 1.1 ad
226 1.1 ad /* Post command. */
227 1.7 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_FULL);
228 1.1 ad return (1);
229 1.1 ad }
230 1.1 ad
231 1.1 ad return (0);
232 1.1 ad }
233 1.1 ad
234 1.1 ad /*
235 1.1 ad * See if a command has been completed, if so acknowledge its completion and
236 1.1 ad * recover the slot number and status code.
237 1.1 ad *
238 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
239 1.1 ad */
240 1.1 ad static int
241 1.1 ad mlx_v1_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
242 1.1 ad {
243 1.1 ad
244 1.1 ad /* Status available? */
245 1.7 ad if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_SAVAIL) != 0) {
246 1.1 ad *slot = mlx_inb(mlx, MLX_V1REG_MAILBOX + 0x0d);
247 1.1 ad *status = mlx_inw(mlx, MLX_V1REG_MAILBOX + 0x0e);
248 1.1 ad
249 1.1 ad /* Acknowledge completion. */
250 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_SAVAIL);
251 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
252 1.1 ad return (1);
253 1.1 ad }
254 1.1 ad
255 1.1 ad return (0);
256 1.1 ad }
257 1.1 ad
258 1.1 ad /*
259 1.1 ad * Enable/disable interrupts as requested. (No acknowledge required)
260 1.1 ad *
261 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
262 1.1 ad */
263 1.1 ad static void
264 1.1 ad mlx_v1_intaction(struct mlx_softc *mlx, int action)
265 1.1 ad {
266 1.1 ad
267 1.1 ad mlx_outb(mlx, MLX_V1REG_IE, action ? 1 : 0);
268 1.1 ad }
269 1.1 ad
270 1.1 ad /*
271 1.1 ad * Poll for firmware error codes during controller initialisation.
272 1.1 ad *
273 1.1 ad * Returns 0 if initialisation is complete, 1 if still in progress but no
274 1.1 ad * error has been fetched, 2 if an error has been retrieved.
275 1.1 ad */
276 1.13 perry static int
277 1.1 ad mlx_v1_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
278 1.1 ad {
279 1.1 ad u_int8_t fwerror;
280 1.1 ad
281 1.1 ad /*
282 1.1 ad * First time around, enable the IDB interrupt and clear any
283 1.1 ad * hardware completion status.
284 1.1 ad */
285 1.1 ad if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
286 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB_EN, 1);
287 1.6 ad DELAY(1000);
288 1.6 ad mlx_outb(mlx, MLX_V1REG_ODB, 1);
289 1.1 ad DELAY(1000);
290 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
291 1.1 ad DELAY(1000);
292 1.1 ad mlx->mlx_flags |= MLXF_FW_INITTED;
293 1.1 ad }
294 1.1 ad
295 1.1 ad /* Init in progress? */
296 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_INIT_BUSY) == 0)
297 1.1 ad return (0);
298 1.1 ad
299 1.1 ad /* Test error value. */
300 1.1 ad fwerror = mlx_inb(mlx, MLX_V1REG_ODB);
301 1.1 ad
302 1.1 ad if ((fwerror & MLX_V1_FWERROR_PEND) == 0)
303 1.1 ad return (1);
304 1.1 ad
305 1.1 ad /* XXX Fetch status. */
306 1.1 ad *error = fwerror & 0xf0;
307 1.1 ad *param1 = -1;
308 1.1 ad *param2 = -1;
309 1.1 ad
310 1.1 ad /* Acknowledge. */
311 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, fwerror);
312 1.1 ad
313 1.1 ad return (2);
314 1.1 ad }
315 1.1 ad
316 1.1 ad #ifdef MLX_RESET
317 1.1 ad /*
318 1.1 ad * Reset the controller. Return non-zero on failure.
319 1.1 ad */
320 1.13 perry static int
321 1.1 ad mlx_v1_reset(struct mlx_softc *mlx)
322 1.1 ad {
323 1.1 ad int i;
324 1.1 ad
325 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
326 1.1 ad delay(1000000);
327 1.1 ad
328 1.1 ad /* Wait up to 2 minutes for the bit to clear. */
329 1.1 ad for (i = 120; i != 0; i--) {
330 1.1 ad delay(1000000);
331 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_SACK) == 0)
332 1.1 ad break;
333 1.1 ad }
334 1.1 ad if (i == 0)
335 1.1 ad return (-1);
336 1.1 ad
337 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_RESET);
338 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_RESET);
339 1.1 ad
340 1.1 ad /* Wait up to 5 seconds for the bit to clear... */
341 1.1 ad for (i = 5; i != 0; i--) {
342 1.1 ad delay(1000000);
343 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_RESET) == 0)
344 1.1 ad break;
345 1.1 ad }
346 1.1 ad if (i == 0)
347 1.1 ad return (-1);
348 1.1 ad
349 1.1 ad /* Wait up to 3 seconds for the other bit to clear... */
350 1.1 ad for (i = 5; i != 0; i--) {
351 1.1 ad delay(1000000);
352 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_RESET) == 0)
353 1.1 ad break;
354 1.1 ad }
355 1.1 ad if (i == 0)
356 1.1 ad return (-1);
357 1.1 ad
358 1.1 ad return (0);
359 1.1 ad }
360 1.1 ad #endif /* MLX_RESET */
361