Home | History | Annotate | Line # | Download | only in eisa
mlx_eisa.c revision 1.22.22.1
      1  1.22.22.1       tls /*	$NetBSD: mlx_eisa.c,v 1.22.22.1 2012/11/20 03:02:00 tls Exp $	*/
      2        1.1        ad 
      3        1.1        ad /*-
      4        1.1        ad  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5        1.1        ad  * All rights reserved.
      6        1.1        ad  *
      7        1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1        ad  * by Andrew Doran.
      9        1.1        ad  *
     10        1.1        ad  * Redistribution and use in source and binary forms, with or without
     11        1.1        ad  * modification, are permitted provided that the following conditions
     12        1.1        ad  * are met:
     13        1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14        1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15        1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17        1.1        ad  *    documentation and/or other materials provided with the distribution.
     18        1.1        ad  *
     19        1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1        ad  */
     31        1.1        ad 
     32        1.1        ad /*
     33        1.1        ad  * EISA front-end for mlx(4) driver.
     34        1.1        ad  */
     35        1.4     lukem 
     36        1.4     lukem #include <sys/cdefs.h>
     37  1.22.22.1       tls __KERNEL_RCSID(0, "$NetBSD: mlx_eisa.c,v 1.22.22.1 2012/11/20 03:02:00 tls Exp $");
     38        1.1        ad 
     39        1.1        ad #include <sys/param.h>
     40        1.1        ad #include <sys/systm.h>
     41        1.1        ad #include <sys/device.h>
     42        1.1        ad 
     43       1.19        ad #include <sys/bus.h>
     44       1.19        ad #include <sys/intr.h>
     45        1.1        ad 
     46        1.1        ad #include <dev/eisa/eisavar.h>
     47        1.1        ad #include <dev/eisa/eisadevs.h>
     48        1.1        ad 
     49        1.1        ad #include <dev/ic/mlxreg.h>
     50        1.1        ad #include <dev/ic/mlxio.h>
     51        1.1        ad #include <dev/ic/mlxvar.h>
     52        1.1        ad 
     53       1.12        ad #define	MLX_EISA_SLOT_OFFSET		0x0c80
     54       1.12        ad #define	MLX_EISA_IOSIZE			(0x0ce0 - MLX_EISA_SLOT_OFFSET)
     55       1.12        ad #define	MLX_EISA_CFG01			(0x0cc0 - MLX_EISA_SLOT_OFFSET)
     56       1.12        ad #define	MLX_EISA_CFG02			(0x0cc1 - MLX_EISA_SLOT_OFFSET)
     57       1.12        ad #define	MLX_EISA_CFG03			(0x0cc3 - MLX_EISA_SLOT_OFFSET)
     58       1.12        ad #define	MLX_EISA_CFG04			(0x0c8d - MLX_EISA_SLOT_OFFSET)
     59       1.12        ad #define	MLX_EISA_CFG05			(0x0c90 - MLX_EISA_SLOT_OFFSET)
     60       1.12        ad #define	MLX_EISA_CFG06			(0x0c91 - MLX_EISA_SLOT_OFFSET)
     61       1.12        ad #define	MLX_EISA_CFG07			(0x0c92 - MLX_EISA_SLOT_OFFSET)
     62       1.12        ad #define	MLX_EISA_CFG08			(0x0c93 - MLX_EISA_SLOT_OFFSET)
     63       1.12        ad #define	MLX_EISA_CFG09			(0x0c94 - MLX_EISA_SLOT_OFFSET)
     64       1.12        ad #define	MLX_EISA_CFG10			(0x0c95 - MLX_EISA_SLOT_OFFSET)
     65        1.1        ad 
     66       1.22    cegger static void	mlx_eisa_attach(device_t, device_t, void *);
     67       1.22    cegger static int	mlx_eisa_match(device_t, cfdata_t, void *);
     68        1.1        ad 
     69        1.1        ad static int	mlx_v1_submit(struct mlx_softc *, struct mlx_ccb *);
     70        1.1        ad static int	mlx_v1_findcomplete(struct mlx_softc *, u_int *, u_int *);
     71        1.1        ad static void	mlx_v1_intaction(struct mlx_softc *, int);
     72        1.1        ad static int	mlx_v1_fw_handshake(struct mlx_softc *, int *, int *, int *);
     73        1.1        ad #ifdef MLX_RESET
     74        1.1        ad static int	mlx_v1_reset(struct mlx_softc *);
     75        1.1        ad #endif
     76        1.1        ad 
     77  1.22.22.1       tls CFATTACH_DECL_NEW(mlx_eisa, sizeof(struct mlx_softc),
     78       1.11   thorpej     mlx_eisa_match, mlx_eisa_attach, NULL, NULL);
     79        1.1        ad 
     80       1.16  christos static struct mlx_eisa_prod {
     81        1.7        ad 	const char	*mp_idstr;
     82        1.7        ad 	int		mp_nchan;
     83       1.16  christos } const mlx_eisa_prod[] = {
     84        1.7        ad 	{ "MLX0070", 1 },
     85        1.7        ad 	{ "MLX0071", 3 },
     86        1.7        ad 	{ "MLX0072", 3 },
     87        1.7        ad 	{ "MLX0073", 2 },
     88        1.7        ad 	{ "MLX0074", 1 },
     89        1.7        ad 	{ "MLX0075", 3 },
     90        1.7        ad 	{ "MLX0076", 2 },
     91        1.7        ad 	{ "MLX0077", 1 },
     92        1.1        ad };
     93        1.1        ad 
     94        1.1        ad static int
     95       1.22    cegger mlx_eisa_match(device_t parent, cfdata_t match,
     96       1.17  christos     void *aux)
     97        1.1        ad {
     98        1.1        ad 	struct eisa_attach_args *ea;
     99        1.1        ad 	int i;
    100        1.1        ad 
    101        1.1        ad 	ea = aux;
    102        1.1        ad 
    103        1.1        ad 	for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
    104        1.7        ad 		if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0)
    105        1.1        ad 			return (1);
    106        1.1        ad 
    107        1.1        ad 	return (0);
    108        1.1        ad }
    109        1.1        ad 
    110        1.1        ad static void
    111       1.22    cegger mlx_eisa_attach(device_t parent, device_t self, void *aux)
    112        1.1        ad {
    113        1.1        ad 	struct eisa_attach_args *ea;
    114        1.1        ad 	bus_space_handle_t ioh;
    115        1.1        ad 	eisa_chipset_tag_t ec;
    116        1.1        ad 	eisa_intr_handle_t ih;
    117        1.1        ad 	struct mlx_softc *mlx;
    118        1.1        ad 	bus_space_tag_t iot;
    119        1.1        ad 	const char *intrstr;
    120       1.12        ad 	int irq, i, icfg;
    121       1.12        ad 
    122        1.1        ad 	ea = aux;
    123       1.15   thorpej 	mlx = device_private(self);
    124        1.1        ad 	iot = ea->ea_iot;
    125        1.1        ad 	ec = ea->ea_ec;
    126       1.12        ad 
    127        1.1        ad 	if (bus_space_map(iot, EISA_SLOT_ADDR(ea->ea_slot) +
    128        1.1        ad 	    MLX_EISA_SLOT_OFFSET, MLX_EISA_IOSIZE, 0, &ioh)) {
    129        1.1        ad 		printf("can't map i/o space\n");
    130        1.1        ad 		return;
    131        1.1        ad 	}
    132        1.1        ad 
    133  1.22.22.1       tls 	mlx->mlx_dv = self;
    134        1.1        ad 	mlx->mlx_iot = iot;
    135        1.1        ad 	mlx->mlx_ioh = ioh;
    136        1.1        ad 	mlx->mlx_dmat = ea->ea_dmat;
    137        1.1        ad 
    138       1.13     perry 	/*
    139        1.1        ad 	 * Map and establish the interrupt.
    140        1.1        ad 	 */
    141       1.12        ad 	icfg = bus_space_read_1(iot, ioh, MLX_EISA_CFG03);
    142       1.12        ad 
    143       1.12        ad 	switch (icfg & 0xf0) {
    144        1.1        ad 	case 0xa0:
    145        1.1        ad 		irq = 11;
    146        1.1        ad 		break;
    147        1.1        ad 	case 0xc0:
    148        1.1        ad 		irq = 12;
    149        1.1        ad 		break;
    150        1.1        ad 	case 0xe0:
    151        1.1        ad 		irq = 14;
    152        1.1        ad 		break;
    153        1.1        ad 	case 0x80:
    154        1.1        ad 		irq = 15;
    155        1.1        ad 		break;
    156        1.1        ad 	default:
    157        1.1        ad 		printf("controller on invalid IRQ\n");
    158        1.1        ad 		return;
    159        1.1        ad 	}
    160        1.1        ad 
    161        1.1        ad 	if (eisa_intr_map(ec, irq, &ih)) {
    162        1.1        ad 		printf("can't map interrupt (%d)\n", irq);
    163        1.1        ad 		return;
    164        1.1        ad 	}
    165        1.1        ad 
    166        1.1        ad 	intrstr = eisa_intr_string(ec, ih);
    167       1.12        ad 	mlx->mlx_ih = eisa_intr_establish(ec, ih,
    168       1.12        ad 	    ((icfg & 0x08) != 0 ? IST_LEVEL : IST_EDGE),
    169       1.12        ad 	    IPL_BIO, mlx_intr, mlx);
    170        1.1        ad 	if (mlx->mlx_ih == NULL) {
    171        1.1        ad 		printf("can't establish interrupt");
    172        1.1        ad 		if (intrstr != NULL)
    173        1.1        ad 			printf(" at %s", intrstr);
    174        1.1        ad 		printf("\n");
    175        1.1        ad 		return;
    176        1.1        ad 	}
    177        1.1        ad 
    178        1.7        ad 	for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
    179        1.7        ad 		if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0) {
    180        1.7        ad 			mlx->mlx_ci.ci_nchan = mlx_eisa_prod[i].mp_nchan;
    181        1.7        ad 			break;
    182        1.7        ad 		}
    183        1.7        ad 	mlx->mlx_ci.ci_iftype = 1;
    184        1.1        ad 
    185        1.1        ad 	mlx->mlx_submit = mlx_v1_submit;
    186        1.1        ad 	mlx->mlx_findcomplete = mlx_v1_findcomplete;
    187        1.1        ad 	mlx->mlx_intaction = mlx_v1_intaction;
    188        1.1        ad 	mlx->mlx_fw_handshake = mlx_v1_fw_handshake;
    189        1.1        ad #ifdef MLX_RESET
    190        1.1        ad 	mlx->mlx_reset = mlx_v1_reset;
    191        1.1        ad #endif
    192        1.1        ad 
    193        1.3        ad 	printf(": Mylex RAID\n");
    194        1.1        ad 	mlx_init(mlx, intrstr);
    195        1.1        ad }
    196        1.1        ad 
    197        1.1        ad /*
    198        1.1        ad  * ================= V1 interface linkage =================
    199        1.1        ad  */
    200        1.1        ad 
    201        1.1        ad /*
    202        1.1        ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    203        1.1        ad  * failure (the controller is not ready to take a command).
    204        1.1        ad  *
    205        1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    206        1.1        ad  */
    207        1.1        ad static int
    208        1.1        ad mlx_v1_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    209        1.1        ad {
    210        1.1        ad 
    211        1.1        ad 	/* Ready for our command? */
    212        1.1        ad 	if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_FULL) == 0) {
    213        1.1        ad 		/* Copy mailbox data to window. */
    214        1.1        ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    215        1.8        ad 		    MLX_V1REG_MAILBOX, mc->mc_mbox, 13);
    216        1.1        ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    217        1.8        ad 		    MLX_V1REG_MAILBOX, 13,
    218        1.1        ad 		    BUS_SPACE_BARRIER_WRITE);
    219        1.1        ad 
    220        1.1        ad 		/* Post command. */
    221        1.7        ad 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_FULL);
    222        1.1        ad 		return (1);
    223        1.1        ad 	}
    224        1.1        ad 
    225        1.1        ad 	return (0);
    226        1.1        ad }
    227        1.1        ad 
    228        1.1        ad /*
    229        1.1        ad  * See if a command has been completed, if so acknowledge its completion and
    230        1.1        ad  * recover the slot number and status code.
    231        1.1        ad  *
    232        1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    233        1.1        ad  */
    234        1.1        ad static int
    235        1.1        ad mlx_v1_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    236        1.1        ad {
    237        1.1        ad 
    238        1.1        ad 	/* Status available? */
    239        1.7        ad 	if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_SAVAIL) != 0) {
    240        1.1        ad 		*slot = mlx_inb(mlx, MLX_V1REG_MAILBOX + 0x0d);
    241        1.1        ad 		*status = mlx_inw(mlx, MLX_V1REG_MAILBOX + 0x0e);
    242        1.1        ad 
    243        1.1        ad 		/* Acknowledge completion. */
    244        1.1        ad 		mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_SAVAIL);
    245        1.1        ad 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    246        1.1        ad 		return (1);
    247        1.1        ad 	}
    248        1.1        ad 
    249        1.1        ad 	return (0);
    250        1.1        ad }
    251        1.1        ad 
    252        1.1        ad /*
    253        1.1        ad  * Enable/disable interrupts as requested. (No acknowledge required)
    254        1.1        ad  *
    255        1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    256        1.1        ad  */
    257        1.1        ad static void
    258        1.1        ad mlx_v1_intaction(struct mlx_softc *mlx, int action)
    259        1.1        ad {
    260        1.1        ad 
    261        1.1        ad 	mlx_outb(mlx, MLX_V1REG_IE, action ? 1 : 0);
    262        1.1        ad }
    263        1.1        ad 
    264        1.1        ad /*
    265        1.1        ad  * Poll for firmware error codes during controller initialisation.
    266        1.1        ad  *
    267        1.1        ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    268        1.1        ad  * error has been fetched, 2 if an error has been retrieved.
    269        1.1        ad  */
    270       1.13     perry static int
    271        1.1        ad mlx_v1_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    272        1.1        ad {
    273        1.1        ad 	u_int8_t fwerror;
    274        1.1        ad 
    275        1.1        ad 	/*
    276        1.1        ad 	 * First time around, enable the IDB interrupt and clear any
    277        1.1        ad 	 * hardware completion status.
    278        1.1        ad 	 */
    279        1.1        ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    280        1.1        ad 		mlx_outb(mlx, MLX_V1REG_ODB_EN, 1);
    281        1.6        ad 		DELAY(1000);
    282        1.6        ad 		mlx_outb(mlx, MLX_V1REG_ODB, 1);
    283        1.1        ad 		DELAY(1000);
    284        1.1        ad 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    285        1.1        ad 		DELAY(1000);
    286        1.1        ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    287        1.1        ad 	}
    288        1.1        ad 
    289        1.1        ad 	/* Init in progress? */
    290        1.1        ad 	if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_INIT_BUSY) == 0)
    291        1.1        ad 		return (0);
    292        1.1        ad 
    293        1.1        ad 	/* Test error value. */
    294        1.1        ad 	fwerror = mlx_inb(mlx, MLX_V1REG_ODB);
    295        1.1        ad 
    296        1.1        ad 	if ((fwerror & MLX_V1_FWERROR_PEND) == 0)
    297        1.1        ad 		return (1);
    298        1.1        ad 
    299        1.1        ad 	/* XXX Fetch status. */
    300        1.1        ad 	*error = fwerror & 0xf0;
    301        1.1        ad 	*param1 = -1;
    302        1.1        ad 	*param2 = -1;
    303        1.1        ad 
    304        1.1        ad 	/* Acknowledge. */
    305        1.1        ad 	mlx_outb(mlx, MLX_V1REG_ODB, fwerror);
    306        1.1        ad 
    307        1.1        ad 	return (2);
    308        1.1        ad }
    309        1.1        ad 
    310        1.1        ad #ifdef MLX_RESET
    311        1.1        ad /*
    312        1.1        ad  * Reset the controller.  Return non-zero on failure.
    313        1.1        ad  */
    314       1.13     perry static int
    315        1.1        ad mlx_v1_reset(struct mlx_softc *mlx)
    316        1.1        ad {
    317        1.1        ad 	int i;
    318        1.1        ad 
    319        1.1        ad 	mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    320        1.1        ad 	delay(1000000);
    321        1.1        ad 
    322        1.1        ad 	/* Wait up to 2 minutes for the bit to clear. */
    323        1.1        ad 	for (i = 120; i != 0; i--) {
    324        1.1        ad 		delay(1000000);
    325        1.1        ad 		if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_SACK) == 0)
    326        1.1        ad 			break;
    327        1.1        ad 	}
    328        1.1        ad 	if (i == 0)
    329        1.1        ad 		return (-1);
    330        1.1        ad 
    331        1.1        ad 	mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_RESET);
    332        1.1        ad 	mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_RESET);
    333        1.1        ad 
    334        1.1        ad 	/* Wait up to 5 seconds for the bit to clear... */
    335        1.1        ad 	for (i = 5; i != 0; i--) {
    336        1.1        ad 		delay(1000000);
    337        1.1        ad 		if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_RESET) == 0)
    338        1.1        ad 			break;
    339        1.1        ad 	}
    340        1.1        ad 	if (i == 0)
    341        1.1        ad 		return (-1);
    342        1.1        ad 
    343        1.1        ad 	/* Wait up to 3 seconds for the other bit to clear... */
    344        1.1        ad 	for (i = 5; i != 0; i--) {
    345        1.1        ad 		delay(1000000);
    346        1.1        ad 		if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_RESET) == 0)
    347        1.1        ad 			break;
    348        1.1        ad 	}
    349        1.1        ad 	if (i == 0)
    350        1.1        ad 		return (-1);
    351        1.1        ad 
    352        1.1        ad 	return (0);
    353        1.1        ad }
    354        1.1        ad #endif	/* MLX_RESET */
    355