mlx_eisa.c revision 1.3 1 1.3 ad /* $NetBSD: mlx_eisa.c,v 1.3 2001/05/10 09:41:19 ad Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Andrew Doran.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. All advertising materials mentioning features or use of this software
19 1.1 ad * must display the following acknowledgement:
20 1.1 ad * This product includes software developed by the NetBSD
21 1.1 ad * Foundation, Inc. and its contributors.
22 1.1 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ad * contributors may be used to endorse or promote products derived
24 1.1 ad * from this software without specific prior written permission.
25 1.1 ad *
26 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ad */
38 1.1 ad
39 1.1 ad /*
40 1.1 ad * EISA front-end for mlx(4) driver.
41 1.1 ad */
42 1.1 ad
43 1.1 ad #include <sys/types.h>
44 1.1 ad #include <sys/param.h>
45 1.1 ad #include <sys/systm.h>
46 1.1 ad #include <sys/device.h>
47 1.1 ad
48 1.1 ad #include <machine/bus.h>
49 1.1 ad #include <machine/intr.h>
50 1.1 ad
51 1.1 ad #include <dev/eisa/eisavar.h>
52 1.1 ad #include <dev/eisa/eisadevs.h>
53 1.1 ad
54 1.1 ad #include <dev/ic/mlxreg.h>
55 1.1 ad #include <dev/ic/mlxio.h>
56 1.1 ad #include <dev/ic/mlxvar.h>
57 1.1 ad
58 1.1 ad #define MLX_EISA_SLOT_OFFSET 0x0c89
59 1.1 ad #define MLX_EISA_IOSIZE (0x0ce0 - MLX_EISA_SLOT_OFFSET)
60 1.2 ad #define MLX_EISA_IOCONF1 (0x0cc1 - MLX_EISA_SLOT_OFFSET)
61 1.2 ad #define MLX_EISA_IOCONF2 (0x0cc3 - MLX_EISA_SLOT_OFFSET)
62 1.1 ad
63 1.1 ad static void mlx_eisa_attach(struct device *, struct device *, void *);
64 1.1 ad static int mlx_eisa_match(struct device *, struct cfdata *, void *);
65 1.1 ad
66 1.1 ad static int mlx_v1_submit(struct mlx_softc *, struct mlx_ccb *);
67 1.1 ad static int mlx_v1_findcomplete(struct mlx_softc *, u_int *, u_int *);
68 1.1 ad static void mlx_v1_intaction(struct mlx_softc *, int);
69 1.1 ad static int mlx_v1_fw_handshake(struct mlx_softc *, int *, int *, int *);
70 1.1 ad #ifdef MLX_RESET
71 1.1 ad static int mlx_v1_reset(struct mlx_softc *);
72 1.1 ad #endif
73 1.1 ad
74 1.1 ad struct cfattach mlx_eisa_ca = {
75 1.1 ad sizeof(struct mlx_softc), mlx_eisa_match, mlx_eisa_attach
76 1.1 ad };
77 1.1 ad
78 1.1 ad static const char * const mlx_eisa_prod[] = {
79 1.1 ad "MLX0070",
80 1.1 ad "MLX0071",
81 1.1 ad "MLX0072",
82 1.1 ad "MLX0073",
83 1.1 ad "MLX0074",
84 1.1 ad "MLX0075",
85 1.1 ad "MLX0076",
86 1.1 ad "MLX0077",
87 1.1 ad };
88 1.1 ad
89 1.1 ad static int
90 1.1 ad mlx_eisa_match(struct device *parent, struct cfdata *match, void *aux)
91 1.1 ad {
92 1.1 ad struct eisa_attach_args *ea;
93 1.1 ad int i;
94 1.1 ad
95 1.1 ad ea = aux;
96 1.1 ad
97 1.1 ad for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
98 1.1 ad if (strcmp(ea->ea_idstring, mlx_eisa_prod[i]) == 0)
99 1.1 ad return (1);
100 1.1 ad
101 1.1 ad return (0);
102 1.1 ad }
103 1.1 ad
104 1.1 ad static void
105 1.1 ad mlx_eisa_attach(struct device *parent, struct device *self, void *aux)
106 1.1 ad {
107 1.1 ad struct eisa_attach_args *ea;
108 1.1 ad bus_space_handle_t ioh;
109 1.1 ad eisa_chipset_tag_t ec;
110 1.1 ad eisa_intr_handle_t ih;
111 1.1 ad struct mlx_softc *mlx;
112 1.1 ad bus_space_tag_t iot;
113 1.1 ad const char *intrstr;
114 1.1 ad int irq, le;
115 1.1 ad
116 1.1 ad ea = aux;
117 1.1 ad mlx = (struct mlx_softc *)self;
118 1.1 ad iot = ea->ea_iot;
119 1.1 ad ec = ea->ea_ec;
120 1.1 ad
121 1.1 ad if (bus_space_map(iot, EISA_SLOT_ADDR(ea->ea_slot) +
122 1.1 ad MLX_EISA_SLOT_OFFSET, MLX_EISA_IOSIZE, 0, &ioh)) {
123 1.1 ad printf("can't map i/o space\n");
124 1.1 ad return;
125 1.1 ad }
126 1.1 ad
127 1.1 ad mlx->mlx_iot = iot;
128 1.1 ad mlx->mlx_ioh = ioh;
129 1.1 ad mlx->mlx_dmat = ea->ea_dmat;
130 1.1 ad
131 1.1 ad /*
132 1.1 ad * Map and establish the interrupt.
133 1.1 ad */
134 1.1 ad switch (bus_space_read_1(iot, ioh, MLX_EISA_IOCONF1) & 0xf0) {
135 1.1 ad case 0xa0:
136 1.1 ad irq = 11;
137 1.1 ad break;
138 1.1 ad case 0xc0:
139 1.1 ad irq = 12;
140 1.1 ad break;
141 1.1 ad case 0xe0:
142 1.1 ad irq = 14;
143 1.1 ad break;
144 1.1 ad case 0x80:
145 1.1 ad irq = 15;
146 1.1 ad break;
147 1.1 ad default:
148 1.1 ad printf("controller on invalid IRQ\n");
149 1.1 ad return;
150 1.1 ad }
151 1.1 ad
152 1.1 ad if (eisa_intr_map(ec, irq, &ih)) {
153 1.1 ad printf("can't map interrupt (%d)\n", irq);
154 1.1 ad return;
155 1.1 ad }
156 1.1 ad
157 1.1 ad if ((bus_space_read_1(iot, ioh, MLX_EISA_IOCONF1) & 0x08) != 0)
158 1.1 ad le = IST_LEVEL;
159 1.1 ad else
160 1.1 ad le = IST_EDGE;
161 1.1 ad
162 1.1 ad intrstr = eisa_intr_string(ec, ih);
163 1.1 ad mlx->mlx_ih = eisa_intr_establish(ec, ih, le, IPL_BIO, mlx_intr, mlx);
164 1.1 ad if (mlx->mlx_ih == NULL) {
165 1.1 ad printf("can't establish interrupt");
166 1.1 ad if (intrstr != NULL)
167 1.1 ad printf(" at %s", intrstr);
168 1.1 ad printf("\n");
169 1.1 ad return;
170 1.1 ad }
171 1.1 ad
172 1.1 ad mlx->mlx_flags = MLXF_EISA;
173 1.1 ad
174 1.1 ad mlx->mlx_submit = mlx_v1_submit;
175 1.1 ad mlx->mlx_findcomplete = mlx_v1_findcomplete;
176 1.1 ad mlx->mlx_intaction = mlx_v1_intaction;
177 1.1 ad mlx->mlx_fw_handshake = mlx_v1_fw_handshake;
178 1.1 ad #ifdef MLX_RESET
179 1.1 ad mlx->mlx_reset = mlx_v1_reset;
180 1.1 ad #endif
181 1.1 ad
182 1.3 ad printf(": Mylex RAID\n");
183 1.1 ad mlx_init(mlx, intrstr);
184 1.1 ad }
185 1.1 ad
186 1.1 ad /*
187 1.1 ad * ================= V1 interface linkage =================
188 1.1 ad */
189 1.1 ad
190 1.1 ad /*
191 1.1 ad * Try to give (mc) to the controller. Returns 1 if successful, 0 on
192 1.1 ad * failure (the controller is not ready to take a command).
193 1.1 ad *
194 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
195 1.1 ad */
196 1.1 ad static int
197 1.1 ad mlx_v1_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
198 1.1 ad {
199 1.1 ad
200 1.1 ad /* Ready for our command? */
201 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_FULL) == 0) {
202 1.1 ad /* Copy mailbox data to window. */
203 1.1 ad bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
204 1.1 ad MLX_V1REG_MAILBOX, mc->mc_mbox, MLX_V1_MAILBOX_LEN);
205 1.1 ad bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
206 1.1 ad MLX_V1REG_MAILBOX, MLX_V1_MAILBOX_LEN,
207 1.1 ad BUS_SPACE_BARRIER_WRITE);
208 1.1 ad
209 1.1 ad /* Post command. */
210 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V3_IDB_FULL);
211 1.1 ad return (1);
212 1.1 ad }
213 1.1 ad
214 1.1 ad return (0);
215 1.1 ad }
216 1.1 ad
217 1.1 ad /*
218 1.1 ad * See if a command has been completed, if so acknowledge its completion and
219 1.1 ad * recover the slot number and status code.
220 1.1 ad *
221 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
222 1.1 ad */
223 1.1 ad static int
224 1.1 ad mlx_v1_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
225 1.1 ad {
226 1.1 ad
227 1.1 ad /* Status available? */
228 1.1 ad if ((mlx_inb(mlx, MLX_V3REG_ODB) & MLX_V3_ODB_SAVAIL) != 0) {
229 1.1 ad *slot = mlx_inb(mlx, MLX_V1REG_MAILBOX + 0x0d);
230 1.1 ad *status = mlx_inw(mlx, MLX_V1REG_MAILBOX + 0x0e);
231 1.1 ad
232 1.1 ad /* Acknowledge completion. */
233 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_SAVAIL);
234 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
235 1.1 ad return (1);
236 1.1 ad }
237 1.1 ad
238 1.1 ad return (0);
239 1.1 ad }
240 1.1 ad
241 1.1 ad /*
242 1.1 ad * Enable/disable interrupts as requested. (No acknowledge required)
243 1.1 ad *
244 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
245 1.1 ad */
246 1.1 ad static void
247 1.1 ad mlx_v1_intaction(struct mlx_softc *mlx, int action)
248 1.1 ad {
249 1.1 ad
250 1.1 ad mlx_outb(mlx, MLX_V1REG_IE, action ? 1 : 0);
251 1.1 ad }
252 1.1 ad
253 1.1 ad /*
254 1.1 ad * Poll for firmware error codes during controller initialisation.
255 1.1 ad *
256 1.1 ad * Returns 0 if initialisation is complete, 1 if still in progress but no
257 1.1 ad * error has been fetched, 2 if an error has been retrieved.
258 1.1 ad */
259 1.1 ad static int
260 1.1 ad mlx_v1_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
261 1.1 ad {
262 1.1 ad u_int8_t fwerror;
263 1.1 ad
264 1.1 ad /*
265 1.1 ad * First time around, enable the IDB interrupt and clear any
266 1.1 ad * hardware completion status.
267 1.1 ad */
268 1.1 ad if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
269 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB_EN, 1);
270 1.1 ad DELAY(1000);
271 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
272 1.1 ad DELAY(1000);
273 1.1 ad mlx->mlx_flags |= MLXF_FW_INITTED;
274 1.1 ad }
275 1.1 ad
276 1.1 ad /* Init in progress? */
277 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_INIT_BUSY) == 0)
278 1.1 ad return (0);
279 1.1 ad
280 1.1 ad /* Test error value. */
281 1.1 ad fwerror = mlx_inb(mlx, MLX_V1REG_ODB);
282 1.1 ad
283 1.1 ad if ((fwerror & MLX_V1_FWERROR_PEND) == 0)
284 1.1 ad return (1);
285 1.1 ad
286 1.1 ad /* XXX Fetch status. */
287 1.1 ad *error = fwerror & 0xf0;
288 1.1 ad *param1 = -1;
289 1.1 ad *param2 = -1;
290 1.1 ad
291 1.1 ad /* Acknowledge. */
292 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, fwerror);
293 1.1 ad
294 1.1 ad return (2);
295 1.1 ad }
296 1.1 ad
297 1.1 ad #ifdef MLX_RESET
298 1.1 ad /*
299 1.1 ad * Reset the controller. Return non-zero on failure.
300 1.1 ad */
301 1.1 ad static int
302 1.1 ad mlx_v1_reset(struct mlx_softc *mlx)
303 1.1 ad {
304 1.1 ad int i;
305 1.1 ad
306 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
307 1.1 ad delay(1000000);
308 1.1 ad
309 1.1 ad /* Wait up to 2 minutes for the bit to clear. */
310 1.1 ad for (i = 120; i != 0; i--) {
311 1.1 ad delay(1000000);
312 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_SACK) == 0)
313 1.1 ad break;
314 1.1 ad }
315 1.1 ad if (i == 0)
316 1.1 ad return (-1);
317 1.1 ad
318 1.1 ad mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_RESET);
319 1.1 ad mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_RESET);
320 1.1 ad
321 1.1 ad /* Wait up to 5 seconds for the bit to clear... */
322 1.1 ad for (i = 5; i != 0; i--) {
323 1.1 ad delay(1000000);
324 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_RESET) == 0)
325 1.1 ad break;
326 1.1 ad }
327 1.1 ad if (i == 0)
328 1.1 ad return (-1);
329 1.1 ad
330 1.1 ad /* Wait up to 3 seconds for the other bit to clear... */
331 1.1 ad for (i = 5; i != 0; i--) {
332 1.1 ad delay(1000000);
333 1.1 ad if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_RESET) == 0)
334 1.1 ad break;
335 1.1 ad }
336 1.1 ad if (i == 0)
337 1.1 ad return (-1);
338 1.1 ad
339 1.1 ad return (0);
340 1.1 ad }
341 1.1 ad #endif /* MLX_RESET */
342