Home | History | Annotate | Line # | Download | only in eisa
mlx_eisa.c revision 1.6.8.2
      1  1.6.8.2  gehenna /*	$NetBSD: mlx_eisa.c,v 1.6.8.2 2002/08/31 16:38:16 gehenna Exp $	*/
      2      1.1       ad 
      3      1.1       ad /*-
      4      1.1       ad  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5      1.1       ad  * All rights reserved.
      6      1.1       ad  *
      7      1.1       ad  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       ad  * by Andrew Doran.
      9      1.1       ad  *
     10      1.1       ad  * Redistribution and use in source and binary forms, with or without
     11      1.1       ad  * modification, are permitted provided that the following conditions
     12      1.1       ad  * are met:
     13      1.1       ad  * 1. Redistributions of source code must retain the above copyright
     14      1.1       ad  *    notice, this list of conditions and the following disclaimer.
     15      1.1       ad  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       ad  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       ad  *    documentation and/or other materials provided with the distribution.
     18      1.1       ad  * 3. All advertising materials mentioning features or use of this software
     19      1.1       ad  *    must display the following acknowledgement:
     20      1.1       ad  *        This product includes software developed by the NetBSD
     21      1.1       ad  *        Foundation, Inc. and its contributors.
     22      1.1       ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       ad  *    contributors may be used to endorse or promote products derived
     24      1.1       ad  *    from this software without specific prior written permission.
     25      1.1       ad  *
     26      1.1       ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       ad  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       ad  */
     38      1.1       ad 
     39      1.1       ad /*
     40      1.1       ad  * EISA front-end for mlx(4) driver.
     41      1.1       ad  */
     42      1.4    lukem 
     43      1.4    lukem #include <sys/cdefs.h>
     44  1.6.8.2  gehenna __KERNEL_RCSID(0, "$NetBSD: mlx_eisa.c,v 1.6.8.2 2002/08/31 16:38:16 gehenna Exp $");
     45      1.1       ad 
     46      1.1       ad #include <sys/param.h>
     47      1.1       ad #include <sys/systm.h>
     48      1.1       ad #include <sys/device.h>
     49      1.1       ad 
     50      1.1       ad #include <machine/bus.h>
     51      1.1       ad #include <machine/intr.h>
     52      1.1       ad 
     53      1.1       ad #include <dev/eisa/eisavar.h>
     54      1.1       ad #include <dev/eisa/eisadevs.h>
     55      1.1       ad 
     56      1.1       ad #include <dev/ic/mlxreg.h>
     57      1.1       ad #include <dev/ic/mlxio.h>
     58      1.1       ad #include <dev/ic/mlxvar.h>
     59      1.1       ad 
     60      1.6       ad #define MLX_EISA_SLOT_OFFSET		0x0c80
     61      1.1       ad #define MLX_EISA_IOSIZE			(0x0ce0 - MLX_EISA_SLOT_OFFSET)
     62      1.2       ad #define MLX_EISA_IOCONF1		(0x0cc1 - MLX_EISA_SLOT_OFFSET)
     63      1.2       ad #define MLX_EISA_IOCONF2		(0x0cc3 - MLX_EISA_SLOT_OFFSET)
     64      1.1       ad 
     65      1.1       ad static void	mlx_eisa_attach(struct device *, struct device *, void *);
     66      1.1       ad static int	mlx_eisa_match(struct device *, struct cfdata *, void *);
     67      1.1       ad 
     68      1.1       ad static int	mlx_v1_submit(struct mlx_softc *, struct mlx_ccb *);
     69      1.1       ad static int	mlx_v1_findcomplete(struct mlx_softc *, u_int *, u_int *);
     70      1.1       ad static void	mlx_v1_intaction(struct mlx_softc *, int);
     71      1.1       ad static int	mlx_v1_fw_handshake(struct mlx_softc *, int *, int *, int *);
     72      1.1       ad #ifdef MLX_RESET
     73      1.1       ad static int	mlx_v1_reset(struct mlx_softc *);
     74      1.1       ad #endif
     75      1.1       ad 
     76      1.1       ad struct cfattach mlx_eisa_ca = {
     77      1.1       ad 	sizeof(struct mlx_softc), mlx_eisa_match, mlx_eisa_attach
     78      1.1       ad };
     79      1.1       ad 
     80  1.6.8.1  gehenna struct mlx_eisa_prod {
     81  1.6.8.1  gehenna 	const char	*mp_idstr;
     82  1.6.8.1  gehenna 	int		mp_nchan;
     83  1.6.8.1  gehenna } static const mlx_eisa_prod[] = {
     84  1.6.8.1  gehenna 	{ "MLX0070", 1 },
     85  1.6.8.1  gehenna 	{ "MLX0071", 3 },
     86  1.6.8.1  gehenna 	{ "MLX0072", 3 },
     87  1.6.8.1  gehenna 	{ "MLX0073", 2 },
     88  1.6.8.1  gehenna 	{ "MLX0074", 1 },
     89  1.6.8.1  gehenna 	{ "MLX0075", 3 },
     90  1.6.8.1  gehenna 	{ "MLX0076", 2 },
     91  1.6.8.1  gehenna 	{ "MLX0077", 1 },
     92      1.1       ad };
     93      1.1       ad 
     94      1.1       ad static int
     95      1.1       ad mlx_eisa_match(struct device *parent, struct cfdata *match, void *aux)
     96      1.1       ad {
     97      1.1       ad 	struct eisa_attach_args *ea;
     98      1.1       ad 	int i;
     99      1.1       ad 
    100      1.1       ad 	ea = aux;
    101      1.1       ad 
    102      1.1       ad 	for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
    103  1.6.8.1  gehenna 		if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0)
    104      1.1       ad 			return (1);
    105      1.1       ad 
    106      1.1       ad 	return (0);
    107      1.1       ad }
    108      1.1       ad 
    109      1.1       ad static void
    110      1.1       ad mlx_eisa_attach(struct device *parent, struct device *self, void *aux)
    111      1.1       ad {
    112      1.1       ad 	struct eisa_attach_args *ea;
    113      1.1       ad 	bus_space_handle_t ioh;
    114      1.1       ad 	eisa_chipset_tag_t ec;
    115      1.1       ad 	eisa_intr_handle_t ih;
    116      1.1       ad 	struct mlx_softc *mlx;
    117      1.1       ad 	bus_space_tag_t iot;
    118      1.1       ad 	const char *intrstr;
    119  1.6.8.1  gehenna 	int irq, le, i;
    120      1.1       ad 
    121      1.1       ad 	ea = aux;
    122      1.1       ad 	mlx = (struct mlx_softc *)self;
    123      1.1       ad 	iot = ea->ea_iot;
    124      1.1       ad 	ec = ea->ea_ec;
    125      1.1       ad 
    126      1.1       ad 	if (bus_space_map(iot, EISA_SLOT_ADDR(ea->ea_slot) +
    127      1.1       ad 	    MLX_EISA_SLOT_OFFSET, MLX_EISA_IOSIZE, 0, &ioh)) {
    128      1.1       ad 		printf("can't map i/o space\n");
    129      1.1       ad 		return;
    130      1.1       ad 	}
    131      1.1       ad 
    132      1.1       ad 	mlx->mlx_iot = iot;
    133      1.1       ad 	mlx->mlx_ioh = ioh;
    134      1.1       ad 	mlx->mlx_dmat = ea->ea_dmat;
    135      1.1       ad 
    136      1.1       ad 	/*
    137      1.1       ad 	 * Map and establish the interrupt.
    138      1.1       ad 	 */
    139      1.1       ad 	switch (bus_space_read_1(iot, ioh, MLX_EISA_IOCONF1) & 0xf0) {
    140      1.1       ad 	case 0xa0:
    141      1.1       ad 		irq = 11;
    142      1.1       ad 		break;
    143      1.1       ad 	case 0xc0:
    144      1.1       ad 		irq = 12;
    145      1.1       ad 		break;
    146      1.1       ad 	case 0xe0:
    147      1.1       ad 		irq = 14;
    148      1.1       ad 		break;
    149      1.1       ad 	case 0x80:
    150      1.1       ad 		irq = 15;
    151      1.1       ad 		break;
    152      1.1       ad 	default:
    153      1.1       ad 		printf("controller on invalid IRQ\n");
    154      1.1       ad 		return;
    155      1.1       ad 	}
    156      1.1       ad 
    157      1.1       ad 	if (eisa_intr_map(ec, irq, &ih)) {
    158      1.1       ad 		printf("can't map interrupt (%d)\n", irq);
    159      1.1       ad 		return;
    160      1.1       ad 	}
    161      1.1       ad 
    162      1.1       ad 	if ((bus_space_read_1(iot, ioh, MLX_EISA_IOCONF1) & 0x08) != 0)
    163      1.1       ad 		le = IST_LEVEL;
    164      1.1       ad 	else
    165      1.1       ad 		le = IST_EDGE;
    166      1.1       ad 
    167      1.1       ad 	intrstr = eisa_intr_string(ec, ih);
    168      1.1       ad 	mlx->mlx_ih = eisa_intr_establish(ec, ih, le, IPL_BIO, mlx_intr, mlx);
    169      1.1       ad 	if (mlx->mlx_ih == NULL) {
    170      1.1       ad 		printf("can't establish interrupt");
    171      1.1       ad 		if (intrstr != NULL)
    172      1.1       ad 			printf(" at %s", intrstr);
    173      1.1       ad 		printf("\n");
    174      1.1       ad 		return;
    175      1.1       ad 	}
    176      1.1       ad 
    177  1.6.8.1  gehenna 	for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
    178  1.6.8.1  gehenna 		if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0) {
    179  1.6.8.1  gehenna 			mlx->mlx_ci.ci_nchan = mlx_eisa_prod[i].mp_nchan;
    180  1.6.8.1  gehenna 			break;
    181  1.6.8.1  gehenna 		}
    182  1.6.8.1  gehenna 	mlx->mlx_ci.ci_iftype = 1;
    183      1.1       ad 
    184      1.1       ad 	mlx->mlx_submit = mlx_v1_submit;
    185      1.1       ad 	mlx->mlx_findcomplete = mlx_v1_findcomplete;
    186      1.1       ad 	mlx->mlx_intaction = mlx_v1_intaction;
    187      1.1       ad 	mlx->mlx_fw_handshake = mlx_v1_fw_handshake;
    188      1.1       ad #ifdef MLX_RESET
    189      1.1       ad 	mlx->mlx_reset = mlx_v1_reset;
    190      1.1       ad #endif
    191      1.1       ad 
    192      1.3       ad 	printf(": Mylex RAID\n");
    193      1.1       ad 	mlx_init(mlx, intrstr);
    194      1.1       ad }
    195      1.1       ad 
    196      1.1       ad /*
    197      1.1       ad  * ================= V1 interface linkage =================
    198      1.1       ad  */
    199      1.1       ad 
    200      1.1       ad /*
    201      1.1       ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    202      1.1       ad  * failure (the controller is not ready to take a command).
    203      1.1       ad  *
    204      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    205      1.1       ad  */
    206      1.1       ad static int
    207      1.1       ad mlx_v1_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    208      1.1       ad {
    209      1.1       ad 
    210      1.1       ad 	/* Ready for our command? */
    211      1.1       ad 	if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_FULL) == 0) {
    212      1.1       ad 		/* Copy mailbox data to window. */
    213      1.1       ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    214  1.6.8.2  gehenna 		    MLX_V1REG_MAILBOX, mc->mc_mbox, 13);
    215      1.1       ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    216  1.6.8.2  gehenna 		    MLX_V1REG_MAILBOX, 13,
    217      1.1       ad 		    BUS_SPACE_BARRIER_WRITE);
    218      1.1       ad 
    219      1.1       ad 		/* Post command. */
    220  1.6.8.1  gehenna 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_FULL);
    221      1.1       ad 		return (1);
    222      1.1       ad 	}
    223      1.1       ad 
    224      1.1       ad 	return (0);
    225      1.1       ad }
    226      1.1       ad 
    227      1.1       ad /*
    228      1.1       ad  * See if a command has been completed, if so acknowledge its completion and
    229      1.1       ad  * recover the slot number and status code.
    230      1.1       ad  *
    231      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    232      1.1       ad  */
    233      1.1       ad static int
    234      1.1       ad mlx_v1_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    235      1.1       ad {
    236      1.1       ad 
    237      1.1       ad 	/* Status available? */
    238  1.6.8.1  gehenna 	if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_SAVAIL) != 0) {
    239      1.1       ad 		*slot = mlx_inb(mlx, MLX_V1REG_MAILBOX + 0x0d);
    240      1.1       ad 		*status = mlx_inw(mlx, MLX_V1REG_MAILBOX + 0x0e);
    241      1.1       ad 
    242      1.1       ad 		/* Acknowledge completion. */
    243      1.1       ad 		mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_SAVAIL);
    244      1.1       ad 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    245      1.1       ad 		return (1);
    246      1.1       ad 	}
    247      1.1       ad 
    248      1.1       ad 	return (0);
    249      1.1       ad }
    250      1.1       ad 
    251      1.1       ad /*
    252      1.1       ad  * Enable/disable interrupts as requested. (No acknowledge required)
    253      1.1       ad  *
    254      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    255      1.1       ad  */
    256      1.1       ad static void
    257      1.1       ad mlx_v1_intaction(struct mlx_softc *mlx, int action)
    258      1.1       ad {
    259      1.1       ad 
    260      1.1       ad 	mlx_outb(mlx, MLX_V1REG_IE, action ? 1 : 0);
    261      1.1       ad }
    262      1.1       ad 
    263      1.1       ad /*
    264      1.1       ad  * Poll for firmware error codes during controller initialisation.
    265      1.1       ad  *
    266      1.1       ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    267      1.1       ad  * error has been fetched, 2 if an error has been retrieved.
    268      1.1       ad  */
    269      1.1       ad static int
    270      1.1       ad mlx_v1_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    271      1.1       ad {
    272      1.1       ad 	u_int8_t fwerror;
    273      1.1       ad 
    274      1.1       ad 	/*
    275      1.1       ad 	 * First time around, enable the IDB interrupt and clear any
    276      1.1       ad 	 * hardware completion status.
    277      1.1       ad 	 */
    278      1.1       ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    279      1.1       ad 		mlx_outb(mlx, MLX_V1REG_ODB_EN, 1);
    280      1.6       ad 		DELAY(1000);
    281      1.6       ad 		mlx_outb(mlx, MLX_V1REG_ODB, 1);
    282      1.1       ad 		DELAY(1000);
    283      1.1       ad 		mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    284      1.1       ad 		DELAY(1000);
    285      1.1       ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    286      1.1       ad 	}
    287      1.1       ad 
    288      1.1       ad 	/* Init in progress? */
    289      1.1       ad 	if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_INIT_BUSY) == 0)
    290      1.1       ad 		return (0);
    291      1.1       ad 
    292      1.1       ad 	/* Test error value. */
    293      1.1       ad 	fwerror = mlx_inb(mlx, MLX_V1REG_ODB);
    294      1.1       ad 
    295      1.1       ad 	if ((fwerror & MLX_V1_FWERROR_PEND) == 0)
    296      1.1       ad 		return (1);
    297      1.1       ad 
    298      1.1       ad 	/* XXX Fetch status. */
    299      1.1       ad 	*error = fwerror & 0xf0;
    300      1.1       ad 	*param1 = -1;
    301      1.1       ad 	*param2 = -1;
    302      1.1       ad 
    303      1.1       ad 	/* Acknowledge. */
    304      1.1       ad 	mlx_outb(mlx, MLX_V1REG_ODB, fwerror);
    305      1.1       ad 
    306      1.1       ad 	return (2);
    307      1.1       ad }
    308      1.1       ad 
    309      1.1       ad #ifdef MLX_RESET
    310      1.1       ad /*
    311      1.1       ad  * Reset the controller.  Return non-zero on failure.
    312      1.1       ad  */
    313      1.1       ad static int
    314      1.1       ad mlx_v1_reset(struct mlx_softc *mlx)
    315      1.1       ad {
    316      1.1       ad 	int i;
    317      1.1       ad 
    318      1.1       ad 	mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
    319      1.1       ad 	delay(1000000);
    320      1.1       ad 
    321      1.1       ad 	/* Wait up to 2 minutes for the bit to clear. */
    322      1.1       ad 	for (i = 120; i != 0; i--) {
    323      1.1       ad 		delay(1000000);
    324      1.1       ad 		if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_SACK) == 0)
    325      1.1       ad 			break;
    326      1.1       ad 	}
    327      1.1       ad 	if (i == 0)
    328      1.1       ad 		return (-1);
    329      1.1       ad 
    330      1.1       ad 	mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_RESET);
    331      1.1       ad 	mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_RESET);
    332      1.1       ad 
    333      1.1       ad 	/* Wait up to 5 seconds for the bit to clear... */
    334      1.1       ad 	for (i = 5; i != 0; i--) {
    335      1.1       ad 		delay(1000000);
    336      1.1       ad 		if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_RESET) == 0)
    337      1.1       ad 			break;
    338      1.1       ad 	}
    339      1.1       ad 	if (i == 0)
    340      1.1       ad 		return (-1);
    341      1.1       ad 
    342      1.1       ad 	/* Wait up to 3 seconds for the other bit to clear... */
    343      1.1       ad 	for (i = 5; i != 0; i--) {
    344      1.1       ad 		delay(1000000);
    345      1.1       ad 		if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_RESET) == 0)
    346      1.1       ad 			break;
    347      1.1       ad 	}
    348      1.1       ad 	if (i == 0)
    349      1.1       ad 		return (-1);
    350      1.1       ad 
    351      1.1       ad 	return (0);
    352      1.1       ad }
    353      1.1       ad #endif	/* MLX_RESET */
    354