dbcool.c revision 1.30 1 1.30 pgoyette /* $NetBSD: dbcool.c,v 1.30 2011/06/20 20:16:19 pgoyette Exp $ */
2 1.1 pgoyette
3 1.1 pgoyette /*-
4 1.1 pgoyette * Copyright (c) 2008 The NetBSD Foundation, Inc.
5 1.1 pgoyette * All rights reserved.
6 1.1 pgoyette *
7 1.1 pgoyette * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pgoyette * by Paul Goyette
9 1.1 pgoyette *
10 1.1 pgoyette * Redistribution and use in source and binary forms, with or without
11 1.1 pgoyette * modification, are permitted provided that the following conditions
12 1.1 pgoyette * are met:
13 1.1 pgoyette * 1. Redistributions of source code must retain the above copyright
14 1.1 pgoyette * notice, this list of conditions and the following disclaimer.
15 1.1 pgoyette * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pgoyette * notice, this list of conditions and the following disclaimer in the
17 1.1 pgoyette * documentation and/or other materials provided with the distribution.
18 1.1 pgoyette *
19 1.1 pgoyette * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pgoyette * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pgoyette * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pgoyette * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pgoyette * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pgoyette * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pgoyette * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pgoyette * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pgoyette * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pgoyette * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pgoyette * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pgoyette */
31 1.1 pgoyette
32 1.1 pgoyette /*
33 1.1 pgoyette * a driver for the dbCool(tm) family of environmental controllers
34 1.1 pgoyette *
35 1.1 pgoyette * Data sheets for the various supported chips are available at
36 1.1 pgoyette *
37 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADM1027-D.PDF
38 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADM1030-D.PDF
39 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7463-D.PDF
40 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7466.PDF
41 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7467-D.PDF
42 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7468-D.PDF
43 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7473-D.PDF
44 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7475-D.PDF
45 1.1 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7476-D.PDF
46 1.2 pgoyette * http://www.onsemi.com/pub/Collateral/ADT7490-D.PDF
47 1.27 pgoyette * http://www.smsc.com/media/Downloads_Public/Data_Sheets/6d103s.pdf
48 1.1 pgoyette *
49 1.2 pgoyette * (URLs are correct as of October 5, 2008)
50 1.1 pgoyette */
51 1.1 pgoyette
52 1.1 pgoyette #include <sys/cdefs.h>
53 1.30 pgoyette __KERNEL_RCSID(0, "$NetBSD: dbcool.c,v 1.30 2011/06/20 20:16:19 pgoyette Exp $");
54 1.1 pgoyette
55 1.1 pgoyette #include <sys/param.h>
56 1.1 pgoyette #include <sys/systm.h>
57 1.1 pgoyette #include <sys/kernel.h>
58 1.1 pgoyette #include <sys/device.h>
59 1.1 pgoyette #include <sys/malloc.h>
60 1.1 pgoyette #include <sys/sysctl.h>
61 1.1 pgoyette
62 1.1 pgoyette #include <dev/i2c/dbcool_var.h>
63 1.1 pgoyette #include <dev/i2c/dbcool_reg.h>
64 1.1 pgoyette
65 1.1 pgoyette /* Config interface */
66 1.1 pgoyette static int dbcool_match(device_t, cfdata_t, void *);
67 1.1 pgoyette static void dbcool_attach(device_t, device_t, void *);
68 1.1 pgoyette static int dbcool_detach(device_t, int);
69 1.1 pgoyette
70 1.1 pgoyette /* Device attributes */
71 1.1 pgoyette static int dbcool_supply_voltage(struct dbcool_softc *);
72 1.2 pgoyette static bool dbcool_islocked(struct dbcool_softc *);
73 1.1 pgoyette
74 1.1 pgoyette /* Sensor read functions */
75 1.1 pgoyette static void dbcool_refresh(struct sysmon_envsys *, envsys_data_t *);
76 1.1 pgoyette static int dbcool_read_rpm(struct dbcool_softc *, uint8_t);
77 1.1 pgoyette static int dbcool_read_temp(struct dbcool_softc *, uint8_t, bool);
78 1.2 pgoyette static int dbcool_read_volt(struct dbcool_softc *, uint8_t, int, bool);
79 1.1 pgoyette
80 1.18 pgoyette /* Sensor get/set limit functions */
81 1.18 pgoyette static void dbcool_get_limits(struct sysmon_envsys *, envsys_data_t *,
82 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
83 1.18 pgoyette static void dbcool_get_temp_limits(struct dbcool_softc *, int,
84 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
85 1.18 pgoyette static void dbcool_get_volt_limits(struct dbcool_softc *, int,
86 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
87 1.18 pgoyette static void dbcool_get_fan_limits(struct dbcool_softc *, int,
88 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
89 1.18 pgoyette
90 1.18 pgoyette static void dbcool_set_limits(struct sysmon_envsys *, envsys_data_t *,
91 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
92 1.18 pgoyette static void dbcool_set_temp_limits(struct dbcool_softc *, int,
93 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
94 1.18 pgoyette static void dbcool_set_volt_limits(struct dbcool_softc *, int,
95 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
96 1.18 pgoyette static void dbcool_set_fan_limits(struct dbcool_softc *, int,
97 1.18 pgoyette sysmon_envsys_lim_t *, uint32_t *);
98 1.18 pgoyette
99 1.1 pgoyette /* SYSCTL Helpers */
100 1.2 pgoyette static int sysctl_dbcool_temp(SYSCTLFN_PROTO);
101 1.2 pgoyette static int sysctl_adm1030_temp(SYSCTLFN_PROTO);
102 1.1 pgoyette static int sysctl_adm1030_trange(SYSCTLFN_PROTO);
103 1.1 pgoyette static int sysctl_dbcool_duty(SYSCTLFN_PROTO);
104 1.1 pgoyette static int sysctl_dbcool_behavior(SYSCTLFN_PROTO);
105 1.2 pgoyette static int sysctl_dbcool_slope(SYSCTLFN_PROTO);
106 1.1 pgoyette static int sysctl_dbcool_thyst(SYSCTLFN_PROTO);
107 1.1 pgoyette
108 1.2 pgoyette /* Set-up subroutines */
109 1.18 pgoyette static void dbcool_setup_controllers(struct dbcool_softc *);
110 1.18 pgoyette static int dbcool_setup_sensors(struct dbcool_softc *);
111 1.18 pgoyette static int dbcool_attach_sensor(struct dbcool_softc *, int);
112 1.18 pgoyette static int dbcool_attach_temp_control(struct dbcool_softc *, int,
113 1.18 pgoyette struct chip_id *);
114 1.2 pgoyette
115 1.1 pgoyette #ifdef DBCOOL_DEBUG
116 1.1 pgoyette static int sysctl_dbcool_reg_select(SYSCTLFN_PROTO);
117 1.1 pgoyette static int sysctl_dbcool_reg_access(SYSCTLFN_PROTO);
118 1.1 pgoyette #endif /* DBCOOL_DEBUG */
119 1.1 pgoyette
120 1.1 pgoyette /*
121 1.1 pgoyette * Descriptions for SYSCTL entries
122 1.1 pgoyette */
123 1.2 pgoyette struct dbc_sysctl_info {
124 1.1 pgoyette const char *name;
125 1.1 pgoyette const char *desc;
126 1.2 pgoyette bool lockable;
127 1.1 pgoyette int (*helper)(SYSCTLFN_PROTO);
128 1.1 pgoyette };
129 1.1 pgoyette
130 1.2 pgoyette static struct dbc_sysctl_info dbc_sysctl_table[] = {
131 1.2 pgoyette /*
132 1.2 pgoyette * The first several entries must remain in the same order as the
133 1.2 pgoyette * corresponding entries in enum dbc_pwm_params
134 1.2 pgoyette */
135 1.1 pgoyette { "behavior", "operating behavior and temp selector",
136 1.2 pgoyette true, sysctl_dbcool_behavior },
137 1.1 pgoyette { "min_duty", "minimum fan controller PWM duty cycle",
138 1.2 pgoyette true, sysctl_dbcool_duty },
139 1.1 pgoyette { "max_duty", "maximum fan controller PWM duty cycle",
140 1.2 pgoyette true, sysctl_dbcool_duty },
141 1.1 pgoyette { "cur_duty", "current fan controller PWM duty cycle",
142 1.2 pgoyette false, sysctl_dbcool_duty },
143 1.2 pgoyette
144 1.2 pgoyette /*
145 1.2 pgoyette * The rest of these should be in the order in which they
146 1.2 pgoyette * are to be stored in the sysctl tree; the table index is
147 1.2 pgoyette * used as the high-order bits of the sysctl_num to maintain
148 1.2 pgoyette * the sequence.
149 1.2 pgoyette *
150 1.2 pgoyette * If you rearrange the order of these items, be sure to
151 1.2 pgoyette * update the sysctl_index in the XXX_sensor_table[] for
152 1.2 pgoyette * the various chips!
153 1.2 pgoyette */
154 1.2 pgoyette { "Trange", "temp slope/range to reach 100% duty cycle",
155 1.2 pgoyette true, sysctl_dbcool_slope },
156 1.1 pgoyette { "Tmin", "temp at which to start fan controller",
157 1.2 pgoyette true, sysctl_dbcool_temp },
158 1.1 pgoyette { "Ttherm", "temp at which THERM is asserted",
159 1.2 pgoyette true, sysctl_dbcool_temp },
160 1.1 pgoyette { "Thyst", "temp hysteresis for stopping fan controller",
161 1.2 pgoyette true, sysctl_dbcool_thyst },
162 1.1 pgoyette { "Tmin", "temp at which to start fan controller",
163 1.2 pgoyette true, sysctl_adm1030_temp },
164 1.2 pgoyette { "Trange", "temp slope/range to reach 100% duty cycle",
165 1.2 pgoyette true, sysctl_adm1030_trange },
166 1.1 pgoyette };
167 1.1 pgoyette
168 1.1 pgoyette static const char *dbc_sensor_names[] = {
169 1.2 pgoyette "l_temp", "r1_temp", "r2_temp", "Vccp", "Vcc", "fan1",
170 1.4 pgoyette "fan2", "fan3", "fan4", "AIN1", "AIN2", "V2dot5",
171 1.16 pgoyette "V5", "V12", "Vtt", "Imon", "VID"
172 1.2 pgoyette };
173 1.2 pgoyette
174 1.2 pgoyette /*
175 1.2 pgoyette * Following table derived from product data-sheets
176 1.2 pgoyette */
177 1.2 pgoyette static int64_t nominal_voltages[] = {
178 1.2 pgoyette -1, /* Vcc can be either 3.3 or 5.0V
179 1.2 pgoyette at 3/4 scale */
180 1.3 pgoyette 2249939, /* Vccp 2.25V 3/4 scale */
181 1.3 pgoyette 2497436, /* 2.5VIN 2.5V 3/4 scale */
182 1.3 pgoyette 5002466, /* 5VIN 5V 3/4 scale */
183 1.2 pgoyette 12000000, /* 12VIN 12V 3/4 scale */
184 1.3 pgoyette 1690809, /* Vtt, Imon 2.25V full scale */
185 1.3 pgoyette 1689600, /* AIN1, AIN2 2.25V full scale */
186 1.3 pgoyette 0
187 1.2 pgoyette };
188 1.2 pgoyette
189 1.2 pgoyette /*
190 1.2 pgoyette * Sensor-type, { val-reg, hilim-reg, lolim-reg}, name-idx, sysctl-table-idx,
191 1.2 pgoyette * nom-voltage-index
192 1.2 pgoyette */
193 1.2 pgoyette struct dbcool_sensor ADT7490_sensor_table[] = {
194 1.2 pgoyette { DBC_TEMP, { DBCOOL_LOCAL_TEMP,
195 1.2 pgoyette DBCOOL_LOCAL_HIGHLIM,
196 1.2 pgoyette DBCOOL_LOCAL_LOWLIM }, 0, 0, 0 },
197 1.2 pgoyette { DBC_TEMP, { DBCOOL_REMOTE1_TEMP,
198 1.2 pgoyette DBCOOL_REMOTE1_HIGHLIM,
199 1.2 pgoyette DBCOOL_REMOTE1_LOWLIM }, 1, 0, 0 },
200 1.2 pgoyette { DBC_TEMP, { DBCOOL_REMOTE2_TEMP,
201 1.2 pgoyette DBCOOL_REMOTE2_HIGHLIM,
202 1.2 pgoyette DBCOOL_REMOTE2_LOWLIM }, 2, 0, 0 },
203 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCCP,
204 1.2 pgoyette DBCOOL_VCCP_HIGHLIM,
205 1.2 pgoyette DBCOOL_VCCP_LOWLIM }, 3, 0, 1 },
206 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCC,
207 1.2 pgoyette DBCOOL_VCC_HIGHLIM,
208 1.2 pgoyette DBCOOL_VCC_LOWLIM }, 4, 0, 0 },
209 1.2 pgoyette { DBC_VOLT, { DBCOOL_25VIN,
210 1.2 pgoyette DBCOOL_25VIN_HIGHLIM,
211 1.2 pgoyette DBCOOL_25VIN_LOWLIM }, 11, 0, 2 },
212 1.2 pgoyette { DBC_VOLT, { DBCOOL_5VIN,
213 1.2 pgoyette DBCOOL_5VIN_HIGHLIM,
214 1.2 pgoyette DBCOOL_5VIN_LOWLIM }, 12, 0, 3 },
215 1.2 pgoyette { DBC_VOLT, { DBCOOL_12VIN,
216 1.2 pgoyette DBCOOL_12VIN_HIGHLIM,
217 1.2 pgoyette DBCOOL_12VIN_LOWLIM }, 13, 0, 4 },
218 1.2 pgoyette { DBC_VOLT, { DBCOOL_VTT,
219 1.2 pgoyette DBCOOL_VTT_HIGHLIM,
220 1.2 pgoyette DBCOOL_VTT_LOWLIM }, 14, 0, 5 },
221 1.2 pgoyette { DBC_VOLT, { DBCOOL_IMON,
222 1.2 pgoyette DBCOOL_IMON_HIGHLIM,
223 1.2 pgoyette DBCOOL_IMON_LOWLIM }, 15, 0, 5 },
224 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN1_TACH_LSB,
225 1.2 pgoyette DBCOOL_NO_REG,
226 1.2 pgoyette DBCOOL_TACH1_MIN_LSB }, 5, 0, 0 },
227 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN2_TACH_LSB,
228 1.2 pgoyette DBCOOL_NO_REG,
229 1.2 pgoyette DBCOOL_TACH2_MIN_LSB }, 6, 0, 0 },
230 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN3_TACH_LSB,
231 1.2 pgoyette DBCOOL_NO_REG,
232 1.2 pgoyette DBCOOL_TACH3_MIN_LSB }, 7, 0, 0 },
233 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN4_TACH_LSB,
234 1.2 pgoyette DBCOOL_NO_REG,
235 1.2 pgoyette DBCOOL_TACH4_MIN_LSB }, 8, 0, 0 },
236 1.16 pgoyette { DBC_VID, { DBCOOL_VID_REG,
237 1.16 pgoyette DBCOOL_NO_REG,
238 1.16 pgoyette DBCOOL_NO_REG }, 16, 0, 0 },
239 1.2 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TMIN,
240 1.2 pgoyette DBCOOL_NO_REG,
241 1.2 pgoyette DBCOOL_NO_REG }, 0, 5, 0 },
242 1.2 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TTHRESH,
243 1.2 pgoyette DBCOOL_NO_REG,
244 1.2 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
245 1.2 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST | 0x80,
246 1.2 pgoyette DBCOOL_NO_REG,
247 1.2 pgoyette DBCOOL_NO_REG }, 0, 7, 0 },
248 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TMIN,
249 1.2 pgoyette DBCOOL_NO_REG,
250 1.2 pgoyette DBCOOL_NO_REG }, 1, 5, 0 },
251 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TTHRESH,
252 1.2 pgoyette DBCOOL_NO_REG,
253 1.2 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
254 1.2 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST,
255 1.2 pgoyette DBCOOL_NO_REG,
256 1.2 pgoyette DBCOOL_NO_REG }, 1, 7, 0 },
257 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TMIN,
258 1.2 pgoyette DBCOOL_NO_REG,
259 1.2 pgoyette DBCOOL_NO_REG }, 2, 5, 0 },
260 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TTHRESH,
261 1.2 pgoyette DBCOOL_NO_REG,
262 1.2 pgoyette DBCOOL_NO_REG }, 2, 6, 0 },
263 1.2 pgoyette { DBC_CTL, { DBCOOL_R2_TMIN_HYST,
264 1.2 pgoyette DBCOOL_NO_REG,
265 1.2 pgoyette DBCOOL_NO_REG }, 2, 7, 0 },
266 1.2 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
267 1.2 pgoyette };
268 1.2 pgoyette
269 1.2 pgoyette struct dbcool_sensor ADT7476_sensor_table[] = {
270 1.2 pgoyette { DBC_TEMP, { DBCOOL_LOCAL_TEMP,
271 1.2 pgoyette DBCOOL_LOCAL_HIGHLIM,
272 1.2 pgoyette DBCOOL_LOCAL_LOWLIM }, 0, 0, 0 },
273 1.2 pgoyette { DBC_TEMP, { DBCOOL_REMOTE1_TEMP,
274 1.2 pgoyette DBCOOL_REMOTE1_HIGHLIM,
275 1.2 pgoyette DBCOOL_REMOTE1_LOWLIM }, 1, 0, 0 },
276 1.2 pgoyette { DBC_TEMP, { DBCOOL_REMOTE2_TEMP,
277 1.2 pgoyette DBCOOL_REMOTE2_HIGHLIM,
278 1.2 pgoyette DBCOOL_REMOTE2_LOWLIM }, 2, 0, 0 },
279 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCCP,
280 1.2 pgoyette DBCOOL_VCCP_HIGHLIM,
281 1.2 pgoyette DBCOOL_VCCP_LOWLIM }, 3, 0, 1 },
282 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCC,
283 1.2 pgoyette DBCOOL_VCC_HIGHLIM,
284 1.2 pgoyette DBCOOL_VCC_LOWLIM }, 4, 0, 0 },
285 1.2 pgoyette { DBC_VOLT, { DBCOOL_25VIN,
286 1.2 pgoyette DBCOOL_25VIN_HIGHLIM,
287 1.2 pgoyette DBCOOL_25VIN_LOWLIM }, 11, 0, 2 },
288 1.2 pgoyette { DBC_VOLT, { DBCOOL_5VIN,
289 1.2 pgoyette DBCOOL_5VIN_HIGHLIM,
290 1.2 pgoyette DBCOOL_5VIN_LOWLIM }, 12, 0, 3 },
291 1.2 pgoyette { DBC_VOLT, { DBCOOL_12VIN,
292 1.2 pgoyette DBCOOL_12VIN_HIGHLIM,
293 1.2 pgoyette DBCOOL_12VIN_LOWLIM }, 13, 0, 4 },
294 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN1_TACH_LSB,
295 1.2 pgoyette DBCOOL_NO_REG,
296 1.2 pgoyette DBCOOL_TACH1_MIN_LSB }, 5, 0, 0 },
297 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN2_TACH_LSB,
298 1.2 pgoyette DBCOOL_NO_REG,
299 1.2 pgoyette DBCOOL_TACH2_MIN_LSB }, 6, 0, 0 },
300 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN3_TACH_LSB,
301 1.2 pgoyette DBCOOL_NO_REG,
302 1.2 pgoyette DBCOOL_TACH3_MIN_LSB }, 7, 0, 0 },
303 1.2 pgoyette { DBC_FAN, { DBCOOL_FAN4_TACH_LSB,
304 1.2 pgoyette DBCOOL_NO_REG,
305 1.2 pgoyette DBCOOL_TACH4_MIN_LSB }, 8, 0, 0 },
306 1.16 pgoyette { DBC_VID, { DBCOOL_VID_REG,
307 1.16 pgoyette DBCOOL_NO_REG,
308 1.16 pgoyette DBCOOL_NO_REG }, 16, 0, 0 },
309 1.2 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TMIN,
310 1.2 pgoyette DBCOOL_NO_REG,
311 1.2 pgoyette DBCOOL_NO_REG }, 0, 5, 0 },
312 1.2 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TTHRESH,
313 1.2 pgoyette DBCOOL_NO_REG,
314 1.2 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
315 1.2 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST | 0x80,
316 1.2 pgoyette DBCOOL_NO_REG,
317 1.2 pgoyette DBCOOL_NO_REG }, 0, 7, 0 },
318 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TMIN,
319 1.2 pgoyette DBCOOL_NO_REG,
320 1.2 pgoyette DBCOOL_NO_REG }, 1, 5, 0 },
321 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TTHRESH,
322 1.2 pgoyette DBCOOL_NO_REG,
323 1.2 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
324 1.2 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST,
325 1.2 pgoyette DBCOOL_NO_REG,
326 1.2 pgoyette DBCOOL_NO_REG }, 1, 7, 0 },
327 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TMIN,
328 1.2 pgoyette DBCOOL_NO_REG,
329 1.2 pgoyette DBCOOL_NO_REG }, 2, 5, 0 },
330 1.2 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TTHRESH,
331 1.2 pgoyette DBCOOL_NO_REG,
332 1.2 pgoyette DBCOOL_NO_REG }, 2, 6, 0 },
333 1.2 pgoyette { DBC_CTL, { DBCOOL_R2_TMIN_HYST,
334 1.2 pgoyette DBCOOL_NO_REG,
335 1.2 pgoyette DBCOOL_NO_REG }, 2, 7, 0 },
336 1.2 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
337 1.1 pgoyette };
338 1.1 pgoyette
339 1.1 pgoyette struct dbcool_sensor ADT7475_sensor_table[] = {
340 1.1 pgoyette { DBC_TEMP, { DBCOOL_LOCAL_TEMP,
341 1.1 pgoyette DBCOOL_LOCAL_HIGHLIM,
342 1.2 pgoyette DBCOOL_LOCAL_LOWLIM }, 0, 0, 0 },
343 1.1 pgoyette { DBC_TEMP, { DBCOOL_REMOTE1_TEMP,
344 1.1 pgoyette DBCOOL_REMOTE1_HIGHLIM,
345 1.2 pgoyette DBCOOL_REMOTE1_LOWLIM }, 1, 0, 0 },
346 1.1 pgoyette { DBC_TEMP, { DBCOOL_REMOTE2_TEMP,
347 1.1 pgoyette DBCOOL_REMOTE2_HIGHLIM,
348 1.2 pgoyette DBCOOL_REMOTE2_LOWLIM }, 2, 0, 0 },
349 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCCP,
350 1.1 pgoyette DBCOOL_VCCP_HIGHLIM,
351 1.2 pgoyette DBCOOL_VCCP_LOWLIM }, 3, 0, 1 },
352 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCC,
353 1.1 pgoyette DBCOOL_VCC_HIGHLIM,
354 1.2 pgoyette DBCOOL_VCC_LOWLIM }, 4, 0, 0 },
355 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN1_TACH_LSB,
356 1.1 pgoyette DBCOOL_NO_REG,
357 1.2 pgoyette DBCOOL_TACH1_MIN_LSB }, 5, 0, 0 },
358 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN2_TACH_LSB,
359 1.1 pgoyette DBCOOL_NO_REG,
360 1.2 pgoyette DBCOOL_TACH2_MIN_LSB }, 6, 0, 0 },
361 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN3_TACH_LSB,
362 1.1 pgoyette DBCOOL_NO_REG,
363 1.2 pgoyette DBCOOL_TACH3_MIN_LSB }, 7, 0, 0 },
364 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN4_TACH_LSB,
365 1.1 pgoyette DBCOOL_NO_REG,
366 1.2 pgoyette DBCOOL_TACH4_MIN_LSB }, 8, 0, 0 },
367 1.1 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TMIN,
368 1.1 pgoyette DBCOOL_NO_REG,
369 1.2 pgoyette DBCOOL_NO_REG }, 0, 5, 0 },
370 1.1 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TTHRESH,
371 1.1 pgoyette DBCOOL_NO_REG,
372 1.2 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
373 1.1 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST | 0x80,
374 1.1 pgoyette DBCOOL_NO_REG,
375 1.2 pgoyette DBCOOL_NO_REG }, 0, 7, 0 },
376 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TMIN,
377 1.1 pgoyette DBCOOL_NO_REG,
378 1.2 pgoyette DBCOOL_NO_REG }, 1, 5, 0 },
379 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TTHRESH,
380 1.1 pgoyette DBCOOL_NO_REG,
381 1.2 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
382 1.1 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST,
383 1.1 pgoyette DBCOOL_NO_REG,
384 1.2 pgoyette DBCOOL_NO_REG }, 1, 7, 0 },
385 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TMIN,
386 1.1 pgoyette DBCOOL_NO_REG,
387 1.2 pgoyette DBCOOL_NO_REG }, 2, 5, 0 },
388 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TTHRESH,
389 1.1 pgoyette DBCOOL_NO_REG,
390 1.2 pgoyette DBCOOL_NO_REG }, 2, 6, 0 },
391 1.1 pgoyette { DBC_CTL, { DBCOOL_R2_TMIN_HYST,
392 1.1 pgoyette DBCOOL_NO_REG,
393 1.2 pgoyette DBCOOL_NO_REG }, 2, 7, 0 },
394 1.2 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
395 1.1 pgoyette };
396 1.1 pgoyette
397 1.1 pgoyette /*
398 1.2 pgoyette * The registers of dbcool_power_control must be in the same order as
399 1.1 pgoyette * in enum dbc_pwm_params
400 1.1 pgoyette */
401 1.1 pgoyette struct dbcool_power_control ADT7475_power_table[] = {
402 1.2 pgoyette { { DBCOOL_PWM1_CTL, DBCOOL_PWM1_MINDUTY,
403 1.2 pgoyette DBCOOL_PWM1_MAXDUTY, DBCOOL_PWM1_CURDUTY },
404 1.1 pgoyette "fan_control_1" },
405 1.2 pgoyette { { DBCOOL_PWM2_CTL, DBCOOL_PWM2_MINDUTY,
406 1.2 pgoyette DBCOOL_PWM2_MAXDUTY, DBCOOL_PWM2_CURDUTY },
407 1.1 pgoyette "fan_control_2" },
408 1.2 pgoyette { { DBCOOL_PWM3_CTL, DBCOOL_PWM3_MINDUTY,
409 1.2 pgoyette DBCOOL_PWM3_MAXDUTY, DBCOOL_PWM3_CURDUTY },
410 1.1 pgoyette "fan_control_3" },
411 1.2 pgoyette { { 0, 0, 0, 0 }, NULL }
412 1.1 pgoyette };
413 1.1 pgoyette
414 1.1 pgoyette struct dbcool_sensor ADT7466_sensor_table[] = {
415 1.1 pgoyette { DBC_TEMP, { DBCOOL_ADT7466_LCL_TEMP_MSB,
416 1.1 pgoyette DBCOOL_ADT7466_LCL_TEMP_HILIM,
417 1.2 pgoyette DBCOOL_ADT7466_LCL_TEMP_LOLIM }, 0, 0, 0 },
418 1.1 pgoyette { DBC_TEMP, { DBCOOL_ADT7466_REM_TEMP_MSB,
419 1.1 pgoyette DBCOOL_ADT7466_REM_TEMP_HILIM,
420 1.2 pgoyette DBCOOL_ADT7466_REM_TEMP_LOLIM }, 1, 0, 0 },
421 1.1 pgoyette { DBC_VOLT, { DBCOOL_ADT7466_VCC,
422 1.1 pgoyette DBCOOL_ADT7466_VCC_HILIM,
423 1.2 pgoyette DBCOOL_ADT7466_VCC_LOLIM }, 4, 0, 0 },
424 1.1 pgoyette { DBC_VOLT, { DBCOOL_ADT7466_AIN1,
425 1.1 pgoyette DBCOOL_ADT7466_AIN1_HILIM,
426 1.2 pgoyette DBCOOL_ADT7466_AIN1_LOLIM }, 9, 0, 6 },
427 1.1 pgoyette { DBC_VOLT, { DBCOOL_ADT7466_AIN2,
428 1.1 pgoyette DBCOOL_ADT7466_AIN2_HILIM,
429 1.2 pgoyette DBCOOL_ADT7466_AIN2_LOLIM }, 10, 0, 6 },
430 1.1 pgoyette { DBC_FAN, { DBCOOL_ADT7466_FANA_LSB,
431 1.1 pgoyette DBCOOL_NO_REG,
432 1.2 pgoyette DBCOOL_ADT7466_FANA_LOLIM_LSB }, 5, 0, 0 },
433 1.1 pgoyette { DBC_FAN, { DBCOOL_ADT7466_FANB_LSB,
434 1.1 pgoyette DBCOOL_NO_REG,
435 1.2 pgoyette DBCOOL_ADT7466_FANB_LOLIM_LSB }, 6, 0, 0 },
436 1.2 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
437 1.1 pgoyette };
438 1.1 pgoyette
439 1.1 pgoyette struct dbcool_sensor ADM1027_sensor_table[] = {
440 1.1 pgoyette { DBC_TEMP, { DBCOOL_LOCAL_TEMP,
441 1.1 pgoyette DBCOOL_LOCAL_HIGHLIM,
442 1.2 pgoyette DBCOOL_LOCAL_LOWLIM }, 0, 0, 0 },
443 1.1 pgoyette { DBC_TEMP, { DBCOOL_REMOTE1_TEMP,
444 1.1 pgoyette DBCOOL_REMOTE1_HIGHLIM,
445 1.2 pgoyette DBCOOL_REMOTE1_LOWLIM }, 1, 0, 0 },
446 1.1 pgoyette { DBC_TEMP, { DBCOOL_REMOTE2_TEMP,
447 1.1 pgoyette DBCOOL_REMOTE2_HIGHLIM,
448 1.2 pgoyette DBCOOL_REMOTE2_LOWLIM }, 2, 0, 0 },
449 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCCP,
450 1.1 pgoyette DBCOOL_VCCP_HIGHLIM,
451 1.2 pgoyette DBCOOL_VCCP_LOWLIM }, 3, 0, 1 },
452 1.2 pgoyette { DBC_VOLT, { DBCOOL_VCC,
453 1.1 pgoyette DBCOOL_VCC_HIGHLIM,
454 1.2 pgoyette DBCOOL_VCC_LOWLIM }, 4, 0, 0 },
455 1.1 pgoyette { DBC_VOLT, { DBCOOL_25VIN,
456 1.1 pgoyette DBCOOL_25VIN_HIGHLIM,
457 1.2 pgoyette DBCOOL_25VIN_LOWLIM }, 11, 0, 2 },
458 1.1 pgoyette { DBC_VOLT, { DBCOOL_5VIN,
459 1.1 pgoyette DBCOOL_5VIN_HIGHLIM,
460 1.2 pgoyette DBCOOL_5VIN_LOWLIM }, 12, 0, 3 },
461 1.1 pgoyette { DBC_VOLT, { DBCOOL_12VIN,
462 1.1 pgoyette DBCOOL_12VIN_HIGHLIM,
463 1.2 pgoyette DBCOOL_12VIN_LOWLIM }, 13, 0, 4 },
464 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN1_TACH_LSB,
465 1.1 pgoyette DBCOOL_NO_REG,
466 1.2 pgoyette DBCOOL_TACH1_MIN_LSB }, 5, 0, 0 },
467 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN2_TACH_LSB,
468 1.1 pgoyette DBCOOL_NO_REG,
469 1.2 pgoyette DBCOOL_TACH2_MIN_LSB }, 6, 0, 0 },
470 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN3_TACH_LSB,
471 1.1 pgoyette DBCOOL_NO_REG,
472 1.2 pgoyette DBCOOL_TACH3_MIN_LSB }, 7, 0, 0 },
473 1.1 pgoyette { DBC_FAN, { DBCOOL_FAN4_TACH_LSB,
474 1.1 pgoyette DBCOOL_NO_REG,
475 1.2 pgoyette DBCOOL_TACH4_MIN_LSB }, 8, 0, 0 },
476 1.16 pgoyette { DBC_VID, { DBCOOL_VID_REG,
477 1.16 pgoyette DBCOOL_NO_REG,
478 1.16 pgoyette DBCOOL_NO_REG }, 16, 0, 0 },
479 1.1 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TMIN,
480 1.1 pgoyette DBCOOL_NO_REG,
481 1.2 pgoyette DBCOOL_NO_REG }, 0, 5, 0 },
482 1.1 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TTHRESH,
483 1.1 pgoyette DBCOOL_NO_REG,
484 1.2 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
485 1.1 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST | 0x80,
486 1.1 pgoyette DBCOOL_NO_REG,
487 1.2 pgoyette DBCOOL_NO_REG }, 0, 7, 0 },
488 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TMIN,
489 1.1 pgoyette DBCOOL_NO_REG,
490 1.2 pgoyette DBCOOL_NO_REG }, 1, 5, 0 },
491 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TTHRESH,
492 1.1 pgoyette DBCOOL_NO_REG,
493 1.2 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
494 1.1 pgoyette { DBC_CTL, { DBCOOL_R1_LCL_TMIN_HYST,
495 1.1 pgoyette DBCOOL_NO_REG,
496 1.2 pgoyette DBCOOL_NO_REG }, 1, 7, 0 },
497 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TMIN,
498 1.1 pgoyette DBCOOL_NO_REG,
499 1.2 pgoyette DBCOOL_NO_REG }, 2, 5, 0 },
500 1.1 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TTHRESH,
501 1.1 pgoyette DBCOOL_NO_REG,
502 1.2 pgoyette DBCOOL_NO_REG }, 2, 6, 0 },
503 1.1 pgoyette { DBC_CTL, { DBCOOL_R2_TMIN_HYST,
504 1.1 pgoyette DBCOOL_NO_REG,
505 1.2 pgoyette DBCOOL_NO_REG }, 2, 7, 0 },
506 1.2 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
507 1.1 pgoyette };
508 1.1 pgoyette
509 1.1 pgoyette struct dbcool_sensor ADM1030_sensor_table[] = {
510 1.1 pgoyette { DBC_TEMP, { DBCOOL_ADM1030_L_TEMP,
511 1.1 pgoyette DBCOOL_ADM1030_L_HI_LIM,
512 1.2 pgoyette DBCOOL_ADM1030_L_LO_LIM }, 0, 0, 0 },
513 1.1 pgoyette { DBC_TEMP, { DBCOOL_ADM1030_R_TEMP,
514 1.1 pgoyette DBCOOL_ADM1030_R_HI_LIM,
515 1.2 pgoyette DBCOOL_ADM1030_R_LO_LIM }, 1, 0, 0 },
516 1.1 pgoyette { DBC_FAN, { DBCOOL_ADM1030_FAN_TACH,
517 1.1 pgoyette DBCOOL_NO_REG,
518 1.2 pgoyette DBCOOL_ADM1030_FAN_LO_LIM }, 5, 0, 0 },
519 1.1 pgoyette { DBC_CTL, { DBCOOL_ADM1030_L_TMIN,
520 1.1 pgoyette DBCOOL_NO_REG,
521 1.2 pgoyette DBCOOL_NO_REG }, 0, 8, 0 },
522 1.1 pgoyette { DBC_CTL, { DBCOOL_ADM1030_L_TTHRESH,
523 1.1 pgoyette DBCOOL_NO_REG,
524 1.2 pgoyette DBCOOL_NO_REG }, 0, 9, 0 },
525 1.1 pgoyette { DBC_CTL, { DBCOOL_ADM1030_L_TTHRESH,
526 1.1 pgoyette DBCOOL_NO_REG,
527 1.2 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
528 1.1 pgoyette { DBC_CTL, { DBCOOL_ADM1030_R_TMIN,
529 1.1 pgoyette DBCOOL_NO_REG,
530 1.2 pgoyette DBCOOL_NO_REG }, 1, 8, 0 },
531 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_R_TTHRESH,
532 1.1 pgoyette DBCOOL_NO_REG,
533 1.2 pgoyette DBCOOL_NO_REG }, 1, 9, 0 },
534 1.1 pgoyette { DBC_CTL, { DBCOOL_ADM1030_R_TTHRESH,
535 1.1 pgoyette DBCOOL_NO_REG,
536 1.2 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
537 1.2 pgoyette { DBC_EOF, {0, 0, 0 }, 0, 0, 0 }
538 1.1 pgoyette };
539 1.1 pgoyette
540 1.1 pgoyette struct dbcool_power_control ADM1030_power_table[] = {
541 1.2 pgoyette { { DBCOOL_ADM1030_CFG1, DBCOOL_NO_REG, DBCOOL_NO_REG,
542 1.2 pgoyette DBCOOL_ADM1030_FAN_SPEED_CFG },
543 1.2 pgoyette "fan_control_1" },
544 1.2 pgoyette { { 0, 0, 0, 0 }, NULL }
545 1.1 pgoyette };
546 1.1 pgoyette
547 1.22 macallan struct dbcool_sensor ADM1031_sensor_table[] = {
548 1.22 macallan { DBC_TEMP, { DBCOOL_ADM1030_L_TEMP,
549 1.22 macallan DBCOOL_ADM1030_L_HI_LIM,
550 1.22 macallan DBCOOL_ADM1030_L_LO_LIM }, 0, 0, 0 },
551 1.22 macallan { DBC_TEMP, { DBCOOL_ADM1030_R_TEMP,
552 1.22 macallan DBCOOL_ADM1030_R_HI_LIM,
553 1.22 macallan DBCOOL_ADM1030_R_LO_LIM }, 1, 0, 0 },
554 1.22 macallan { DBC_TEMP, { DBCOOL_ADM1031_R2_TEMP,
555 1.22 macallan DBCOOL_ADM1031_R2_HI_LIM,
556 1.22 macallan DBCOOL_ADM1031_R2_LO_LIM }, 2, 0, 0 },
557 1.22 macallan { DBC_FAN, { DBCOOL_ADM1030_FAN_TACH,
558 1.22 macallan DBCOOL_NO_REG,
559 1.22 macallan DBCOOL_ADM1030_FAN_LO_LIM }, 5, 0, 0 },
560 1.22 macallan { DBC_FAN, { DBCOOL_ADM1031_FAN2_TACH,
561 1.22 macallan DBCOOL_NO_REG,
562 1.22 macallan DBCOOL_ADM1031_FAN2_LO_LIM }, 6, 0, 0 },
563 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_L_TMIN,
564 1.22 macallan DBCOOL_NO_REG,
565 1.22 macallan DBCOOL_NO_REG }, 0, 8, 0 },
566 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_L_TTHRESH,
567 1.22 macallan DBCOOL_NO_REG,
568 1.22 macallan DBCOOL_NO_REG }, 0, 9, 0 },
569 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_L_TTHRESH,
570 1.22 macallan DBCOOL_NO_REG,
571 1.22 macallan DBCOOL_NO_REG }, 0, 6, 0 },
572 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_R_TMIN,
573 1.22 macallan DBCOOL_NO_REG,
574 1.22 macallan DBCOOL_NO_REG }, 1, 8, 0 },
575 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_R_TTHRESH,
576 1.22 macallan DBCOOL_NO_REG,
577 1.22 macallan DBCOOL_NO_REG }, 1, 9, 0 },
578 1.22 macallan { DBC_CTL, { DBCOOL_ADM1030_R_TTHRESH,
579 1.22 macallan DBCOOL_NO_REG,
580 1.22 macallan DBCOOL_NO_REG }, 1, 6, 0 },
581 1.22 macallan { DBC_CTL, { DBCOOL_ADM1031_R2_TMIN,
582 1.22 macallan DBCOOL_NO_REG,
583 1.22 macallan DBCOOL_NO_REG }, 2, 8, 0 },
584 1.22 macallan { DBC_CTL, { DBCOOL_ADM1031_R2_TTHRESH,
585 1.22 macallan DBCOOL_NO_REG,
586 1.22 macallan DBCOOL_NO_REG }, 2, 9, 0 },
587 1.22 macallan { DBC_CTL, { DBCOOL_ADM1031_R2_TTHRESH,
588 1.22 macallan DBCOOL_NO_REG,
589 1.22 macallan DBCOOL_NO_REG }, 2, 6, 0 },
590 1.22 macallan { DBC_EOF, {0, 0, 0 }, 0, 0, 0 }
591 1.22 macallan };
592 1.22 macallan
593 1.22 macallan struct dbcool_power_control ADM1031_power_table[] = {
594 1.22 macallan { { DBCOOL_ADM1030_CFG1, DBCOOL_NO_REG, DBCOOL_NO_REG,
595 1.22 macallan DBCOOL_ADM1030_FAN_SPEED_CFG },
596 1.22 macallan "fan_control_1" },
597 1.22 macallan { { DBCOOL_ADM1030_CFG1, DBCOOL_NO_REG, DBCOOL_NO_REG,
598 1.22 macallan DBCOOL_ADM1030_FAN_SPEED_CFG },
599 1.22 macallan "fan_control_2" },
600 1.22 macallan { { 0, 0, 0, 0 }, NULL }
601 1.22 macallan };
602 1.27 pgoyette
603 1.27 pgoyette struct dbcool_sensor EMC6D103S_sensor_table[] = {
604 1.27 pgoyette { DBC_TEMP, { DBCOOL_LOCAL_TEMP,
605 1.27 pgoyette DBCOOL_LOCAL_HIGHLIM,
606 1.27 pgoyette DBCOOL_LOCAL_LOWLIM }, 0, 0, 0 },
607 1.27 pgoyette { DBC_TEMP, { DBCOOL_REMOTE1_TEMP,
608 1.27 pgoyette DBCOOL_REMOTE1_HIGHLIM,
609 1.27 pgoyette DBCOOL_REMOTE1_LOWLIM }, 1, 0, 0 },
610 1.27 pgoyette { DBC_TEMP, { DBCOOL_REMOTE2_TEMP,
611 1.27 pgoyette DBCOOL_REMOTE2_HIGHLIM,
612 1.27 pgoyette DBCOOL_REMOTE2_LOWLIM }, 2, 0, 0 },
613 1.27 pgoyette { DBC_VOLT, { DBCOOL_VCCP,
614 1.27 pgoyette DBCOOL_VCCP_HIGHLIM,
615 1.27 pgoyette DBCOOL_VCCP_LOWLIM }, 3, 0, 1 },
616 1.27 pgoyette { DBC_VOLT, { DBCOOL_VCC,
617 1.27 pgoyette DBCOOL_VCC_HIGHLIM,
618 1.27 pgoyette DBCOOL_VCC_LOWLIM }, 4, 0, 0 },
619 1.27 pgoyette { DBC_VOLT, { DBCOOL_25VIN,
620 1.27 pgoyette DBCOOL_25VIN_HIGHLIM,
621 1.27 pgoyette DBCOOL_25VIN_LOWLIM }, 11, 0, 2 },
622 1.27 pgoyette { DBC_VOLT, { DBCOOL_5VIN,
623 1.27 pgoyette DBCOOL_5VIN_HIGHLIM,
624 1.27 pgoyette DBCOOL_5VIN_LOWLIM }, 12, 0, 3 },
625 1.27 pgoyette { DBC_VOLT, { DBCOOL_12VIN,
626 1.27 pgoyette DBCOOL_12VIN_HIGHLIM,
627 1.27 pgoyette DBCOOL_12VIN_LOWLIM }, 13, 0, 4 },
628 1.27 pgoyette { DBC_FAN, { DBCOOL_FAN1_TACH_LSB,
629 1.27 pgoyette DBCOOL_NO_REG,
630 1.27 pgoyette DBCOOL_TACH1_MIN_LSB }, 5, 0, 0 },
631 1.27 pgoyette { DBC_FAN, { DBCOOL_FAN2_TACH_LSB,
632 1.27 pgoyette DBCOOL_NO_REG,
633 1.27 pgoyette DBCOOL_TACH2_MIN_LSB }, 6, 0, 0 },
634 1.27 pgoyette { DBC_FAN, { DBCOOL_FAN3_TACH_LSB,
635 1.27 pgoyette DBCOOL_NO_REG,
636 1.27 pgoyette DBCOOL_TACH3_MIN_LSB }, 7, 0, 0 },
637 1.27 pgoyette { DBC_FAN, { DBCOOL_FAN4_TACH_LSB,
638 1.27 pgoyette DBCOOL_NO_REG,
639 1.27 pgoyette DBCOOL_TACH4_MIN_LSB }, 8, 0, 0 },
640 1.27 pgoyette { DBC_VID, { DBCOOL_VID_REG,
641 1.27 pgoyette DBCOOL_NO_REG,
642 1.27 pgoyette DBCOOL_NO_REG }, 16, 0, 0 },
643 1.27 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TMIN,
644 1.27 pgoyette DBCOOL_NO_REG,
645 1.27 pgoyette DBCOOL_NO_REG }, 0, 5, 0 },
646 1.27 pgoyette { DBC_CTL, { DBCOOL_LOCAL_TTHRESH,
647 1.27 pgoyette DBCOOL_NO_REG,
648 1.27 pgoyette DBCOOL_NO_REG }, 0, 6, 0 },
649 1.27 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TMIN,
650 1.27 pgoyette DBCOOL_NO_REG,
651 1.27 pgoyette DBCOOL_NO_REG }, 1, 5, 0 },
652 1.27 pgoyette { DBC_CTL, { DBCOOL_REMOTE1_TTHRESH,
653 1.27 pgoyette DBCOOL_NO_REG,
654 1.27 pgoyette DBCOOL_NO_REG }, 1, 6, 0 },
655 1.27 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TMIN,
656 1.27 pgoyette DBCOOL_NO_REG,
657 1.27 pgoyette DBCOOL_NO_REG }, 2, 5, 0 },
658 1.27 pgoyette { DBC_CTL, { DBCOOL_REMOTE2_TTHRESH,
659 1.27 pgoyette DBCOOL_NO_REG,
660 1.27 pgoyette DBCOOL_NO_REG }, 2, 6, 0 },
661 1.27 pgoyette { DBC_EOF, { 0, 0, 0 }, 0, 0, 0 }
662 1.27 pgoyette };
663 1.27 pgoyette
664 1.1 pgoyette struct chip_id chip_table[] = {
665 1.2 pgoyette { DBCOOL_COMPANYID, ADT7490_DEVICEID, ADT7490_REV_ID,
666 1.16 pgoyette ADT7490_sensor_table, ADT7475_power_table,
667 1.16 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_MAXDUTY | DBCFLAG_HAS_PECI,
668 1.2 pgoyette 90000 * 60, "ADT7490" },
669 1.1 pgoyette { DBCOOL_COMPANYID, ADT7476_DEVICEID, 0xff,
670 1.2 pgoyette ADT7476_sensor_table, ADT7475_power_table,
671 1.16 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_MAXDUTY,
672 1.1 pgoyette 90000 * 60, "ADT7476" },
673 1.1 pgoyette { DBCOOL_COMPANYID, ADT7475_DEVICEID, 0xff,
674 1.1 pgoyette ADT7475_sensor_table, ADT7475_power_table,
675 1.1 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_MAXDUTY | DBCFLAG_HAS_SHDN,
676 1.1 pgoyette 90000 * 60, "ADT7475" },
677 1.2 pgoyette { DBCOOL_COMPANYID, ADT7473_DEVICEID, ADT7473_REV_ID1,
678 1.1 pgoyette ADT7475_sensor_table, ADT7475_power_table,
679 1.1 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_MAXDUTY | DBCFLAG_HAS_SHDN,
680 1.8 pgoyette 90000 * 60, "ADT7460/ADT7463" },
681 1.2 pgoyette { DBCOOL_COMPANYID, ADT7473_DEVICEID, ADT7473_REV_ID2,
682 1.1 pgoyette ADT7475_sensor_table, ADT7475_power_table,
683 1.1 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_MAXDUTY | DBCFLAG_HAS_SHDN,
684 1.1 pgoyette 90000 * 60, "ADT7463-1" },
685 1.1 pgoyette { DBCOOL_COMPANYID, ADT7468_DEVICEID, 0xff,
686 1.2 pgoyette ADT7476_sensor_table, ADT7475_power_table,
687 1.1 pgoyette DBCFLAG_TEMPOFFSET | DBCFLAG_MULTI_VCC | DBCFLAG_HAS_MAXDUTY |
688 1.16 pgoyette DBCFLAG_4BIT_VER | DBCFLAG_HAS_SHDN,
689 1.2 pgoyette 90000 * 60, "ADT7467/ADT7468" },
690 1.1 pgoyette { DBCOOL_COMPANYID, ADT7466_DEVICEID, 0xff,
691 1.1 pgoyette ADT7466_sensor_table, NULL,
692 1.1 pgoyette DBCFLAG_ADT7466 | DBCFLAG_TEMPOFFSET | DBCFLAG_HAS_SHDN,
693 1.1 pgoyette 82000 * 60, "ADT7466" },
694 1.1 pgoyette { DBCOOL_COMPANYID, ADT7463_DEVICEID, ADT7463_REV_ID1,
695 1.1 pgoyette ADM1027_sensor_table, ADT7475_power_table,
696 1.16 pgoyette DBCFLAG_MULTI_VCC | DBCFLAG_4BIT_VER | DBCFLAG_HAS_SHDN,
697 1.1 pgoyette 90000 * 60, "ADT7463" },
698 1.1 pgoyette { DBCOOL_COMPANYID, ADT7463_DEVICEID, ADT7463_REV_ID2,
699 1.1 pgoyette ADM1027_sensor_table, ADT7475_power_table,
700 1.1 pgoyette DBCFLAG_MULTI_VCC | DBCFLAG_4BIT_VER | DBCFLAG_HAS_SHDN |
701 1.16 pgoyette DBCFLAG_HAS_VID_SEL,
702 1.1 pgoyette 90000 * 60, "ADT7463" },
703 1.1 pgoyette { DBCOOL_COMPANYID, ADM1027_DEVICEID, ADM1027_REV_ID,
704 1.1 pgoyette ADM1027_sensor_table, ADT7475_power_table,
705 1.16 pgoyette DBCFLAG_MULTI_VCC | DBCFLAG_4BIT_VER,
706 1.1 pgoyette 90000 * 60, "ADM1027" },
707 1.1 pgoyette { DBCOOL_COMPANYID, ADM1030_DEVICEID, 0xff,
708 1.1 pgoyette ADM1030_sensor_table, ADM1030_power_table,
709 1.16 pgoyette DBCFLAG_ADM1030 | DBCFLAG_NO_READBYTE,
710 1.1 pgoyette 11250 * 60, "ADM1030" },
711 1.21 macallan { DBCOOL_COMPANYID, ADM1031_DEVICEID, 0xff,
712 1.22 macallan ADM1031_sensor_table, ADM1030_power_table,
713 1.21 macallan DBCFLAG_ADM1030 | DBCFLAG_NO_READBYTE,
714 1.21 macallan 11250 * 60, "ADM1031" },
715 1.27 pgoyette { SMSC_COMPANYID, EMC6D103S_DEVICEID, EMC6D103S_REV_ID,
716 1.27 pgoyette EMC6D103S_sensor_table, ADT7475_power_table,
717 1.27 pgoyette DBCFLAG_4BIT_VER,
718 1.27 pgoyette 90000 * 60, "EMC6D103S" },
719 1.1 pgoyette { 0, 0, 0, NULL, NULL, 0, 0, NULL }
720 1.1 pgoyette };
721 1.1 pgoyette
722 1.1 pgoyette static const char *behavior[] = {
723 1.1 pgoyette "remote1", "local", "remote2", "full-speed",
724 1.1 pgoyette "disabled", "local+remote2","all-temps", "manual"
725 1.1 pgoyette };
726 1.1 pgoyette
727 1.1 pgoyette static char dbcool_cur_behav[16];
728 1.1 pgoyette
729 1.1 pgoyette CFATTACH_DECL_NEW(dbcool, sizeof(struct dbcool_softc),
730 1.1 pgoyette dbcool_match, dbcool_attach, dbcool_detach, NULL);
731 1.1 pgoyette
732 1.1 pgoyette int
733 1.1 pgoyette dbcool_match(device_t parent, cfdata_t cf, void *aux)
734 1.1 pgoyette {
735 1.1 pgoyette struct i2c_attach_args *ia = aux;
736 1.13 christos struct dbcool_chipset dc;
737 1.13 christos dc.dc_tag = ia->ia_tag;
738 1.13 christos dc.dc_addr = ia->ia_addr;
739 1.13 christos dc.dc_chip = NULL;
740 1.13 christos dc.dc_readreg = dbcool_readreg;
741 1.13 christos dc.dc_writereg = dbcool_writereg;
742 1.1 pgoyette
743 1.7 pgoyette /* no probing if we attach to iic, but verify chip id and address */
744 1.7 pgoyette if ((ia->ia_addr & DBCOOL_ADDRMASK) != DBCOOL_ADDR)
745 1.7 pgoyette return 0;
746 1.13 christos if (dbcool_chip_ident(&dc) >= 0)
747 1.1 pgoyette return 1;
748 1.1 pgoyette
749 1.1 pgoyette return 0;
750 1.1 pgoyette }
751 1.1 pgoyette
752 1.1 pgoyette void
753 1.1 pgoyette dbcool_attach(device_t parent, device_t self, void *aux)
754 1.1 pgoyette {
755 1.1 pgoyette struct dbcool_softc *sc = device_private(self);
756 1.1 pgoyette struct i2c_attach_args *args = aux;
757 1.1 pgoyette uint8_t ver;
758 1.1 pgoyette
759 1.13 christos sc->sc_dc.dc_addr = args->ia_addr;
760 1.13 christos sc->sc_dc.dc_tag = args->ia_tag;
761 1.13 christos sc->sc_dc.dc_chip = NULL;
762 1.13 christos sc->sc_dc.dc_readreg = dbcool_readreg;
763 1.13 christos sc->sc_dc.dc_writereg = dbcool_writereg;
764 1.13 christos (void)dbcool_chip_ident(&sc->sc_dc);
765 1.2 pgoyette sc->sc_dev = self;
766 1.1 pgoyette
767 1.1 pgoyette aprint_naive("\n");
768 1.1 pgoyette aprint_normal("\n");
769 1.1 pgoyette
770 1.13 christos ver = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_REVISION_REG);
771 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_4BIT_VER)
772 1.27 pgoyette if (sc->sc_dc.dc_chip->company == SMSC_COMPANYID)
773 1.27 pgoyette {
774 1.27 pgoyette aprint_normal_dev(self, "SMSC %s Controller "
775 1.27 pgoyette "(rev 0x%02x, stepping 0x%02x)\n", sc->sc_dc.dc_chip->name,
776 1.27 pgoyette ver >> 4, ver & 0x0f);
777 1.27 pgoyette } else {
778 1.27 pgoyette aprint_normal_dev(self, "%s dBCool(tm) Controller "
779 1.27 pgoyette "(rev 0x%02x, stepping 0x%02x)\n", sc->sc_dc.dc_chip->name,
780 1.27 pgoyette ver >> 4, ver & 0x0f);
781 1.27 pgoyette }
782 1.1 pgoyette else
783 1.1 pgoyette aprint_normal_dev(self, "%s dBCool(tm) Controller "
784 1.13 christos "(rev 0x%04x)\n", sc->sc_dc.dc_chip->name, ver);
785 1.1 pgoyette
786 1.1 pgoyette dbcool_setup(self);
787 1.1 pgoyette
788 1.1 pgoyette if (!pmf_device_register(self, dbcool_pmf_suspend, dbcool_pmf_resume))
789 1.1 pgoyette aprint_error_dev(self, "couldn't establish power handler\n");
790 1.1 pgoyette }
791 1.1 pgoyette
792 1.1 pgoyette static int
793 1.1 pgoyette dbcool_detach(device_t self, int flags)
794 1.1 pgoyette {
795 1.1 pgoyette struct dbcool_softc *sc = device_private(self);
796 1.1 pgoyette
797 1.1 pgoyette sysmon_envsys_unregister(sc->sc_sme);
798 1.1 pgoyette sc->sc_sme = NULL;
799 1.1 pgoyette return 0;
800 1.1 pgoyette }
801 1.1 pgoyette
802 1.1 pgoyette /* On suspend, we save the state of the SHDN bit, then set it */
803 1.15 dyoung bool dbcool_pmf_suspend(device_t dev, const pmf_qual_t *qual)
804 1.1 pgoyette {
805 1.1 pgoyette struct dbcool_softc *sc = device_private(dev);
806 1.1 pgoyette uint8_t reg, bit, cfg;
807 1.1 pgoyette
808 1.13 christos if ((sc->sc_dc.dc_chip->flags && DBCFLAG_HAS_SHDN) == 0)
809 1.1 pgoyette return true;
810 1.1 pgoyette
811 1.13 christos if (sc->sc_dc.dc_chip->flags && DBCFLAG_ADT7466) {
812 1.1 pgoyette reg = DBCOOL_ADT7466_CONFIG2;
813 1.1 pgoyette bit = DBCOOL_ADT7466_CFG2_SHDN;
814 1.1 pgoyette } else {
815 1.1 pgoyette reg = DBCOOL_CONFIG2_REG;
816 1.1 pgoyette bit = DBCOOL_CFG2_SHDN;
817 1.1 pgoyette }
818 1.13 christos cfg = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
819 1.1 pgoyette sc->sc_suspend = cfg & bit;
820 1.1 pgoyette cfg |= bit;
821 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, reg, cfg);
822 1.1 pgoyette
823 1.1 pgoyette return true;
824 1.1 pgoyette }
825 1.1 pgoyette
826 1.1 pgoyette /* On resume, we restore the previous state of the SHDN bit */
827 1.15 dyoung bool dbcool_pmf_resume(device_t dev, const pmf_qual_t *qual)
828 1.1 pgoyette {
829 1.1 pgoyette struct dbcool_softc *sc = device_private(dev);
830 1.1 pgoyette uint8_t reg, bit, cfg;
831 1.1 pgoyette
832 1.13 christos if ((sc->sc_dc.dc_chip->flags && DBCFLAG_HAS_SHDN) == 0)
833 1.1 pgoyette return true;
834 1.1 pgoyette
835 1.13 christos if (sc->sc_dc.dc_chip->flags && DBCFLAG_ADT7466) {
836 1.1 pgoyette reg = DBCOOL_ADT7466_CONFIG2;
837 1.1 pgoyette bit = DBCOOL_ADT7466_CFG2_SHDN;
838 1.1 pgoyette } else {
839 1.1 pgoyette reg = DBCOOL_CONFIG2_REG;
840 1.1 pgoyette bit = DBCOOL_CFG2_SHDN;
841 1.1 pgoyette }
842 1.13 christos cfg = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
843 1.1 pgoyette cfg &= ~sc->sc_suspend;
844 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, reg, cfg);
845 1.1 pgoyette
846 1.1 pgoyette return true;
847 1.1 pgoyette
848 1.1 pgoyette }
849 1.1 pgoyette
850 1.1 pgoyette uint8_t
851 1.13 christos dbcool_readreg(struct dbcool_chipset *dc, uint8_t reg)
852 1.1 pgoyette {
853 1.1 pgoyette uint8_t data = 0;
854 1.1 pgoyette
855 1.13 christos if (iic_acquire_bus(dc->dc_tag, 0) != 0)
856 1.11 pgoyette return data;
857 1.1 pgoyette
858 1.16 pgoyette if (dc->dc_chip == NULL || dc->dc_chip->flags & DBCFLAG_NO_READBYTE) {
859 1.10 pgoyette /* ADM1027 doesn't support i2c read_byte protocol */
860 1.13 christos if (iic_smbus_send_byte(dc->dc_tag, dc->dc_addr, reg, 0) != 0)
861 1.10 pgoyette goto bad;
862 1.13 christos (void)iic_smbus_receive_byte(dc->dc_tag, dc->dc_addr, &data, 0);
863 1.10 pgoyette } else
864 1.13 christos (void)iic_smbus_read_byte(dc->dc_tag, dc->dc_addr, reg, &data,
865 1.10 pgoyette 0);
866 1.1 pgoyette
867 1.1 pgoyette bad:
868 1.13 christos iic_release_bus(dc->dc_tag, 0);
869 1.1 pgoyette return data;
870 1.1 pgoyette }
871 1.1 pgoyette
872 1.1 pgoyette void
873 1.13 christos dbcool_writereg(struct dbcool_chipset *dc, uint8_t reg, uint8_t val)
874 1.1 pgoyette {
875 1.13 christos if (iic_acquire_bus(dc->dc_tag, 0) != 0)
876 1.9 pgoyette return;
877 1.1 pgoyette
878 1.13 christos (void)iic_smbus_write_byte(dc->dc_tag, dc->dc_addr, reg, val, 0);
879 1.1 pgoyette
880 1.13 christos iic_release_bus(dc->dc_tag, 0);
881 1.27 pgoyette }
882 1.1 pgoyette
883 1.2 pgoyette static bool
884 1.1 pgoyette dbcool_islocked(struct dbcool_softc *sc)
885 1.1 pgoyette {
886 1.1 pgoyette uint8_t cfg_reg;
887 1.1 pgoyette
888 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030)
889 1.1 pgoyette return 0;
890 1.1 pgoyette
891 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466)
892 1.1 pgoyette cfg_reg = DBCOOL_ADT7466_CONFIG1;
893 1.1 pgoyette else
894 1.1 pgoyette cfg_reg = DBCOOL_CONFIG1_REG;
895 1.1 pgoyette
896 1.13 christos if (sc->sc_dc.dc_readreg(&sc->sc_dc, cfg_reg) & DBCOOL_CFG1_LOCK)
897 1.1 pgoyette return 1;
898 1.1 pgoyette else
899 1.1 pgoyette return 0;
900 1.1 pgoyette }
901 1.1 pgoyette
902 1.1 pgoyette static int
903 1.1 pgoyette dbcool_read_temp(struct dbcool_softc *sc, uint8_t reg, bool extres)
904 1.1 pgoyette {
905 1.1 pgoyette uint8_t t1, t2, t3, val, ext = 0;
906 1.1 pgoyette int temp;
907 1.1 pgoyette
908 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466) {
909 1.1 pgoyette /*
910 1.1 pgoyette * ADT7466 temps are in strange location
911 1.1 pgoyette */
912 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADT7466_CONFIG1);
913 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
914 1.1 pgoyette if (extres)
915 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, reg + 1);
916 1.13 christos } else if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030) {
917 1.1 pgoyette /*
918 1.1 pgoyette * ADM1030 temps are in their own special place, too
919 1.1 pgoyette */
920 1.1 pgoyette if (extres) {
921 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADM1030_TEMP_EXTRES);
922 1.1 pgoyette if (reg == DBCOOL_ADM1030_L_TEMP)
923 1.1 pgoyette ext >>= 6;
924 1.22 macallan else if (reg == DBCOOL_ADM1031_R2_TEMP)
925 1.22 macallan ext >>= 4;
926 1.1 pgoyette else
927 1.1 pgoyette ext >>= 1;
928 1.1 pgoyette ext &= 0x03;
929 1.1 pgoyette }
930 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
931 1.2 pgoyette } else if (extres) {
932 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_EXTRES2_REG);
933 1.1 pgoyette
934 1.2 pgoyette /* Read all msb regs to unlatch them */
935 1.13 christos t1 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_12VIN);
936 1.13 christos t1 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_REMOTE1_TEMP);
937 1.13 christos t2 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_REMOTE2_TEMP);
938 1.13 christos t3 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_LOCAL_TEMP);
939 1.2 pgoyette switch (reg) {
940 1.2 pgoyette case DBCOOL_REMOTE1_TEMP:
941 1.2 pgoyette val = t1;
942 1.2 pgoyette ext >>= 2;
943 1.2 pgoyette break;
944 1.2 pgoyette case DBCOOL_LOCAL_TEMP:
945 1.2 pgoyette val = t3;
946 1.2 pgoyette ext >>= 4;
947 1.2 pgoyette break;
948 1.2 pgoyette case DBCOOL_REMOTE2_TEMP:
949 1.2 pgoyette val = t2;
950 1.2 pgoyette ext >>= 6;
951 1.2 pgoyette break;
952 1.2 pgoyette default:
953 1.2 pgoyette val = 0;
954 1.2 pgoyette break;
955 1.1 pgoyette }
956 1.2 pgoyette ext &= 0x03;
957 1.1 pgoyette }
958 1.2 pgoyette else
959 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
960 1.1 pgoyette
961 1.1 pgoyette /* Check for invalid temp values */
962 1.2 pgoyette if ((sc->sc_temp_offset == 0 && val == 0x80) ||
963 1.2 pgoyette (sc->sc_temp_offset != 0 && val == 0))
964 1.1 pgoyette return 0;
965 1.1 pgoyette
966 1.1 pgoyette /* If using offset mode, adjust, else treat as signed */
967 1.2 pgoyette if (sc->sc_temp_offset) {
968 1.1 pgoyette temp = val;
969 1.2 pgoyette temp -= sc->sc_temp_offset;
970 1.1 pgoyette } else
971 1.1 pgoyette temp = (int8_t)val;
972 1.1 pgoyette
973 1.1 pgoyette /* Convert degC to uK and include extended precision bits */
974 1.1 pgoyette temp *= 1000000;
975 1.1 pgoyette temp += 250000 * (int)ext;
976 1.1 pgoyette temp += 273150000U;
977 1.1 pgoyette
978 1.1 pgoyette return temp;
979 1.1 pgoyette }
980 1.1 pgoyette
981 1.1 pgoyette static int
982 1.1 pgoyette dbcool_read_rpm(struct dbcool_softc *sc, uint8_t reg)
983 1.1 pgoyette {
984 1.1 pgoyette int rpm;
985 1.1 pgoyette uint8_t rpm_lo, rpm_hi;
986 1.1 pgoyette
987 1.13 christos rpm_lo = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
988 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030)
989 1.1 pgoyette rpm_hi = (rpm_lo == 0xff)?0xff:0x0;
990 1.1 pgoyette else
991 1.13 christos rpm_hi = sc->sc_dc.dc_readreg(&sc->sc_dc, reg + 1);
992 1.1 pgoyette
993 1.1 pgoyette rpm = (rpm_hi << 8) | rpm_lo;
994 1.1 pgoyette if (rpm == 0xffff)
995 1.1 pgoyette return 0; /* 0xffff indicates stalled/failed fan */
996 1.1 pgoyette
997 1.23 macallan /* don't divide by zero */
998 1.23 macallan return (rpm == 0)? 0 : (sc->sc_dc.dc_chip->rpm_dividend / rpm);
999 1.1 pgoyette }
1000 1.1 pgoyette
1001 1.2 pgoyette /* Provide chip's supply voltage, in microvolts */
1002 1.1 pgoyette static int
1003 1.1 pgoyette dbcool_supply_voltage(struct dbcool_softc *sc)
1004 1.1 pgoyette {
1005 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_MULTI_VCC) {
1006 1.13 christos if (sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_CONFIG1_REG) & DBCOOL_CFG1_Vcc)
1007 1.2 pgoyette return 5002500;
1008 1.1 pgoyette else
1009 1.2 pgoyette return 3300000;
1010 1.13 christos } else if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466) {
1011 1.13 christos if (sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADT7466_CONFIG1) &
1012 1.1 pgoyette DBCOOL_ADT7466_CFG1_Vcc)
1013 1.2 pgoyette return 5000000;
1014 1.1 pgoyette else
1015 1.2 pgoyette return 3300000;
1016 1.1 pgoyette } else
1017 1.2 pgoyette return 3300000;
1018 1.1 pgoyette }
1019 1.1 pgoyette
1020 1.2 pgoyette /*
1021 1.2 pgoyette * Nominal voltages are calculated in microvolts
1022 1.2 pgoyette */
1023 1.1 pgoyette static int
1024 1.2 pgoyette dbcool_read_volt(struct dbcool_softc *sc, uint8_t reg, int nom_idx, bool extres)
1025 1.1 pgoyette {
1026 1.1 pgoyette uint8_t ext = 0, v1, v2, v3, v4, val;
1027 1.2 pgoyette int64_t ret;
1028 1.2 pgoyette int64_t nom;
1029 1.2 pgoyette
1030 1.2 pgoyette nom = nominal_voltages[nom_idx];
1031 1.2 pgoyette if (nom < 0)
1032 1.2 pgoyette nom = sc->sc_supply_voltage;
1033 1.1 pgoyette
1034 1.1 pgoyette /* ADT7466 voltages are in strange locations with only 8-bits */
1035 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466)
1036 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
1037 1.2 pgoyette else
1038 1.2 pgoyette /*
1039 1.2 pgoyette * It's a "normal" dbCool chip - check for regs that
1040 1.2 pgoyette * share extended resolution bits since we have to
1041 1.2 pgoyette * read all the MSB registers to unlatch them.
1042 1.2 pgoyette */
1043 1.2 pgoyette if (!extres)
1044 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
1045 1.2 pgoyette else if (reg == DBCOOL_12VIN) {
1046 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_EXTRES2_REG) && 0x03;
1047 1.13 christos val = sc->sc_dc.dc_readreg(&sc->sc_dc, reg);
1048 1.2 pgoyette (void)dbcool_read_temp(sc, DBCOOL_LOCAL_TEMP, true);
1049 1.2 pgoyette } else if (reg == DBCOOL_VTT || reg == DBCOOL_IMON) {
1050 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_EXTRES_VTT_IMON);
1051 1.13 christos v1 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_IMON);
1052 1.13 christos v2 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_VTT);
1053 1.2 pgoyette if (reg == DBCOOL_IMON) {
1054 1.2 pgoyette val = v1;
1055 1.2 pgoyette ext >>= 6;
1056 1.2 pgoyette } else
1057 1.2 pgoyette val = v2;
1058 1.2 pgoyette ext >>= 4;
1059 1.2 pgoyette ext &= 0x0f;
1060 1.1 pgoyette } else {
1061 1.13 christos ext = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_EXTRES1_REG);
1062 1.13 christos v1 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_25VIN);
1063 1.13 christos v2 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_VCCP);
1064 1.13 christos v3 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_VCC);
1065 1.13 christos v4 = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_5VIN);
1066 1.1 pgoyette
1067 1.1 pgoyette switch (reg) {
1068 1.1 pgoyette case DBCOOL_25VIN:
1069 1.1 pgoyette val = v1;
1070 1.1 pgoyette break;
1071 1.2 pgoyette case DBCOOL_VCCP:
1072 1.1 pgoyette val = v2;
1073 1.1 pgoyette ext >>= 2;
1074 1.1 pgoyette break;
1075 1.2 pgoyette case DBCOOL_VCC:
1076 1.1 pgoyette val = v3;
1077 1.1 pgoyette ext >>= 4;
1078 1.1 pgoyette break;
1079 1.1 pgoyette case DBCOOL_5VIN:
1080 1.1 pgoyette val = v4;
1081 1.1 pgoyette ext >>= 6;
1082 1.1 pgoyette break;
1083 1.1 pgoyette default:
1084 1.1 pgoyette val = nom = 0;
1085 1.1 pgoyette }
1086 1.1 pgoyette ext &= 0x03;
1087 1.1 pgoyette }
1088 1.1 pgoyette
1089 1.1 pgoyette /*
1090 1.1 pgoyette * Scale the nominal value by the 10-bit fraction
1091 1.2 pgoyette *
1092 1.1 pgoyette * Returned value is in microvolts.
1093 1.1 pgoyette */
1094 1.2 pgoyette ret = val;
1095 1.2 pgoyette ret <<= 2;
1096 1.2 pgoyette ret |= ext;
1097 1.1 pgoyette ret = (ret * nom) / 0x300;
1098 1.1 pgoyette
1099 1.1 pgoyette return ret;
1100 1.1 pgoyette }
1101 1.1 pgoyette
1102 1.1 pgoyette SYSCTL_SETUP(sysctl_dbcoolsetup, "sysctl dBCool subtree setup")
1103 1.1 pgoyette {
1104 1.1 pgoyette sysctl_createv(NULL, 0, NULL, NULL,
1105 1.1 pgoyette CTLFLAG_PERMANENT,
1106 1.1 pgoyette CTLTYPE_NODE, "hw", NULL,
1107 1.1 pgoyette NULL, 0, NULL, 0,
1108 1.1 pgoyette CTL_HW, CTL_EOL);
1109 1.1 pgoyette }
1110 1.1 pgoyette
1111 1.1 pgoyette static int
1112 1.2 pgoyette sysctl_dbcool_temp(SYSCTLFN_ARGS)
1113 1.1 pgoyette {
1114 1.1 pgoyette struct sysctlnode node;
1115 1.1 pgoyette struct dbcool_softc *sc;
1116 1.1 pgoyette int reg, error;
1117 1.1 pgoyette uint8_t chipreg;
1118 1.1 pgoyette uint8_t newreg;
1119 1.1 pgoyette
1120 1.1 pgoyette node = *rnode;
1121 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1122 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1123 1.1 pgoyette
1124 1.1 pgoyette if (sc->sc_temp_offset) {
1125 1.13 christos reg = sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1126 1.1 pgoyette reg -= sc->sc_temp_offset;
1127 1.1 pgoyette } else
1128 1.13 christos reg = (int8_t)sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1129 1.1 pgoyette
1130 1.1 pgoyette node.sysctl_data = ®
1131 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1132 1.1 pgoyette
1133 1.1 pgoyette if (error || newp == NULL)
1134 1.1 pgoyette return error;
1135 1.1 pgoyette
1136 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1137 1.1 pgoyette if (*(int *)node.sysctl_data < -64 ||
1138 1.1 pgoyette *(int *)node.sysctl_data > 127 + sc->sc_temp_offset)
1139 1.1 pgoyette return EINVAL;
1140 1.1 pgoyette
1141 1.1 pgoyette newreg = *(int *)node.sysctl_data;
1142 1.1 pgoyette newreg += sc->sc_temp_offset;
1143 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1144 1.1 pgoyette return 0;
1145 1.1 pgoyette }
1146 1.1 pgoyette
1147 1.1 pgoyette static int
1148 1.2 pgoyette sysctl_adm1030_temp(SYSCTLFN_ARGS)
1149 1.1 pgoyette {
1150 1.1 pgoyette struct sysctlnode node;
1151 1.1 pgoyette struct dbcool_softc *sc;
1152 1.1 pgoyette int reg, error;
1153 1.1 pgoyette uint8_t chipreg, oldreg, newreg;
1154 1.1 pgoyette
1155 1.1 pgoyette node = *rnode;
1156 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1157 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1158 1.1 pgoyette
1159 1.13 christos oldreg = (int8_t)sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1160 1.1 pgoyette reg = (oldreg >> 1) & ~0x03;
1161 1.1 pgoyette
1162 1.1 pgoyette node.sysctl_data = ®
1163 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1164 1.1 pgoyette
1165 1.1 pgoyette if (error || newp == NULL)
1166 1.1 pgoyette return error;
1167 1.1 pgoyette
1168 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1169 1.1 pgoyette if (*(int *)node.sysctl_data < 0 || *(int *)node.sysctl_data > 127)
1170 1.1 pgoyette return EINVAL;
1171 1.1 pgoyette
1172 1.1 pgoyette newreg = *(int *)node.sysctl_data;
1173 1.1 pgoyette newreg &= ~0x03;
1174 1.1 pgoyette newreg <<= 1;
1175 1.1 pgoyette newreg |= (oldreg & 0x07);
1176 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1177 1.1 pgoyette return 0;
1178 1.1 pgoyette }
1179 1.1 pgoyette
1180 1.1 pgoyette static int
1181 1.1 pgoyette sysctl_adm1030_trange(SYSCTLFN_ARGS)
1182 1.1 pgoyette {
1183 1.1 pgoyette struct sysctlnode node;
1184 1.1 pgoyette struct dbcool_softc *sc;
1185 1.1 pgoyette int reg, error, newval;
1186 1.1 pgoyette uint8_t chipreg, oldreg, newreg;
1187 1.1 pgoyette
1188 1.1 pgoyette node = *rnode;
1189 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1190 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1191 1.1 pgoyette
1192 1.13 christos oldreg = (int8_t)sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1193 1.1 pgoyette reg = oldreg & 0x07;
1194 1.1 pgoyette
1195 1.1 pgoyette node.sysctl_data = ®
1196 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1197 1.1 pgoyette
1198 1.1 pgoyette if (error || newp == NULL)
1199 1.1 pgoyette return error;
1200 1.1 pgoyette
1201 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1202 1.1 pgoyette newval = *(int *)node.sysctl_data;
1203 1.1 pgoyette
1204 1.1 pgoyette if (newval == 5)
1205 1.1 pgoyette newreg = 0;
1206 1.1 pgoyette else if (newval == 10)
1207 1.1 pgoyette newreg = 1;
1208 1.1 pgoyette else if (newval == 20)
1209 1.1 pgoyette newreg = 2;
1210 1.1 pgoyette else if (newval == 40)
1211 1.1 pgoyette newreg = 3;
1212 1.1 pgoyette else if (newval == 80)
1213 1.1 pgoyette newreg = 4;
1214 1.1 pgoyette else
1215 1.1 pgoyette return EINVAL;
1216 1.1 pgoyette
1217 1.1 pgoyette newreg |= (oldreg & ~0x07);
1218 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1219 1.1 pgoyette return 0;
1220 1.1 pgoyette }
1221 1.1 pgoyette
1222 1.1 pgoyette static int
1223 1.1 pgoyette sysctl_dbcool_duty(SYSCTLFN_ARGS)
1224 1.1 pgoyette {
1225 1.1 pgoyette struct sysctlnode node;
1226 1.1 pgoyette struct dbcool_softc *sc;
1227 1.1 pgoyette int reg, error;
1228 1.1 pgoyette uint8_t chipreg, oldreg, newreg;
1229 1.1 pgoyette
1230 1.1 pgoyette node = *rnode;
1231 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1232 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1233 1.1 pgoyette
1234 1.13 christos oldreg = sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1235 1.1 pgoyette reg = (uint32_t)oldreg;
1236 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030)
1237 1.1 pgoyette reg = ((reg & 0x0f) * 100) / 15;
1238 1.1 pgoyette else
1239 1.1 pgoyette reg = (reg * 100) / 255;
1240 1.1 pgoyette node.sysctl_data = ®
1241 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1242 1.1 pgoyette
1243 1.1 pgoyette if (error || newp == NULL)
1244 1.1 pgoyette return error;
1245 1.1 pgoyette
1246 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1247 1.1 pgoyette if (*(int *)node.sysctl_data < 0 || *(int *)node.sysctl_data > 100)
1248 1.1 pgoyette return EINVAL;
1249 1.1 pgoyette
1250 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030) {
1251 1.1 pgoyette newreg = *(uint8_t *)(node.sysctl_data) * 15 / 100;
1252 1.1 pgoyette newreg |= oldreg & 0xf0;
1253 1.1 pgoyette } else
1254 1.1 pgoyette newreg = *(uint8_t *)(node.sysctl_data) * 255 / 100;
1255 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1256 1.1 pgoyette return 0;
1257 1.1 pgoyette }
1258 1.1 pgoyette
1259 1.1 pgoyette static int
1260 1.1 pgoyette sysctl_dbcool_behavior(SYSCTLFN_ARGS)
1261 1.1 pgoyette {
1262 1.1 pgoyette struct sysctlnode node;
1263 1.1 pgoyette struct dbcool_softc *sc;
1264 1.1 pgoyette int i, reg, error;
1265 1.1 pgoyette uint8_t chipreg, oldreg, newreg;
1266 1.1 pgoyette
1267 1.1 pgoyette node = *rnode;
1268 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1269 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1270 1.1 pgoyette
1271 1.13 christos oldreg = sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1272 1.2 pgoyette
1273 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030) {
1274 1.13 christos if ((sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADM1030_CFG2) & 1) == 0)
1275 1.1 pgoyette reg = 4;
1276 1.1 pgoyette else if ((oldreg & 0x80) == 0)
1277 1.1 pgoyette reg = 7;
1278 1.1 pgoyette else if ((oldreg & 0x60) == 0)
1279 1.1 pgoyette reg = 4;
1280 1.1 pgoyette else
1281 1.1 pgoyette reg = 6;
1282 1.1 pgoyette } else
1283 1.1 pgoyette reg = (oldreg >> 5) & 0x07;
1284 1.1 pgoyette
1285 1.1 pgoyette strlcpy(dbcool_cur_behav, behavior[reg], sizeof(dbcool_cur_behav));
1286 1.1 pgoyette node.sysctl_data = dbcool_cur_behav;
1287 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1288 1.1 pgoyette
1289 1.1 pgoyette if (error || newp == NULL)
1290 1.1 pgoyette return error;
1291 1.1 pgoyette
1292 1.1 pgoyette /* We were asked to update the value - convert string to value */
1293 1.1 pgoyette newreg = __arraycount(behavior);
1294 1.1 pgoyette for (i = 0; i < __arraycount(behavior); i++)
1295 1.1 pgoyette if (strcmp(node.sysctl_data, behavior[i]) == 0)
1296 1.1 pgoyette break;
1297 1.1 pgoyette if (i >= __arraycount(behavior))
1298 1.1 pgoyette return EINVAL;
1299 1.1 pgoyette
1300 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030) {
1301 1.1 pgoyette /*
1302 1.1 pgoyette * ADM1030 splits fan controller behavior across two
1303 1.1 pgoyette * registers. We also do not support Auto-Filter mode
1304 1.1 pgoyette * nor do we support Manual-RPM-feedback.
1305 1.1 pgoyette */
1306 1.1 pgoyette if (newreg == 4) {
1307 1.13 christos oldreg = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADM1030_CFG2);
1308 1.1 pgoyette oldreg &= ~0x01;
1309 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, DBCOOL_ADM1030_CFG2, oldreg);
1310 1.1 pgoyette } else {
1311 1.1 pgoyette if (newreg == 0)
1312 1.1 pgoyette newreg = 4;
1313 1.1 pgoyette else if (newreg == 6)
1314 1.1 pgoyette newreg = 7;
1315 1.1 pgoyette else if (newreg == 7)
1316 1.1 pgoyette newreg = 0;
1317 1.1 pgoyette else
1318 1.1 pgoyette return EINVAL;
1319 1.1 pgoyette newreg <<= 5;
1320 1.1 pgoyette newreg |= (oldreg & 0x1f);
1321 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1322 1.13 christos oldreg = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADM1030_CFG2) | 1;
1323 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, DBCOOL_ADM1030_CFG2, oldreg);
1324 1.1 pgoyette }
1325 1.1 pgoyette } else {
1326 1.13 christos newreg = (sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg) & 0x1f) | (i << 5);
1327 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1328 1.1 pgoyette }
1329 1.1 pgoyette return 0;
1330 1.1 pgoyette }
1331 1.1 pgoyette
1332 1.1 pgoyette static int
1333 1.2 pgoyette sysctl_dbcool_slope(SYSCTLFN_ARGS)
1334 1.1 pgoyette {
1335 1.1 pgoyette struct sysctlnode node;
1336 1.1 pgoyette struct dbcool_softc *sc;
1337 1.1 pgoyette int reg, error;
1338 1.1 pgoyette uint8_t chipreg;
1339 1.1 pgoyette uint8_t newreg;
1340 1.1 pgoyette
1341 1.1 pgoyette node = *rnode;
1342 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1343 1.2 pgoyette chipreg = node.sysctl_num & 0xff;
1344 1.1 pgoyette
1345 1.13 christos reg = (sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg) >> 4) & 0x0f;
1346 1.1 pgoyette node.sysctl_data = ®
1347 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1348 1.1 pgoyette
1349 1.1 pgoyette if (error || newp == NULL)
1350 1.1 pgoyette return error;
1351 1.1 pgoyette
1352 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1353 1.1 pgoyette if (*(int *)node.sysctl_data < 0 || *(int *)node.sysctl_data > 0x0f)
1354 1.1 pgoyette return EINVAL;
1355 1.1 pgoyette
1356 1.13 christos newreg = (sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg) & 0x0f) |
1357 1.1 pgoyette (*(int *)node.sysctl_data << 4);
1358 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1359 1.1 pgoyette return 0;
1360 1.1 pgoyette }
1361 1.1 pgoyette
1362 1.1 pgoyette static int
1363 1.1 pgoyette sysctl_dbcool_thyst(SYSCTLFN_ARGS)
1364 1.1 pgoyette {
1365 1.1 pgoyette struct sysctlnode node;
1366 1.1 pgoyette struct dbcool_softc *sc;
1367 1.1 pgoyette int reg, error;
1368 1.1 pgoyette uint8_t chipreg;
1369 1.1 pgoyette uint8_t newreg, newhyst;
1370 1.1 pgoyette
1371 1.1 pgoyette node = *rnode;
1372 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1373 1.1 pgoyette chipreg = node.sysctl_num & 0x7f;
1374 1.1 pgoyette
1375 1.1 pgoyette /* retrieve 4-bit value */
1376 1.13 christos newreg = sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1377 1.1 pgoyette if ((node.sysctl_num & 0x80) == 0)
1378 1.1 pgoyette reg = newreg >> 4;
1379 1.1 pgoyette else
1380 1.1 pgoyette reg = newreg;
1381 1.1 pgoyette reg = reg & 0x0f;
1382 1.1 pgoyette
1383 1.1 pgoyette node.sysctl_data = ®
1384 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1385 1.1 pgoyette
1386 1.1 pgoyette if (error || newp == NULL)
1387 1.1 pgoyette return error;
1388 1.1 pgoyette
1389 1.1 pgoyette /* We were asked to update the value - sanity check before writing */
1390 1.1 pgoyette newhyst = *(int *)node.sysctl_data;
1391 1.1 pgoyette if (newhyst > 0x0f)
1392 1.1 pgoyette return EINVAL;
1393 1.1 pgoyette
1394 1.1 pgoyette /* Insert new value into field and update register */
1395 1.1 pgoyette if ((node.sysctl_num & 0x80) == 0) {
1396 1.1 pgoyette newreg &= 0x0f;
1397 1.1 pgoyette newreg |= (newhyst << 4);
1398 1.1 pgoyette } else {
1399 1.1 pgoyette newreg &= 0xf0;
1400 1.1 pgoyette newreg |= newhyst;
1401 1.1 pgoyette }
1402 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1403 1.1 pgoyette return 0;
1404 1.1 pgoyette }
1405 1.1 pgoyette
1406 1.1 pgoyette #ifdef DBCOOL_DEBUG
1407 1.1 pgoyette
1408 1.1 pgoyette /*
1409 1.1 pgoyette * These routines can be used for debugging. reg_select is used to
1410 1.1 pgoyette * select any arbitrary register in the device. reg_access is used
1411 1.1 pgoyette * to read (and optionally update) the selected register.
1412 1.1 pgoyette *
1413 1.1 pgoyette * No attempt is made to validate the data passed. If you use these
1414 1.1 pgoyette * routines, you are assumed to know what you're doing!
1415 1.1 pgoyette *
1416 1.1 pgoyette * Caveat user
1417 1.1 pgoyette */
1418 1.1 pgoyette static int
1419 1.1 pgoyette sysctl_dbcool_reg_select(SYSCTLFN_ARGS)
1420 1.1 pgoyette {
1421 1.1 pgoyette struct sysctlnode node;
1422 1.1 pgoyette struct dbcool_softc *sc;
1423 1.1 pgoyette int reg, error;
1424 1.1 pgoyette
1425 1.1 pgoyette node = *rnode;
1426 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1427 1.1 pgoyette
1428 1.1 pgoyette reg = sc->sc_user_reg;
1429 1.1 pgoyette node.sysctl_data = ®
1430 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1431 1.1 pgoyette
1432 1.1 pgoyette if (error || newp == NULL)
1433 1.1 pgoyette return error;
1434 1.1 pgoyette
1435 1.1 pgoyette sc->sc_user_reg = *(int *)node.sysctl_data;
1436 1.1 pgoyette return 0;
1437 1.1 pgoyette }
1438 1.1 pgoyette
1439 1.1 pgoyette static int
1440 1.1 pgoyette sysctl_dbcool_reg_access(SYSCTLFN_ARGS)
1441 1.1 pgoyette {
1442 1.1 pgoyette struct sysctlnode node;
1443 1.1 pgoyette struct dbcool_softc *sc;
1444 1.1 pgoyette int reg, error;
1445 1.1 pgoyette uint8_t chipreg;
1446 1.1 pgoyette uint8_t newreg;
1447 1.1 pgoyette
1448 1.1 pgoyette node = *rnode;
1449 1.1 pgoyette sc = (struct dbcool_softc *)node.sysctl_data;
1450 1.1 pgoyette chipreg = sc->sc_user_reg;
1451 1.1 pgoyette
1452 1.13 christos reg = sc->sc_dc.dc_readreg(&sc->sc_dc, chipreg);
1453 1.1 pgoyette node.sysctl_data = ®
1454 1.1 pgoyette error = sysctl_lookup(SYSCTLFN_CALL(&node));
1455 1.1 pgoyette
1456 1.1 pgoyette if (error || newp == NULL)
1457 1.1 pgoyette return error;
1458 1.1 pgoyette
1459 1.1 pgoyette newreg = *(int *)node.sysctl_data;
1460 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, chipreg, newreg);
1461 1.1 pgoyette return 0;
1462 1.1 pgoyette }
1463 1.1 pgoyette #endif /* DBCOOL_DEBUG */
1464 1.1 pgoyette
1465 1.1 pgoyette /*
1466 1.2 pgoyette * Encode an index number and register number for use as a sysctl_num
1467 1.2 pgoyette * so we can select the correct device register later.
1468 1.1 pgoyette */
1469 1.2 pgoyette #define DBC_PWM_SYSCTL(seq, reg) ((seq << 8) | reg)
1470 1.1 pgoyette
1471 1.1 pgoyette void
1472 1.1 pgoyette dbcool_setup(device_t self)
1473 1.1 pgoyette {
1474 1.1 pgoyette struct dbcool_softc *sc = device_private(self);
1475 1.1 pgoyette const struct sysctlnode *me = NULL;
1476 1.17 pgoyette #ifdef DBCOOL_DEBUG
1477 1.1 pgoyette struct sysctlnode *node = NULL;
1478 1.17 pgoyette #endif
1479 1.1 pgoyette uint8_t cfg_val, cfg_reg;
1480 1.18 pgoyette int ret, error;
1481 1.1 pgoyette
1482 1.1 pgoyette /*
1483 1.1 pgoyette * Some chips are capable of reporting an extended temperature range
1484 1.1 pgoyette * by default. On these models, config register 5 bit 0 can be set
1485 1.1 pgoyette * to 1 for compatability with other chips that report 2s complement.
1486 1.1 pgoyette */
1487 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466) {
1488 1.13 christos if (sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_ADT7466_CONFIG1) & 0x80)
1489 1.1 pgoyette sc->sc_temp_offset = 64;
1490 1.1 pgoyette else
1491 1.1 pgoyette sc->sc_temp_offset = 0;
1492 1.13 christos } else if (sc->sc_dc.dc_chip->flags & DBCFLAG_TEMPOFFSET) {
1493 1.13 christos if (sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_CONFIG5_REG) &
1494 1.1 pgoyette DBCOOL_CFG5_TWOSCOMP)
1495 1.1 pgoyette sc->sc_temp_offset = 0;
1496 1.1 pgoyette else
1497 1.1 pgoyette sc->sc_temp_offset = 64;
1498 1.1 pgoyette } else
1499 1.1 pgoyette sc->sc_temp_offset = 0;
1500 1.1 pgoyette
1501 1.2 pgoyette /* Determine Vcc for this chip */
1502 1.2 pgoyette sc->sc_supply_voltage = dbcool_supply_voltage(sc);
1503 1.2 pgoyette
1504 1.1 pgoyette ret = sysctl_createv(NULL, 0, NULL, &me,
1505 1.2 pgoyette CTLFLAG_READWRITE,
1506 1.1 pgoyette CTLTYPE_NODE, device_xname(self), NULL,
1507 1.1 pgoyette NULL, 0, NULL, 0,
1508 1.1 pgoyette CTL_HW, CTL_CREATE, CTL_EOL);
1509 1.18 pgoyette if (ret == 0)
1510 1.18 pgoyette sc->sc_root_sysctl_num = me->sysctl_num;
1511 1.18 pgoyette else
1512 1.18 pgoyette sc->sc_root_sysctl_num = 0;
1513 1.18 pgoyette
1514 1.20 pgoyette aprint_debug_dev(self,
1515 1.20 pgoyette "Supply voltage %"PRId64".%06"PRId64"V, %s temp range\n",
1516 1.19 pgoyette sc->sc_supply_voltage / 1000000,
1517 1.19 pgoyette sc->sc_supply_voltage % 1000000,
1518 1.19 pgoyette sc->sc_temp_offset ? "extended" : "normal");
1519 1.19 pgoyette
1520 1.18 pgoyette /* Create the sensors for this device */
1521 1.18 pgoyette sc->sc_sme = sysmon_envsys_create();
1522 1.18 pgoyette if (dbcool_setup_sensors(sc))
1523 1.18 pgoyette goto out;
1524 1.18 pgoyette
1525 1.18 pgoyette if (sc->sc_root_sysctl_num != 0) {
1526 1.18 pgoyette /* If supported, create sysctl tree for fan PWM controllers */
1527 1.18 pgoyette if (sc->sc_dc.dc_chip->power != NULL)
1528 1.18 pgoyette dbcool_setup_controllers(sc);
1529 1.1 pgoyette
1530 1.1 pgoyette #ifdef DBCOOL_DEBUG
1531 1.18 pgoyette ret = sysctl_createv(NULL, 0, NULL,
1532 1.18 pgoyette (const struct sysctlnode **)&node,
1533 1.18 pgoyette CTLFLAG_READWRITE, CTLTYPE_INT, "reg_select", NULL,
1534 1.18 pgoyette sysctl_dbcool_reg_select,
1535 1.18 pgoyette 0, sc, sizeof(int),
1536 1.18 pgoyette CTL_HW, me->sysctl_num, CTL_CREATE, CTL_EOL);
1537 1.18 pgoyette if (node != NULL)
1538 1.18 pgoyette node->sysctl_data = sc;
1539 1.1 pgoyette
1540 1.18 pgoyette ret = sysctl_createv(NULL, 0, NULL,
1541 1.18 pgoyette (const struct sysctlnode **)&node,
1542 1.18 pgoyette CTLFLAG_READWRITE, CTLTYPE_INT, "reg_access", NULL,
1543 1.18 pgoyette sysctl_dbcool_reg_access,
1544 1.18 pgoyette 0, sc, sizeof(int),
1545 1.18 pgoyette CTL_HW, me->sysctl_num, CTL_CREATE, CTL_EOL);
1546 1.18 pgoyette if (node != NULL)
1547 1.18 pgoyette node->sysctl_data = sc;
1548 1.1 pgoyette #endif /* DBCOOL_DEBUG */
1549 1.18 pgoyette }
1550 1.2 pgoyette
1551 1.2 pgoyette /*
1552 1.2 pgoyette * Read and rewrite config register to activate device
1553 1.2 pgoyette */
1554 1.13 christos if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030)
1555 1.2 pgoyette cfg_reg = DBCOOL_ADM1030_CFG1;
1556 1.13 christos else if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADT7466)
1557 1.2 pgoyette cfg_reg = DBCOOL_ADT7466_CONFIG1;
1558 1.2 pgoyette else
1559 1.2 pgoyette cfg_reg = DBCOOL_CONFIG1_REG;
1560 1.13 christos cfg_val = sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_CONFIG1_REG);
1561 1.2 pgoyette if ((cfg_val & DBCOOL_CFG1_START) == 0) {
1562 1.2 pgoyette cfg_val |= DBCOOL_CFG1_START;
1563 1.13 christos sc->sc_dc.dc_writereg(&sc->sc_dc, cfg_reg, cfg_val);
1564 1.2 pgoyette }
1565 1.2 pgoyette if (dbcool_islocked(sc))
1566 1.2 pgoyette aprint_normal_dev(self, "configuration locked\n");
1567 1.2 pgoyette
1568 1.2 pgoyette sc->sc_sme->sme_name = device_xname(self);
1569 1.2 pgoyette sc->sc_sme->sme_cookie = sc;
1570 1.2 pgoyette sc->sc_sme->sme_refresh = dbcool_refresh;
1571 1.18 pgoyette sc->sc_sme->sme_set_limits = dbcool_set_limits;
1572 1.18 pgoyette sc->sc_sme->sme_get_limits = dbcool_get_limits;
1573 1.2 pgoyette
1574 1.2 pgoyette if ((error = sysmon_envsys_register(sc->sc_sme)) != 0) {
1575 1.2 pgoyette aprint_error_dev(self,
1576 1.2 pgoyette "unable to register with sysmon (%d)\n", error);
1577 1.2 pgoyette goto out;
1578 1.2 pgoyette }
1579 1.2 pgoyette
1580 1.2 pgoyette return;
1581 1.2 pgoyette
1582 1.2 pgoyette out:
1583 1.2 pgoyette sysmon_envsys_destroy(sc->sc_sme);
1584 1.2 pgoyette }
1585 1.2 pgoyette
1586 1.2 pgoyette static int
1587 1.18 pgoyette dbcool_setup_sensors(struct dbcool_softc *sc)
1588 1.2 pgoyette {
1589 1.18 pgoyette int i;
1590 1.2 pgoyette int error = 0;
1591 1.18 pgoyette uint8_t vid_reg, vid_val;
1592 1.16 pgoyette struct chip_id *chip = sc->sc_dc.dc_chip;
1593 1.2 pgoyette
1594 1.16 pgoyette for (i=0; chip->table[i].type != DBC_EOF; i++) {
1595 1.18 pgoyette if (i < DBCOOL_MAXSENSORS)
1596 1.18 pgoyette sc->sc_sysctl_num[i] = -1;
1597 1.18 pgoyette else if (chip->table[i].type != DBC_CTL) {
1598 1.2 pgoyette aprint_normal_dev(sc->sc_dev, "chip table too big!\n");
1599 1.1 pgoyette break;
1600 1.1 pgoyette }
1601 1.16 pgoyette switch (chip->table[i].type) {
1602 1.1 pgoyette case DBC_TEMP:
1603 1.1 pgoyette sc->sc_sensor[i].units = ENVSYS_STEMP;
1604 1.30 pgoyette sc->sc_sensor[i].state = ENVSYS_SINVALID;
1605 1.16 pgoyette sc->sc_sensor[i].flags |= ENVSYS_FMONLIMITS;
1606 1.18 pgoyette error = dbcool_attach_sensor(sc, i);
1607 1.1 pgoyette break;
1608 1.1 pgoyette case DBC_VOLT:
1609 1.16 pgoyette /*
1610 1.16 pgoyette * If 12V-In pin has been reconfigured as 6th bit
1611 1.16 pgoyette * of VID code, don't create a 12V-In sensor
1612 1.16 pgoyette */
1613 1.16 pgoyette if ((chip->flags & DBCFLAG_HAS_VID_SEL) &&
1614 1.16 pgoyette (chip->table[i].reg.val_reg == DBCOOL_12VIN) &&
1615 1.16 pgoyette (sc->sc_dc.dc_readreg(&sc->sc_dc, DBCOOL_VID_REG) &
1616 1.16 pgoyette 0x80))
1617 1.16 pgoyette break;
1618 1.16 pgoyette
1619 1.1 pgoyette sc->sc_sensor[i].units = ENVSYS_SVOLTS_DC;
1620 1.30 pgoyette sc->sc_sensor[i].state = ENVSYS_SINVALID;
1621 1.16 pgoyette sc->sc_sensor[i].flags |= ENVSYS_FMONLIMITS;
1622 1.18 pgoyette error = dbcool_attach_sensor(sc, i);
1623 1.1 pgoyette break;
1624 1.1 pgoyette case DBC_FAN:
1625 1.1 pgoyette sc->sc_sensor[i].units = ENVSYS_SFANRPM;
1626 1.30 pgoyette sc->sc_sensor[i].state = ENVSYS_SINVALID;
1627 1.16 pgoyette sc->sc_sensor[i].flags |= ENVSYS_FMONLIMITS;
1628 1.18 pgoyette error = dbcool_attach_sensor(sc, i);
1629 1.1 pgoyette break;
1630 1.16 pgoyette case DBC_VID:
1631 1.16 pgoyette sc->sc_sensor[i].units = ENVSYS_INTEGER;
1632 1.30 pgoyette sc->sc_sensor[i].state = ENVSYS_SINVALID;
1633 1.16 pgoyette sc->sc_sensor[i].flags |= ENVSYS_FMONNOTSUPP;
1634 1.16 pgoyette
1635 1.16 pgoyette /* retrieve 5- or 6-bit value */
1636 1.16 pgoyette vid_reg = chip->table[i].reg.val_reg;
1637 1.16 pgoyette vid_val = sc->sc_dc.dc_readreg(&sc->sc_dc, vid_reg);
1638 1.16 pgoyette if (chip->flags & DBCFLAG_HAS_VID_SEL)
1639 1.16 pgoyette vid_val &= 0x3f;
1640 1.16 pgoyette else
1641 1.16 pgoyette vid_val &= 0x1f;
1642 1.16 pgoyette sc->sc_sensor[i].value_cur = vid_val;
1643 1.16 pgoyette
1644 1.18 pgoyette error = dbcool_attach_sensor(sc, i);
1645 1.16 pgoyette break;
1646 1.1 pgoyette case DBC_CTL:
1647 1.18 pgoyette error = dbcool_attach_temp_control(sc, i, chip);
1648 1.18 pgoyette if (error) {
1649 1.18 pgoyette aprint_error_dev(sc->sc_dev,
1650 1.18 pgoyette "attach index %d failed %d\n",
1651 1.18 pgoyette i, error);
1652 1.18 pgoyette error = 0;
1653 1.1 pgoyette }
1654 1.1 pgoyette break;
1655 1.1 pgoyette default:
1656 1.2 pgoyette aprint_error_dev(sc->sc_dev,
1657 1.2 pgoyette "sensor_table index %d has bad type %d\n",
1658 1.16 pgoyette i, chip->table[i].type);
1659 1.1 pgoyette break;
1660 1.1 pgoyette }
1661 1.2 pgoyette if (error)
1662 1.2 pgoyette break;
1663 1.2 pgoyette }
1664 1.2 pgoyette return error;
1665 1.2 pgoyette }
1666 1.1 pgoyette
1667 1.2 pgoyette static int
1668 1.18 pgoyette dbcool_attach_sensor(struct dbcool_softc *sc, int idx)
1669 1.2 pgoyette {
1670 1.2 pgoyette int name_index;
1671 1.2 pgoyette int error = 0;
1672 1.2 pgoyette
1673 1.13 christos name_index = sc->sc_dc.dc_chip->table[idx].name_index;
1674 1.2 pgoyette strlcpy(sc->sc_sensor[idx].desc, dbc_sensor_names[name_index],
1675 1.2 pgoyette sizeof(sc->sc_sensor[idx].desc));
1676 1.13 christos sc->sc_regs[idx] = &sc->sc_dc.dc_chip->table[idx].reg;
1677 1.13 christos sc->sc_nom_volt[idx] = sc->sc_dc.dc_chip->table[idx].nom_volt_index;
1678 1.2 pgoyette
1679 1.2 pgoyette error = sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_sensor[idx]);
1680 1.18 pgoyette return error;
1681 1.18 pgoyette }
1682 1.2 pgoyette
1683 1.18 pgoyette static int
1684 1.18 pgoyette dbcool_attach_temp_control(struct dbcool_softc *sc, int idx,
1685 1.18 pgoyette struct chip_id *chip)
1686 1.18 pgoyette {
1687 1.18 pgoyette const struct sysctlnode *me2 = NULL;
1688 1.18 pgoyette struct sysctlnode *node = NULL;
1689 1.18 pgoyette int j, ret, sysctl_index, rw_flag;
1690 1.18 pgoyette uint8_t sysctl_reg;
1691 1.18 pgoyette char name[SYSCTL_NAMELEN];
1692 1.2 pgoyette
1693 1.18 pgoyette /* Search for the corresponding temp sensor */
1694 1.18 pgoyette for (j = 0; j < idx; j++) {
1695 1.18 pgoyette if (j >= DBCOOL_MAXSENSORS || chip->table[j].type != DBC_TEMP)
1696 1.18 pgoyette continue;
1697 1.18 pgoyette if (chip->table[j].name_index == chip->table[idx].name_index)
1698 1.18 pgoyette break;
1699 1.18 pgoyette }
1700 1.18 pgoyette if (j >= idx) /* Temp sensor not found */
1701 1.18 pgoyette return ENOENT;
1702 1.1 pgoyette
1703 1.18 pgoyette /* create sysctl node for the sensor if not one already there */
1704 1.18 pgoyette if (sc->sc_sysctl_num[j] == -1) {
1705 1.18 pgoyette ret = sysctl_createv(NULL, 0, NULL, &me2, CTLFLAG_READWRITE,
1706 1.18 pgoyette CTLTYPE_NODE, sc->sc_sensor[j].desc, NULL,
1707 1.18 pgoyette NULL, 0, NULL, 0,
1708 1.18 pgoyette CTL_HW, sc->sc_root_sysctl_num, CTL_CREATE,
1709 1.18 pgoyette CTL_EOL);
1710 1.18 pgoyette if (me2 != NULL)
1711 1.18 pgoyette sc->sc_sysctl_num[j] = me2->sysctl_num;
1712 1.18 pgoyette else
1713 1.18 pgoyette return ret;
1714 1.18 pgoyette }
1715 1.18 pgoyette /* add sysctl leaf node for this control variable */
1716 1.18 pgoyette sysctl_index = chip->table[idx].sysctl_index;
1717 1.18 pgoyette sysctl_reg = chip->table[idx].reg.val_reg;
1718 1.18 pgoyette strlcpy(name, dbc_sysctl_table[sysctl_index].name, sizeof(name));
1719 1.18 pgoyette if (dbc_sysctl_table[sysctl_index].lockable && dbcool_islocked(sc))
1720 1.18 pgoyette rw_flag = CTLFLAG_READONLY | CTLFLAG_OWNDESC;
1721 1.18 pgoyette else
1722 1.18 pgoyette rw_flag = CTLFLAG_READWRITE | CTLFLAG_OWNDESC;
1723 1.2 pgoyette ret = sysctl_createv(NULL, 0, NULL,
1724 1.18 pgoyette (const struct sysctlnode **)&node, rw_flag,
1725 1.18 pgoyette CTLTYPE_INT, name,
1726 1.25 pgoyette SYSCTL_DESCR(dbc_sysctl_table[sysctl_index].desc),
1727 1.18 pgoyette dbc_sysctl_table[sysctl_index].helper,
1728 1.18 pgoyette 0, sc, sizeof(int),
1729 1.18 pgoyette CTL_HW, sc->sc_root_sysctl_num,
1730 1.18 pgoyette sc->sc_sysctl_num[j],
1731 1.18 pgoyette DBC_PWM_SYSCTL(idx, sysctl_reg), CTL_EOL);
1732 1.2 pgoyette if (node != NULL)
1733 1.2 pgoyette node->sysctl_data = sc;
1734 1.2 pgoyette
1735 1.18 pgoyette return ret;
1736 1.2 pgoyette }
1737 1.2 pgoyette
1738 1.2 pgoyette static void
1739 1.18 pgoyette dbcool_setup_controllers(struct dbcool_softc *sc)
1740 1.2 pgoyette {
1741 1.18 pgoyette int i, j, ret, rw_flag;
1742 1.2 pgoyette uint8_t sysctl_reg;
1743 1.18 pgoyette struct chip_id *chip = sc->sc_dc.dc_chip;
1744 1.2 pgoyette const struct sysctlnode *me2 = NULL;
1745 1.2 pgoyette struct sysctlnode *node = NULL;
1746 1.2 pgoyette char name[SYSCTL_NAMELEN];
1747 1.1 pgoyette
1748 1.18 pgoyette for (i = 0; chip->power[i].desc != NULL; i++) {
1749 1.2 pgoyette snprintf(name, sizeof(name), "fan_ctl_%d", i);
1750 1.2 pgoyette ret = sysctl_createv(NULL, 0, NULL, &me2,
1751 1.18 pgoyette CTLFLAG_READWRITE | CTLFLAG_OWNDESC,
1752 1.2 pgoyette CTLTYPE_NODE, name, NULL,
1753 1.2 pgoyette NULL, 0, NULL, 0,
1754 1.18 pgoyette CTL_HW, sc->sc_root_sysctl_num, CTL_CREATE, CTL_EOL);
1755 1.1 pgoyette
1756 1.2 pgoyette for (j = DBC_PWM_BEHAVIOR; j < DBC_PWM_LAST_PARAM; j++) {
1757 1.2 pgoyette if (j == DBC_PWM_MAX_DUTY &&
1758 1.18 pgoyette (chip->flags & DBCFLAG_HAS_MAXDUTY) == 0)
1759 1.2 pgoyette continue;
1760 1.18 pgoyette sysctl_reg = chip->power[i].power_regs[j];
1761 1.2 pgoyette if (sysctl_reg == DBCOOL_NO_REG)
1762 1.2 pgoyette continue;
1763 1.2 pgoyette strlcpy(name, dbc_sysctl_table[j].name, sizeof(name));
1764 1.18 pgoyette if (dbc_sysctl_table[j].lockable && dbcool_islocked(sc))
1765 1.18 pgoyette rw_flag = CTLFLAG_READONLY | CTLFLAG_OWNDESC;
1766 1.18 pgoyette else
1767 1.18 pgoyette rw_flag = CTLFLAG_READWRITE | CTLFLAG_OWNDESC;
1768 1.2 pgoyette ret = sysctl_createv(NULL, 0, NULL,
1769 1.18 pgoyette (const struct sysctlnode **)&node, rw_flag,
1770 1.2 pgoyette (j == DBC_PWM_BEHAVIOR)?
1771 1.2 pgoyette CTLTYPE_STRING:CTLTYPE_INT,
1772 1.2 pgoyette name,
1773 1.25 pgoyette SYSCTL_DESCR(dbc_sysctl_table[j].desc),
1774 1.2 pgoyette dbc_sysctl_table[j].helper,
1775 1.2 pgoyette 0, sc,
1776 1.2 pgoyette ( j == DBC_PWM_BEHAVIOR)?
1777 1.2 pgoyette sizeof(dbcool_cur_behav): sizeof(int),
1778 1.18 pgoyette CTL_HW, sc->sc_root_sysctl_num, me2->sysctl_num,
1779 1.2 pgoyette DBC_PWM_SYSCTL(j, sysctl_reg), CTL_EOL);
1780 1.2 pgoyette if (node != NULL)
1781 1.2 pgoyette node->sysctl_data = sc;
1782 1.1 pgoyette }
1783 1.1 pgoyette }
1784 1.1 pgoyette }
1785 1.1 pgoyette
1786 1.1 pgoyette static void
1787 1.1 pgoyette dbcool_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
1788 1.1 pgoyette {
1789 1.1 pgoyette struct dbcool_softc *sc=sme->sme_cookie;
1790 1.18 pgoyette int i, nom_volt_idx, cur;
1791 1.1 pgoyette struct reg_list *reg;
1792 1.1 pgoyette
1793 1.1 pgoyette i = edata->sensor;
1794 1.1 pgoyette reg = sc->sc_regs[i];
1795 1.18 pgoyette
1796 1.18 pgoyette edata->state = ENVSYS_SVALID;
1797 1.1 pgoyette switch (edata->units)
1798 1.1 pgoyette {
1799 1.1 pgoyette case ENVSYS_STEMP:
1800 1.1 pgoyette cur = dbcool_read_temp(sc, reg->val_reg, true);
1801 1.1 pgoyette break;
1802 1.1 pgoyette case ENVSYS_SVOLTS_DC:
1803 1.2 pgoyette nom_volt_idx = sc->sc_nom_volt[i];
1804 1.2 pgoyette cur = dbcool_read_volt(sc, reg->val_reg, nom_volt_idx,
1805 1.2 pgoyette true);
1806 1.1 pgoyette break;
1807 1.1 pgoyette case ENVSYS_SFANRPM:
1808 1.1 pgoyette cur = dbcool_read_rpm(sc, reg->val_reg);
1809 1.1 pgoyette break;
1810 1.16 pgoyette case ENVSYS_INTEGER:
1811 1.16 pgoyette return;
1812 1.1 pgoyette default:
1813 1.1 pgoyette edata->state = ENVSYS_SINVALID;
1814 1.1 pgoyette return;
1815 1.1 pgoyette }
1816 1.1 pgoyette
1817 1.18 pgoyette if (cur == 0 && (edata->units != ENVSYS_SFANRPM))
1818 1.1 pgoyette edata->state = ENVSYS_SINVALID;
1819 1.1 pgoyette
1820 1.1 pgoyette /*
1821 1.1 pgoyette * If fan is "stalled" but has no low limit, treat
1822 1.1 pgoyette * it as though the fan is not installed.
1823 1.1 pgoyette */
1824 1.1 pgoyette else if (edata->units == ENVSYS_SFANRPM && cur == 0 &&
1825 1.18 pgoyette !(edata->upropset & (PROP_CRITMIN | PROP_WARNMIN)))
1826 1.1 pgoyette edata->state = ENVSYS_SINVALID;
1827 1.1 pgoyette
1828 1.1 pgoyette edata->value_cur = cur;
1829 1.1 pgoyette }
1830 1.1 pgoyette
1831 1.1 pgoyette int
1832 1.13 christos dbcool_chip_ident(struct dbcool_chipset *dc)
1833 1.1 pgoyette {
1834 1.1 pgoyette /* verify this is a supported dbCool chip */
1835 1.1 pgoyette uint8_t c_id, d_id, r_id;
1836 1.1 pgoyette int i;
1837 1.1 pgoyette
1838 1.13 christos c_id = dc->dc_readreg(dc, DBCOOL_COMPANYID_REG);
1839 1.13 christos d_id = dc->dc_readreg(dc, DBCOOL_DEVICEID_REG);
1840 1.13 christos r_id = dc->dc_readreg(dc, DBCOOL_REVISION_REG);
1841 1.27 pgoyette
1842 1.27 pgoyette /* The EMC6D103S only supports read_byte and since dc->dc_chip is
1843 1.27 pgoyette * NULL when we call dc->dc_readreg above we use
1844 1.28 pgoyette * send_byte/receive_byte which doesn't work.
1845 1.27 pgoyette *
1846 1.27 pgoyette * So if we only get 0's back then try again with dc->dc_chip
1847 1.29 pgoyette * set to the EMC6D103S_DEVICEID and which doesn't have
1848 1.27 pgoyette * DBCFLAG_NO_READBYTE set so read_byte will be used
1849 1.27 pgoyette */
1850 1.27 pgoyette if ((c_id == 0) && (d_id == 0) && (r_id == 0)) {
1851 1.27 pgoyette for (i = 0; chip_table[i].company != 0; i++)
1852 1.27 pgoyette if ((SMSC_COMPANYID == chip_table[i].company) &&
1853 1.27 pgoyette (EMC6D103S_DEVICEID == chip_table[i].device)) {
1854 1.27 pgoyette dc->dc_chip = &chip_table[i];
1855 1.27 pgoyette break;
1856 1.27 pgoyette }
1857 1.27 pgoyette c_id = dc->dc_readreg(dc, DBCOOL_COMPANYID_REG);
1858 1.27 pgoyette d_id = dc->dc_readreg(dc, DBCOOL_DEVICEID_REG);
1859 1.27 pgoyette r_id = dc->dc_readreg(dc, DBCOOL_REVISION_REG);
1860 1.27 pgoyette }
1861 1.27 pgoyette
1862 1.1 pgoyette for (i = 0; chip_table[i].company != 0; i++)
1863 1.1 pgoyette if ((c_id == chip_table[i].company) &&
1864 1.1 pgoyette (d_id == chip_table[i].device ||
1865 1.13 christos chip_table[i].device == 0xff) &&
1866 1.1 pgoyette (r_id == chip_table[i].rev ||
1867 1.13 christos chip_table[i].rev == 0xff)) {
1868 1.13 christos dc->dc_chip = &chip_table[i];
1869 1.1 pgoyette return i;
1870 1.1 pgoyette }
1871 1.1 pgoyette
1872 1.1 pgoyette aprint_verbose("dbcool_chip_ident: addr 0x%02x c_id 0x%02x d_id 0x%02x"
1873 1.13 christos " r_id 0x%02x: No match.\n", dc->dc_addr, c_id, d_id,
1874 1.1 pgoyette r_id);
1875 1.1 pgoyette
1876 1.1 pgoyette return -1;
1877 1.1 pgoyette }
1878 1.18 pgoyette
1879 1.18 pgoyette /*
1880 1.18 pgoyette * Retrieve sensor limits from the chip registers
1881 1.18 pgoyette */
1882 1.18 pgoyette static void
1883 1.18 pgoyette dbcool_get_limits(struct sysmon_envsys *sme, envsys_data_t *edata,
1884 1.18 pgoyette sysmon_envsys_lim_t *limits, uint32_t *props)
1885 1.18 pgoyette {
1886 1.18 pgoyette int index = edata->sensor;
1887 1.18 pgoyette struct dbcool_softc *sc = sme->sme_cookie;
1888 1.18 pgoyette
1889 1.19 pgoyette *props &= ~(PROP_CRITMIN | PROP_CRITMAX);
1890 1.18 pgoyette switch (edata->units) {
1891 1.18 pgoyette case ENVSYS_STEMP:
1892 1.18 pgoyette dbcool_get_temp_limits(sc, index, limits, props);
1893 1.18 pgoyette break;
1894 1.18 pgoyette case ENVSYS_SVOLTS_DC:
1895 1.18 pgoyette dbcool_get_volt_limits(sc, index, limits, props);
1896 1.18 pgoyette break;
1897 1.18 pgoyette case ENVSYS_SFANRPM:
1898 1.18 pgoyette dbcool_get_fan_limits(sc, index, limits, props);
1899 1.18 pgoyette
1900 1.18 pgoyette /* FALLTHROUGH */
1901 1.18 pgoyette default:
1902 1.18 pgoyette break;
1903 1.18 pgoyette }
1904 1.18 pgoyette *props &= ~PROP_DRIVER_LIMITS;
1905 1.19 pgoyette
1906 1.19 pgoyette /* If both limits provided, make sure they're sane */
1907 1.19 pgoyette if ((*props & PROP_CRITMIN) &&
1908 1.19 pgoyette (*props & PROP_CRITMAX) &&
1909 1.19 pgoyette (limits->sel_critmin >= limits->sel_critmax))
1910 1.19 pgoyette *props &= ~(PROP_CRITMIN | PROP_CRITMAX);
1911 1.24 pgoyette
1912 1.24 pgoyette /*
1913 1.24 pgoyette * If this is the first time through, save these values
1914 1.24 pgoyette * in case user overrides them and then requests a reset.
1915 1.24 pgoyette */
1916 1.24 pgoyette if (sc->sc_defprops[index] == 0) {
1917 1.24 pgoyette sc->sc_defprops[index] = *props | PROP_DRIVER_LIMITS;
1918 1.24 pgoyette sc->sc_deflims[index] = *limits;
1919 1.24 pgoyette }
1920 1.18 pgoyette }
1921 1.18 pgoyette
1922 1.18 pgoyette static void
1923 1.18 pgoyette dbcool_get_temp_limits(struct dbcool_softc *sc, int idx,
1924 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
1925 1.18 pgoyette {
1926 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
1927 1.19 pgoyette uint8_t lo_lim, hi_lim;
1928 1.19 pgoyette
1929 1.19 pgoyette lo_lim = sc->sc_dc.dc_readreg(&sc->sc_dc, reg->lo_lim_reg);
1930 1.19 pgoyette hi_lim = sc->sc_dc.dc_readreg(&sc->sc_dc, reg->hi_lim_reg);
1931 1.18 pgoyette
1932 1.18 pgoyette if (sc->sc_temp_offset) {
1933 1.19 pgoyette if (lo_lim > 0x01) {
1934 1.19 pgoyette lims->sel_critmin = lo_lim - sc->sc_temp_offset;
1935 1.19 pgoyette *props |= PROP_CRITMIN;
1936 1.19 pgoyette }
1937 1.19 pgoyette if (hi_lim != 0xff) {
1938 1.19 pgoyette lims->sel_critmax = hi_lim - sc->sc_temp_offset;
1939 1.19 pgoyette *props |= PROP_CRITMAX;
1940 1.19 pgoyette }
1941 1.19 pgoyette } else {
1942 1.19 pgoyette if (lo_lim != 0x80 && lo_lim != 0x81) {
1943 1.19 pgoyette lims->sel_critmin = (int8_t)lo_lim;
1944 1.19 pgoyette *props |= PROP_CRITMIN;
1945 1.19 pgoyette }
1946 1.18 pgoyette
1947 1.19 pgoyette if (hi_lim != 0x7f) {
1948 1.19 pgoyette lims->sel_critmax = (int8_t)hi_lim;
1949 1.19 pgoyette *props |= PROP_CRITMAX;
1950 1.19 pgoyette }
1951 1.19 pgoyette }
1952 1.18 pgoyette
1953 1.19 pgoyette /* Convert temp limits to microKelvin */
1954 1.19 pgoyette lims->sel_critmin *= 1000000;
1955 1.19 pgoyette lims->sel_critmin += 273150000;
1956 1.19 pgoyette lims->sel_critmax *= 1000000;
1957 1.19 pgoyette lims->sel_critmax += 273150000;
1958 1.18 pgoyette }
1959 1.18 pgoyette
1960 1.18 pgoyette static void
1961 1.18 pgoyette dbcool_get_volt_limits(struct dbcool_softc *sc, int idx,
1962 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
1963 1.18 pgoyette {
1964 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
1965 1.18 pgoyette int64_t limit;
1966 1.18 pgoyette int nom;
1967 1.18 pgoyette
1968 1.18 pgoyette nom = nominal_voltages[sc->sc_dc.dc_chip->table[idx].nom_volt_index];
1969 1.18 pgoyette if (nom < 0)
1970 1.18 pgoyette nom = dbcool_supply_voltage(sc);
1971 1.18 pgoyette nom *= 1000000; /* scale for microvolts */
1972 1.18 pgoyette
1973 1.18 pgoyette limit = sc->sc_dc.dc_readreg(&sc->sc_dc, reg->lo_lim_reg);
1974 1.19 pgoyette if (limit != 0x00 && limit != 0xff) {
1975 1.18 pgoyette limit *= nom;
1976 1.18 pgoyette limit /= 0xc0;
1977 1.18 pgoyette lims->sel_critmin = limit;
1978 1.18 pgoyette *props |= PROP_CRITMIN;
1979 1.18 pgoyette }
1980 1.18 pgoyette limit = sc->sc_dc.dc_readreg(&sc->sc_dc, reg->hi_lim_reg);
1981 1.19 pgoyette if (limit != 0x00 && limit != 0xff) {
1982 1.18 pgoyette limit *= nom;
1983 1.18 pgoyette limit /= 0xc0;
1984 1.18 pgoyette lims->sel_critmax = limit;
1985 1.18 pgoyette *props |= PROP_CRITMAX;
1986 1.18 pgoyette }
1987 1.18 pgoyette }
1988 1.18 pgoyette
1989 1.18 pgoyette static void
1990 1.18 pgoyette dbcool_get_fan_limits(struct dbcool_softc *sc, int idx,
1991 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
1992 1.18 pgoyette {
1993 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
1994 1.18 pgoyette int32_t limit;
1995 1.18 pgoyette
1996 1.18 pgoyette limit = dbcool_read_rpm(sc, reg->lo_lim_reg);
1997 1.18 pgoyette if (limit) {
1998 1.18 pgoyette lims->sel_critmin = limit;
1999 1.18 pgoyette *props |= PROP_CRITMIN;
2000 1.19 pgoyette }
2001 1.18 pgoyette }
2002 1.18 pgoyette
2003 1.18 pgoyette /*
2004 1.18 pgoyette * Update sensor limits in the chip registers
2005 1.18 pgoyette */
2006 1.18 pgoyette static void
2007 1.18 pgoyette dbcool_set_limits(struct sysmon_envsys *sme, envsys_data_t *edata,
2008 1.18 pgoyette sysmon_envsys_lim_t *limits, uint32_t *props)
2009 1.18 pgoyette {
2010 1.18 pgoyette int index = edata->sensor;
2011 1.18 pgoyette struct dbcool_softc *sc = sme->sme_cookie;
2012 1.18 pgoyette
2013 1.24 pgoyette if (limits == NULL) {
2014 1.24 pgoyette limits = &sc->sc_deflims[index];
2015 1.24 pgoyette props = &sc->sc_defprops[index];
2016 1.24 pgoyette }
2017 1.18 pgoyette switch (edata->units) {
2018 1.18 pgoyette case ENVSYS_STEMP:
2019 1.18 pgoyette dbcool_set_temp_limits(sc, index, limits, props);
2020 1.18 pgoyette break;
2021 1.18 pgoyette case ENVSYS_SVOLTS_DC:
2022 1.18 pgoyette dbcool_set_volt_limits(sc, index, limits, props);
2023 1.18 pgoyette break;
2024 1.18 pgoyette case ENVSYS_SFANRPM:
2025 1.18 pgoyette dbcool_set_fan_limits(sc, index, limits, props);
2026 1.18 pgoyette
2027 1.18 pgoyette /* FALLTHROUGH */
2028 1.18 pgoyette default:
2029 1.18 pgoyette break;
2030 1.18 pgoyette }
2031 1.18 pgoyette *props &= ~PROP_DRIVER_LIMITS;
2032 1.18 pgoyette }
2033 1.18 pgoyette
2034 1.18 pgoyette static void
2035 1.18 pgoyette dbcool_set_temp_limits(struct dbcool_softc *sc, int idx,
2036 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
2037 1.18 pgoyette {
2038 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
2039 1.18 pgoyette int32_t limit;
2040 1.18 pgoyette
2041 1.18 pgoyette if (*props & PROP_CRITMIN) {
2042 1.18 pgoyette limit = lims->sel_critmin - 273150000;
2043 1.18 pgoyette limit /= 1000000;
2044 1.19 pgoyette if (sc->sc_temp_offset) {
2045 1.19 pgoyette limit += sc->sc_temp_offset;
2046 1.19 pgoyette if (limit < 0)
2047 1.19 pgoyette limit = 0;
2048 1.19 pgoyette else if (limit > 255)
2049 1.19 pgoyette limit = 255;
2050 1.19 pgoyette } else {
2051 1.19 pgoyette if (limit < -127)
2052 1.19 pgoyette limit = -127;
2053 1.19 pgoyette else if (limit > 127)
2054 1.19 pgoyette limit = 127;
2055 1.19 pgoyette }
2056 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg,
2057 1.24 pgoyette (uint8_t)limit);
2058 1.24 pgoyette } else if (*props & PROP_DRIVER_LIMITS) {
2059 1.19 pgoyette if (sc->sc_temp_offset)
2060 1.19 pgoyette limit = 0x00;
2061 1.19 pgoyette else
2062 1.19 pgoyette limit = 0x80;
2063 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg,
2064 1.24 pgoyette (uint8_t)limit);
2065 1.24 pgoyette }
2066 1.18 pgoyette
2067 1.18 pgoyette if (*props & PROP_CRITMAX) {
2068 1.18 pgoyette limit = lims->sel_critmax - 273150000;
2069 1.18 pgoyette limit /= 1000000;
2070 1.19 pgoyette if (sc->sc_temp_offset) {
2071 1.19 pgoyette limit += sc->sc_temp_offset;
2072 1.19 pgoyette if (limit < 0)
2073 1.19 pgoyette limit = 0;
2074 1.19 pgoyette else if (limit > 255)
2075 1.19 pgoyette limit = 255;
2076 1.19 pgoyette } else {
2077 1.19 pgoyette if (limit < -127)
2078 1.19 pgoyette limit = -127;
2079 1.19 pgoyette else if (limit > 127)
2080 1.19 pgoyette limit = 127;
2081 1.19 pgoyette }
2082 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->hi_lim_reg,
2083 1.24 pgoyette (uint8_t)limit);
2084 1.24 pgoyette } else if (*props & PROP_DRIVER_LIMITS) {
2085 1.19 pgoyette if (sc->sc_temp_offset)
2086 1.18 pgoyette limit = 0xff;
2087 1.19 pgoyette else
2088 1.19 pgoyette limit = 0x7f;
2089 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->hi_lim_reg,
2090 1.24 pgoyette (uint8_t)limit);
2091 1.24 pgoyette }
2092 1.18 pgoyette }
2093 1.18 pgoyette
2094 1.18 pgoyette static void
2095 1.18 pgoyette dbcool_set_volt_limits(struct dbcool_softc *sc, int idx,
2096 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
2097 1.18 pgoyette {
2098 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
2099 1.18 pgoyette int64_t limit;
2100 1.18 pgoyette int nom;
2101 1.18 pgoyette
2102 1.18 pgoyette nom = nominal_voltages[sc->sc_dc.dc_chip->table[idx].nom_volt_index];
2103 1.18 pgoyette if (nom < 0)
2104 1.18 pgoyette nom = dbcool_supply_voltage(sc);
2105 1.18 pgoyette nom *= 1000000; /* scale for microvolts */
2106 1.18 pgoyette
2107 1.18 pgoyette if (*props & PROP_CRITMIN) {
2108 1.18 pgoyette limit = lims->sel_critmin;
2109 1.18 pgoyette limit *= 0xc0;
2110 1.18 pgoyette limit /= nom;
2111 1.18 pgoyette if (limit > 0xff)
2112 1.18 pgoyette limit = 0xff;
2113 1.18 pgoyette else if (limit < 0)
2114 1.18 pgoyette limit = 0;
2115 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg, limit);
2116 1.24 pgoyette } else if (*props & PROP_DRIVER_LIMITS)
2117 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg, 0);
2118 1.18 pgoyette
2119 1.18 pgoyette if (*props & PROP_CRITMAX) {
2120 1.18 pgoyette limit = lims->sel_critmax;
2121 1.18 pgoyette limit *= 0xc0;
2122 1.18 pgoyette limit /= nom;
2123 1.18 pgoyette if (limit > 0xff)
2124 1.18 pgoyette limit = 0xff;
2125 1.18 pgoyette else if (limit < 0)
2126 1.18 pgoyette limit = 0;
2127 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->hi_lim_reg, limit);
2128 1.24 pgoyette } else if (*props & PROP_DRIVER_LIMITS)
2129 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->hi_lim_reg, 0xff);
2130 1.18 pgoyette }
2131 1.18 pgoyette
2132 1.18 pgoyette static void
2133 1.18 pgoyette dbcool_set_fan_limits(struct dbcool_softc *sc, int idx,
2134 1.18 pgoyette sysmon_envsys_lim_t *lims, uint32_t *props)
2135 1.18 pgoyette {
2136 1.18 pgoyette struct reg_list *reg = sc->sc_regs[idx];
2137 1.18 pgoyette int32_t limit, dividend;
2138 1.18 pgoyette
2139 1.18 pgoyette if (*props & PROP_CRITMIN) {
2140 1.18 pgoyette limit = lims->sel_critmin;
2141 1.18 pgoyette if (limit == 0)
2142 1.18 pgoyette limit = 0xffff;
2143 1.18 pgoyette else {
2144 1.18 pgoyette if (sc->sc_dc.dc_chip->flags & DBCFLAG_ADM1030)
2145 1.18 pgoyette dividend = 11250 * 60;
2146 1.18 pgoyette else
2147 1.18 pgoyette dividend = 90000 * 60;
2148 1.18 pgoyette limit = limit / dividend;
2149 1.18 pgoyette if (limit > 0xffff)
2150 1.18 pgoyette limit = 0xffff;
2151 1.18 pgoyette }
2152 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg,
2153 1.24 pgoyette limit & 0xff);
2154 1.24 pgoyette limit >>= 8;
2155 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg + 1,
2156 1.24 pgoyette limit & 0xff);
2157 1.24 pgoyette } else if (*props & PROP_DRIVER_LIMITS) {
2158 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg, 0xff);
2159 1.24 pgoyette sc->sc_dc.dc_writereg(&sc->sc_dc, reg->lo_lim_reg + 1, 0xff);
2160 1.24 pgoyette }
2161 1.18 pgoyette }
2162