ds1307.c revision 1.13.8.1 1 1.13.8.1 mrg /* $NetBSD: ds1307.c,v 1.13.8.1 2012/02/18 07:34:12 mrg Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.9 lukem #include <sys/cdefs.h>
39 1.13.8.1 mrg __KERNEL_RCSID(0, "$NetBSD: ds1307.c,v 1.13.8.1 2012/02/18 07:34:12 mrg Exp $");
40 1.9 lukem
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/device.h>
44 1.1 thorpej #include <sys/kernel.h>
45 1.1 thorpej #include <sys/fcntl.h>
46 1.1 thorpej #include <sys/uio.h>
47 1.1 thorpej #include <sys/conf.h>
48 1.1 thorpej #include <sys/event.h>
49 1.1 thorpej
50 1.1 thorpej #include <dev/clock_subr.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/i2c/i2cvar.h>
53 1.1 thorpej #include <dev/i2c/ds1307reg.h>
54 1.1 thorpej
55 1.1 thorpej struct dsrtc_softc {
56 1.11 xtraeme device_t sc_dev;
57 1.1 thorpej i2c_tag_t sc_tag;
58 1.1 thorpej int sc_address;
59 1.1 thorpej int sc_open;
60 1.1 thorpej struct todr_chip_handle sc_todr;
61 1.1 thorpej };
62 1.1 thorpej
63 1.11 xtraeme static void dsrtc_attach(device_t, device_t, void *);
64 1.11 xtraeme static int dsrtc_match(device_t, cfdata_t, void *);
65 1.1 thorpej
66 1.11 xtraeme CFATTACH_DECL_NEW(dsrtc, sizeof(struct dsrtc_softc),
67 1.1 thorpej dsrtc_match, dsrtc_attach, NULL, NULL);
68 1.1 thorpej extern struct cfdriver dsrtc_cd;
69 1.1 thorpej
70 1.1 thorpej dev_type_open(dsrtc_open);
71 1.1 thorpej dev_type_close(dsrtc_close);
72 1.1 thorpej dev_type_read(dsrtc_read);
73 1.1 thorpej dev_type_write(dsrtc_write);
74 1.1 thorpej
75 1.1 thorpej const struct cdevsw dsrtc_cdevsw = {
76 1.1 thorpej dsrtc_open, dsrtc_close, dsrtc_read, dsrtc_write, noioctl,
77 1.8 cube nostop, notty, nopoll, nommap, nokqfilter, D_OTHER
78 1.1 thorpej };
79 1.1 thorpej
80 1.1 thorpej static int dsrtc_clock_read(struct dsrtc_softc *, struct clock_ymdhms *);
81 1.1 thorpej static int dsrtc_clock_write(struct dsrtc_softc *, struct clock_ymdhms *);
82 1.7 gdamore static int dsrtc_gettime(struct todr_chip_handle *, struct clock_ymdhms *);
83 1.7 gdamore static int dsrtc_settime(struct todr_chip_handle *, struct clock_ymdhms *);
84 1.1 thorpej
85 1.1 thorpej static int
86 1.11 xtraeme dsrtc_match(device_t parent, cfdata_t cf, void *arg)
87 1.1 thorpej {
88 1.1 thorpej struct i2c_attach_args *ia = arg;
89 1.1 thorpej
90 1.13 phx if (ia->ia_name) {
91 1.13 phx /* direct config - check name */
92 1.13 phx if (strcmp(ia->ia_name, "dsrtc") == 0)
93 1.13 phx return 1;
94 1.13 phx } else {
95 1.13 phx /* indirect config - check typical address */
96 1.13 phx if (ia->ia_addr == DS1307_ADDR)
97 1.13 phx return 1;
98 1.13 phx }
99 1.13 phx return 0;
100 1.1 thorpej }
101 1.1 thorpej
102 1.1 thorpej static void
103 1.11 xtraeme dsrtc_attach(device_t parent, device_t self, void *arg)
104 1.1 thorpej {
105 1.5 thorpej struct dsrtc_softc *sc = device_private(self);
106 1.1 thorpej struct i2c_attach_args *ia = arg;
107 1.1 thorpej
108 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
109 1.1 thorpej aprint_normal(": DS1307 Real-time Clock/NVRAM\n");
110 1.1 thorpej
111 1.1 thorpej sc->sc_tag = ia->ia_tag;
112 1.1 thorpej sc->sc_address = ia->ia_addr;
113 1.11 xtraeme sc->sc_dev = self;
114 1.1 thorpej sc->sc_open = 0;
115 1.1 thorpej sc->sc_todr.cookie = sc;
116 1.7 gdamore sc->sc_todr.todr_gettime = NULL;
117 1.7 gdamore sc->sc_todr.todr_settime = NULL;
118 1.7 gdamore sc->sc_todr.todr_gettime_ymdhms = dsrtc_gettime;
119 1.7 gdamore sc->sc_todr.todr_settime_ymdhms = dsrtc_settime;
120 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
121 1.1 thorpej
122 1.1 thorpej todr_attach(&sc->sc_todr);
123 1.1 thorpej }
124 1.1 thorpej
125 1.1 thorpej /*ARGSUSED*/
126 1.1 thorpej int
127 1.4 abs dsrtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
128 1.1 thorpej {
129 1.1 thorpej struct dsrtc_softc *sc;
130 1.1 thorpej
131 1.12 tsutsui if ((sc = device_lookup_private(&dsrtc_cd, minor(dev))) == NULL)
132 1.13.8.1 mrg return ENXIO;
133 1.1 thorpej
134 1.1 thorpej /* XXX: Locking */
135 1.1 thorpej
136 1.1 thorpej if (sc->sc_open)
137 1.13.8.1 mrg return EBUSY;
138 1.1 thorpej
139 1.1 thorpej sc->sc_open = 1;
140 1.13.8.1 mrg return 0;
141 1.1 thorpej }
142 1.1 thorpej
143 1.1 thorpej /*ARGSUSED*/
144 1.1 thorpej int
145 1.4 abs dsrtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
146 1.1 thorpej {
147 1.1 thorpej struct dsrtc_softc *sc;
148 1.1 thorpej
149 1.12 tsutsui if ((sc = device_lookup_private(&dsrtc_cd, minor(dev))) == NULL)
150 1.13.8.1 mrg return ENXIO;
151 1.1 thorpej
152 1.1 thorpej sc->sc_open = 0;
153 1.13.8.1 mrg return 0;
154 1.1 thorpej }
155 1.1 thorpej
156 1.1 thorpej /*ARGSUSED*/
157 1.1 thorpej int
158 1.1 thorpej dsrtc_read(dev_t dev, struct uio *uio, int flags)
159 1.1 thorpej {
160 1.1 thorpej struct dsrtc_softc *sc;
161 1.1 thorpej u_int8_t ch, cmdbuf[1];
162 1.1 thorpej int a, error;
163 1.1 thorpej
164 1.12 tsutsui if ((sc = device_lookup_private(&dsrtc_cd, minor(dev))) == NULL)
165 1.13.8.1 mrg return ENXIO;
166 1.1 thorpej
167 1.1 thorpej if (uio->uio_offset >= DS1307_NVRAM_SIZE)
168 1.13.8.1 mrg return EINVAL;
169 1.1 thorpej
170 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
171 1.13.8.1 mrg return error;
172 1.1 thorpej
173 1.1 thorpej while (uio->uio_resid && uio->uio_offset < DS1307_NVRAM_SIZE) {
174 1.1 thorpej a = (int)uio->uio_offset;
175 1.1 thorpej cmdbuf[0] = a + DS1307_NVRAM_START;
176 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
177 1.1 thorpej sc->sc_address, cmdbuf, 1,
178 1.1 thorpej &ch, 1, 0)) != 0) {
179 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
180 1.11 xtraeme aprint_error_dev(sc->sc_dev,
181 1.11 xtraeme "dsrtc_read: read failed at 0x%x\n", a);
182 1.13.8.1 mrg return error;
183 1.1 thorpej }
184 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
185 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
186 1.13.8.1 mrg return error;
187 1.1 thorpej }
188 1.1 thorpej }
189 1.1 thorpej
190 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
191 1.1 thorpej
192 1.13.8.1 mrg return 0;
193 1.1 thorpej }
194 1.1 thorpej
195 1.1 thorpej /*ARGSUSED*/
196 1.1 thorpej int
197 1.1 thorpej dsrtc_write(dev_t dev, struct uio *uio, int flags)
198 1.1 thorpej {
199 1.1 thorpej struct dsrtc_softc *sc;
200 1.1 thorpej u_int8_t cmdbuf[2];
201 1.1 thorpej int a, error;
202 1.1 thorpej
203 1.12 tsutsui if ((sc = device_lookup_private(&dsrtc_cd, minor(dev))) == NULL)
204 1.13.8.1 mrg return ENXIO;
205 1.1 thorpej
206 1.1 thorpej if (uio->uio_offset >= DS1307_NVRAM_SIZE)
207 1.13.8.1 mrg return EINVAL;
208 1.1 thorpej
209 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
210 1.13.8.1 mrg return error;
211 1.1 thorpej
212 1.1 thorpej while (uio->uio_resid && uio->uio_offset < DS1307_NVRAM_SIZE) {
213 1.1 thorpej a = (int)uio->uio_offset;
214 1.1 thorpej cmdbuf[0] = a + DS1307_NVRAM_START;
215 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
216 1.1 thorpej break;
217 1.1 thorpej
218 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
219 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
220 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
221 1.11 xtraeme aprint_error_dev(sc->sc_dev,
222 1.11 xtraeme "dsrtc_write: write failed at 0x%x\n", a);
223 1.1 thorpej break;
224 1.1 thorpej }
225 1.1 thorpej }
226 1.1 thorpej
227 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
228 1.1 thorpej
229 1.13.8.1 mrg return error;
230 1.1 thorpej }
231 1.1 thorpej
232 1.1 thorpej static int
233 1.7 gdamore dsrtc_gettime(struct todr_chip_handle *ch, struct clock_ymdhms *dt)
234 1.1 thorpej {
235 1.1 thorpej struct dsrtc_softc *sc = ch->cookie;
236 1.7 gdamore struct clock_ymdhms check;
237 1.1 thorpej int retries;
238 1.1 thorpej
239 1.7 gdamore memset(dt, 0, sizeof(*dt));
240 1.1 thorpej memset(&check, 0, sizeof(check));
241 1.1 thorpej
242 1.1 thorpej /*
243 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
244 1.1 thorpej * until we get two consecutive identical results.
245 1.1 thorpej */
246 1.1 thorpej retries = 5;
247 1.1 thorpej do {
248 1.7 gdamore dsrtc_clock_read(sc, dt);
249 1.1 thorpej dsrtc_clock_read(sc, &check);
250 1.7 gdamore } while (memcmp(dt, &check, sizeof(check)) != 0 && --retries);
251 1.1 thorpej
252 1.13.8.1 mrg return 0;
253 1.1 thorpej }
254 1.1 thorpej
255 1.1 thorpej static int
256 1.7 gdamore dsrtc_settime(struct todr_chip_handle *ch, struct clock_ymdhms *dt)
257 1.1 thorpej {
258 1.1 thorpej struct dsrtc_softc *sc = ch->cookie;
259 1.1 thorpej
260 1.7 gdamore if (dsrtc_clock_write(sc, dt) == 0)
261 1.13.8.1 mrg return -1;
262 1.1 thorpej
263 1.13.8.1 mrg return 0;
264 1.1 thorpej }
265 1.1 thorpej
266 1.1 thorpej static int
267 1.1 thorpej dsrtc_clock_read(struct dsrtc_softc *sc, struct clock_ymdhms *dt)
268 1.1 thorpej {
269 1.1 thorpej u_int8_t bcd[DS1307_NRTC_REGS], cmdbuf[1];
270 1.1 thorpej int i;
271 1.1 thorpej
272 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
273 1.11 xtraeme aprint_error_dev(sc->sc_dev,
274 1.11 xtraeme "dsrtc_clock_read: failed to acquire I2C bus\n");
275 1.13.8.1 mrg return 0;
276 1.1 thorpej }
277 1.1 thorpej
278 1.1 thorpej /* Read each RTC register in order. */
279 1.1 thorpej for (i = DS1307_SECONDS; i < DS1307_NRTC_REGS; i++) {
280 1.1 thorpej cmdbuf[0] = i;
281 1.1 thorpej
282 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
283 1.1 thorpej sc->sc_address, cmdbuf, 1,
284 1.1 thorpej &bcd[i], 1, I2C_F_POLL)) {
285 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
286 1.11 xtraeme aprint_error_dev(sc->sc_dev,
287 1.11 xtraeme "dsrtc_clock_read: failed to read rtc "
288 1.10 cegger "at 0x%x\n", i);
289 1.13.8.1 mrg return 0;
290 1.1 thorpej }
291 1.1 thorpej }
292 1.1 thorpej
293 1.1 thorpej /* Done with I2C */
294 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
295 1.1 thorpej
296 1.1 thorpej /*
297 1.1 thorpej * Convert the DS1307's register values into something useable
298 1.1 thorpej */
299 1.1 thorpej dt->dt_sec = FROMBCD(bcd[DS1307_SECONDS] & DS1307_SECONDS_MASK);
300 1.1 thorpej dt->dt_min = FROMBCD(bcd[DS1307_MINUTES] & DS1307_MINUTES_MASK);
301 1.1 thorpej
302 1.13.8.1 mrg if ((bcd[DS1307_HOURS] & DS1307_HOURS_12HRS_MODE) != 0) {
303 1.1 thorpej dt->dt_hour = FROMBCD(bcd[DS1307_HOURS] &
304 1.13.8.1 mrg DS1307_HOURS_12MASK) % 12; /* 12AM -> 0, 12PM -> 12 */
305 1.1 thorpej if (bcd[DS1307_HOURS] & DS1307_HOURS_12HRS_PM)
306 1.1 thorpej dt->dt_hour += 12;
307 1.13.8.1 mrg } else
308 1.1 thorpej dt->dt_hour = FROMBCD(bcd[DS1307_HOURS] &
309 1.1 thorpej DS1307_HOURS_24MASK);
310 1.1 thorpej
311 1.1 thorpej dt->dt_day = FROMBCD(bcd[DS1307_DATE] & DS1307_DATE_MASK);
312 1.1 thorpej dt->dt_mon = FROMBCD(bcd[DS1307_MONTH] & DS1307_MONTH_MASK);
313 1.1 thorpej
314 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
315 1.1 thorpej dt->dt_year = FROMBCD(bcd[DS1307_YEAR]) + POSIX_BASE_YEAR;
316 1.1 thorpej
317 1.13.8.1 mrg return 1;
318 1.1 thorpej }
319 1.1 thorpej
320 1.1 thorpej static int
321 1.1 thorpej dsrtc_clock_write(struct dsrtc_softc *sc, struct clock_ymdhms *dt)
322 1.1 thorpej {
323 1.1 thorpej uint8_t bcd[DS1307_NRTC_REGS], cmdbuf[2];
324 1.1 thorpej int i;
325 1.1 thorpej
326 1.1 thorpej /*
327 1.1 thorpej * Convert our time representation into something the DS1307
328 1.1 thorpej * can understand.
329 1.1 thorpej */
330 1.1 thorpej bcd[DS1307_SECONDS] = TOBCD(dt->dt_sec);
331 1.1 thorpej bcd[DS1307_MINUTES] = TOBCD(dt->dt_min);
332 1.13.8.1 mrg bcd[DS1307_HOURS] = TOBCD(dt->dt_hour); /* DS1307_HOURS_12HRS_MODE=0 */
333 1.1 thorpej bcd[DS1307_DATE] = TOBCD(dt->dt_day);
334 1.1 thorpej bcd[DS1307_DAY] = TOBCD(dt->dt_wday);
335 1.1 thorpej bcd[DS1307_MONTH] = TOBCD(dt->dt_mon);
336 1.1 thorpej bcd[DS1307_YEAR] = TOBCD((dt->dt_year - POSIX_BASE_YEAR) % 100);
337 1.1 thorpej
338 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
339 1.11 xtraeme aprint_error_dev(sc->sc_dev,
340 1.11 xtraeme "dsrtc_clock_write: failed to acquire I2C bus\n");
341 1.13.8.1 mrg return 0;
342 1.1 thorpej }
343 1.1 thorpej
344 1.1 thorpej /* Stop the clock */
345 1.1 thorpej cmdbuf[0] = DS1307_SECONDS;
346 1.1 thorpej cmdbuf[1] = DS1307_SECONDS_CH;
347 1.1 thorpej
348 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
349 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
350 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
351 1.11 xtraeme aprint_error_dev(sc->sc_dev,
352 1.11 xtraeme "dsrtc_clock_write: failed to Hold Clock\n");
353 1.13.8.1 mrg return 0;
354 1.1 thorpej }
355 1.1 thorpej
356 1.1 thorpej /*
357 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
358 1.1 thorpej * register) will undo the Clock Hold, above.
359 1.1 thorpej */
360 1.1 thorpej for (i = DS1307_NRTC_REGS - 1; i >= 0; i--) {
361 1.1 thorpej cmdbuf[0] = i;
362 1.1 thorpej if (iic_exec(sc->sc_tag,
363 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
364 1.1 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1,
365 1.1 thorpej I2C_F_POLL)) {
366 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
367 1.11 xtraeme aprint_error_dev(sc->sc_dev,
368 1.11 xtraeme "dsrtc_clock_write: failed to write rtc "
369 1.10 cegger " at 0x%x\n", i);
370 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
371 1.13.8.1 mrg return 0;
372 1.1 thorpej }
373 1.1 thorpej }
374 1.1 thorpej
375 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
376 1.1 thorpej
377 1.13.8.1 mrg return 1;
378 1.1 thorpej }
379