m41st84.c revision 1.13 1 1.13 tsutsui /* $NetBSD: m41st84.c,v 1.13 2008/06/08 03:49:26 tsutsui Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.13 tsutsui __KERNEL_RCSID(0, "$NetBSD: m41st84.c,v 1.13 2008/06/08 03:49:26 tsutsui Exp $");
40 1.10 lukem
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/device.h>
44 1.1 thorpej #include <sys/kernel.h>
45 1.1 thorpej #include <sys/fcntl.h>
46 1.1 thorpej #include <sys/uio.h>
47 1.1 thorpej #include <sys/conf.h>
48 1.1 thorpej #include <sys/event.h>
49 1.1 thorpej
50 1.1 thorpej #include <dev/clock_subr.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/i2c/i2cvar.h>
53 1.1 thorpej #include <dev/i2c/m41st84reg.h>
54 1.1 thorpej
55 1.1 thorpej struct strtc_softc {
56 1.12 xtraeme device_t sc_dev;
57 1.1 thorpej i2c_tag_t sc_tag;
58 1.1 thorpej int sc_address;
59 1.1 thorpej int sc_open;
60 1.1 thorpej struct todr_chip_handle sc_todr;
61 1.1 thorpej };
62 1.1 thorpej
63 1.12 xtraeme static void strtc_attach(device_t, device_t, void *);
64 1.12 xtraeme static int strtc_match(device_t, cfdata_t, void *);
65 1.1 thorpej
66 1.12 xtraeme CFATTACH_DECL_NEW(strtc, sizeof(struct strtc_softc),
67 1.1 thorpej strtc_match, strtc_attach, NULL, NULL);
68 1.1 thorpej extern struct cfdriver strtc_cd;
69 1.1 thorpej
70 1.1 thorpej dev_type_open(strtc_open);
71 1.1 thorpej dev_type_close(strtc_close);
72 1.1 thorpej dev_type_read(strtc_read);
73 1.1 thorpej dev_type_write(strtc_write);
74 1.1 thorpej
75 1.1 thorpej const struct cdevsw strtc_cdevsw = {
76 1.1 thorpej strtc_open, strtc_close, strtc_read, strtc_write, noioctl,
77 1.9 cube nostop, notty, nopoll, nommap, nokqfilter, D_OTHER
78 1.1 thorpej };
79 1.1 thorpej
80 1.1 thorpej static int strtc_clock_read(struct strtc_softc *, struct clock_ymdhms *);
81 1.1 thorpej static int strtc_clock_write(struct strtc_softc *, struct clock_ymdhms *);
82 1.4 he static int strtc_gettime(struct todr_chip_handle *, volatile struct timeval *);
83 1.4 he static int strtc_settime(struct todr_chip_handle *, volatile struct timeval *);
84 1.1 thorpej
85 1.1 thorpej static int
86 1.12 xtraeme strtc_match(device_t parent, cfdata_t cf, void *arg)
87 1.1 thorpej {
88 1.1 thorpej struct i2c_attach_args *ia = arg;
89 1.1 thorpej
90 1.1 thorpej if (ia->ia_addr == M41ST84_ADDR)
91 1.1 thorpej return (1);
92 1.1 thorpej
93 1.1 thorpej return (0);
94 1.1 thorpej }
95 1.1 thorpej
96 1.1 thorpej static void
97 1.12 xtraeme strtc_attach(device_t parent, device_t self, void *arg)
98 1.1 thorpej {
99 1.7 thorpej struct strtc_softc *sc = device_private(self);
100 1.1 thorpej struct i2c_attach_args *ia = arg;
101 1.1 thorpej
102 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
103 1.1 thorpej aprint_normal(": M41ST84 Real-time Clock/NVRAM\n");
104 1.1 thorpej
105 1.1 thorpej sc->sc_tag = ia->ia_tag;
106 1.1 thorpej sc->sc_address = ia->ia_addr;
107 1.12 xtraeme sc->sc_dev = self;
108 1.1 thorpej sc->sc_open = 0;
109 1.1 thorpej sc->sc_todr.cookie = sc;
110 1.1 thorpej sc->sc_todr.todr_gettime = strtc_gettime;
111 1.1 thorpej sc->sc_todr.todr_settime = strtc_settime;
112 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
113 1.1 thorpej
114 1.1 thorpej todr_attach(&sc->sc_todr);
115 1.1 thorpej }
116 1.1 thorpej
117 1.1 thorpej /*ARGSUSED*/
118 1.1 thorpej int
119 1.6 abs strtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
120 1.1 thorpej {
121 1.1 thorpej struct strtc_softc *sc;
122 1.1 thorpej
123 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
124 1.1 thorpej return (ENXIO);
125 1.1 thorpej
126 1.1 thorpej /* XXX: Locking */
127 1.1 thorpej
128 1.1 thorpej if (sc->sc_open)
129 1.1 thorpej return (EBUSY);
130 1.1 thorpej
131 1.1 thorpej sc->sc_open = 1;
132 1.1 thorpej return (0);
133 1.1 thorpej }
134 1.1 thorpej
135 1.1 thorpej /*ARGSUSED*/
136 1.1 thorpej int
137 1.6 abs strtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
138 1.1 thorpej {
139 1.1 thorpej struct strtc_softc *sc;
140 1.1 thorpej
141 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
142 1.1 thorpej return (ENXIO);
143 1.1 thorpej
144 1.1 thorpej sc->sc_open = 0;
145 1.1 thorpej return (0);
146 1.1 thorpej }
147 1.1 thorpej
148 1.1 thorpej /*ARGSUSED*/
149 1.1 thorpej int
150 1.1 thorpej strtc_read(dev_t dev, struct uio *uio, int flags)
151 1.1 thorpej {
152 1.1 thorpej struct strtc_softc *sc;
153 1.1 thorpej u_int8_t ch, cmdbuf[1];
154 1.1 thorpej int a, error;
155 1.1 thorpej
156 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
157 1.1 thorpej return (ENXIO);
158 1.1 thorpej
159 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
160 1.1 thorpej return (EINVAL);
161 1.1 thorpej
162 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
163 1.1 thorpej return (error);
164 1.1 thorpej
165 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
166 1.1 thorpej a = (int)uio->uio_offset;
167 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
168 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
169 1.1 thorpej sc->sc_address, cmdbuf, 1,
170 1.1 thorpej &ch, 1, 0)) != 0) {
171 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
172 1.12 xtraeme aprint_error_dev(sc->sc_dev,
173 1.12 xtraeme "strtc_read: read failed at 0x%x\n", a);
174 1.1 thorpej return (error);
175 1.1 thorpej }
176 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
177 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
178 1.1 thorpej return (error);
179 1.1 thorpej }
180 1.1 thorpej }
181 1.1 thorpej
182 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
183 1.1 thorpej
184 1.1 thorpej return (0);
185 1.1 thorpej }
186 1.1 thorpej
187 1.1 thorpej /*ARGSUSED*/
188 1.1 thorpej int
189 1.1 thorpej strtc_write(dev_t dev, struct uio *uio, int flags)
190 1.1 thorpej {
191 1.1 thorpej struct strtc_softc *sc;
192 1.1 thorpej u_int8_t cmdbuf[2];
193 1.1 thorpej int a, error;
194 1.1 thorpej
195 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
196 1.1 thorpej return (ENXIO);
197 1.1 thorpej
198 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
199 1.1 thorpej return (EINVAL);
200 1.1 thorpej
201 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
202 1.1 thorpej return (error);
203 1.1 thorpej
204 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
205 1.1 thorpej a = (int)uio->uio_offset;
206 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
207 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
208 1.1 thorpej break;
209 1.1 thorpej
210 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
211 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
212 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
213 1.12 xtraeme aprint_error_dev(sc->sc_dev,
214 1.12 xtraeme "strtc_write: write failed at 0x%x\n", a);
215 1.1 thorpej break;
216 1.1 thorpej }
217 1.1 thorpej }
218 1.1 thorpej
219 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
220 1.1 thorpej
221 1.1 thorpej return (error);
222 1.1 thorpej }
223 1.1 thorpej
224 1.1 thorpej static int
225 1.4 he strtc_gettime(struct todr_chip_handle *ch, volatile struct timeval *tv)
226 1.1 thorpej {
227 1.1 thorpej struct strtc_softc *sc = ch->cookie;
228 1.1 thorpej struct clock_ymdhms dt, check;
229 1.1 thorpej int retries;
230 1.1 thorpej
231 1.1 thorpej memset(&dt, 0, sizeof(dt));
232 1.1 thorpej memset(&check, 0, sizeof(check));
233 1.1 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
236 1.1 thorpej * until we get two consecutive identical results.
237 1.1 thorpej */
238 1.1 thorpej retries = 5;
239 1.1 thorpej do {
240 1.1 thorpej strtc_clock_read(sc, &dt);
241 1.1 thorpej strtc_clock_read(sc, &check);
242 1.1 thorpej } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
243 1.1 thorpej
244 1.1 thorpej tv->tv_sec = clock_ymdhms_to_secs(&dt);
245 1.1 thorpej tv->tv_usec = 0;
246 1.1 thorpej
247 1.1 thorpej return (0);
248 1.1 thorpej }
249 1.1 thorpej
250 1.1 thorpej static int
251 1.4 he strtc_settime(struct todr_chip_handle *ch, volatile struct timeval *tv)
252 1.1 thorpej {
253 1.1 thorpej struct strtc_softc *sc = ch->cookie;
254 1.1 thorpej struct clock_ymdhms dt;
255 1.1 thorpej
256 1.1 thorpej clock_secs_to_ymdhms(tv->tv_sec, &dt);
257 1.1 thorpej
258 1.1 thorpej if (strtc_clock_write(sc, &dt) == 0)
259 1.1 thorpej return (-1);
260 1.1 thorpej
261 1.1 thorpej return (0);
262 1.1 thorpej }
263 1.1 thorpej
264 1.1 thorpej static int
265 1.1 thorpej strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *dt)
266 1.1 thorpej {
267 1.1 thorpej u_int8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[1];
268 1.1 thorpej int i;
269 1.1 thorpej
270 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
271 1.12 xtraeme aprint_error_dev(sc->sc_dev,
272 1.12 xtraeme "strtc_clock_read: failed to acquire I2C bus\n");
273 1.1 thorpej return (0);
274 1.1 thorpej }
275 1.1 thorpej
276 1.3 scw /*
277 1.3 scw * Check for the HT bit -- if set, then clock lost power & stopped
278 1.3 scw * If that happened, then clear the bit so that the clock will have
279 1.3 scw * a chance to run again.
280 1.3 scw */
281 1.3 scw cmdbuf[0] = M41ST84_REG_AL_HOUR;
282 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
283 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
284 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
285 1.12 xtraeme aprint_error_dev(sc->sc_dev,
286 1.12 xtraeme "strtc_clock_read: failed to read HT\n");
287 1.3 scw return (0);
288 1.3 scw }
289 1.3 scw if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
290 1.3 scw cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
291 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
292 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
293 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
294 1.12 xtraeme aprint_error_dev(sc->sc_dev,
295 1.12 xtraeme "strtc_clock_read: failed to reset HT\n");
296 1.3 scw return (0);
297 1.3 scw }
298 1.3 scw }
299 1.3 scw
300 1.1 thorpej /* Read each RTC register in order. */
301 1.1 thorpej for (i = M41ST84_REG_CSEC; i < M41ST84_REG_DATE_BYTES; i++) {
302 1.1 thorpej cmdbuf[0] = i;
303 1.1 thorpej
304 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
305 1.1 thorpej sc->sc_address, cmdbuf, 1,
306 1.1 thorpej &bcd[i], 1, I2C_F_POLL)) {
307 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
308 1.12 xtraeme aprint_error_dev(sc->sc_dev,
309 1.12 xtraeme "strtc_clock_read: failed to read rtc "
310 1.11 cegger "at 0x%x\n", i);
311 1.1 thorpej return (0);
312 1.1 thorpej }
313 1.1 thorpej }
314 1.1 thorpej
315 1.1 thorpej /* Done with I2C */
316 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
317 1.1 thorpej
318 1.1 thorpej /*
319 1.1 thorpej * Convert the M41ST84's register values into something useable
320 1.1 thorpej */
321 1.1 thorpej dt->dt_sec = FROMBCD(bcd[M41ST84_REG_SEC] & M41ST84_SEC_MASK);
322 1.1 thorpej dt->dt_min = FROMBCD(bcd[M41ST84_REG_MIN] & M41ST84_MIN_MASK);
323 1.1 thorpej dt->dt_hour = FROMBCD(bcd[M41ST84_REG_CENHR] & M41ST84_HOUR_MASK);
324 1.1 thorpej dt->dt_day = FROMBCD(bcd[M41ST84_REG_DATE] & M41ST84_DATE_MASK);
325 1.1 thorpej dt->dt_mon = FROMBCD(bcd[M41ST84_REG_MONTH] & M41ST84_MONTH_MASK);
326 1.1 thorpej
327 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
328 1.1 thorpej dt->dt_year = FROMBCD(bcd[M41ST84_REG_YEAR]) + POSIX_BASE_YEAR;
329 1.1 thorpej
330 1.1 thorpej return (1);
331 1.1 thorpej }
332 1.1 thorpej
333 1.1 thorpej static int
334 1.1 thorpej strtc_clock_write(struct strtc_softc *sc, struct clock_ymdhms *dt)
335 1.1 thorpej {
336 1.1 thorpej uint8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
337 1.1 thorpej int i;
338 1.1 thorpej
339 1.1 thorpej /*
340 1.1 thorpej * Convert our time representation into something the M41ST84
341 1.1 thorpej * can understand.
342 1.1 thorpej */
343 1.1 thorpej bcd[M41ST84_REG_CSEC] = TOBCD(0); /* must always write as 0 */
344 1.1 thorpej bcd[M41ST84_REG_SEC] = TOBCD(dt->dt_sec);
345 1.1 thorpej bcd[M41ST84_REG_MIN] = TOBCD(dt->dt_min);
346 1.1 thorpej bcd[M41ST84_REG_CENHR] = TOBCD(dt->dt_hour);
347 1.1 thorpej bcd[M41ST84_REG_DATE] = TOBCD(dt->dt_day);
348 1.1 thorpej bcd[M41ST84_REG_DAY] = TOBCD(dt->dt_wday);
349 1.1 thorpej bcd[M41ST84_REG_MONTH] = TOBCD(dt->dt_mon);
350 1.1 thorpej bcd[M41ST84_REG_YEAR] = TOBCD((dt->dt_year - POSIX_BASE_YEAR) % 100);
351 1.1 thorpej
352 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
353 1.12 xtraeme aprint_error_dev(sc->sc_dev,
354 1.12 xtraeme "strtc_clock_write: failed to acquire I2C bus\n");
355 1.1 thorpej return (0);
356 1.1 thorpej }
357 1.1 thorpej
358 1.1 thorpej /* Stop the clock */
359 1.1 thorpej cmdbuf[0] = M41ST84_REG_SEC;
360 1.1 thorpej cmdbuf[1] = M41ST84_SEC_ST;
361 1.1 thorpej
362 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
363 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
364 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
365 1.12 xtraeme aprint_error_dev(sc->sc_dev,
366 1.12 xtraeme "strtc_clock_write: failed to Hold Clock\n");
367 1.1 thorpej return (0);
368 1.1 thorpej }
369 1.1 thorpej
370 1.1 thorpej /*
371 1.2 briggs * Check for the HT bit -- if set, then clock lost power & stopped
372 1.2 briggs * If that happened, then clear the bit so that the clock will have
373 1.2 briggs * a chance to run again.
374 1.2 briggs */
375 1.2 briggs cmdbuf[0] = M41ST84_REG_AL_HOUR;
376 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
377 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
378 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
379 1.12 xtraeme aprint_error_dev(sc->sc_dev,
380 1.12 xtraeme "strtc_clock_write: failed to read HT\n");
381 1.2 briggs return (0);
382 1.2 briggs }
383 1.2 briggs if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
384 1.2 briggs cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
385 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
386 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
387 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
388 1.12 xtraeme aprint_error_dev(sc->sc_dev,
389 1.12 xtraeme "strtc_clock_write: failed to reset HT\n");
390 1.2 briggs return (0);
391 1.2 briggs }
392 1.2 briggs }
393 1.2 briggs
394 1.2 briggs /*
395 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
396 1.1 thorpej * register) will undo the Clock Hold, above.
397 1.1 thorpej */
398 1.1 thorpej for (i = M41ST84_REG_DATE_BYTES - 1; i >= 0; i--) {
399 1.1 thorpej cmdbuf[0] = i;
400 1.1 thorpej if (iic_exec(sc->sc_tag,
401 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
402 1.1 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1,
403 1.1 thorpej I2C_F_POLL)) {
404 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
405 1.12 xtraeme aprint_error_dev(sc->sc_dev,
406 1.12 xtraeme "strtc_clock_write: failed to write rtc "
407 1.11 cegger " at 0x%x\n", i);
408 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
409 1.1 thorpej return (0);
410 1.1 thorpej }
411 1.1 thorpej }
412 1.1 thorpej
413 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
414 1.1 thorpej
415 1.1 thorpej return (1);
416 1.1 thorpej }
417