m41st84.c revision 1.14 1 1.14 briggs /* $NetBSD: m41st84.c,v 1.14 2009/01/09 16:09:43 briggs Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.14 briggs __KERNEL_RCSID(0, "$NetBSD: m41st84.c,v 1.14 2009/01/09 16:09:43 briggs Exp $");
40 1.10 lukem
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/device.h>
44 1.1 thorpej #include <sys/kernel.h>
45 1.1 thorpej #include <sys/fcntl.h>
46 1.1 thorpej #include <sys/uio.h>
47 1.1 thorpej #include <sys/conf.h>
48 1.1 thorpej #include <sys/event.h>
49 1.1 thorpej
50 1.1 thorpej #include <dev/clock_subr.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/i2c/i2cvar.h>
53 1.1 thorpej #include <dev/i2c/m41st84reg.h>
54 1.14 briggs #include <dev/i2c/m41st84var.h>
55 1.1 thorpej
56 1.1 thorpej struct strtc_softc {
57 1.12 xtraeme device_t sc_dev;
58 1.1 thorpej i2c_tag_t sc_tag;
59 1.1 thorpej int sc_address;
60 1.1 thorpej int sc_open;
61 1.1 thorpej struct todr_chip_handle sc_todr;
62 1.1 thorpej };
63 1.1 thorpej
64 1.12 xtraeme static void strtc_attach(device_t, device_t, void *);
65 1.12 xtraeme static int strtc_match(device_t, cfdata_t, void *);
66 1.1 thorpej
67 1.12 xtraeme CFATTACH_DECL_NEW(strtc, sizeof(struct strtc_softc),
68 1.1 thorpej strtc_match, strtc_attach, NULL, NULL);
69 1.1 thorpej extern struct cfdriver strtc_cd;
70 1.1 thorpej
71 1.1 thorpej dev_type_open(strtc_open);
72 1.1 thorpej dev_type_close(strtc_close);
73 1.1 thorpej dev_type_read(strtc_read);
74 1.1 thorpej dev_type_write(strtc_write);
75 1.1 thorpej
76 1.1 thorpej const struct cdevsw strtc_cdevsw = {
77 1.1 thorpej strtc_open, strtc_close, strtc_read, strtc_write, noioctl,
78 1.9 cube nostop, notty, nopoll, nommap, nokqfilter, D_OTHER
79 1.1 thorpej };
80 1.1 thorpej
81 1.1 thorpej static int strtc_clock_read(struct strtc_softc *, struct clock_ymdhms *);
82 1.1 thorpej static int strtc_clock_write(struct strtc_softc *, struct clock_ymdhms *);
83 1.4 he static int strtc_gettime(struct todr_chip_handle *, volatile struct timeval *);
84 1.4 he static int strtc_settime(struct todr_chip_handle *, volatile struct timeval *);
85 1.1 thorpej
86 1.1 thorpej static int
87 1.12 xtraeme strtc_match(device_t parent, cfdata_t cf, void *arg)
88 1.1 thorpej {
89 1.1 thorpej struct i2c_attach_args *ia = arg;
90 1.1 thorpej
91 1.1 thorpej if (ia->ia_addr == M41ST84_ADDR)
92 1.1 thorpej return (1);
93 1.1 thorpej
94 1.1 thorpej return (0);
95 1.1 thorpej }
96 1.1 thorpej
97 1.1 thorpej static void
98 1.12 xtraeme strtc_attach(device_t parent, device_t self, void *arg)
99 1.1 thorpej {
100 1.7 thorpej struct strtc_softc *sc = device_private(self);
101 1.1 thorpej struct i2c_attach_args *ia = arg;
102 1.1 thorpej
103 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
104 1.1 thorpej aprint_normal(": M41ST84 Real-time Clock/NVRAM\n");
105 1.1 thorpej
106 1.1 thorpej sc->sc_tag = ia->ia_tag;
107 1.1 thorpej sc->sc_address = ia->ia_addr;
108 1.12 xtraeme sc->sc_dev = self;
109 1.1 thorpej sc->sc_open = 0;
110 1.1 thorpej sc->sc_todr.cookie = sc;
111 1.1 thorpej sc->sc_todr.todr_gettime = strtc_gettime;
112 1.1 thorpej sc->sc_todr.todr_settime = strtc_settime;
113 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
114 1.1 thorpej
115 1.1 thorpej todr_attach(&sc->sc_todr);
116 1.1 thorpej }
117 1.1 thorpej
118 1.1 thorpej /*ARGSUSED*/
119 1.1 thorpej int
120 1.6 abs strtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
121 1.1 thorpej {
122 1.1 thorpej struct strtc_softc *sc;
123 1.1 thorpej
124 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
125 1.1 thorpej return (ENXIO);
126 1.1 thorpej
127 1.1 thorpej /* XXX: Locking */
128 1.1 thorpej
129 1.1 thorpej if (sc->sc_open)
130 1.1 thorpej return (EBUSY);
131 1.1 thorpej
132 1.1 thorpej sc->sc_open = 1;
133 1.1 thorpej return (0);
134 1.1 thorpej }
135 1.1 thorpej
136 1.1 thorpej /*ARGSUSED*/
137 1.1 thorpej int
138 1.6 abs strtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
139 1.1 thorpej {
140 1.1 thorpej struct strtc_softc *sc;
141 1.1 thorpej
142 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
143 1.1 thorpej return (ENXIO);
144 1.1 thorpej
145 1.1 thorpej sc->sc_open = 0;
146 1.1 thorpej return (0);
147 1.1 thorpej }
148 1.1 thorpej
149 1.1 thorpej /*ARGSUSED*/
150 1.1 thorpej int
151 1.1 thorpej strtc_read(dev_t dev, struct uio *uio, int flags)
152 1.1 thorpej {
153 1.1 thorpej struct strtc_softc *sc;
154 1.1 thorpej u_int8_t ch, cmdbuf[1];
155 1.1 thorpej int a, error;
156 1.1 thorpej
157 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
158 1.1 thorpej return (ENXIO);
159 1.1 thorpej
160 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
161 1.1 thorpej return (EINVAL);
162 1.1 thorpej
163 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
164 1.1 thorpej return (error);
165 1.1 thorpej
166 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
167 1.1 thorpej a = (int)uio->uio_offset;
168 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
169 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
170 1.1 thorpej sc->sc_address, cmdbuf, 1,
171 1.1 thorpej &ch, 1, 0)) != 0) {
172 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
173 1.12 xtraeme aprint_error_dev(sc->sc_dev,
174 1.12 xtraeme "strtc_read: read failed at 0x%x\n", a);
175 1.1 thorpej return (error);
176 1.1 thorpej }
177 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
178 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
179 1.1 thorpej return (error);
180 1.1 thorpej }
181 1.1 thorpej }
182 1.1 thorpej
183 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
184 1.1 thorpej
185 1.1 thorpej return (0);
186 1.1 thorpej }
187 1.1 thorpej
188 1.1 thorpej /*ARGSUSED*/
189 1.1 thorpej int
190 1.1 thorpej strtc_write(dev_t dev, struct uio *uio, int flags)
191 1.1 thorpej {
192 1.1 thorpej struct strtc_softc *sc;
193 1.1 thorpej u_int8_t cmdbuf[2];
194 1.1 thorpej int a, error;
195 1.1 thorpej
196 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
197 1.1 thorpej return (ENXIO);
198 1.1 thorpej
199 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
200 1.1 thorpej return (EINVAL);
201 1.1 thorpej
202 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
203 1.1 thorpej return (error);
204 1.1 thorpej
205 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
206 1.1 thorpej a = (int)uio->uio_offset;
207 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
208 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
209 1.1 thorpej break;
210 1.1 thorpej
211 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
212 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
213 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
214 1.12 xtraeme aprint_error_dev(sc->sc_dev,
215 1.12 xtraeme "strtc_write: write failed at 0x%x\n", a);
216 1.1 thorpej break;
217 1.1 thorpej }
218 1.1 thorpej }
219 1.1 thorpej
220 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
221 1.1 thorpej
222 1.1 thorpej return (error);
223 1.1 thorpej }
224 1.1 thorpej
225 1.1 thorpej static int
226 1.4 he strtc_gettime(struct todr_chip_handle *ch, volatile struct timeval *tv)
227 1.1 thorpej {
228 1.1 thorpej struct strtc_softc *sc = ch->cookie;
229 1.1 thorpej struct clock_ymdhms dt, check;
230 1.1 thorpej int retries;
231 1.1 thorpej
232 1.1 thorpej memset(&dt, 0, sizeof(dt));
233 1.1 thorpej memset(&check, 0, sizeof(check));
234 1.1 thorpej
235 1.1 thorpej /*
236 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
237 1.1 thorpej * until we get two consecutive identical results.
238 1.1 thorpej */
239 1.1 thorpej retries = 5;
240 1.1 thorpej do {
241 1.1 thorpej strtc_clock_read(sc, &dt);
242 1.1 thorpej strtc_clock_read(sc, &check);
243 1.1 thorpej } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
244 1.1 thorpej
245 1.1 thorpej tv->tv_sec = clock_ymdhms_to_secs(&dt);
246 1.1 thorpej tv->tv_usec = 0;
247 1.1 thorpej
248 1.1 thorpej return (0);
249 1.1 thorpej }
250 1.1 thorpej
251 1.1 thorpej static int
252 1.4 he strtc_settime(struct todr_chip_handle *ch, volatile struct timeval *tv)
253 1.1 thorpej {
254 1.1 thorpej struct strtc_softc *sc = ch->cookie;
255 1.1 thorpej struct clock_ymdhms dt;
256 1.1 thorpej
257 1.1 thorpej clock_secs_to_ymdhms(tv->tv_sec, &dt);
258 1.1 thorpej
259 1.1 thorpej if (strtc_clock_write(sc, &dt) == 0)
260 1.1 thorpej return (-1);
261 1.1 thorpej
262 1.1 thorpej return (0);
263 1.1 thorpej }
264 1.1 thorpej
265 1.1 thorpej static int
266 1.1 thorpej strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *dt)
267 1.1 thorpej {
268 1.1 thorpej u_int8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[1];
269 1.1 thorpej int i;
270 1.1 thorpej
271 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
272 1.12 xtraeme aprint_error_dev(sc->sc_dev,
273 1.12 xtraeme "strtc_clock_read: failed to acquire I2C bus\n");
274 1.1 thorpej return (0);
275 1.1 thorpej }
276 1.1 thorpej
277 1.3 scw /*
278 1.3 scw * Check for the HT bit -- if set, then clock lost power & stopped
279 1.3 scw * If that happened, then clear the bit so that the clock will have
280 1.3 scw * a chance to run again.
281 1.3 scw */
282 1.3 scw cmdbuf[0] = M41ST84_REG_AL_HOUR;
283 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
284 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
285 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
286 1.12 xtraeme aprint_error_dev(sc->sc_dev,
287 1.12 xtraeme "strtc_clock_read: failed to read HT\n");
288 1.3 scw return (0);
289 1.3 scw }
290 1.3 scw if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
291 1.3 scw cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
292 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
293 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
294 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
295 1.12 xtraeme aprint_error_dev(sc->sc_dev,
296 1.12 xtraeme "strtc_clock_read: failed to reset HT\n");
297 1.3 scw return (0);
298 1.3 scw }
299 1.3 scw }
300 1.3 scw
301 1.1 thorpej /* Read each RTC register in order. */
302 1.1 thorpej for (i = M41ST84_REG_CSEC; i < M41ST84_REG_DATE_BYTES; i++) {
303 1.1 thorpej cmdbuf[0] = i;
304 1.1 thorpej
305 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
306 1.1 thorpej sc->sc_address, cmdbuf, 1,
307 1.1 thorpej &bcd[i], 1, I2C_F_POLL)) {
308 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
309 1.12 xtraeme aprint_error_dev(sc->sc_dev,
310 1.12 xtraeme "strtc_clock_read: failed to read rtc "
311 1.11 cegger "at 0x%x\n", i);
312 1.1 thorpej return (0);
313 1.1 thorpej }
314 1.1 thorpej }
315 1.1 thorpej
316 1.1 thorpej /* Done with I2C */
317 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
318 1.1 thorpej
319 1.1 thorpej /*
320 1.1 thorpej * Convert the M41ST84's register values into something useable
321 1.1 thorpej */
322 1.1 thorpej dt->dt_sec = FROMBCD(bcd[M41ST84_REG_SEC] & M41ST84_SEC_MASK);
323 1.1 thorpej dt->dt_min = FROMBCD(bcd[M41ST84_REG_MIN] & M41ST84_MIN_MASK);
324 1.1 thorpej dt->dt_hour = FROMBCD(bcd[M41ST84_REG_CENHR] & M41ST84_HOUR_MASK);
325 1.1 thorpej dt->dt_day = FROMBCD(bcd[M41ST84_REG_DATE] & M41ST84_DATE_MASK);
326 1.1 thorpej dt->dt_mon = FROMBCD(bcd[M41ST84_REG_MONTH] & M41ST84_MONTH_MASK);
327 1.1 thorpej
328 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
329 1.1 thorpej dt->dt_year = FROMBCD(bcd[M41ST84_REG_YEAR]) + POSIX_BASE_YEAR;
330 1.1 thorpej
331 1.1 thorpej return (1);
332 1.1 thorpej }
333 1.1 thorpej
334 1.1 thorpej static int
335 1.1 thorpej strtc_clock_write(struct strtc_softc *sc, struct clock_ymdhms *dt)
336 1.1 thorpej {
337 1.1 thorpej uint8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
338 1.1 thorpej int i;
339 1.1 thorpej
340 1.1 thorpej /*
341 1.1 thorpej * Convert our time representation into something the M41ST84
342 1.1 thorpej * can understand.
343 1.1 thorpej */
344 1.1 thorpej bcd[M41ST84_REG_CSEC] = TOBCD(0); /* must always write as 0 */
345 1.1 thorpej bcd[M41ST84_REG_SEC] = TOBCD(dt->dt_sec);
346 1.1 thorpej bcd[M41ST84_REG_MIN] = TOBCD(dt->dt_min);
347 1.1 thorpej bcd[M41ST84_REG_CENHR] = TOBCD(dt->dt_hour);
348 1.1 thorpej bcd[M41ST84_REG_DATE] = TOBCD(dt->dt_day);
349 1.1 thorpej bcd[M41ST84_REG_DAY] = TOBCD(dt->dt_wday);
350 1.1 thorpej bcd[M41ST84_REG_MONTH] = TOBCD(dt->dt_mon);
351 1.1 thorpej bcd[M41ST84_REG_YEAR] = TOBCD((dt->dt_year - POSIX_BASE_YEAR) % 100);
352 1.1 thorpej
353 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
354 1.12 xtraeme aprint_error_dev(sc->sc_dev,
355 1.12 xtraeme "strtc_clock_write: failed to acquire I2C bus\n");
356 1.1 thorpej return (0);
357 1.1 thorpej }
358 1.1 thorpej
359 1.1 thorpej /* Stop the clock */
360 1.1 thorpej cmdbuf[0] = M41ST84_REG_SEC;
361 1.1 thorpej cmdbuf[1] = M41ST84_SEC_ST;
362 1.1 thorpej
363 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
364 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
365 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
366 1.12 xtraeme aprint_error_dev(sc->sc_dev,
367 1.12 xtraeme "strtc_clock_write: failed to Hold Clock\n");
368 1.1 thorpej return (0);
369 1.1 thorpej }
370 1.1 thorpej
371 1.1 thorpej /*
372 1.2 briggs * Check for the HT bit -- if set, then clock lost power & stopped
373 1.2 briggs * If that happened, then clear the bit so that the clock will have
374 1.2 briggs * a chance to run again.
375 1.2 briggs */
376 1.2 briggs cmdbuf[0] = M41ST84_REG_AL_HOUR;
377 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
378 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
379 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
380 1.12 xtraeme aprint_error_dev(sc->sc_dev,
381 1.12 xtraeme "strtc_clock_write: failed to read HT\n");
382 1.2 briggs return (0);
383 1.2 briggs }
384 1.2 briggs if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
385 1.2 briggs cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
386 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
387 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
388 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
389 1.12 xtraeme aprint_error_dev(sc->sc_dev,
390 1.12 xtraeme "strtc_clock_write: failed to reset HT\n");
391 1.2 briggs return (0);
392 1.2 briggs }
393 1.2 briggs }
394 1.2 briggs
395 1.2 briggs /*
396 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
397 1.1 thorpej * register) will undo the Clock Hold, above.
398 1.1 thorpej */
399 1.1 thorpej for (i = M41ST84_REG_DATE_BYTES - 1; i >= 0; i--) {
400 1.1 thorpej cmdbuf[0] = i;
401 1.1 thorpej if (iic_exec(sc->sc_tag,
402 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
403 1.1 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1,
404 1.1 thorpej I2C_F_POLL)) {
405 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
406 1.12 xtraeme aprint_error_dev(sc->sc_dev,
407 1.12 xtraeme "strtc_clock_write: failed to write rtc "
408 1.11 cegger " at 0x%x\n", i);
409 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
410 1.1 thorpej return (0);
411 1.1 thorpej }
412 1.1 thorpej }
413 1.1 thorpej
414 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
415 1.1 thorpej
416 1.1 thorpej return (1);
417 1.1 thorpej }
418 1.14 briggs
419 1.14 briggs void
420 1.14 briggs strtc_wdog_config(void *arg, uint8_t wd)
421 1.14 briggs {
422 1.14 briggs struct strtc_softc *sc = arg;
423 1.14 briggs uint8_t cmdbuf[2];
424 1.14 briggs
425 1.14 briggs if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
426 1.14 briggs aprint_error_dev(sc->sc_dev,
427 1.14 briggs "strtc_wdog_config: failed to acquire I2C bus\n");
428 1.14 briggs return;
429 1.14 briggs }
430 1.14 briggs
431 1.14 briggs cmdbuf[0] = M41ST84_REG_WATCHDOG;
432 1.14 briggs cmdbuf[1] = wd;
433 1.14 briggs
434 1.14 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_address,
435 1.14 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
436 1.14 briggs aprint_error_dev(sc->sc_dev,
437 1.14 briggs "strtc_wdog_config: failed to write watchdog\n");
438 1.14 briggs return;
439 1.14 briggs }
440 1.14 briggs
441 1.14 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
442 1.14 briggs }
443