m41st84.c revision 1.16 1 1.16 kiyohara /* $NetBSD: m41st84.c,v 1.16 2010/10/10 05:17:44 kiyohara Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.16 kiyohara __KERNEL_RCSID(0, "$NetBSD: m41st84.c,v 1.16 2010/10/10 05:17:44 kiyohara Exp $");
40 1.16 kiyohara
41 1.16 kiyohara #include "opt_strtc.h"
42 1.10 lukem
43 1.1 thorpej #include <sys/param.h>
44 1.1 thorpej #include <sys/systm.h>
45 1.1 thorpej #include <sys/device.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/fcntl.h>
48 1.1 thorpej #include <sys/uio.h>
49 1.1 thorpej #include <sys/conf.h>
50 1.1 thorpej #include <sys/event.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/clock_subr.h>
53 1.1 thorpej
54 1.1 thorpej #include <dev/i2c/i2cvar.h>
55 1.1 thorpej #include <dev/i2c/m41st84reg.h>
56 1.14 briggs #include <dev/i2c/m41st84var.h>
57 1.1 thorpej
58 1.1 thorpej struct strtc_softc {
59 1.12 xtraeme device_t sc_dev;
60 1.1 thorpej i2c_tag_t sc_tag;
61 1.1 thorpej int sc_address;
62 1.1 thorpej int sc_open;
63 1.1 thorpej struct todr_chip_handle sc_todr;
64 1.1 thorpej };
65 1.1 thorpej
66 1.12 xtraeme static void strtc_attach(device_t, device_t, void *);
67 1.12 xtraeme static int strtc_match(device_t, cfdata_t, void *);
68 1.1 thorpej
69 1.12 xtraeme CFATTACH_DECL_NEW(strtc, sizeof(struct strtc_softc),
70 1.1 thorpej strtc_match, strtc_attach, NULL, NULL);
71 1.16 kiyohara
72 1.16 kiyohara #ifndef STRTC_NO_USERRAM
73 1.1 thorpej extern struct cfdriver strtc_cd;
74 1.1 thorpej
75 1.1 thorpej dev_type_open(strtc_open);
76 1.1 thorpej dev_type_close(strtc_close);
77 1.1 thorpej dev_type_read(strtc_read);
78 1.1 thorpej dev_type_write(strtc_write);
79 1.1 thorpej
80 1.1 thorpej const struct cdevsw strtc_cdevsw = {
81 1.1 thorpej strtc_open, strtc_close, strtc_read, strtc_write, noioctl,
82 1.9 cube nostop, notty, nopoll, nommap, nokqfilter, D_OTHER
83 1.1 thorpej };
84 1.16 kiyohara #endif
85 1.1 thorpej
86 1.1 thorpej static int strtc_clock_read(struct strtc_softc *, struct clock_ymdhms *);
87 1.1 thorpej static int strtc_clock_write(struct strtc_softc *, struct clock_ymdhms *);
88 1.15 tsutsui static int strtc_gettime(struct todr_chip_handle *, struct timeval *);
89 1.15 tsutsui static int strtc_settime(struct todr_chip_handle *, struct timeval *);
90 1.1 thorpej
91 1.1 thorpej static int
92 1.12 xtraeme strtc_match(device_t parent, cfdata_t cf, void *arg)
93 1.1 thorpej {
94 1.1 thorpej struct i2c_attach_args *ia = arg;
95 1.1 thorpej
96 1.1 thorpej if (ia->ia_addr == M41ST84_ADDR)
97 1.1 thorpej return (1);
98 1.1 thorpej
99 1.1 thorpej return (0);
100 1.1 thorpej }
101 1.1 thorpej
102 1.1 thorpej static void
103 1.12 xtraeme strtc_attach(device_t parent, device_t self, void *arg)
104 1.1 thorpej {
105 1.7 thorpej struct strtc_softc *sc = device_private(self);
106 1.1 thorpej struct i2c_attach_args *ia = arg;
107 1.1 thorpej
108 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
109 1.1 thorpej aprint_normal(": M41ST84 Real-time Clock/NVRAM\n");
110 1.1 thorpej
111 1.1 thorpej sc->sc_tag = ia->ia_tag;
112 1.1 thorpej sc->sc_address = ia->ia_addr;
113 1.12 xtraeme sc->sc_dev = self;
114 1.1 thorpej sc->sc_open = 0;
115 1.1 thorpej sc->sc_todr.cookie = sc;
116 1.1 thorpej sc->sc_todr.todr_gettime = strtc_gettime;
117 1.1 thorpej sc->sc_todr.todr_settime = strtc_settime;
118 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
119 1.1 thorpej
120 1.1 thorpej todr_attach(&sc->sc_todr);
121 1.1 thorpej }
122 1.1 thorpej
123 1.16 kiyohara #ifndef STRTC_NO_USERRAM
124 1.1 thorpej /*ARGSUSED*/
125 1.1 thorpej int
126 1.6 abs strtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
127 1.1 thorpej {
128 1.1 thorpej struct strtc_softc *sc;
129 1.1 thorpej
130 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
131 1.1 thorpej return (ENXIO);
132 1.1 thorpej
133 1.1 thorpej /* XXX: Locking */
134 1.1 thorpej
135 1.1 thorpej if (sc->sc_open)
136 1.1 thorpej return (EBUSY);
137 1.1 thorpej
138 1.1 thorpej sc->sc_open = 1;
139 1.1 thorpej return (0);
140 1.1 thorpej }
141 1.1 thorpej
142 1.1 thorpej /*ARGSUSED*/
143 1.1 thorpej int
144 1.6 abs strtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
145 1.1 thorpej {
146 1.1 thorpej struct strtc_softc *sc;
147 1.1 thorpej
148 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
149 1.1 thorpej return (ENXIO);
150 1.1 thorpej
151 1.1 thorpej sc->sc_open = 0;
152 1.1 thorpej return (0);
153 1.1 thorpej }
154 1.1 thorpej
155 1.1 thorpej /*ARGSUSED*/
156 1.1 thorpej int
157 1.1 thorpej strtc_read(dev_t dev, struct uio *uio, int flags)
158 1.1 thorpej {
159 1.1 thorpej struct strtc_softc *sc;
160 1.1 thorpej u_int8_t ch, cmdbuf[1];
161 1.1 thorpej int a, error;
162 1.1 thorpej
163 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
164 1.1 thorpej return (ENXIO);
165 1.1 thorpej
166 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
167 1.1 thorpej return (EINVAL);
168 1.1 thorpej
169 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
170 1.1 thorpej return (error);
171 1.1 thorpej
172 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
173 1.1 thorpej a = (int)uio->uio_offset;
174 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
175 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
176 1.1 thorpej sc->sc_address, cmdbuf, 1,
177 1.1 thorpej &ch, 1, 0)) != 0) {
178 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
179 1.12 xtraeme aprint_error_dev(sc->sc_dev,
180 1.12 xtraeme "strtc_read: read failed at 0x%x\n", a);
181 1.1 thorpej return (error);
182 1.1 thorpej }
183 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
184 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
185 1.1 thorpej return (error);
186 1.1 thorpej }
187 1.1 thorpej }
188 1.1 thorpej
189 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
190 1.1 thorpej
191 1.1 thorpej return (0);
192 1.1 thorpej }
193 1.1 thorpej
194 1.1 thorpej /*ARGSUSED*/
195 1.1 thorpej int
196 1.1 thorpej strtc_write(dev_t dev, struct uio *uio, int flags)
197 1.1 thorpej {
198 1.1 thorpej struct strtc_softc *sc;
199 1.1 thorpej u_int8_t cmdbuf[2];
200 1.1 thorpej int a, error;
201 1.1 thorpej
202 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
203 1.1 thorpej return (ENXIO);
204 1.1 thorpej
205 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
206 1.1 thorpej return (EINVAL);
207 1.1 thorpej
208 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
209 1.1 thorpej return (error);
210 1.1 thorpej
211 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
212 1.1 thorpej a = (int)uio->uio_offset;
213 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
214 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
215 1.1 thorpej break;
216 1.1 thorpej
217 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
218 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
219 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
220 1.12 xtraeme aprint_error_dev(sc->sc_dev,
221 1.12 xtraeme "strtc_write: write failed at 0x%x\n", a);
222 1.1 thorpej break;
223 1.1 thorpej }
224 1.1 thorpej }
225 1.1 thorpej
226 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
227 1.1 thorpej
228 1.1 thorpej return (error);
229 1.1 thorpej }
230 1.16 kiyohara #endif /* STRTC_NO_USERRAM */
231 1.1 thorpej
232 1.1 thorpej static int
233 1.15 tsutsui strtc_gettime(struct todr_chip_handle *ch, struct timeval *tv)
234 1.1 thorpej {
235 1.1 thorpej struct strtc_softc *sc = ch->cookie;
236 1.1 thorpej struct clock_ymdhms dt, check;
237 1.1 thorpej int retries;
238 1.1 thorpej
239 1.1 thorpej memset(&dt, 0, sizeof(dt));
240 1.1 thorpej memset(&check, 0, sizeof(check));
241 1.1 thorpej
242 1.1 thorpej /*
243 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
244 1.1 thorpej * until we get two consecutive identical results.
245 1.1 thorpej */
246 1.1 thorpej retries = 5;
247 1.1 thorpej do {
248 1.1 thorpej strtc_clock_read(sc, &dt);
249 1.1 thorpej strtc_clock_read(sc, &check);
250 1.1 thorpej } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
251 1.1 thorpej
252 1.1 thorpej tv->tv_sec = clock_ymdhms_to_secs(&dt);
253 1.1 thorpej tv->tv_usec = 0;
254 1.1 thorpej
255 1.1 thorpej return (0);
256 1.1 thorpej }
257 1.1 thorpej
258 1.1 thorpej static int
259 1.15 tsutsui strtc_settime(struct todr_chip_handle *ch, struct timeval *tv)
260 1.1 thorpej {
261 1.1 thorpej struct strtc_softc *sc = ch->cookie;
262 1.1 thorpej struct clock_ymdhms dt;
263 1.1 thorpej
264 1.1 thorpej clock_secs_to_ymdhms(tv->tv_sec, &dt);
265 1.1 thorpej
266 1.1 thorpej if (strtc_clock_write(sc, &dt) == 0)
267 1.1 thorpej return (-1);
268 1.1 thorpej
269 1.1 thorpej return (0);
270 1.1 thorpej }
271 1.1 thorpej
272 1.1 thorpej static int
273 1.1 thorpej strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *dt)
274 1.1 thorpej {
275 1.1 thorpej u_int8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[1];
276 1.1 thorpej int i;
277 1.1 thorpej
278 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
279 1.12 xtraeme aprint_error_dev(sc->sc_dev,
280 1.12 xtraeme "strtc_clock_read: failed to acquire I2C bus\n");
281 1.1 thorpej return (0);
282 1.1 thorpej }
283 1.1 thorpej
284 1.3 scw /*
285 1.3 scw * Check for the HT bit -- if set, then clock lost power & stopped
286 1.3 scw * If that happened, then clear the bit so that the clock will have
287 1.3 scw * a chance to run again.
288 1.3 scw */
289 1.3 scw cmdbuf[0] = M41ST84_REG_AL_HOUR;
290 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
291 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
292 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
293 1.12 xtraeme aprint_error_dev(sc->sc_dev,
294 1.12 xtraeme "strtc_clock_read: failed to read HT\n");
295 1.3 scw return (0);
296 1.3 scw }
297 1.3 scw if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
298 1.3 scw cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
299 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
300 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
301 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
302 1.12 xtraeme aprint_error_dev(sc->sc_dev,
303 1.12 xtraeme "strtc_clock_read: failed to reset HT\n");
304 1.3 scw return (0);
305 1.3 scw }
306 1.3 scw }
307 1.3 scw
308 1.1 thorpej /* Read each RTC register in order. */
309 1.1 thorpej for (i = M41ST84_REG_CSEC; i < M41ST84_REG_DATE_BYTES; i++) {
310 1.1 thorpej cmdbuf[0] = i;
311 1.1 thorpej
312 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
313 1.1 thorpej sc->sc_address, cmdbuf, 1,
314 1.1 thorpej &bcd[i], 1, I2C_F_POLL)) {
315 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
316 1.12 xtraeme aprint_error_dev(sc->sc_dev,
317 1.12 xtraeme "strtc_clock_read: failed to read rtc "
318 1.11 cegger "at 0x%x\n", i);
319 1.1 thorpej return (0);
320 1.1 thorpej }
321 1.1 thorpej }
322 1.1 thorpej
323 1.1 thorpej /* Done with I2C */
324 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
325 1.1 thorpej
326 1.1 thorpej /*
327 1.1 thorpej * Convert the M41ST84's register values into something useable
328 1.1 thorpej */
329 1.1 thorpej dt->dt_sec = FROMBCD(bcd[M41ST84_REG_SEC] & M41ST84_SEC_MASK);
330 1.1 thorpej dt->dt_min = FROMBCD(bcd[M41ST84_REG_MIN] & M41ST84_MIN_MASK);
331 1.1 thorpej dt->dt_hour = FROMBCD(bcd[M41ST84_REG_CENHR] & M41ST84_HOUR_MASK);
332 1.1 thorpej dt->dt_day = FROMBCD(bcd[M41ST84_REG_DATE] & M41ST84_DATE_MASK);
333 1.1 thorpej dt->dt_mon = FROMBCD(bcd[M41ST84_REG_MONTH] & M41ST84_MONTH_MASK);
334 1.1 thorpej
335 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
336 1.1 thorpej dt->dt_year = FROMBCD(bcd[M41ST84_REG_YEAR]) + POSIX_BASE_YEAR;
337 1.1 thorpej
338 1.1 thorpej return (1);
339 1.1 thorpej }
340 1.1 thorpej
341 1.1 thorpej static int
342 1.1 thorpej strtc_clock_write(struct strtc_softc *sc, struct clock_ymdhms *dt)
343 1.1 thorpej {
344 1.1 thorpej uint8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
345 1.1 thorpej int i;
346 1.1 thorpej
347 1.1 thorpej /*
348 1.1 thorpej * Convert our time representation into something the M41ST84
349 1.1 thorpej * can understand.
350 1.1 thorpej */
351 1.1 thorpej bcd[M41ST84_REG_CSEC] = TOBCD(0); /* must always write as 0 */
352 1.1 thorpej bcd[M41ST84_REG_SEC] = TOBCD(dt->dt_sec);
353 1.1 thorpej bcd[M41ST84_REG_MIN] = TOBCD(dt->dt_min);
354 1.1 thorpej bcd[M41ST84_REG_CENHR] = TOBCD(dt->dt_hour);
355 1.1 thorpej bcd[M41ST84_REG_DATE] = TOBCD(dt->dt_day);
356 1.1 thorpej bcd[M41ST84_REG_DAY] = TOBCD(dt->dt_wday);
357 1.1 thorpej bcd[M41ST84_REG_MONTH] = TOBCD(dt->dt_mon);
358 1.1 thorpej bcd[M41ST84_REG_YEAR] = TOBCD((dt->dt_year - POSIX_BASE_YEAR) % 100);
359 1.1 thorpej
360 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
361 1.12 xtraeme aprint_error_dev(sc->sc_dev,
362 1.12 xtraeme "strtc_clock_write: failed to acquire I2C bus\n");
363 1.1 thorpej return (0);
364 1.1 thorpej }
365 1.1 thorpej
366 1.1 thorpej /* Stop the clock */
367 1.1 thorpej cmdbuf[0] = M41ST84_REG_SEC;
368 1.1 thorpej cmdbuf[1] = M41ST84_SEC_ST;
369 1.1 thorpej
370 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
371 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
372 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
373 1.12 xtraeme aprint_error_dev(sc->sc_dev,
374 1.12 xtraeme "strtc_clock_write: failed to Hold Clock\n");
375 1.1 thorpej return (0);
376 1.1 thorpej }
377 1.1 thorpej
378 1.1 thorpej /*
379 1.2 briggs * Check for the HT bit -- if set, then clock lost power & stopped
380 1.2 briggs * If that happened, then clear the bit so that the clock will have
381 1.2 briggs * a chance to run again.
382 1.2 briggs */
383 1.2 briggs cmdbuf[0] = M41ST84_REG_AL_HOUR;
384 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
385 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
386 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
387 1.12 xtraeme aprint_error_dev(sc->sc_dev,
388 1.12 xtraeme "strtc_clock_write: failed to read HT\n");
389 1.2 briggs return (0);
390 1.2 briggs }
391 1.2 briggs if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
392 1.2 briggs cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
393 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
394 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
395 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
396 1.12 xtraeme aprint_error_dev(sc->sc_dev,
397 1.12 xtraeme "strtc_clock_write: failed to reset HT\n");
398 1.2 briggs return (0);
399 1.2 briggs }
400 1.2 briggs }
401 1.2 briggs
402 1.2 briggs /*
403 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
404 1.1 thorpej * register) will undo the Clock Hold, above.
405 1.1 thorpej */
406 1.1 thorpej for (i = M41ST84_REG_DATE_BYTES - 1; i >= 0; i--) {
407 1.1 thorpej cmdbuf[0] = i;
408 1.1 thorpej if (iic_exec(sc->sc_tag,
409 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
410 1.1 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1,
411 1.1 thorpej I2C_F_POLL)) {
412 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
413 1.12 xtraeme aprint_error_dev(sc->sc_dev,
414 1.12 xtraeme "strtc_clock_write: failed to write rtc "
415 1.11 cegger " at 0x%x\n", i);
416 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
417 1.1 thorpej return (0);
418 1.1 thorpej }
419 1.1 thorpej }
420 1.1 thorpej
421 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
422 1.1 thorpej
423 1.1 thorpej return (1);
424 1.1 thorpej }
425 1.14 briggs
426 1.16 kiyohara #ifndef STRTC_NO_WATCHDOG
427 1.14 briggs void
428 1.14 briggs strtc_wdog_config(void *arg, uint8_t wd)
429 1.14 briggs {
430 1.14 briggs struct strtc_softc *sc = arg;
431 1.14 briggs uint8_t cmdbuf[2];
432 1.14 briggs
433 1.14 briggs if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
434 1.14 briggs aprint_error_dev(sc->sc_dev,
435 1.14 briggs "strtc_wdog_config: failed to acquire I2C bus\n");
436 1.14 briggs return;
437 1.14 briggs }
438 1.14 briggs
439 1.14 briggs cmdbuf[0] = M41ST84_REG_WATCHDOG;
440 1.14 briggs cmdbuf[1] = wd;
441 1.14 briggs
442 1.14 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_address,
443 1.14 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
444 1.14 briggs aprint_error_dev(sc->sc_dev,
445 1.14 briggs "strtc_wdog_config: failed to write watchdog\n");
446 1.14 briggs return;
447 1.14 briggs }
448 1.14 briggs
449 1.14 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
450 1.14 briggs }
451 1.16 kiyohara #endif /* STRTC_NO_WATCHDOG */
452