m41st84.c revision 1.21 1 1.21 dholland /* $NetBSD: m41st84.c,v 1.21 2014/07/25 08:10:37 dholland Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.21 dholland __KERNEL_RCSID(0, "$NetBSD: m41st84.c,v 1.21 2014/07/25 08:10:37 dholland Exp $");
40 1.16 kiyohara
41 1.16 kiyohara #include "opt_strtc.h"
42 1.10 lukem
43 1.1 thorpej #include <sys/param.h>
44 1.1 thorpej #include <sys/systm.h>
45 1.1 thorpej #include <sys/device.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/fcntl.h>
48 1.1 thorpej #include <sys/uio.h>
49 1.1 thorpej #include <sys/conf.h>
50 1.1 thorpej #include <sys/event.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/clock_subr.h>
53 1.1 thorpej
54 1.1 thorpej #include <dev/i2c/i2cvar.h>
55 1.1 thorpej #include <dev/i2c/m41st84reg.h>
56 1.14 briggs #include <dev/i2c/m41st84var.h>
57 1.1 thorpej
58 1.1 thorpej struct strtc_softc {
59 1.12 xtraeme device_t sc_dev;
60 1.1 thorpej i2c_tag_t sc_tag;
61 1.1 thorpej int sc_address;
62 1.1 thorpej int sc_open;
63 1.1 thorpej struct todr_chip_handle sc_todr;
64 1.1 thorpej };
65 1.1 thorpej
66 1.12 xtraeme static void strtc_attach(device_t, device_t, void *);
67 1.12 xtraeme static int strtc_match(device_t, cfdata_t, void *);
68 1.1 thorpej
69 1.12 xtraeme CFATTACH_DECL_NEW(strtc, sizeof(struct strtc_softc),
70 1.1 thorpej strtc_match, strtc_attach, NULL, NULL);
71 1.16 kiyohara
72 1.16 kiyohara #ifndef STRTC_NO_USERRAM
73 1.1 thorpej extern struct cfdriver strtc_cd;
74 1.1 thorpej
75 1.1 thorpej dev_type_open(strtc_open);
76 1.1 thorpej dev_type_close(strtc_close);
77 1.1 thorpej dev_type_read(strtc_read);
78 1.1 thorpej dev_type_write(strtc_write);
79 1.1 thorpej
80 1.1 thorpej const struct cdevsw strtc_cdevsw = {
81 1.20 dholland .d_open = strtc_open,
82 1.20 dholland .d_close = strtc_close,
83 1.20 dholland .d_read = strtc_read,
84 1.20 dholland .d_write = strtc_write,
85 1.20 dholland .d_ioctl = noioctl,
86 1.20 dholland .d_stop = nostop,
87 1.20 dholland .d_tty = notty,
88 1.20 dholland .d_poll = nopoll,
89 1.20 dholland .d_mmap = nommap,
90 1.20 dholland .d_kqfilter = nokqfilter,
91 1.21 dholland .d_discard = nodiscard,
92 1.20 dholland .d_flag = D_OTHER
93 1.1 thorpej };
94 1.16 kiyohara #endif
95 1.1 thorpej
96 1.1 thorpej static int strtc_clock_read(struct strtc_softc *, struct clock_ymdhms *);
97 1.1 thorpej static int strtc_clock_write(struct strtc_softc *, struct clock_ymdhms *);
98 1.15 tsutsui static int strtc_gettime(struct todr_chip_handle *, struct timeval *);
99 1.15 tsutsui static int strtc_settime(struct todr_chip_handle *, struct timeval *);
100 1.1 thorpej
101 1.1 thorpej static int
102 1.12 xtraeme strtc_match(device_t parent, cfdata_t cf, void *arg)
103 1.1 thorpej {
104 1.1 thorpej struct i2c_attach_args *ia = arg;
105 1.1 thorpej
106 1.18 phx if (ia->ia_name) {
107 1.18 phx /* direct config - check name */
108 1.18 phx if (strcmp(ia->ia_name, "strtc") == 0)
109 1.18 phx return 1;
110 1.18 phx } else {
111 1.18 phx /* indirect config - check typical address */
112 1.18 phx if (ia->ia_addr == M41ST84_ADDR)
113 1.18 phx return 1;
114 1.18 phx }
115 1.18 phx return 0;
116 1.1 thorpej }
117 1.1 thorpej
118 1.1 thorpej static void
119 1.12 xtraeme strtc_attach(device_t parent, device_t self, void *arg)
120 1.1 thorpej {
121 1.7 thorpej struct strtc_softc *sc = device_private(self);
122 1.1 thorpej struct i2c_attach_args *ia = arg;
123 1.1 thorpej
124 1.17 phx #ifndef STRTC_NO_USERRAM
125 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
126 1.1 thorpej aprint_normal(": M41ST84 Real-time Clock/NVRAM\n");
127 1.17 phx #else
128 1.17 phx aprint_naive(": Real-time Clock\n");
129 1.17 phx aprint_normal(": M41T8x Real-time Clock\n");
130 1.17 phx #endif
131 1.1 thorpej sc->sc_tag = ia->ia_tag;
132 1.1 thorpej sc->sc_address = ia->ia_addr;
133 1.12 xtraeme sc->sc_dev = self;
134 1.1 thorpej sc->sc_open = 0;
135 1.1 thorpej sc->sc_todr.cookie = sc;
136 1.1 thorpej sc->sc_todr.todr_gettime = strtc_gettime;
137 1.1 thorpej sc->sc_todr.todr_settime = strtc_settime;
138 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
139 1.1 thorpej
140 1.1 thorpej todr_attach(&sc->sc_todr);
141 1.1 thorpej }
142 1.1 thorpej
143 1.16 kiyohara #ifndef STRTC_NO_USERRAM
144 1.1 thorpej /*ARGSUSED*/
145 1.1 thorpej int
146 1.6 abs strtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
147 1.1 thorpej {
148 1.1 thorpej struct strtc_softc *sc;
149 1.1 thorpej
150 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
151 1.1 thorpej return (ENXIO);
152 1.1 thorpej
153 1.1 thorpej /* XXX: Locking */
154 1.1 thorpej
155 1.1 thorpej if (sc->sc_open)
156 1.1 thorpej return (EBUSY);
157 1.1 thorpej
158 1.1 thorpej sc->sc_open = 1;
159 1.1 thorpej return (0);
160 1.1 thorpej }
161 1.1 thorpej
162 1.1 thorpej /*ARGSUSED*/
163 1.1 thorpej int
164 1.6 abs strtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
165 1.1 thorpej {
166 1.1 thorpej struct strtc_softc *sc;
167 1.1 thorpej
168 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
169 1.1 thorpej return (ENXIO);
170 1.1 thorpej
171 1.1 thorpej sc->sc_open = 0;
172 1.1 thorpej return (0);
173 1.1 thorpej }
174 1.1 thorpej
175 1.1 thorpej /*ARGSUSED*/
176 1.1 thorpej int
177 1.1 thorpej strtc_read(dev_t dev, struct uio *uio, int flags)
178 1.1 thorpej {
179 1.1 thorpej struct strtc_softc *sc;
180 1.1 thorpej u_int8_t ch, cmdbuf[1];
181 1.1 thorpej int a, error;
182 1.1 thorpej
183 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
184 1.1 thorpej return (ENXIO);
185 1.1 thorpej
186 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
187 1.1 thorpej return (EINVAL);
188 1.1 thorpej
189 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
190 1.1 thorpej return (error);
191 1.1 thorpej
192 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
193 1.1 thorpej a = (int)uio->uio_offset;
194 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
195 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
196 1.1 thorpej sc->sc_address, cmdbuf, 1,
197 1.1 thorpej &ch, 1, 0)) != 0) {
198 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
199 1.12 xtraeme aprint_error_dev(sc->sc_dev,
200 1.12 xtraeme "strtc_read: read failed at 0x%x\n", a);
201 1.1 thorpej return (error);
202 1.1 thorpej }
203 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
204 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
205 1.1 thorpej return (error);
206 1.1 thorpej }
207 1.1 thorpej }
208 1.1 thorpej
209 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
210 1.1 thorpej
211 1.1 thorpej return (0);
212 1.1 thorpej }
213 1.1 thorpej
214 1.1 thorpej /*ARGSUSED*/
215 1.1 thorpej int
216 1.1 thorpej strtc_write(dev_t dev, struct uio *uio, int flags)
217 1.1 thorpej {
218 1.1 thorpej struct strtc_softc *sc;
219 1.1 thorpej u_int8_t cmdbuf[2];
220 1.1 thorpej int a, error;
221 1.1 thorpej
222 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
223 1.1 thorpej return (ENXIO);
224 1.1 thorpej
225 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
226 1.1 thorpej return (EINVAL);
227 1.1 thorpej
228 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
229 1.1 thorpej return (error);
230 1.1 thorpej
231 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
232 1.1 thorpej a = (int)uio->uio_offset;
233 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
234 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
235 1.1 thorpej break;
236 1.1 thorpej
237 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
238 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
239 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
240 1.12 xtraeme aprint_error_dev(sc->sc_dev,
241 1.12 xtraeme "strtc_write: write failed at 0x%x\n", a);
242 1.1 thorpej break;
243 1.1 thorpej }
244 1.1 thorpej }
245 1.1 thorpej
246 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
247 1.1 thorpej
248 1.1 thorpej return (error);
249 1.1 thorpej }
250 1.16 kiyohara #endif /* STRTC_NO_USERRAM */
251 1.1 thorpej
252 1.1 thorpej static int
253 1.15 tsutsui strtc_gettime(struct todr_chip_handle *ch, struct timeval *tv)
254 1.1 thorpej {
255 1.1 thorpej struct strtc_softc *sc = ch->cookie;
256 1.1 thorpej struct clock_ymdhms dt, check;
257 1.1 thorpej int retries;
258 1.1 thorpej
259 1.1 thorpej memset(&dt, 0, sizeof(dt));
260 1.1 thorpej memset(&check, 0, sizeof(check));
261 1.1 thorpej
262 1.1 thorpej /*
263 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
264 1.1 thorpej * until we get two consecutive identical results.
265 1.1 thorpej */
266 1.1 thorpej retries = 5;
267 1.1 thorpej do {
268 1.1 thorpej strtc_clock_read(sc, &dt);
269 1.1 thorpej strtc_clock_read(sc, &check);
270 1.1 thorpej } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
271 1.1 thorpej
272 1.1 thorpej tv->tv_sec = clock_ymdhms_to_secs(&dt);
273 1.1 thorpej tv->tv_usec = 0;
274 1.1 thorpej
275 1.1 thorpej return (0);
276 1.1 thorpej }
277 1.1 thorpej
278 1.1 thorpej static int
279 1.15 tsutsui strtc_settime(struct todr_chip_handle *ch, struct timeval *tv)
280 1.1 thorpej {
281 1.1 thorpej struct strtc_softc *sc = ch->cookie;
282 1.1 thorpej struct clock_ymdhms dt;
283 1.1 thorpej
284 1.1 thorpej clock_secs_to_ymdhms(tv->tv_sec, &dt);
285 1.1 thorpej
286 1.1 thorpej if (strtc_clock_write(sc, &dt) == 0)
287 1.1 thorpej return (-1);
288 1.1 thorpej
289 1.1 thorpej return (0);
290 1.1 thorpej }
291 1.1 thorpej
292 1.1 thorpej static int
293 1.1 thorpej strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *dt)
294 1.1 thorpej {
295 1.19 nisimura u_int8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
296 1.1 thorpej int i;
297 1.1 thorpej
298 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
299 1.12 xtraeme aprint_error_dev(sc->sc_dev,
300 1.12 xtraeme "strtc_clock_read: failed to acquire I2C bus\n");
301 1.1 thorpej return (0);
302 1.1 thorpej }
303 1.1 thorpej
304 1.3 scw /*
305 1.3 scw * Check for the HT bit -- if set, then clock lost power & stopped
306 1.3 scw * If that happened, then clear the bit so that the clock will have
307 1.3 scw * a chance to run again.
308 1.3 scw */
309 1.3 scw cmdbuf[0] = M41ST84_REG_AL_HOUR;
310 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
311 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
312 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
313 1.12 xtraeme aprint_error_dev(sc->sc_dev,
314 1.12 xtraeme "strtc_clock_read: failed to read HT\n");
315 1.3 scw return (0);
316 1.3 scw }
317 1.3 scw if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
318 1.3 scw cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
319 1.3 scw if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
320 1.3 scw cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
321 1.3 scw iic_release_bus(sc->sc_tag, I2C_F_POLL);
322 1.12 xtraeme aprint_error_dev(sc->sc_dev,
323 1.12 xtraeme "strtc_clock_read: failed to reset HT\n");
324 1.3 scw return (0);
325 1.3 scw }
326 1.3 scw }
327 1.3 scw
328 1.1 thorpej /* Read each RTC register in order. */
329 1.1 thorpej for (i = M41ST84_REG_CSEC; i < M41ST84_REG_DATE_BYTES; i++) {
330 1.1 thorpej cmdbuf[0] = i;
331 1.1 thorpej
332 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
333 1.1 thorpej sc->sc_address, cmdbuf, 1,
334 1.1 thorpej &bcd[i], 1, I2C_F_POLL)) {
335 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
336 1.12 xtraeme aprint_error_dev(sc->sc_dev,
337 1.12 xtraeme "strtc_clock_read: failed to read rtc "
338 1.11 cegger "at 0x%x\n", i);
339 1.1 thorpej return (0);
340 1.1 thorpej }
341 1.1 thorpej }
342 1.1 thorpej
343 1.1 thorpej /* Done with I2C */
344 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
345 1.1 thorpej
346 1.1 thorpej /*
347 1.1 thorpej * Convert the M41ST84's register values into something useable
348 1.1 thorpej */
349 1.1 thorpej dt->dt_sec = FROMBCD(bcd[M41ST84_REG_SEC] & M41ST84_SEC_MASK);
350 1.1 thorpej dt->dt_min = FROMBCD(bcd[M41ST84_REG_MIN] & M41ST84_MIN_MASK);
351 1.1 thorpej dt->dt_hour = FROMBCD(bcd[M41ST84_REG_CENHR] & M41ST84_HOUR_MASK);
352 1.1 thorpej dt->dt_day = FROMBCD(bcd[M41ST84_REG_DATE] & M41ST84_DATE_MASK);
353 1.1 thorpej dt->dt_mon = FROMBCD(bcd[M41ST84_REG_MONTH] & M41ST84_MONTH_MASK);
354 1.1 thorpej
355 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
356 1.1 thorpej dt->dt_year = FROMBCD(bcd[M41ST84_REG_YEAR]) + POSIX_BASE_YEAR;
357 1.1 thorpej
358 1.1 thorpej return (1);
359 1.1 thorpej }
360 1.1 thorpej
361 1.1 thorpej static int
362 1.1 thorpej strtc_clock_write(struct strtc_softc *sc, struct clock_ymdhms *dt)
363 1.1 thorpej {
364 1.1 thorpej uint8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
365 1.1 thorpej int i;
366 1.1 thorpej
367 1.1 thorpej /*
368 1.1 thorpej * Convert our time representation into something the M41ST84
369 1.1 thorpej * can understand.
370 1.1 thorpej */
371 1.1 thorpej bcd[M41ST84_REG_CSEC] = TOBCD(0); /* must always write as 0 */
372 1.1 thorpej bcd[M41ST84_REG_SEC] = TOBCD(dt->dt_sec);
373 1.1 thorpej bcd[M41ST84_REG_MIN] = TOBCD(dt->dt_min);
374 1.1 thorpej bcd[M41ST84_REG_CENHR] = TOBCD(dt->dt_hour);
375 1.1 thorpej bcd[M41ST84_REG_DATE] = TOBCD(dt->dt_day);
376 1.1 thorpej bcd[M41ST84_REG_DAY] = TOBCD(dt->dt_wday);
377 1.1 thorpej bcd[M41ST84_REG_MONTH] = TOBCD(dt->dt_mon);
378 1.1 thorpej bcd[M41ST84_REG_YEAR] = TOBCD((dt->dt_year - POSIX_BASE_YEAR) % 100);
379 1.1 thorpej
380 1.1 thorpej if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
381 1.12 xtraeme aprint_error_dev(sc->sc_dev,
382 1.12 xtraeme "strtc_clock_write: failed to acquire I2C bus\n");
383 1.1 thorpej return (0);
384 1.1 thorpej }
385 1.1 thorpej
386 1.1 thorpej /* Stop the clock */
387 1.1 thorpej cmdbuf[0] = M41ST84_REG_SEC;
388 1.1 thorpej cmdbuf[1] = M41ST84_SEC_ST;
389 1.1 thorpej
390 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
391 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
392 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
393 1.12 xtraeme aprint_error_dev(sc->sc_dev,
394 1.12 xtraeme "strtc_clock_write: failed to Hold Clock\n");
395 1.1 thorpej return (0);
396 1.1 thorpej }
397 1.1 thorpej
398 1.1 thorpej /*
399 1.2 briggs * Check for the HT bit -- if set, then clock lost power & stopped
400 1.2 briggs * If that happened, then clear the bit so that the clock will have
401 1.2 briggs * a chance to run again.
402 1.2 briggs */
403 1.2 briggs cmdbuf[0] = M41ST84_REG_AL_HOUR;
404 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
405 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
406 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
407 1.12 xtraeme aprint_error_dev(sc->sc_dev,
408 1.12 xtraeme "strtc_clock_write: failed to read HT\n");
409 1.2 briggs return (0);
410 1.2 briggs }
411 1.2 briggs if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
412 1.2 briggs cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
413 1.2 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
414 1.2 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
415 1.2 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
416 1.12 xtraeme aprint_error_dev(sc->sc_dev,
417 1.12 xtraeme "strtc_clock_write: failed to reset HT\n");
418 1.2 briggs return (0);
419 1.2 briggs }
420 1.2 briggs }
421 1.2 briggs
422 1.2 briggs /*
423 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
424 1.1 thorpej * register) will undo the Clock Hold, above.
425 1.1 thorpej */
426 1.1 thorpej for (i = M41ST84_REG_DATE_BYTES - 1; i >= 0; i--) {
427 1.1 thorpej cmdbuf[0] = i;
428 1.1 thorpej if (iic_exec(sc->sc_tag,
429 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
430 1.1 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1,
431 1.1 thorpej I2C_F_POLL)) {
432 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
433 1.12 xtraeme aprint_error_dev(sc->sc_dev,
434 1.12 xtraeme "strtc_clock_write: failed to write rtc "
435 1.11 cegger " at 0x%x\n", i);
436 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
437 1.1 thorpej return (0);
438 1.1 thorpej }
439 1.1 thorpej }
440 1.1 thorpej
441 1.1 thorpej iic_release_bus(sc->sc_tag, I2C_F_POLL);
442 1.1 thorpej
443 1.1 thorpej return (1);
444 1.1 thorpej }
445 1.14 briggs
446 1.16 kiyohara #ifndef STRTC_NO_WATCHDOG
447 1.14 briggs void
448 1.14 briggs strtc_wdog_config(void *arg, uint8_t wd)
449 1.14 briggs {
450 1.14 briggs struct strtc_softc *sc = arg;
451 1.14 briggs uint8_t cmdbuf[2];
452 1.14 briggs
453 1.14 briggs if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
454 1.14 briggs aprint_error_dev(sc->sc_dev,
455 1.14 briggs "strtc_wdog_config: failed to acquire I2C bus\n");
456 1.14 briggs return;
457 1.14 briggs }
458 1.14 briggs
459 1.14 briggs cmdbuf[0] = M41ST84_REG_WATCHDOG;
460 1.14 briggs cmdbuf[1] = wd;
461 1.14 briggs
462 1.14 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_address,
463 1.14 briggs cmdbuf, 1, &cmdbuf[1], 1, I2C_F_POLL)) {
464 1.14 briggs aprint_error_dev(sc->sc_dev,
465 1.14 briggs "strtc_wdog_config: failed to write watchdog\n");
466 1.14 briggs return;
467 1.14 briggs }
468 1.14 briggs
469 1.14 briggs iic_release_bus(sc->sc_tag, I2C_F_POLL);
470 1.14 briggs }
471 1.16 kiyohara #endif /* STRTC_NO_WATCHDOG */
472