m41st84.c revision 1.26 1 1.26 thorpej /* $NetBSD: m41st84.c,v 1.26 2020/01/02 19:24:48 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.26 thorpej __KERNEL_RCSID(0, "$NetBSD: m41st84.c,v 1.26 2020/01/02 19:24:48 thorpej Exp $");
40 1.16 kiyohara
41 1.16 kiyohara #include "opt_strtc.h"
42 1.10 lukem
43 1.1 thorpej #include <sys/param.h>
44 1.1 thorpej #include <sys/systm.h>
45 1.1 thorpej #include <sys/device.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/fcntl.h>
48 1.1 thorpej #include <sys/uio.h>
49 1.1 thorpej #include <sys/conf.h>
50 1.1 thorpej #include <sys/event.h>
51 1.1 thorpej
52 1.1 thorpej #include <dev/clock_subr.h>
53 1.1 thorpej
54 1.1 thorpej #include <dev/i2c/i2cvar.h>
55 1.1 thorpej #include <dev/i2c/m41st84reg.h>
56 1.14 briggs #include <dev/i2c/m41st84var.h>
57 1.1 thorpej
58 1.23 riastrad #include "ioconf.h"
59 1.23 riastrad
60 1.1 thorpej struct strtc_softc {
61 1.12 xtraeme device_t sc_dev;
62 1.1 thorpej i2c_tag_t sc_tag;
63 1.1 thorpej int sc_address;
64 1.1 thorpej int sc_open;
65 1.1 thorpej struct todr_chip_handle sc_todr;
66 1.1 thorpej };
67 1.1 thorpej
68 1.12 xtraeme static void strtc_attach(device_t, device_t, void *);
69 1.12 xtraeme static int strtc_match(device_t, cfdata_t, void *);
70 1.1 thorpej
71 1.12 xtraeme CFATTACH_DECL_NEW(strtc, sizeof(struct strtc_softc),
72 1.1 thorpej strtc_match, strtc_attach, NULL, NULL);
73 1.16 kiyohara
74 1.16 kiyohara #ifndef STRTC_NO_USERRAM
75 1.1 thorpej dev_type_open(strtc_open);
76 1.1 thorpej dev_type_close(strtc_close);
77 1.1 thorpej dev_type_read(strtc_read);
78 1.1 thorpej dev_type_write(strtc_write);
79 1.1 thorpej
80 1.1 thorpej const struct cdevsw strtc_cdevsw = {
81 1.20 dholland .d_open = strtc_open,
82 1.20 dholland .d_close = strtc_close,
83 1.20 dholland .d_read = strtc_read,
84 1.20 dholland .d_write = strtc_write,
85 1.20 dholland .d_ioctl = noioctl,
86 1.20 dholland .d_stop = nostop,
87 1.20 dholland .d_tty = notty,
88 1.20 dholland .d_poll = nopoll,
89 1.20 dholland .d_mmap = nommap,
90 1.20 dholland .d_kqfilter = nokqfilter,
91 1.21 dholland .d_discard = nodiscard,
92 1.20 dholland .d_flag = D_OTHER
93 1.1 thorpej };
94 1.16 kiyohara #endif
95 1.1 thorpej
96 1.26 thorpej static int strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *);
97 1.26 thorpej static int strtc_gettime_ymdhms(struct todr_chip_handle *,
98 1.26 thorpej struct clock_ymdhms *);
99 1.26 thorpej static int strtc_settime_ymdhms(struct todr_chip_handle *,
100 1.26 thorpej struct clock_ymdhms *);
101 1.1 thorpej
102 1.1 thorpej static int
103 1.12 xtraeme strtc_match(device_t parent, cfdata_t cf, void *arg)
104 1.1 thorpej {
105 1.1 thorpej struct i2c_attach_args *ia = arg;
106 1.24 thorpej int match_result;
107 1.24 thorpej
108 1.24 thorpej if (iic_use_direct_match(ia, cf, NULL, &match_result))
109 1.24 thorpej return match_result;
110 1.24 thorpej
111 1.24 thorpej /* indirect config - check typical address */
112 1.24 thorpej if (ia->ia_addr == M41ST84_ADDR)
113 1.24 thorpej return I2C_MATCH_ADDRESS_ONLY;
114 1.1 thorpej
115 1.18 phx return 0;
116 1.1 thorpej }
117 1.1 thorpej
118 1.1 thorpej static void
119 1.12 xtraeme strtc_attach(device_t parent, device_t self, void *arg)
120 1.1 thorpej {
121 1.7 thorpej struct strtc_softc *sc = device_private(self);
122 1.1 thorpej struct i2c_attach_args *ia = arg;
123 1.1 thorpej
124 1.17 phx #ifndef STRTC_NO_USERRAM
125 1.1 thorpej aprint_naive(": Real-time Clock/NVRAM\n");
126 1.1 thorpej aprint_normal(": M41ST84 Real-time Clock/NVRAM\n");
127 1.17 phx #else
128 1.17 phx aprint_naive(": Real-time Clock\n");
129 1.17 phx aprint_normal(": M41T8x Real-time Clock\n");
130 1.17 phx #endif
131 1.1 thorpej sc->sc_tag = ia->ia_tag;
132 1.1 thorpej sc->sc_address = ia->ia_addr;
133 1.12 xtraeme sc->sc_dev = self;
134 1.1 thorpej sc->sc_open = 0;
135 1.1 thorpej sc->sc_todr.cookie = sc;
136 1.26 thorpej sc->sc_todr.todr_gettime = NULL;
137 1.26 thorpej sc->sc_todr.todr_settime = NULL;
138 1.26 thorpej sc->sc_todr.todr_gettime_ymdhms = strtc_gettime_ymdhms;
139 1.26 thorpej sc->sc_todr.todr_settime_ymdhms = strtc_settime_ymdhms;
140 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
141 1.1 thorpej
142 1.1 thorpej todr_attach(&sc->sc_todr);
143 1.1 thorpej }
144 1.1 thorpej
145 1.16 kiyohara #ifndef STRTC_NO_USERRAM
146 1.1 thorpej /*ARGSUSED*/
147 1.1 thorpej int
148 1.6 abs strtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
149 1.1 thorpej {
150 1.1 thorpej struct strtc_softc *sc;
151 1.1 thorpej
152 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
153 1.1 thorpej return (ENXIO);
154 1.1 thorpej
155 1.1 thorpej /* XXX: Locking */
156 1.1 thorpej
157 1.1 thorpej if (sc->sc_open)
158 1.1 thorpej return (EBUSY);
159 1.1 thorpej
160 1.1 thorpej sc->sc_open = 1;
161 1.1 thorpej return (0);
162 1.1 thorpej }
163 1.1 thorpej
164 1.1 thorpej /*ARGSUSED*/
165 1.1 thorpej int
166 1.6 abs strtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
167 1.1 thorpej {
168 1.1 thorpej struct strtc_softc *sc;
169 1.1 thorpej
170 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
171 1.1 thorpej return (ENXIO);
172 1.1 thorpej
173 1.1 thorpej sc->sc_open = 0;
174 1.1 thorpej return (0);
175 1.1 thorpej }
176 1.1 thorpej
177 1.1 thorpej /*ARGSUSED*/
178 1.1 thorpej int
179 1.1 thorpej strtc_read(dev_t dev, struct uio *uio, int flags)
180 1.1 thorpej {
181 1.1 thorpej struct strtc_softc *sc;
182 1.1 thorpej u_int8_t ch, cmdbuf[1];
183 1.1 thorpej int a, error;
184 1.1 thorpej
185 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
186 1.1 thorpej return (ENXIO);
187 1.1 thorpej
188 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
189 1.1 thorpej return (EINVAL);
190 1.1 thorpej
191 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
192 1.1 thorpej return (error);
193 1.1 thorpej
194 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
195 1.1 thorpej a = (int)uio->uio_offset;
196 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
197 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
198 1.1 thorpej sc->sc_address, cmdbuf, 1,
199 1.1 thorpej &ch, 1, 0)) != 0) {
200 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
201 1.12 xtraeme aprint_error_dev(sc->sc_dev,
202 1.12 xtraeme "strtc_read: read failed at 0x%x\n", a);
203 1.1 thorpej return (error);
204 1.1 thorpej }
205 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
206 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
207 1.1 thorpej return (error);
208 1.1 thorpej }
209 1.1 thorpej }
210 1.1 thorpej
211 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
212 1.1 thorpej
213 1.1 thorpej return (0);
214 1.1 thorpej }
215 1.1 thorpej
216 1.1 thorpej /*ARGSUSED*/
217 1.1 thorpej int
218 1.1 thorpej strtc_write(dev_t dev, struct uio *uio, int flags)
219 1.1 thorpej {
220 1.1 thorpej struct strtc_softc *sc;
221 1.1 thorpej u_int8_t cmdbuf[2];
222 1.1 thorpej int a, error;
223 1.1 thorpej
224 1.13 tsutsui if ((sc = device_lookup_private(&strtc_cd, minor(dev))) == NULL)
225 1.1 thorpej return (ENXIO);
226 1.1 thorpej
227 1.1 thorpej if (uio->uio_offset >= M41ST84_USER_RAM_SIZE)
228 1.1 thorpej return (EINVAL);
229 1.1 thorpej
230 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
231 1.1 thorpej return (error);
232 1.1 thorpej
233 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41ST84_USER_RAM_SIZE) {
234 1.1 thorpej a = (int)uio->uio_offset;
235 1.1 thorpej cmdbuf[0] = a + M41ST84_USER_RAM;
236 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
237 1.1 thorpej break;
238 1.1 thorpej
239 1.1 thorpej if ((error = iic_exec(sc->sc_tag,
240 1.1 thorpej uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
241 1.1 thorpej sc->sc_address, cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
242 1.12 xtraeme aprint_error_dev(sc->sc_dev,
243 1.12 xtraeme "strtc_write: write failed at 0x%x\n", a);
244 1.1 thorpej break;
245 1.1 thorpej }
246 1.1 thorpej }
247 1.1 thorpej
248 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
249 1.1 thorpej
250 1.1 thorpej return (error);
251 1.1 thorpej }
252 1.16 kiyohara #endif /* STRTC_NO_USERRAM */
253 1.1 thorpej
254 1.1 thorpej static int
255 1.26 thorpej strtc_gettime_ymdhms(struct todr_chip_handle *ch, struct clock_ymdhms *dt)
256 1.1 thorpej {
257 1.1 thorpej struct strtc_softc *sc = ch->cookie;
258 1.26 thorpej struct clock_ymdhms check;
259 1.26 thorpej int retries, error;
260 1.1 thorpej
261 1.26 thorpej memset(dt, 0, sizeof(*dt));
262 1.1 thorpej memset(&check, 0, sizeof(check));
263 1.1 thorpej
264 1.1 thorpej /*
265 1.1 thorpej * Since we don't support Burst Read, we have to read the clock twice
266 1.1 thorpej * until we get two consecutive identical results.
267 1.1 thorpej */
268 1.1 thorpej retries = 5;
269 1.1 thorpej do {
270 1.26 thorpej if ((error = strtc_clock_read(sc, dt)) == 0)
271 1.26 thorpej error = strtc_clock_read(sc, &check);
272 1.26 thorpej if (error)
273 1.26 thorpej return error;
274 1.26 thorpej } while (memcmp(dt, &check, sizeof(check)) != 0 && --retries);
275 1.1 thorpej
276 1.1 thorpej return (0);
277 1.1 thorpej }
278 1.1 thorpej
279 1.1 thorpej static int
280 1.1 thorpej strtc_clock_read(struct strtc_softc *sc, struct clock_ymdhms *dt)
281 1.1 thorpej {
282 1.19 nisimura u_int8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
283 1.26 thorpej int i, error;
284 1.1 thorpej
285 1.26 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0) {
286 1.12 xtraeme aprint_error_dev(sc->sc_dev,
287 1.12 xtraeme "strtc_clock_read: failed to acquire I2C bus\n");
288 1.26 thorpej return (error);
289 1.1 thorpej }
290 1.1 thorpej
291 1.3 scw /*
292 1.3 scw * Check for the HT bit -- if set, then clock lost power & stopped
293 1.3 scw * If that happened, then clear the bit so that the clock will have
294 1.3 scw * a chance to run again.
295 1.3 scw */
296 1.3 scw cmdbuf[0] = M41ST84_REG_AL_HOUR;
297 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
298 1.26 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
299 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
300 1.12 xtraeme aprint_error_dev(sc->sc_dev,
301 1.12 xtraeme "strtc_clock_read: failed to read HT\n");
302 1.26 thorpej return (error);
303 1.3 scw }
304 1.3 scw if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
305 1.3 scw cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
306 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
307 1.26 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
308 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
309 1.12 xtraeme aprint_error_dev(sc->sc_dev,
310 1.12 xtraeme "strtc_clock_read: failed to reset HT\n");
311 1.26 thorpej return (error);
312 1.3 scw }
313 1.3 scw }
314 1.3 scw
315 1.1 thorpej /* Read each RTC register in order. */
316 1.1 thorpej for (i = M41ST84_REG_CSEC; i < M41ST84_REG_DATE_BYTES; i++) {
317 1.1 thorpej cmdbuf[0] = i;
318 1.1 thorpej
319 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
320 1.1 thorpej sc->sc_address, cmdbuf, 1,
321 1.26 thorpej &bcd[i], 1, 0)) != 0) {
322 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
323 1.12 xtraeme aprint_error_dev(sc->sc_dev,
324 1.12 xtraeme "strtc_clock_read: failed to read rtc "
325 1.11 cegger "at 0x%x\n", i);
326 1.26 thorpej return (error);
327 1.1 thorpej }
328 1.1 thorpej }
329 1.1 thorpej
330 1.1 thorpej /* Done with I2C */
331 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
332 1.1 thorpej
333 1.1 thorpej /*
334 1.1 thorpej * Convert the M41ST84's register values into something useable
335 1.1 thorpej */
336 1.22 christos dt->dt_sec = bcdtobin(bcd[M41ST84_REG_SEC] & M41ST84_SEC_MASK);
337 1.22 christos dt->dt_min = bcdtobin(bcd[M41ST84_REG_MIN] & M41ST84_MIN_MASK);
338 1.22 christos dt->dt_hour = bcdtobin(bcd[M41ST84_REG_CENHR] & M41ST84_HOUR_MASK);
339 1.22 christos dt->dt_day = bcdtobin(bcd[M41ST84_REG_DATE] & M41ST84_DATE_MASK);
340 1.22 christos dt->dt_mon = bcdtobin(bcd[M41ST84_REG_MONTH] & M41ST84_MONTH_MASK);
341 1.1 thorpej
342 1.1 thorpej /* XXX: Should be an MD way to specify EPOCH used by BIOS/Firmware */
343 1.26 thorpej /* XXX: Wait, isn't that what rtc_offset in todr_gettime() is for? */
344 1.22 christos dt->dt_year = bcdtobin(bcd[M41ST84_REG_YEAR]) + POSIX_BASE_YEAR;
345 1.1 thorpej
346 1.26 thorpej return (0);
347 1.1 thorpej }
348 1.1 thorpej
349 1.1 thorpej static int
350 1.26 thorpej strtc_settime_ymdhms(struct todr_chip_handle *ch, struct clock_ymdhms *dt)
351 1.1 thorpej {
352 1.26 thorpej struct strtc_softc *sc = ch->cookie;
353 1.1 thorpej uint8_t bcd[M41ST84_REG_DATE_BYTES], cmdbuf[2];
354 1.26 thorpej int i, error;
355 1.1 thorpej
356 1.1 thorpej /*
357 1.1 thorpej * Convert our time representation into something the M41ST84
358 1.1 thorpej * can understand.
359 1.1 thorpej */
360 1.22 christos bcd[M41ST84_REG_CSEC] = bintobcd(0); /* must always write as 0 */
361 1.22 christos bcd[M41ST84_REG_SEC] = bintobcd(dt->dt_sec);
362 1.22 christos bcd[M41ST84_REG_MIN] = bintobcd(dt->dt_min);
363 1.22 christos bcd[M41ST84_REG_CENHR] = bintobcd(dt->dt_hour);
364 1.22 christos bcd[M41ST84_REG_DATE] = bintobcd(dt->dt_day);
365 1.22 christos bcd[M41ST84_REG_DAY] = bintobcd(dt->dt_wday);
366 1.22 christos bcd[M41ST84_REG_MONTH] = bintobcd(dt->dt_mon);
367 1.22 christos bcd[M41ST84_REG_YEAR] = bintobcd((dt->dt_year - POSIX_BASE_YEAR) % 100);
368 1.1 thorpej
369 1.26 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0) {
370 1.12 xtraeme aprint_error_dev(sc->sc_dev,
371 1.12 xtraeme "strtc_clock_write: failed to acquire I2C bus\n");
372 1.26 thorpej return (error);
373 1.1 thorpej }
374 1.1 thorpej
375 1.1 thorpej /* Stop the clock */
376 1.1 thorpej cmdbuf[0] = M41ST84_REG_SEC;
377 1.1 thorpej cmdbuf[1] = M41ST84_SEC_ST;
378 1.1 thorpej
379 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
380 1.26 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
381 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
382 1.12 xtraeme aprint_error_dev(sc->sc_dev,
383 1.12 xtraeme "strtc_clock_write: failed to Hold Clock\n");
384 1.26 thorpej return (error);
385 1.1 thorpej }
386 1.1 thorpej
387 1.1 thorpej /*
388 1.2 briggs * Check for the HT bit -- if set, then clock lost power & stopped
389 1.2 briggs * If that happened, then clear the bit so that the clock will have
390 1.2 briggs * a chance to run again.
391 1.2 briggs */
392 1.2 briggs cmdbuf[0] = M41ST84_REG_AL_HOUR;
393 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ, sc->sc_address,
394 1.26 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
395 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
396 1.12 xtraeme aprint_error_dev(sc->sc_dev,
397 1.12 xtraeme "strtc_clock_write: failed to read HT\n");
398 1.26 thorpej return (error);
399 1.2 briggs }
400 1.2 briggs if (cmdbuf[1] & M41ST84_AL_HOUR_HT) {
401 1.2 briggs cmdbuf[1] &= ~M41ST84_AL_HOUR_HT;
402 1.26 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_WRITE, sc->sc_address,
403 1.26 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
404 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
405 1.12 xtraeme aprint_error_dev(sc->sc_dev,
406 1.12 xtraeme "strtc_clock_write: failed to reset HT\n");
407 1.26 thorpej return (error);
408 1.2 briggs }
409 1.2 briggs }
410 1.2 briggs
411 1.2 briggs /*
412 1.1 thorpej * Write registers in reverse order. The last write (to the Seconds
413 1.1 thorpej * register) will undo the Clock Hold, above.
414 1.1 thorpej */
415 1.1 thorpej for (i = M41ST84_REG_DATE_BYTES - 1; i >= 0; i--) {
416 1.1 thorpej cmdbuf[0] = i;
417 1.26 thorpej if ((error = iic_exec(sc->sc_tag,
418 1.1 thorpej i ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
419 1.26 thorpej sc->sc_address, cmdbuf, 1, &bcd[i], 1, 0)) != 0) {
420 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
421 1.12 xtraeme aprint_error_dev(sc->sc_dev,
422 1.12 xtraeme "strtc_clock_write: failed to write rtc "
423 1.11 cegger " at 0x%x\n", i);
424 1.1 thorpej /* XXX: Clock Hold is likely still asserted! */
425 1.26 thorpej return (error);
426 1.1 thorpej }
427 1.1 thorpej }
428 1.1 thorpej
429 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
430 1.1 thorpej
431 1.26 thorpej return (0);
432 1.1 thorpej }
433 1.14 briggs
434 1.16 kiyohara #ifndef STRTC_NO_WATCHDOG
435 1.14 briggs void
436 1.14 briggs strtc_wdog_config(void *arg, uint8_t wd)
437 1.14 briggs {
438 1.14 briggs struct strtc_softc *sc = arg;
439 1.14 briggs uint8_t cmdbuf[2];
440 1.14 briggs
441 1.25 thorpej if (iic_acquire_bus(sc->sc_tag, 0)) {
442 1.14 briggs aprint_error_dev(sc->sc_dev,
443 1.14 briggs "strtc_wdog_config: failed to acquire I2C bus\n");
444 1.14 briggs return;
445 1.14 briggs }
446 1.14 briggs
447 1.14 briggs cmdbuf[0] = M41ST84_REG_WATCHDOG;
448 1.14 briggs cmdbuf[1] = wd;
449 1.14 briggs
450 1.14 briggs if (iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_address,
451 1.25 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) {
452 1.14 briggs aprint_error_dev(sc->sc_dev,
453 1.14 briggs "strtc_wdog_config: failed to write watchdog\n");
454 1.14 briggs return;
455 1.14 briggs }
456 1.14 briggs
457 1.25 thorpej iic_release_bus(sc->sc_tag, 0);
458 1.14 briggs }
459 1.16 kiyohara #endif /* STRTC_NO_WATCHDOG */
460