m41t00.c revision 1.22 1 1.22 thorpej /* $NetBSD: m41t00.c,v 1.22 2020/01/02 16:31:09 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2003 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Steve C. Woodford and Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.10 lukem #include <sys/cdefs.h>
39 1.22 thorpej __KERNEL_RCSID(0, "$NetBSD: m41t00.c,v 1.22 2020/01/02 16:31:09 thorpej Exp $");
40 1.10 lukem
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/device.h>
44 1.1 thorpej #include <sys/kernel.h>
45 1.1 thorpej #include <sys/fcntl.h>
46 1.1 thorpej #include <sys/uio.h>
47 1.1 thorpej #include <sys/conf.h>
48 1.1 thorpej #include <sys/proc.h>
49 1.1 thorpej #include <sys/event.h>
50 1.1 thorpej
51 1.9 ad #include <sys/bus.h>
52 1.1 thorpej
53 1.1 thorpej #include <dev/clock_subr.h>
54 1.1 thorpej
55 1.1 thorpej #include <dev/i2c/i2cvar.h>
56 1.1 thorpej #include <dev/i2c/m41t00reg.h>
57 1.1 thorpej
58 1.20 riastrad #include "ioconf.h"
59 1.20 riastrad
60 1.1 thorpej struct m41t00_softc {
61 1.14 xtraeme device_t sc_dev;
62 1.1 thorpej i2c_tag_t sc_tag;
63 1.1 thorpej int sc_address;
64 1.1 thorpej int sc_open;
65 1.1 thorpej struct todr_chip_handle sc_todr;
66 1.1 thorpej };
67 1.1 thorpej
68 1.14 xtraeme static int m41t00_match(device_t, cfdata_t, void *);
69 1.14 xtraeme static void m41t00_attach(device_t, device_t, void *);
70 1.1 thorpej
71 1.14 xtraeme CFATTACH_DECL_NEW(m41trtc, sizeof(struct m41t00_softc),
72 1.1 thorpej m41t00_match, m41t00_attach, NULL, NULL);
73 1.1 thorpej
74 1.1 thorpej dev_type_open(m41t00_open);
75 1.1 thorpej dev_type_close(m41t00_close);
76 1.1 thorpej dev_type_read(m41t00_read);
77 1.1 thorpej dev_type_write(m41t00_write);
78 1.1 thorpej
79 1.1 thorpej const struct cdevsw m41t00_cdevsw = {
80 1.17 dholland .d_open = m41t00_open,
81 1.17 dholland .d_close = m41t00_close,
82 1.17 dholland .d_read = m41t00_read,
83 1.17 dholland .d_write = m41t00_write,
84 1.17 dholland .d_ioctl = noioctl,
85 1.17 dholland .d_stop = nostop,
86 1.17 dholland .d_tty = notty,
87 1.17 dholland .d_poll = nopoll,
88 1.17 dholland .d_mmap = nommap,
89 1.17 dholland .d_kqfilter = nokqfilter,
90 1.18 dholland .d_discard = nodiscard,
91 1.17 dholland .d_flag = D_OTHER
92 1.1 thorpej };
93 1.1 thorpej
94 1.1 thorpej static int m41t00_clock_read(struct m41t00_softc *, struct clock_ymdhms *);
95 1.1 thorpej static int m41t00_clock_write(struct m41t00_softc *, struct clock_ymdhms *);
96 1.16 tsutsui static int m41t00_gettime(struct todr_chip_handle *, struct timeval *);
97 1.16 tsutsui static int m41t00_settime(struct todr_chip_handle *, struct timeval *);
98 1.1 thorpej
99 1.1 thorpej int
100 1.14 xtraeme m41t00_match(device_t parent, cfdata_t cf, void *aux)
101 1.1 thorpej {
102 1.1 thorpej struct i2c_attach_args *ia = aux;
103 1.1 thorpej
104 1.1 thorpej if (ia->ia_addr == M41T00_ADDR) {
105 1.21 thorpej return I2C_MATCH_ADDRESS_ONLY;
106 1.1 thorpej }
107 1.1 thorpej
108 1.1 thorpej return 0;
109 1.1 thorpej }
110 1.1 thorpej
111 1.1 thorpej void
112 1.14 xtraeme m41t00_attach(device_t parent, device_t self, void *aux)
113 1.1 thorpej {
114 1.6 thorpej struct m41t00_softc *sc = device_private(self);
115 1.1 thorpej struct i2c_attach_args *ia = aux;
116 1.1 thorpej
117 1.1 thorpej sc->sc_tag = ia->ia_tag;
118 1.1 thorpej sc->sc_address = ia->ia_addr;
119 1.14 xtraeme sc->sc_dev = self;
120 1.1 thorpej
121 1.1 thorpej aprint_naive(": Real-time Clock\n");
122 1.1 thorpej aprint_normal(": M41T00 Real-time Clock\n");
123 1.1 thorpej
124 1.1 thorpej sc->sc_open = 0;
125 1.1 thorpej sc->sc_todr.cookie = sc;
126 1.1 thorpej sc->sc_todr.todr_gettime = m41t00_gettime;
127 1.1 thorpej sc->sc_todr.todr_settime = m41t00_settime;
128 1.1 thorpej sc->sc_todr.todr_setwen = NULL;
129 1.1 thorpej
130 1.1 thorpej todr_attach(&sc->sc_todr);
131 1.1 thorpej }
132 1.1 thorpej
133 1.1 thorpej /*ARGSUSED*/
134 1.1 thorpej int
135 1.5 christos m41t00_open(dev_t dev, int flag, int fmt, struct lwp *l)
136 1.1 thorpej {
137 1.1 thorpej struct m41t00_softc *sc;
138 1.1 thorpej
139 1.15 tsutsui if ((sc = device_lookup_private(&m41trtc_cd, minor(dev))) == NULL)
140 1.1 thorpej return ENXIO;
141 1.1 thorpej
142 1.1 thorpej /* XXX: Locking */
143 1.1 thorpej
144 1.1 thorpej if (sc->sc_open)
145 1.1 thorpej return EBUSY;
146 1.1 thorpej
147 1.1 thorpej sc->sc_open = 1;
148 1.1 thorpej return 0;
149 1.1 thorpej }
150 1.1 thorpej
151 1.1 thorpej /*ARGSUSED*/
152 1.1 thorpej int
153 1.5 christos m41t00_close(dev_t dev, int flag, int fmt, struct lwp *l)
154 1.1 thorpej {
155 1.1 thorpej struct m41t00_softc *sc;
156 1.1 thorpej
157 1.15 tsutsui if ((sc = device_lookup_private(&m41trtc_cd, minor(dev))) == NULL)
158 1.1 thorpej return ENXIO;
159 1.1 thorpej
160 1.1 thorpej sc->sc_open = 0;
161 1.1 thorpej return 0;
162 1.1 thorpej }
163 1.1 thorpej
164 1.1 thorpej /*ARGSUSED*/
165 1.1 thorpej int
166 1.1 thorpej m41t00_read(dev_t dev, struct uio *uio, int flags)
167 1.1 thorpej {
168 1.1 thorpej struct m41t00_softc *sc;
169 1.1 thorpej u_int8_t ch, cmdbuf[1];
170 1.1 thorpej int a, error;
171 1.1 thorpej
172 1.15 tsutsui if ((sc = device_lookup_private(&m41trtc_cd, minor(dev))) == NULL)
173 1.12 dogcow return ENXIO;
174 1.1 thorpej
175 1.1 thorpej if (uio->uio_offset >= M41T00_NBYTES)
176 1.12 dogcow return EINVAL;
177 1.1 thorpej
178 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
179 1.12 dogcow return error;
180 1.1 thorpej
181 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41T00_NBYTES) {
182 1.1 thorpej a = (int)uio->uio_offset;
183 1.1 thorpej cmdbuf[0] = a;
184 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
185 1.3 briggs sc->sc_address, cmdbuf, 1,
186 1.1 thorpej &ch, 1, 0)) != 0) {
187 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
188 1.14 xtraeme aprint_error_dev(sc->sc_dev,
189 1.14 xtraeme "m41t00_read: read failed at 0x%x\n", a);
190 1.12 dogcow return error;
191 1.1 thorpej }
192 1.1 thorpej if ((error = uiomove(&ch, 1, uio)) != 0) {
193 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
194 1.12 dogcow return error;
195 1.1 thorpej }
196 1.1 thorpej }
197 1.1 thorpej
198 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
199 1.1 thorpej
200 1.12 dogcow return 0;
201 1.1 thorpej }
202 1.1 thorpej
203 1.1 thorpej /*ARGSUSED*/
204 1.1 thorpej int
205 1.1 thorpej m41t00_write(dev_t dev, struct uio *uio, int flags)
206 1.1 thorpej {
207 1.1 thorpej struct m41t00_softc *sc;
208 1.1 thorpej u_int8_t cmdbuf[2];
209 1.1 thorpej int a, error;
210 1.1 thorpej
211 1.15 tsutsui if ((sc = device_lookup_private(&m41trtc_cd, minor(dev))) == NULL)
212 1.12 dogcow return ENXIO;
213 1.1 thorpej
214 1.1 thorpej if (uio->uio_offset >= M41T00_NBYTES)
215 1.12 dogcow return EINVAL;
216 1.1 thorpej
217 1.1 thorpej if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
218 1.12 dogcow return error;
219 1.1 thorpej
220 1.1 thorpej while (uio->uio_resid && uio->uio_offset < M41T00_NBYTES) {
221 1.1 thorpej a = (int)uio->uio_offset;
222 1.1 thorpej
223 1.1 thorpej cmdbuf[0] = a;
224 1.1 thorpej if ((error = uiomove(&cmdbuf[1], 1, uio)) != 0)
225 1.1 thorpej break;
226 1.1 thorpej
227 1.1 thorpej if ((error = iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP,
228 1.1 thorpej sc->sc_address,
229 1.1 thorpej cmdbuf, 1, &cmdbuf[1], 1, 0)) != 0) {
230 1.14 xtraeme aprint_error_dev(sc->sc_dev,
231 1.14 xtraeme "m41t00_write: write failed at 0x%x\n", a);
232 1.1 thorpej break;
233 1.1 thorpej }
234 1.1 thorpej }
235 1.1 thorpej
236 1.1 thorpej iic_release_bus(sc->sc_tag, 0);
237 1.1 thorpej
238 1.12 dogcow return error;
239 1.1 thorpej }
240 1.1 thorpej
241 1.1 thorpej static int
242 1.16 tsutsui m41t00_gettime(struct todr_chip_handle *ch, struct timeval *tv)
243 1.1 thorpej {
244 1.1 thorpej struct m41t00_softc *sc = ch->cookie;
245 1.1 thorpej struct clock_ymdhms dt;
246 1.1 thorpej
247 1.1 thorpej if (m41t00_clock_read(sc, &dt) == 0)
248 1.12 dogcow return -1;
249 1.1 thorpej
250 1.1 thorpej tv->tv_sec = clock_ymdhms_to_secs(&dt);
251 1.1 thorpej tv->tv_usec = 0;
252 1.1 thorpej
253 1.12 dogcow return 0;
254 1.1 thorpej }
255 1.1 thorpej
256 1.1 thorpej static int
257 1.16 tsutsui m41t00_settime(struct todr_chip_handle *ch, struct timeval *tv)
258 1.1 thorpej {
259 1.1 thorpej struct m41t00_softc *sc = ch->cookie;
260 1.1 thorpej struct clock_ymdhms dt;
261 1.1 thorpej
262 1.1 thorpej clock_secs_to_ymdhms(tv->tv_sec, &dt);
263 1.1 thorpej
264 1.1 thorpej if (m41t00_clock_write(sc, &dt) == 0)
265 1.12 dogcow return -1;
266 1.1 thorpej
267 1.12 dogcow return 0;
268 1.1 thorpej }
269 1.1 thorpej
270 1.1 thorpej static int m41t00_rtc_offset[] = {
271 1.1 thorpej M41T00_SEC,
272 1.1 thorpej M41T00_MIN,
273 1.1 thorpej M41T00_CENHR,
274 1.1 thorpej M41T00_DAY,
275 1.1 thorpej M41T00_DATE,
276 1.1 thorpej M41T00_MONTH,
277 1.1 thorpej M41T00_YEAR,
278 1.1 thorpej };
279 1.1 thorpej
280 1.1 thorpej static int
281 1.1 thorpej m41t00_clock_read(struct m41t00_softc *sc, struct clock_ymdhms *dt)
282 1.1 thorpej {
283 1.1 thorpej u_int8_t bcd[M41T00_NBYTES], cmdbuf[1];
284 1.1 thorpej int i, n;
285 1.1 thorpej
286 1.22 thorpej if (iic_acquire_bus(sc->sc_tag, 0)) {
287 1.14 xtraeme aprint_error_dev(sc->sc_dev,
288 1.14 xtraeme "m41t00_clock_read: failed to acquire I2C bus\n");
289 1.12 dogcow return 0;
290 1.1 thorpej }
291 1.1 thorpej
292 1.1 thorpej /* Read each timekeeping register in order. */
293 1.1 thorpej n = sizeof(m41t00_rtc_offset) / sizeof(m41t00_rtc_offset[0]);
294 1.1 thorpej for (i = 0; i < n ; i++) {
295 1.1 thorpej cmdbuf[0] = m41t00_rtc_offset[i];
296 1.1 thorpej
297 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP,
298 1.1 thorpej sc->sc_address, cmdbuf, 1,
299 1.22 thorpej &bcd[i], 1, 0)) {
300 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
301 1.14 xtraeme aprint_error_dev(sc->sc_dev,
302 1.14 xtraeme "m41t00_clock_read: failed to read rtc "
303 1.11 cegger "at 0x%x\n",
304 1.1 thorpej m41t00_rtc_offset[i]);
305 1.12 dogcow return 0;
306 1.1 thorpej }
307 1.1 thorpej }
308 1.1 thorpej
309 1.1 thorpej /* Done with I2C */
310 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
311 1.1 thorpej
312 1.1 thorpej /*
313 1.1 thorpej * Convert the M41T00's register values into something useable
314 1.1 thorpej */
315 1.19 christos dt->dt_sec = bcdtobin(bcd[M41T00_SEC] & M41T00_SEC_MASK);
316 1.19 christos dt->dt_min = bcdtobin(bcd[M41T00_MIN] & M41T00_MIN_MASK);
317 1.19 christos dt->dt_hour = bcdtobin(bcd[M41T00_CENHR] & M41T00_HOUR_MASK);
318 1.19 christos dt->dt_day = bcdtobin(bcd[M41T00_DATE] & M41T00_DATE_MASK);
319 1.19 christos dt->dt_wday = bcdtobin(bcd[M41T00_DAY] & M41T00_DAY_MASK);
320 1.19 christos dt->dt_mon = bcdtobin(bcd[M41T00_MONTH] & M41T00_MONTH_MASK);
321 1.19 christos dt->dt_year = bcdtobin(bcd[M41T00_YEAR] & M41T00_YEAR_MASK);
322 1.1 thorpej
323 1.1 thorpej /*
324 1.1 thorpej * Since the m41t00 just stores 00-99, and this is 2003 as I write
325 1.1 thorpej * this comment, use 2000 as a base year
326 1.1 thorpej */
327 1.1 thorpej dt->dt_year += 2000;
328 1.1 thorpej
329 1.12 dogcow return 1;
330 1.1 thorpej }
331 1.1 thorpej
332 1.1 thorpej static int
333 1.1 thorpej m41t00_clock_write(struct m41t00_softc *sc, struct clock_ymdhms *dt)
334 1.1 thorpej {
335 1.1 thorpej uint8_t bcd[M41T00_DATE_BYTES], cmdbuf[2];
336 1.1 thorpej uint8_t init_seconds, final_seconds;
337 1.1 thorpej int i;
338 1.1 thorpej
339 1.1 thorpej /*
340 1.1 thorpej * Convert our time representation into something the MAX6900
341 1.1 thorpej * can understand.
342 1.1 thorpej */
343 1.19 christos bcd[M41T00_SEC] = bintobcd(dt->dt_sec);
344 1.19 christos bcd[M41T00_MIN] = bintobcd(dt->dt_min);
345 1.19 christos bcd[M41T00_CENHR] = bintobcd(dt->dt_hour);
346 1.19 christos bcd[M41T00_DATE] = bintobcd(dt->dt_day);
347 1.19 christos bcd[M41T00_DAY] = bintobcd(dt->dt_wday);
348 1.19 christos bcd[M41T00_MONTH] = bintobcd(dt->dt_mon);
349 1.19 christos bcd[M41T00_YEAR] = bintobcd(dt->dt_year % 100);
350 1.1 thorpej
351 1.22 thorpej if (iic_acquire_bus(sc->sc_tag, 0)) {
352 1.14 xtraeme aprint_error_dev(sc->sc_dev,
353 1.14 xtraeme "m41t00_clock_write: failed to acquire I2C bus\n");
354 1.12 dogcow return 0;
355 1.1 thorpej }
356 1.1 thorpej
357 1.1 thorpej /*
358 1.1 thorpej * The MAX6900 RTC manual recommends ensuring "atomicity" of
359 1.1 thorpej * a non-burst write by:
360 1.1 thorpej *
361 1.1 thorpej * - writing SECONDS
362 1.1 thorpej * - reading back SECONDS, remembering it as "initial seconds"
363 1.1 thorpej * - write the remaing RTC registers
364 1.1 thorpej * - read back SECONDS as "final seconds"
365 1.1 thorpej * - if "initial seconds" == 59, ensure "final seconds" == 59
366 1.1 thorpej * - else, ensure "final seconds" is no more than one second
367 1.1 thorpej * beyond "initial seconds".
368 1.1 thorpej *
369 1.1 thorpej * This sounds reasonable for the M41T00, too.
370 1.1 thorpej */
371 1.1 thorpej again:
372 1.1 thorpej cmdbuf[0] = M41T00_SEC;
373 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_address,
374 1.22 thorpej cmdbuf, 1, &bcd[M41T00_SEC], 1, 0)) {
375 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
376 1.14 xtraeme aprint_error_dev(sc->sc_dev,
377 1.14 xtraeme "m41t00_clock_write: failed to write SECONDS\n");
378 1.12 dogcow return 0;
379 1.1 thorpej }
380 1.1 thorpej
381 1.1 thorpej cmdbuf[0] = M41T00_SEC;
382 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_address,
383 1.22 thorpej cmdbuf, 1, &init_seconds, 1, 0)) {
384 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
385 1.14 xtraeme aprint_error_dev(sc->sc_dev,
386 1.14 xtraeme "m41t00_clock_write: failed to read "
387 1.11 cegger "INITIAL SECONDS\n");
388 1.12 dogcow return 0;
389 1.1 thorpej }
390 1.19 christos init_seconds = bcdtobin(init_seconds & M41T00_SEC_MASK);
391 1.1 thorpej
392 1.1 thorpej for (i = 1; i < M41T00_DATE_BYTES; i++) {
393 1.1 thorpej cmdbuf[0] = m41t00_rtc_offset[i];
394 1.1 thorpej if (iic_exec(sc->sc_tag,
395 1.1 thorpej I2C_OP_WRITE_WITH_STOP, sc->sc_address,
396 1.22 thorpej cmdbuf, 1, &bcd[i], 1, 0)) {
397 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
398 1.14 xtraeme aprint_error_dev(sc->sc_dev,
399 1.14 xtraeme "m41t00_clock_write: failed to write rtc "
400 1.11 cegger " at 0x%x\n",
401 1.1 thorpej m41t00_rtc_offset[i]);
402 1.12 dogcow return 0;
403 1.1 thorpej }
404 1.1 thorpej }
405 1.1 thorpej
406 1.1 thorpej cmdbuf[0] = M41T00_SEC;
407 1.1 thorpej if (iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_address,
408 1.22 thorpej cmdbuf, 1, &final_seconds, 1, 0)) {
409 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
410 1.14 xtraeme aprint_error_dev(sc->sc_dev,
411 1.14 xtraeme "m41t00_clock_write: failed to read "
412 1.11 cegger "FINAL SECONDS\n");
413 1.13 cegger return 0;
414 1.12 dogcow }
415 1.19 christos final_seconds = bcdtobin(final_seconds & M41T00_SEC_MASK);
416 1.1 thorpej
417 1.1 thorpej if ((init_seconds != final_seconds) &&
418 1.1 thorpej (((init_seconds + 1) % 60) != final_seconds)) {
419 1.1 thorpej #if 1
420 1.1 thorpej printf("%s: m41t00_clock_write: init %d, final %d, try again\n",
421 1.14 xtraeme device_xname(sc->sc_dev), init_seconds, final_seconds);
422 1.1 thorpej #endif
423 1.1 thorpej goto again;
424 1.1 thorpej }
425 1.1 thorpej
426 1.22 thorpej iic_release_bus(sc->sc_tag, 0);
427 1.1 thorpej
428 1.12 dogcow return 1;
429 1.1 thorpej }
430