1 1.17 thorpej /* $NetBSD: motoi2c.c,v 1.17 2025/09/16 11:55:17 thorpej Exp $ */ 2 1.1 matt 3 1.1 matt /*- 4 1.1 matt * Copyright (c) 2007, 2010 The NetBSD Foundation, Inc. 5 1.1 matt * All rights reserved. 6 1.1 matt * 7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation 8 1.2 nisimura * by Matt Thomas. 9 1.1 matt * 10 1.1 matt * Redistribution and use in source and binary forms, with or without 11 1.1 matt * modification, are permitted provided that the following conditions 12 1.1 matt * are met: 13 1.1 matt * 1. Redistributions of source code must retain the above copyright 14 1.1 matt * notice, this list of conditions and the following disclaimer. 15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 matt * notice, this list of conditions and the following disclaimer in the 17 1.1 matt * documentation and/or other materials provided with the distribution. 18 1.1 matt * 19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 matt * POSSIBILITY OF SUCH DAMAGE. 30 1.1 matt */ 31 1.1 matt 32 1.1 matt #include <sys/cdefs.h> 33 1.17 thorpej __KERNEL_RCSID(0, "$NetBSD: motoi2c.c,v 1.17 2025/09/16 11:55:17 thorpej Exp $"); 34 1.1 matt 35 1.1 matt #include <sys/param.h> 36 1.1 matt #include <sys/device.h> 37 1.1 matt #include <sys/systm.h> 38 1.1 matt #include <sys/mutex.h> 39 1.1 matt #include <sys/bus.h> 40 1.1 matt #include <sys/intr.h> 41 1.1 matt 42 1.1 matt #include <dev/i2c/i2cvar.h> 43 1.1 matt #include <dev/i2c/motoi2creg.h> 44 1.1 matt #include <dev/i2c/motoi2cvar.h> 45 1.1 matt 46 1.1 matt #ifdef DEBUG 47 1.3 phx int motoi2c_debug = 0; 48 1.3 phx #define DPRINTF(x) if (motoi2c_debug) printf x 49 1.1 matt #else 50 1.3 phx #define DPRINTF(x) 51 1.1 matt #endif 52 1.1 matt 53 1.1 matt static int motoi2c_acquire_bus(void *, int); 54 1.1 matt static void motoi2c_release_bus(void *, int); 55 1.1 matt static int motoi2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t, 56 1.1 matt void *, size_t, int); 57 1.13 thorpej static void motoi2c_clear_status(struct motoi2c_softc *, uint8_t); 58 1.1 matt static int motoi2c_busy_wait(struct motoi2c_softc *, uint8_t); 59 1.1 matt 60 1.1 matt static const struct motoi2c_settings motoi2c_default_settings = { 61 1.1 matt .i2c_adr = MOTOI2C_ADR_DEFAULT, 62 1.1 matt .i2c_fdr = MOTOI2C_FDR_DEFAULT, 63 1.1 matt .i2c_dfsrr = MOTOI2C_DFSRR_DEFAULT, 64 1.1 matt }; 65 1.1 matt 66 1.1 matt #define I2C_READ(r) ((*sc->sc_iord)(sc, (r))) 67 1.1 matt #define I2C_WRITE(r,v) ((*sc->sc_iowr)(sc, (r), (v))) 68 1.1 matt #define I2C_SETCLR(r, s, c) \ 69 1.1 matt ((*sc->sc_iowr)(sc, (r), ((*sc->sc_iord)(sc, (r)) | (s)) & ~(c))) 70 1.1 matt 71 1.1 matt static uint8_t 72 1.1 matt motoi2c_iord1(struct motoi2c_softc *sc, bus_size_t off) 73 1.1 matt { 74 1.1 matt return bus_space_read_1(sc->sc_iot, sc->sc_ioh, off); 75 1.1 matt } 76 1.1 matt 77 1.1 matt static void 78 1.1 matt motoi2c_iowr1(struct motoi2c_softc *sc, bus_size_t off, uint8_t data) 79 1.1 matt { 80 1.1 matt bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, data); 81 1.1 matt } 82 1.1 matt 83 1.1 matt void 84 1.13 thorpej motoi2c_attach(struct motoi2c_softc *sc, 85 1.13 thorpej const struct motoi2c_settings *settings) 86 1.1 matt { 87 1.13 thorpej if (settings == NULL) { 88 1.13 thorpej sc->sc_settings = motoi2c_default_settings; 89 1.13 thorpej } else { 90 1.13 thorpej sc->sc_settings = *settings; 91 1.13 thorpej } 92 1.13 thorpej if (sc->sc_iord == NULL) 93 1.13 thorpej sc->sc_iord = motoi2c_iord1; 94 1.13 thorpej if (sc->sc_iowr == NULL) 95 1.13 thorpej sc->sc_iowr = motoi2c_iowr1; 96 1.1 matt 97 1.7 thorpej iic_tag_init(&sc->sc_i2c); 98 1.1 matt sc->sc_i2c.ic_cookie = sc; 99 1.7 thorpej sc->sc_i2c.ic_acquire_bus = motoi2c_acquire_bus; 100 1.7 thorpej sc->sc_i2c.ic_release_bus = motoi2c_release_bus; 101 1.7 thorpej sc->sc_i2c.ic_exec = motoi2c_exec; 102 1.1 matt 103 1.10 jmcneill if ((sc->sc_flags & MOTOI2C_F_ENABLE_INV) != 0) { 104 1.10 jmcneill sc->sc_enable_mask = 0; 105 1.10 jmcneill sc->sc_disable_mask = CR_MEN; 106 1.10 jmcneill } else { 107 1.10 jmcneill sc->sc_enable_mask = CR_MEN; 108 1.10 jmcneill sc->sc_disable_mask = 0; 109 1.10 jmcneill } 110 1.10 jmcneill 111 1.10 jmcneill I2C_WRITE(I2CCR, sc->sc_disable_mask); /* reset before config */ 112 1.13 thorpej I2C_WRITE(I2CDFSRR, sc->sc_settings.i2c_dfsrr); /* sampling units */ 113 1.13 thorpej I2C_WRITE(I2CFDR, sc->sc_settings.i2c_fdr); /* divider 3072 */ 114 1.13 thorpej I2C_WRITE(I2CADR, sc->sc_settings.i2c_adr); /* our slave address */ 115 1.13 thorpej motoi2c_clear_status(sc, I2C_READ(I2CSR)); 116 1.1 matt 117 1.14 thorpej iicbus_attach(sc->sc_dev, &sc->sc_i2c); 118 1.1 matt } 119 1.1 matt 120 1.1 matt static int 121 1.1 matt motoi2c_acquire_bus(void *v, int flags) 122 1.1 matt { 123 1.1 matt struct motoi2c_softc * const sc = v; 124 1.1 matt 125 1.10 jmcneill I2C_WRITE(I2CCR, sc->sc_enable_mask); /* enable the I2C module */ 126 1.1 matt 127 1.1 matt return 0; 128 1.1 matt } 129 1.1 matt 130 1.1 matt static void 131 1.1 matt motoi2c_release_bus(void *v, int flags) 132 1.1 matt { 133 1.1 matt struct motoi2c_softc * const sc = v; 134 1.1 matt 135 1.10 jmcneill I2C_WRITE(I2CCR, sc->sc_disable_mask); /* disable the I2C module */ 136 1.1 matt } 137 1.1 matt 138 1.6 hkenken static int 139 1.6 hkenken motoi2c_stop_wait(struct motoi2c_softc *sc) 140 1.6 hkenken { 141 1.6 hkenken u_int timo; 142 1.6 hkenken int error = 0; 143 1.6 hkenken 144 1.6 hkenken timo = 1000; 145 1.6 hkenken while ((I2C_READ(I2CSR) & SR_MBB) != 0 && --timo) 146 1.6 hkenken DELAY(1); 147 1.6 hkenken 148 1.6 hkenken if (timo == 0) { 149 1.6 hkenken DPRINTF(("%s: timeout (sr=%#x)\n", __func__, I2C_READ(I2CSR))); 150 1.6 hkenken error = ETIMEDOUT; 151 1.6 hkenken } 152 1.6 hkenken 153 1.6 hkenken return error; 154 1.6 hkenken } 155 1.6 hkenken 156 1.10 jmcneill static void 157 1.10 jmcneill motoi2c_clear_status(struct motoi2c_softc *sc, uint8_t sr) 158 1.10 jmcneill { 159 1.10 jmcneill if ((sc->sc_flags & MOTOI2C_F_STATUS_W1C) != 0) { 160 1.10 jmcneill I2C_WRITE(I2CSR, sr); 161 1.10 jmcneill } else { 162 1.10 jmcneill I2C_WRITE(I2CSR, 0); 163 1.10 jmcneill } 164 1.10 jmcneill } 165 1.10 jmcneill 166 1.1 matt /* busy waiting for byte data transfer completion */ 167 1.1 matt static int 168 1.1 matt motoi2c_busy_wait(struct motoi2c_softc *sc, uint8_t cr) 169 1.1 matt { 170 1.1 matt uint8_t sr; 171 1.1 matt u_int timo; 172 1.1 matt int error = 0; 173 1.1 matt 174 1.1 matt timo = 1000; 175 1.1 matt while (((sr = I2C_READ(I2CSR)) & SR_MIF) == 0 && --timo) 176 1.1 matt DELAY(10); 177 1.1 matt 178 1.1 matt if (timo == 0) { 179 1.3 phx DPRINTF(("%s: timeout (sr=%#x, cr=%#x)\n", 180 1.3 phx __func__, sr, I2C_READ(I2CCR))); 181 1.1 matt error = ETIMEDOUT; 182 1.1 matt } 183 1.1 matt /* 184 1.1 matt * RXAK is only valid when transmitting. 185 1.1 matt */ 186 1.1 matt if ((cr & CR_MTX) && (sr & SR_RXAK)) { 187 1.3 phx DPRINTF(("%s: missing rx ack (%#x): spin=%u\n", 188 1.3 phx __func__, sr, 1000 - timo)); 189 1.1 matt error = EIO; 190 1.1 matt } 191 1.10 jmcneill motoi2c_clear_status(sc, sr); 192 1.1 matt return error; 193 1.1 matt } 194 1.1 matt 195 1.1 matt int 196 1.1 matt motoi2c_intr(void *v) 197 1.1 matt { 198 1.1 matt struct motoi2c_softc * const sc = v; 199 1.1 matt 200 1.1 matt panic("%s(%p)", __func__, sc); 201 1.1 matt 202 1.1 matt return 0; 203 1.1 matt } 204 1.1 matt 205 1.1 matt int 206 1.1 matt motoi2c_exec(void *v, i2c_op_t op, i2c_addr_t addr, 207 1.1 matt const void *cmdbuf, size_t cmdlen, 208 1.1 matt void *databuf, size_t datalen, 209 1.1 matt int flags) 210 1.1 matt { 211 1.1 matt struct motoi2c_softc * const sc = v; 212 1.1 matt uint8_t sr; 213 1.1 matt uint8_t cr; 214 1.1 matt int error; 215 1.1 matt 216 1.1 matt sr = I2C_READ(I2CSR); 217 1.1 matt cr = I2C_READ(I2CCR); 218 1.1 matt 219 1.1 matt #if 0 220 1.3 phx DPRINTF(("%s(%#x,%#x,%p,%zu,%p,%zu,%#x): sr=%#x cr=%#x\n", 221 1.1 matt __func__, op, addr, cmdbuf, cmdlen, databuf, datalen, flags, 222 1.3 phx sr, cr)); 223 1.1 matt #endif 224 1.1 matt 225 1.1 matt if ((cr & CR_MSTA) == 0 && (sr & SR_MBB) != 0) { 226 1.1 matt /* wait for bus becoming available */ 227 1.6 hkenken error = motoi2c_stop_wait(sc); 228 1.6 hkenken if (error) 229 1.1 matt return ETIMEDOUT; 230 1.1 matt } 231 1.1 matt 232 1.1 matt /* reset interrupt and arbitration-lost flags (all others are RO) */ 233 1.10 jmcneill motoi2c_clear_status(sc, sr); 234 1.1 matt sr = I2C_READ(I2CSR); 235 1.1 matt 236 1.1 matt /* 237 1.6 hkenken * Generate start condition 238 1.1 matt */ 239 1.10 jmcneill cr = sc->sc_enable_mask | CR_MTX | CR_MSTA; 240 1.6 hkenken I2C_WRITE(I2CCR, cr); 241 1.1 matt 242 1.3 phx DPRINTF(("%s: started: sr=%#x cr=%#x/%#x\n", 243 1.3 phx __func__, I2C_READ(I2CSR), cr, I2C_READ(I2CCR))); 244 1.1 matt 245 1.1 matt sr = I2C_READ(I2CSR); 246 1.1 matt if (sr & SR_MAL) { 247 1.3 phx DPRINTF(("%s: lost bus: sr=%#x cr=%#x/%#x\n", 248 1.3 phx __func__, I2C_READ(I2CSR), cr, I2C_READ(I2CCR))); 249 1.10 jmcneill I2C_WRITE(I2CCR, sc->sc_disable_mask); 250 1.1 matt DELAY(10); 251 1.10 jmcneill I2C_WRITE(I2CCR, sc->sc_enable_mask | CR_MTX | CR_MSTA); 252 1.1 matt DELAY(10); 253 1.1 matt sr = I2C_READ(I2CSR); 254 1.1 matt if (sr & SR_MAL) { 255 1.1 matt error = EBUSY; 256 1.1 matt goto out; 257 1.1 matt } 258 1.3 phx DPRINTF(("%s: reacquired bus: sr=%#x cr=%#x/%#x\n", 259 1.3 phx __func__, I2C_READ(I2CSR), cr, I2C_READ(I2CCR))); 260 1.1 matt } 261 1.1 matt 262 1.1 matt /* send target address and transfer direction */ 263 1.1 matt uint8_t addr_byte = (addr << 1) 264 1.1 matt | (cmdlen == 0 && I2C_OP_READ_P(op) ? 1 : 0); 265 1.1 matt I2C_WRITE(I2CDR, addr_byte); 266 1.1 matt 267 1.1 matt error = motoi2c_busy_wait(sc, cr); 268 1.1 matt if (error) { 269 1.3 phx DPRINTF(("%s: error sending address: %d\n", __func__, error)); 270 1.1 matt if (error == EIO) 271 1.1 matt error = ENXIO; 272 1.1 matt goto out; 273 1.1 matt } 274 1.1 matt 275 1.1 matt const uint8_t *cmdptr = cmdbuf; 276 1.1 matt for (size_t i = 0; i < cmdlen; i++) { 277 1.1 matt I2C_WRITE(I2CDR, *cmdptr++); 278 1.1 matt 279 1.1 matt error = motoi2c_busy_wait(sc, cr); 280 1.1 matt if (error) { 281 1.3 phx DPRINTF(("%s: error sending cmd byte %zu (cr=%#x/%#x):" 282 1.3 phx " %d\n", __func__, i, I2C_READ(I2CCR), cr, error)); 283 1.1 matt goto out; 284 1.1 matt } 285 1.1 matt } 286 1.1 matt 287 1.1 matt if (cmdlen > 0 && I2C_OP_READ_P(op)) { 288 1.1 matt KASSERT(cr & CR_MTX); 289 1.1 matt KASSERT((cr & CR_TXAK) == 0); 290 1.1 matt I2C_WRITE(I2CCR, cr | CR_RSTA); 291 1.1 matt #if 0 292 1.3 phx DPRINTF(("%s: restarted(read): sr=%#x cr=%#x(%#x)\n", 293 1.3 phx __func__, I2C_READ(I2CSR), cr | CR_RSTA, I2C_READ(I2CCR))); 294 1.1 matt #endif 295 1.1 matt 296 1.1 matt /* send target address and read transfer direction */ 297 1.1 matt addr_byte |= 1; 298 1.1 matt I2C_WRITE(I2CDR, addr_byte); 299 1.1 matt 300 1.1 matt error = motoi2c_busy_wait(sc, cr); 301 1.1 matt if (error) { 302 1.1 matt if (error == EIO) 303 1.1 matt error = ENXIO; 304 1.1 matt goto out; 305 1.1 matt } 306 1.1 matt } 307 1.1 matt 308 1.1 matt if (I2C_OP_READ_P(op)) { 309 1.1 matt uint8_t *dataptr = databuf; 310 1.1 matt cr &= ~CR_MTX; /* clear transmit flags */ 311 1.4 phx if (datalen <= 1) 312 1.1 matt cr |= CR_TXAK; 313 1.1 matt I2C_WRITE(I2CCR, cr); 314 1.1 matt DELAY(10); 315 1.1 matt (void)I2C_READ(I2CDR); /* dummy read */ 316 1.1 matt for (size_t i = 0; i < datalen; i++) { 317 1.1 matt /* 318 1.1 matt * If a master receiver wants to terminate a data 319 1.1 matt * transfer, it must inform the slave transmitter by 320 1.1 matt * not acknowledging the last byte of data (by setting 321 1.1 matt * the transmit acknowledge bit (I2CCR[TXAK])) before 322 1.1 matt * reading the next-to-last byte of data. 323 1.1 matt */ 324 1.1 matt error = motoi2c_busy_wait(sc, cr); 325 1.1 matt if (error) { 326 1.3 phx DPRINTF(("%s: error reading byte %zu: %d\n", 327 1.3 phx __func__, i, error)); 328 1.1 matt goto out; 329 1.1 matt } 330 1.4 phx if (i == datalen - 2) { 331 1.4 phx cr |= CR_TXAK; 332 1.4 phx I2C_WRITE(I2CCR, cr); 333 1.4 phx } else if (i == datalen - 1 && I2C_OP_STOP_P(op)) { 334 1.10 jmcneill cr = sc->sc_enable_mask | CR_TXAK; 335 1.4 phx I2C_WRITE(I2CCR, cr); 336 1.1 matt } 337 1.1 matt *dataptr++ = I2C_READ(I2CDR); 338 1.1 matt } 339 1.1 matt if (datalen == 0) { 340 1.4 phx if (I2C_OP_STOP_P(op)) { 341 1.10 jmcneill cr = sc->sc_enable_mask | CR_TXAK; 342 1.4 phx I2C_WRITE(I2CCR, cr); 343 1.4 phx } 344 1.1 matt (void)I2C_READ(I2CDR); /* dummy read */ 345 1.1 matt error = motoi2c_busy_wait(sc, cr); 346 1.1 matt if (error) { 347 1.3 phx DPRINTF(("%s: error reading dummy last byte:" 348 1.3 phx "%d\n", __func__, error)); 349 1.1 matt goto out; 350 1.1 matt } 351 1.1 matt } 352 1.1 matt } else { 353 1.1 matt const uint8_t *dataptr = databuf; 354 1.1 matt for (size_t i = 0; i < datalen; i++) { 355 1.1 matt I2C_WRITE(I2CDR, *dataptr++); 356 1.1 matt error = motoi2c_busy_wait(sc, cr); 357 1.1 matt if (error) { 358 1.3 phx DPRINTF(("%s: error sending data byte %zu:" 359 1.3 phx " %d\n", __func__, i, error)); 360 1.1 matt goto out; 361 1.1 matt } 362 1.1 matt } 363 1.1 matt } 364 1.1 matt 365 1.1 matt out: 366 1.1 matt /* 367 1.1 matt * If we encountered an error condition or caller wants a STOP, 368 1.1 matt * send a STOP. 369 1.1 matt */ 370 1.1 matt if (error || (cr & CR_TXAK) || ((cr & CR_MSTA) && I2C_OP_STOP_P(op))) { 371 1.10 jmcneill cr = sc->sc_enable_mask; 372 1.1 matt I2C_WRITE(I2CCR, cr); 373 1.6 hkenken motoi2c_stop_wait(sc); 374 1.3 phx DPRINTF(("%s: stopping: cr=%#x/%#x\n", __func__, 375 1.3 phx cr, I2C_READ(I2CCR))); 376 1.1 matt } 377 1.1 matt 378 1.3 phx DPRINTF(("%s: exit sr=%#x cr=%#x: %d\n", __func__, 379 1.3 phx I2C_READ(I2CSR), I2C_READ(I2CCR), error)); 380 1.1 matt 381 1.1 matt return error; 382 1.1 matt } 383