spdmem_i2c.c revision 1.23
1/* $NetBSD: spdmem_i2c.c,v 1.23 2021/11/30 05:02:29 msaitoh Exp $ */
2
3/*
4 * Copyright (c) 2007 Nicolas Joly
5 * Copyright (c) 2007 Paul Goyette
6 * Copyright (c) 2007 Tobias Nygren
7 * Copyright (c) 2015 Michael van Elst
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 *    notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 *    notice, this list of conditions and the following disclaimer in the
17 *    documentation and/or other materials provided with the distribution.
18 * 3. The name of the author may not be used to endorse or promote products
19 *    derived from this software without specific prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS
22 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 * POSSIBILITY OF SUCH DAMAGE.
32 */
33
34/*
35 * Serial Presence Detect (SPD) memory identification
36 *
37 * JEDEC standard No. 21-C
38 * JEDEC document 4_01_06R24
39 * - Definitions of the EE1004-v 4 Kbit Serial Presence Detect EEPROM [...]
40 */
41
42#include <sys/cdefs.h>
43__KERNEL_RCSID(0, "$NetBSD: spdmem_i2c.c,v 1.23 2021/11/30 05:02:29 msaitoh Exp $");
44
45#include <sys/param.h>
46#include <sys/device.h>
47#include <sys/endian.h>
48#include <sys/module.h>
49#include <sys/sysctl.h>
50#include <machine/bswap.h>
51
52#include <dev/i2c/i2cvar.h>
53#include <dev/ic/spdmemreg.h>
54#include <dev/ic/spdmemvar.h>
55
56/* Constants for matching i2c bus address */
57#define SPDMEM_I2C_ADDRMASK 0xfff8
58#define SPDMEM_I2C_ADDR     0x50
59#define SPDCTL_I2C_ADDR     0x30
60
61/* set write protection */
62#define SPDCTL_SWP0         (SPDCTL_I2C_ADDR + 1)
63#define SPDCTL_SWP1         (SPDCTL_I2C_ADDR + 4)
64#define SPDCTL_SWP2         (SPDCTL_I2C_ADDR + 5)
65#define SPDCTL_SWP3         (SPDCTL_I2C_ADDR + 0)
66
67/* clear write protections */
68#define SPDCTL_CWP          (SPDCTL_I2C_ADDR + 3)
69
70/* read protection status */
71#define SPDCTL_RPS0         (SPDCTL_I2C_ADDR + 1)
72#define SPDCTL_RPS1         (SPDCTL_I2C_ADDR + 4)
73#define SPDCTL_RPS2         (SPDCTL_I2C_ADDR + 5)
74#define SPDCTL_RPS3         (SPDCTL_I2C_ADDR + 0)
75
76/* select page address */
77#define SPDCTL_SPA0         (SPDCTL_I2C_ADDR + 6)
78#define SPDCTL_SPA1         (SPDCTL_I2C_ADDR + 7)
79
80/* read page address */
81#define SPDCTL_RPA          (SPDCTL_I2C_ADDR + 6)
82
83struct spdmem_i2c_softc {
84	struct spdmem_softc sc_base;
85	i2c_tag_t sc_tag;
86	i2c_addr_t sc_addr; /* EEPROM */
87	i2c_addr_t sc_page0;
88	i2c_addr_t sc_page1;
89};
90
91static int  spdmem_reset_page(struct spdmem_i2c_softc *);
92static int  spdmem_i2c_match(device_t, cfdata_t, void *);
93static void spdmem_i2c_attach(device_t, device_t, void *);
94static int  spdmem_i2c_detach(device_t, int);
95
96CFATTACH_DECL_NEW(spdmem_iic, sizeof(struct spdmem_i2c_softc),
97    spdmem_i2c_match, spdmem_i2c_attach, spdmem_i2c_detach, NULL);
98
99static int spdmem_i2c_read(struct spdmem_softc *, uint16_t, uint8_t *);
100
101static int
102spdmem_reset_page(struct spdmem_i2c_softc *sc)
103{
104	uint8_t reg, byte0, byte2;
105	static uint8_t dummy = 0;
106	int rv;
107
108	reg = 0;
109
110	rv = iic_acquire_bus(sc->sc_tag, 0);
111	if (rv)
112		return rv;
113
114	/*
115	 * Try to read byte 0 and 2. If it failed, it's not spdmem or a device
116	 * doesn't exist at the address.
117	 */
118	rv = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_addr, &reg, 1,
119	    &byte0, 1, 0);
120	reg = 2;
121	rv |= iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_addr, &reg, 1,
122	    &byte2, 1, 0);
123	if (rv != 0)
124		goto error;
125
126	/*
127	 * Quirk for BIOSes that leave page 1 of a 4kbit EEPROM selected.
128	 *
129	 * byte0 is the length, byte2 is the memory type. Both of them should
130	 * not be zero. If zero, the current page might be 1 (DDR4 and newer).
131	 * If page 1 is selected, offset 0 can be 0 (Module Characteristics
132	 * (Energy backup is not available)) and also offset 2 can be 0
133	 * (Megabytes, and a part of Capacity digits).
134	 *
135	 * Note: The encoding of byte0 is vary in memory type, so we check
136	 * just with zero to be simple.
137	 *
138	 * Try to see if we are not at page 0. If it's not, select page 0.
139	 */
140	if ((byte0 == 0) || (byte2 == 0)) {
141		/*
142		 * Note that SDCTL_RPA is the same as sc->sc_page0(SPDCTL_SPA0)
143		 * Write is SPA0, read is RPA.
144		 *
145		 * This call returns 0 on page 0 and returns -1 on page 1.
146		 * I don't know whether our icc_exec()'s API is good or not.
147		 */
148		rv = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_page0,
149		    &reg, 1, &dummy, 1, 0);
150		if (rv != 0) {
151			/*
152			 * The possibilities are:
153			 * a) page 1 is selected.
154			 * b) The device doesn't support page select and
155			 *    it's not a SPD ROM.
156			 * Is there no way to distinguish them now?
157			 */
158			rv = iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP,
159			    sc->sc_page0, &reg, 1, &dummy, 1, 0);
160			if (rv == 0) {
161				aprint_debug("Page 1 was selected. Page 0 is "
162				    "selected now.\n");
163			} else {
164				aprint_debug("Failed to select page 0. This "
165				    "device isn't SPD ROM\n");
166			}
167		} else {
168			/* This device isn't SPD ROM */
169			rv = -1;
170		}
171	}
172error:
173	iic_release_bus(sc->sc_tag, 0);
174
175	return rv;
176}
177
178static const struct device_compatible_entry compat_data[] = {
179	{ .compat = "atmel,spd" },
180	{ .compat = "i2c-at34c02" },
181	DEVICE_COMPAT_EOL
182};
183
184static int
185spdmem_i2c_match(device_t parent, cfdata_t match, void *aux)
186{
187	struct i2c_attach_args *ia = aux;
188	struct spdmem_i2c_softc sc;
189	int match_result;
190
191	if (iic_use_direct_match(ia, match, compat_data, &match_result))
192		return match_result;
193
194	/*
195	 * XXXJRT
196	 * Should do this with "compatible" strings.  There are also
197	 * other problems with this "match" routine.  Specifically, if
198	 * we are doing direct-config, we know the device is already
199	 * there aren't do need to probe.  I'll leave the logic for
200	 * now and let someone who knows better clean it later.
201	 */
202
203	if (ia->ia_name) {
204		/* add other names as we find more firmware variations */
205		if (strcmp(ia->ia_name, "dimm-spd") &&
206		    strcmp(ia->ia_name, "dimm"))
207			return 0;
208	}
209
210	/* only do this lame test when not using direct config */
211	if (ia->ia_name == NULL) {
212		if ((ia->ia_addr & SPDMEM_I2C_ADDRMASK) != SPDMEM_I2C_ADDR)
213			return 0;
214	}
215
216	sc.sc_tag = ia->ia_tag;
217	sc.sc_addr = ia->ia_addr;
218	sc.sc_page0 = SPDCTL_SPA0;
219	sc.sc_page1 = SPDCTL_SPA1;
220	sc.sc_base.sc_read = spdmem_i2c_read;
221
222	/* Check the bank and reset to the page 0 */
223	if (spdmem_reset_page(&sc) != 0)
224		return 0;
225
226	if (spdmem_common_probe(&sc.sc_base)) {
227		return ia->ia_name ? I2C_MATCH_DIRECT_SPECIFIC
228				   : I2C_MATCH_ADDRESS_AND_PROBE;
229	}
230	return 0;
231}
232
233static void
234spdmem_i2c_attach(device_t parent, device_t self, void *aux)
235{
236	struct spdmem_i2c_softc *sc = device_private(self);
237	struct i2c_attach_args *ia = aux;
238
239	sc->sc_tag = ia->ia_tag;
240	sc->sc_addr = ia->ia_addr;
241	sc->sc_page0 = SPDCTL_SPA0;
242	sc->sc_page1 = SPDCTL_SPA1;
243	sc->sc_base.sc_read = spdmem_i2c_read;
244
245	if (!pmf_device_register(self, NULL, NULL))
246		aprint_error_dev(self, "couldn't establish power handler\n");
247
248	spdmem_common_attach(&sc->sc_base, self);
249}
250
251static int
252spdmem_i2c_detach(device_t self, int flags)
253{
254	struct spdmem_i2c_softc *sc = device_private(self);
255
256	pmf_device_deregister(self);
257
258	return spdmem_common_detach(&sc->sc_base, self);
259}
260
261static int
262spdmem_i2c_read(struct spdmem_softc *softc, uint16_t addr, uint8_t *val)
263{
264	uint8_t reg;
265	struct spdmem_i2c_softc *sc = (struct spdmem_i2c_softc *)softc;
266	static uint8_t dummy = 0;
267	int rv;
268
269	reg = addr & 0xff;
270
271	rv = iic_acquire_bus(sc->sc_tag, 0);
272	if (rv)
273		return rv;
274
275	if (addr & 0x100) {
276		rv = iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP, sc->sc_page1,
277		    &dummy, 1, &dummy, 1, 0);
278		rv |= iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_addr,
279		    &reg, 1, val, 1, 0);
280		rv |= iic_exec(sc->sc_tag, I2C_OP_WRITE_WITH_STOP,
281		    sc->sc_page0, &dummy, 1, &dummy, 1, 0);
282	} else {
283		rv = iic_exec(sc->sc_tag, I2C_OP_READ_WITH_STOP, sc->sc_addr,
284		    &reg, 1, val, 1, 0);
285	}
286
287	iic_release_bus(sc->sc_tag, 0);
288
289	return rv;
290}
291
292MODULE(MODULE_CLASS_DRIVER, spdmem, "i2cexec");
293
294#ifdef _MODULE
295#include "ioconf.c"
296#endif
297
298static int
299spdmem_modcmd(modcmd_t cmd, void *opaque)
300{
301	int error = 0;
302#ifdef _MODULE
303	static struct sysctllog *spdmem_sysctl_clog;
304#endif
305
306	switch (cmd) {
307	case MODULE_CMD_INIT:
308#ifdef _MODULE
309		error = config_init_component(cfdriver_ioconf_spdmem,
310		    cfattach_ioconf_spdmem, cfdata_ioconf_spdmem);
311#endif
312		return error;
313	case MODULE_CMD_FINI:
314#ifdef _MODULE
315		error = config_fini_component(cfdriver_ioconf_spdmem,
316		    cfattach_ioconf_spdmem, cfdata_ioconf_spdmem);
317		sysctl_teardown(&spdmem_sysctl_clog);
318#endif
319		return error;
320	default:
321		return ENOTTY;
322	}
323}
324