ssdfb_i2c.c revision 1.10 1 1.10 tnn /* $NetBSD: ssdfb_i2c.c,v 1.10 2021/07/30 13:44:09 tnn Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn #include <sys/cdefs.h>
33 1.10 tnn __KERNEL_RCSID(0, "$NetBSD: ssdfb_i2c.c,v 1.10 2021/07/30 13:44:09 tnn Exp $");
34 1.1 tnn
35 1.1 tnn #include <sys/param.h>
36 1.1 tnn #include <sys/device.h>
37 1.1 tnn #include <dev/wscons/wsdisplayvar.h>
38 1.1 tnn #include <dev/rasops/rasops.h>
39 1.1 tnn #include <dev/i2c/i2cvar.h>
40 1.1 tnn #include <dev/ic/ssdfbvar.h>
41 1.1 tnn
42 1.1 tnn struct ssdfb_i2c_softc {
43 1.1 tnn struct ssdfb_softc sc;
44 1.1 tnn i2c_tag_t sc_i2c_tag;
45 1.1 tnn i2c_addr_t sc_i2c_addr;
46 1.5 tnn size_t sc_transfer_size;
47 1.1 tnn };
48 1.1 tnn
49 1.1 tnn static int ssdfb_i2c_match(device_t, cfdata_t, void *);
50 1.1 tnn static void ssdfb_i2c_attach(device_t, device_t, void *);
51 1.1 tnn static int ssdfb_i2c_detach(device_t, int);
52 1.1 tnn
53 1.5 tnn static int ssdfb_i2c_probe_transfer_size(struct ssdfb_i2c_softc *, bool);
54 1.5 tnn static int ssdfb_i2c_transfer(struct ssdfb_i2c_softc *, uint8_t, uint8_t *,
55 1.5 tnn size_t, int);
56 1.1 tnn static int ssdfb_i2c_cmd(void *, uint8_t *, size_t, bool);
57 1.1 tnn static int ssdfb_i2c_transfer_rect(void *, uint8_t, uint8_t, uint8_t,
58 1.1 tnn uint8_t, uint8_t *, size_t, bool);
59 1.1 tnn static int ssdfb_i2c_transfer_rect_ssd1306(void *, uint8_t, uint8_t,
60 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
61 1.1 tnn static int ssdfb_i2c_transfer_rect_sh1106(void *, uint8_t, uint8_t,
62 1.1 tnn uint8_t, uint8_t, uint8_t *, size_t, bool);
63 1.1 tnn static int ssdfb_smbus_transfer_rect(void *, uint8_t, uint8_t, uint8_t,
64 1.1 tnn uint8_t, uint8_t *, size_t, bool);
65 1.1 tnn
66 1.1 tnn CFATTACH_DECL_NEW(ssdfb_iic, sizeof(struct ssdfb_i2c_softc),
67 1.1 tnn ssdfb_i2c_match, ssdfb_i2c_attach, ssdfb_i2c_detach, NULL);
68 1.1 tnn
69 1.1 tnn static const struct device_compatible_entry compat_data[] = {
70 1.9 thorpej { .compat = "solomon,ssd1306fb-i2c",
71 1.9 thorpej .value = SSDFB_PRODUCT_SSD1306_GENERIC },
72 1.9 thorpej
73 1.9 thorpej { .compat = "sino,sh1106fb-i2c",
74 1.9 thorpej .value = SSDFB_PRODUCT_SH1106_GENERIC },
75 1.9 thorpej
76 1.8 thorpej DEVICE_COMPAT_EOL
77 1.1 tnn };
78 1.1 tnn
79 1.1 tnn static int
80 1.1 tnn ssdfb_i2c_match(device_t parent, cfdata_t match, void *aux)
81 1.1 tnn {
82 1.1 tnn struct i2c_attach_args *ia = aux;
83 1.1 tnn int match_result;
84 1.1 tnn
85 1.1 tnn if (iic_use_direct_match(ia, match, compat_data, &match_result))
86 1.1 tnn return match_result;
87 1.1 tnn
88 1.1 tnn switch (ia->ia_addr) {
89 1.1 tnn case SSDFB_I2C_DEFAULT_ADDR:
90 1.1 tnn case SSDFB_I2C_ALTERNATIVE_ADDR:
91 1.1 tnn return I2C_MATCH_ADDRESS_ONLY;
92 1.1 tnn }
93 1.1 tnn
94 1.1 tnn return 0;
95 1.1 tnn }
96 1.1 tnn
97 1.1 tnn static void
98 1.1 tnn ssdfb_i2c_attach(device_t parent, device_t self, void *aux)
99 1.1 tnn {
100 1.1 tnn struct ssdfb_i2c_softc *sc = device_private(self);
101 1.1 tnn struct cfdata *cf = device_cfdata(self);
102 1.1 tnn struct i2c_attach_args *ia = aux;
103 1.1 tnn int flags = cf->cf_flags;
104 1.1 tnn
105 1.1 tnn if ((flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) == SSDFB_PRODUCT_UNKNOWN) {
106 1.9 thorpej const struct device_compatible_entry *dce =
107 1.9 thorpej iic_compatible_lookup(ia, compat_data);
108 1.9 thorpej if (dce != NULL) {
109 1.9 thorpej flags |= (int)dce->value;
110 1.1 tnn }
111 1.1 tnn }
112 1.1 tnn if ((flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK) == SSDFB_PRODUCT_UNKNOWN)
113 1.1 tnn flags |= SSDFB_PRODUCT_SSD1306_GENERIC;
114 1.1 tnn
115 1.1 tnn sc->sc.sc_dev = self;
116 1.1 tnn sc->sc_i2c_tag = ia->ia_tag;
117 1.1 tnn sc->sc_i2c_addr = ia->ia_addr;
118 1.1 tnn sc->sc.sc_cookie = (void *)sc;
119 1.1 tnn sc->sc.sc_cmd = ssdfb_i2c_cmd;
120 1.1 tnn sc->sc.sc_transfer_rect = ssdfb_i2c_transfer_rect;
121 1.1 tnn
122 1.1 tnn ssdfb_attach(&sc->sc, flags);
123 1.1 tnn }
124 1.1 tnn
125 1.1 tnn static int
126 1.1 tnn ssdfb_i2c_detach(device_t self, int flags)
127 1.1 tnn {
128 1.1 tnn struct ssdfb_i2c_softc *sc = device_private(self);
129 1.1 tnn
130 1.1 tnn return ssdfb_detach(&sc->sc);
131 1.1 tnn }
132 1.1 tnn
133 1.1 tnn static int
134 1.5 tnn ssdfb_i2c_probe_transfer_size(struct ssdfb_i2c_softc *sc, bool usepoll)
135 1.5 tnn {
136 1.5 tnn int flags = usepoll ? I2C_F_POLL : 0;
137 1.5 tnn uint8_t cb = SSDFB_I2C_CTRL_BYTE_DATA_MASK;
138 1.5 tnn int error;
139 1.5 tnn uint8_t buf[128];
140 1.5 tnn size_t len;
141 1.5 tnn
142 1.5 tnn error = iic_acquire_bus(sc->sc_i2c_tag, flags);
143 1.5 tnn if (error)
144 1.5 tnn return error;
145 1.5 tnn len = sizeof(buf);
146 1.5 tnn memset(buf, 0, len);
147 1.5 tnn while (len > 0) {
148 1.5 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
149 1.5 tnn sc->sc_i2c_addr, &cb, sizeof(cb), buf, len, flags);
150 1.5 tnn if (!error) {
151 1.5 tnn break;
152 1.5 tnn }
153 1.5 tnn len >>= 1;
154 1.5 tnn }
155 1.5 tnn if (!error && len < 2) {
156 1.5 tnn error = E2BIG;
157 1.5 tnn } else {
158 1.5 tnn sc->sc_transfer_size = len;
159 1.5 tnn }
160 1.5 tnn (void) iic_release_bus(sc->sc_i2c_tag, flags);
161 1.5 tnn
162 1.5 tnn return error;
163 1.5 tnn }
164 1.5 tnn
165 1.5 tnn static int
166 1.5 tnn ssdfb_i2c_transfer(struct ssdfb_i2c_softc *sc, uint8_t cb, uint8_t *data,
167 1.5 tnn size_t len, int flags)
168 1.5 tnn {
169 1.5 tnn int error;
170 1.5 tnn size_t xfer_size = sc->sc_transfer_size;
171 1.5 tnn
172 1.5 tnn while (len >= xfer_size) {
173 1.5 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
174 1.5 tnn sc->sc_i2c_addr, &cb, sizeof(cb), data, xfer_size, flags);
175 1.5 tnn if (error)
176 1.5 tnn return error;
177 1.5 tnn len -= xfer_size;
178 1.5 tnn data += xfer_size;
179 1.5 tnn }
180 1.5 tnn if (len > 0) {
181 1.5 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
182 1.5 tnn sc->sc_i2c_addr, &cb, sizeof(cb), data, len, flags);
183 1.5 tnn }
184 1.5 tnn
185 1.5 tnn return error;
186 1.5 tnn }
187 1.5 tnn
188 1.5 tnn static int
189 1.1 tnn ssdfb_i2c_cmd(void *cookie, uint8_t *cmd, size_t len, bool usepoll)
190 1.1 tnn {
191 1.1 tnn struct ssdfb_i2c_softc *sc = (struct ssdfb_i2c_softc *)cookie;
192 1.1 tnn int flags = usepoll ? I2C_F_POLL : 0;
193 1.1 tnn uint8_t cb = 0;
194 1.1 tnn int error;
195 1.1 tnn
196 1.1 tnn error = iic_acquire_bus(sc->sc_i2c_tag, flags);
197 1.1 tnn if (error)
198 1.1 tnn return error;
199 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
200 1.1 tnn sc->sc_i2c_addr, &cb, sizeof(cb), cmd, len, flags);
201 1.1 tnn (void) iic_release_bus(sc->sc_i2c_tag, flags);
202 1.1 tnn
203 1.1 tnn return error;
204 1.1 tnn }
205 1.1 tnn
206 1.1 tnn static int
207 1.1 tnn ssdfb_i2c_transfer_rect(void *cookie, uint8_t fromcol, uint8_t tocol,
208 1.1 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
209 1.1 tnn {
210 1.1 tnn struct ssdfb_i2c_softc *sc = (struct ssdfb_i2c_softc *)cookie;
211 1.1 tnn uint8_t cmd[2];
212 1.1 tnn int error;
213 1.1 tnn
214 1.1 tnn /*
215 1.1 tnn * Test if large transfers are supported by the parent i2c bus and
216 1.1 tnn * pick the fastest transfer routine for subsequent invocations.
217 1.1 tnn */
218 1.1 tnn switch (sc->sc.sc_p->p_controller_id) {
219 1.1 tnn case SSDFB_CONTROLLER_SSD1306:
220 1.1 tnn sc->sc.sc_transfer_rect = ssdfb_i2c_transfer_rect_ssd1306;
221 1.1 tnn break;
222 1.1 tnn case SSDFB_CONTROLLER_SH1106:
223 1.1 tnn sc->sc.sc_transfer_rect = ssdfb_i2c_transfer_rect_sh1106;
224 1.1 tnn break;
225 1.1 tnn default:
226 1.1 tnn sc->sc.sc_transfer_rect = ssdfb_smbus_transfer_rect;
227 1.1 tnn break;
228 1.1 tnn }
229 1.1 tnn
230 1.1 tnn if (sc->sc.sc_transfer_rect != ssdfb_smbus_transfer_rect) {
231 1.5 tnn error = ssdfb_i2c_probe_transfer_size(sc, usepoll);
232 1.1 tnn if (error)
233 1.1 tnn return error;
234 1.5 tnn aprint_verbose_dev(sc->sc.sc_dev, "%zd-byte transfers\n",
235 1.5 tnn sc->sc_transfer_size);
236 1.5 tnn if (sc->sc_transfer_size == 2) {
237 1.1 tnn sc->sc.sc_transfer_rect = ssdfb_smbus_transfer_rect;
238 1.1 tnn }
239 1.1 tnn }
240 1.1 tnn
241 1.1 tnn /*
242 1.1 tnn * Set addressing mode for SSD1306.
243 1.1 tnn */
244 1.1 tnn if (sc->sc.sc_p->p_controller_id == SSDFB_CONTROLLER_SSD1306) {
245 1.1 tnn cmd[0] = SSD1306_CMD_SET_MEMORY_ADDRESSING_MODE;
246 1.1 tnn cmd[1] = sc->sc.sc_transfer_rect
247 1.1 tnn == ssdfb_i2c_transfer_rect_ssd1306
248 1.1 tnn ? SSD1306_MEMORY_ADDRESSING_MODE_HORIZONTAL
249 1.1 tnn : SSD1306_MEMORY_ADDRESSING_MODE_PAGE;
250 1.1 tnn error = ssdfb_i2c_cmd(cookie, cmd, sizeof(cmd), usepoll);
251 1.1 tnn if (error)
252 1.1 tnn return error;
253 1.1 tnn }
254 1.1 tnn
255 1.1 tnn return sc->sc.sc_transfer_rect(cookie, fromcol, tocol, frompage, topage,
256 1.1 tnn p, stride, usepoll);
257 1.1 tnn }
258 1.1 tnn
259 1.1 tnn
260 1.1 tnn static int
261 1.1 tnn ssdfb_i2c_transfer_rect_ssd1306(void *cookie, uint8_t fromcol, uint8_t tocol,
262 1.1 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
263 1.1 tnn {
264 1.1 tnn struct ssdfb_i2c_softc *sc = (struct ssdfb_i2c_softc *)cookie;
265 1.1 tnn int flags = usepoll ? I2C_F_POLL : 0;
266 1.1 tnn uint8_t cc = 0;
267 1.1 tnn uint8_t cb = SSDFB_I2C_CTRL_BYTE_DATA_MASK;
268 1.3 tnn size_t len = tocol + 1 - fromcol;
269 1.1 tnn int error;
270 1.1 tnn /*
271 1.1 tnn * SSD1306 does not implement the Continuation bit correctly.
272 1.1 tnn * The SH1106 protocol defines that a control byte WITH Co
273 1.1 tnn * set must be inserted between each command. But SSD1306
274 1.1 tnn * fails to parse the commands if we do that.
275 1.1 tnn */
276 1.1 tnn uint8_t cmds[] = {
277 1.1 tnn SSD1306_CMD_SET_COLUMN_ADDRESS,
278 1.1 tnn fromcol, tocol,
279 1.1 tnn SSD1306_CMD_SET_PAGE_ADDRESS,
280 1.1 tnn frompage, topage
281 1.1 tnn };
282 1.1 tnn
283 1.1 tnn error = iic_acquire_bus(sc->sc_i2c_tag, flags);
284 1.1 tnn if (error)
285 1.1 tnn return error;
286 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
287 1.1 tnn sc->sc_i2c_addr, &cc, sizeof(cc), cmds, sizeof(cmds), flags);
288 1.1 tnn if (error)
289 1.1 tnn goto out;
290 1.1 tnn while (frompage <= topage) {
291 1.5 tnn error = ssdfb_i2c_transfer(sc, cb, p, len, flags);
292 1.1 tnn if (error)
293 1.1 tnn goto out;
294 1.1 tnn frompage++;
295 1.1 tnn p += stride;
296 1.1 tnn }
297 1.1 tnn out:
298 1.1 tnn (void) iic_release_bus(sc->sc_i2c_tag, flags);
299 1.1 tnn
300 1.1 tnn return error;
301 1.1 tnn }
302 1.1 tnn
303 1.1 tnn static int
304 1.1 tnn ssdfb_i2c_transfer_rect_sh1106(void *cookie, uint8_t fromcol, uint8_t tocol,
305 1.1 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
306 1.1 tnn {
307 1.1 tnn struct ssdfb_i2c_softc *sc = (struct ssdfb_i2c_softc *)cookie;
308 1.1 tnn int flags = usepoll ? I2C_F_POLL : 0;
309 1.1 tnn uint8_t cb = SSDFB_I2C_CTRL_BYTE_DATA_MASK;
310 1.1 tnn uint8_t cc = SSDFB_I2C_CTRL_BYTE_CONTINUATION_MASK;
311 1.3 tnn size_t len = tocol + 1 - fromcol;
312 1.1 tnn int error;
313 1.1 tnn uint8_t cmds[] = {
314 1.1 tnn SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE + frompage,
315 1.1 tnn SSDFB_I2C_CTRL_BYTE_CONTINUATION_MASK,
316 1.1 tnn SSDFB_CMD_SET_HIGHER_COLUMN_START_ADDRESS_BASE + (fromcol >> 4),
317 1.1 tnn SSDFB_I2C_CTRL_BYTE_CONTINUATION_MASK,
318 1.1 tnn SSDFB_CMD_SET_LOWER_COLUMN_START_ADDRESS_BASE + (fromcol & 0xf)
319 1.1 tnn };
320 1.1 tnn
321 1.1 tnn error = iic_acquire_bus(sc->sc_i2c_tag, flags);
322 1.1 tnn if (error)
323 1.1 tnn return error;
324 1.1 tnn while (frompage <= topage) {
325 1.1 tnn cmds[0] = SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE + frompage;
326 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
327 1.1 tnn sc->sc_i2c_addr, &cc, sizeof(cc), cmds, sizeof(cmds), flags);
328 1.1 tnn if (error)
329 1.1 tnn goto out;
330 1.5 tnn error = ssdfb_i2c_transfer(sc, cb, p, len, flags);
331 1.1 tnn if (error)
332 1.1 tnn goto out;
333 1.1 tnn frompage++;
334 1.1 tnn p += stride;
335 1.1 tnn }
336 1.1 tnn out:
337 1.1 tnn (void) iic_release_bus(sc->sc_i2c_tag, flags);
338 1.1 tnn
339 1.1 tnn return error;
340 1.1 tnn }
341 1.1 tnn
342 1.1 tnn /*
343 1.1 tnn * If the parent is an SMBus, then we can only send 2 bytes
344 1.1 tnn * of payload per txn. The SSD1306 triple byte commands are
345 1.1 tnn * not available so we have to use PAGE addressing mode
346 1.1 tnn * and split data into multiple txns.
347 1.1 tnn * This is ugly and slow but it's the best we can do.
348 1.1 tnn */
349 1.1 tnn static int
350 1.1 tnn ssdfb_smbus_transfer_rect(void *cookie, uint8_t fromcol, uint8_t tocol,
351 1.1 tnn uint8_t frompage, uint8_t topage, uint8_t *p, size_t stride, bool usepoll)
352 1.1 tnn {
353 1.1 tnn struct ssdfb_i2c_softc *sc = (struct ssdfb_i2c_softc *)cookie;
354 1.1 tnn int flags = usepoll ? I2C_F_POLL : 0;
355 1.1 tnn uint8_t cb = SSDFB_I2C_CTRL_BYTE_DATA_MASK;
356 1.1 tnn uint8_t cc = 0;
357 1.3 tnn size_t len = tocol + 1 - fromcol;
358 1.1 tnn uint8_t cmd_higher_col =
359 1.1 tnn SSDFB_CMD_SET_HIGHER_COLUMN_START_ADDRESS_BASE + (fromcol >> 4);
360 1.1 tnn uint8_t cmd_lower_col =
361 1.1 tnn SSDFB_CMD_SET_LOWER_COLUMN_START_ADDRESS_BASE + (fromcol & 0xf);
362 1.1 tnn uint8_t cmd_page;
363 1.1 tnn uint8_t data[2];
364 1.1 tnn uint8_t *colp;
365 1.1 tnn uint8_t *endp;
366 1.1 tnn int error;
367 1.1 tnn
368 1.1 tnn error = iic_acquire_bus(sc->sc_i2c_tag, flags);
369 1.1 tnn if (error)
370 1.1 tnn return error;
371 1.1 tnn while (frompage <= topage) {
372 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
373 1.1 tnn sc->sc_i2c_addr, &cc, sizeof(cc),
374 1.1 tnn &cmd_higher_col, sizeof(cmd_higher_col), flags);
375 1.1 tnn if (error)
376 1.1 tnn goto out;
377 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
378 1.1 tnn sc->sc_i2c_addr, &cc, sizeof(cc),
379 1.1 tnn &cmd_lower_col, sizeof(cmd_lower_col), flags);
380 1.1 tnn if (error)
381 1.1 tnn goto out;
382 1.1 tnn cmd_page = SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE + frompage;
383 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
384 1.1 tnn sc->sc_i2c_addr, &cc, sizeof(cc),
385 1.1 tnn &cmd_page, sizeof(cmd_page), flags);
386 1.1 tnn if (error)
387 1.1 tnn goto out;
388 1.1 tnn colp = p;
389 1.1 tnn endp = colp + len;
390 1.1 tnn if (len & 1) {
391 1.1 tnn data[0] = *colp++;
392 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
393 1.1 tnn sc->sc_i2c_addr, &cb, sizeof(cb), data, 1, flags);
394 1.1 tnn if (error)
395 1.1 tnn goto out;
396 1.1 tnn }
397 1.1 tnn while (colp < endp) {
398 1.1 tnn /*
399 1.1 tnn * Send two bytes at a time. We can't use colp directly
400 1.1 tnn * because i2c controllers sometimes have data alignment
401 1.1 tnn * requirements.
402 1.1 tnn */
403 1.1 tnn data[0] = *colp++;
404 1.1 tnn data[1] = *colp++;
405 1.1 tnn error = iic_exec(sc->sc_i2c_tag, I2C_OP_WRITE_WITH_STOP,
406 1.1 tnn sc->sc_i2c_addr, &cb, sizeof(cb), data, 2, flags);
407 1.1 tnn if (error)
408 1.1 tnn goto out;
409 1.1 tnn }
410 1.1 tnn frompage++;
411 1.1 tnn p += stride;
412 1.1 tnn }
413 1.1 tnn out:
414 1.1 tnn (void) iic_release_bus(sc->sc_i2c_tag, flags);
415 1.5 tnn
416 1.1 tnn return error;
417 1.1 tnn }
418