tda19988.c revision 1.4.8.2 1 1.4.8.2 martin /* $NetBSD: tda19988.c,v 1.4.8.2 2020/04/13 08:04:20 martin Exp $ */
2 1.4.8.2 martin
3 1.4.8.2 martin /*-
4 1.4.8.2 martin * Copyright (c) 2015 Oleksandr Tymoshenko <gonzo (at) freebsd.org>
5 1.4.8.2 martin * All rights reserved.
6 1.4.8.2 martin *
7 1.4.8.2 martin * Redistribution and use in source and binary forms, with or without
8 1.4.8.2 martin * modification, are permitted provided that the following conditions
9 1.4.8.2 martin * are met:
10 1.4.8.2 martin * 1. Redistributions of source code must retain the above copyright
11 1.4.8.2 martin * notice, this list of conditions and the following disclaimer.
12 1.4.8.2 martin * 2. Redistributions in binary form must reproduce the above copyright
13 1.4.8.2 martin * notice, this list of conditions and the following disclaimer in the
14 1.4.8.2 martin * documentation and/or other materials provided with the distribution.
15 1.4.8.2 martin *
16 1.4.8.2 martin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.4.8.2 martin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.4.8.2 martin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.4.8.2 martin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.4.8.2 martin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.4.8.2 martin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.4.8.2 martin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.4.8.2 martin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.4.8.2 martin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.4.8.2 martin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.4.8.2 martin * SUCH DAMAGE.
27 1.4.8.2 martin */
28 1.4.8.2 martin
29 1.4.8.2 martin #include <sys/cdefs.h>
30 1.4.8.2 martin __KERNEL_RCSID(0, "$NetBSD: tda19988.c,v 1.4.8.2 2020/04/13 08:04:20 martin Exp $");
31 1.4.8.2 martin
32 1.4.8.2 martin /*
33 1.4.8.2 martin * NXP TDA19988 HDMI encoder
34 1.4.8.2 martin */
35 1.4.8.2 martin #include <sys/param.h>
36 1.4.8.2 martin #include <sys/systm.h>
37 1.4.8.2 martin #include <sys/kernel.h>
38 1.4.8.2 martin #include <sys/time.h>
39 1.4.8.2 martin #include <sys/bus.h>
40 1.4.8.2 martin #include <sys/types.h>
41 1.4.8.2 martin
42 1.4.8.2 martin #include <dev/i2c/i2cvar.h>
43 1.4.8.2 martin #include <dev/i2c/ddcvar.h>
44 1.4.8.2 martin #include <dev/i2c/ddcreg.h>
45 1.4.8.2 martin
46 1.4.8.2 martin #include <dev/fdt/fdtvar.h>
47 1.4.8.2 martin #include <dev/fdt/fdt_port.h>
48 1.4.8.2 martin
49 1.4.8.2 martin #include <dev/videomode/videomode.h>
50 1.4.8.2 martin #include <dev/videomode/edidvar.h>
51 1.4.8.2 martin
52 1.4.8.2 martin #include <drm/drmP.h>
53 1.4.8.2 martin #include <drm/drm_crtc.h>
54 1.4.8.2 martin #include <drm/drm_crtc_helper.h>
55 1.4.8.2 martin #include <drm/drm_edid.h>
56 1.4.8.2 martin
57 1.4.8.2 martin enum {
58 1.4.8.2 martin TDA19988_PORT_INPUT = 0
59 1.4.8.2 martin };
60 1.4.8.2 martin
61 1.4.8.2 martin #define MKREG(page, addr) (((page) << 8) | (addr))
62 1.4.8.2 martin
63 1.4.8.2 martin #define REGPAGE(reg) (((reg) >> 8) & 0xff)
64 1.4.8.2 martin #define REGADDR(reg) ((reg) & 0xff)
65 1.4.8.2 martin
66 1.4.8.2 martin #define TDA_VERSION MKREG(0x00, 0x00)
67 1.4.8.2 martin #define TDA_MAIN_CNTRL0 MKREG(0x00, 0x01)
68 1.4.8.2 martin #define MAIN_CNTRL0_SR (1 << 0)
69 1.4.8.2 martin #define TDA_VERSION_MSB MKREG(0x00, 0x02)
70 1.4.8.2 martin #define TDA_SOFTRESET MKREG(0x00, 0x0a)
71 1.4.8.2 martin #define SOFTRESET_I2C (1 << 1)
72 1.4.8.2 martin #define SOFTRESET_AUDIO (1 << 0)
73 1.4.8.2 martin #define TDA_DDC_CTRL MKREG(0x00, 0x0b)
74 1.4.8.2 martin #define DDC_ENABLE 0
75 1.4.8.2 martin #define TDA_CCLK MKREG(0x00, 0x0c)
76 1.4.8.2 martin #define CCLK_ENABLE 1
77 1.4.8.2 martin #define TDA_INT_FLAGS_2 MKREG(0x00, 0x11)
78 1.4.8.2 martin #define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
79 1.4.8.2 martin
80 1.4.8.2 martin #define TDA_VIP_CNTRL_0 MKREG(0x00, 0x20)
81 1.4.8.2 martin #define TDA_VIP_CNTRL_1 MKREG(0x00, 0x21)
82 1.4.8.2 martin #define TDA_VIP_CNTRL_2 MKREG(0x00, 0x22)
83 1.4.8.2 martin #define TDA_VIP_CNTRL_3 MKREG(0x00, 0x23)
84 1.4.8.2 martin #define VIP_CNTRL_3_SYNC_HS (2 << 4)
85 1.4.8.2 martin #define VIP_CNTRL_3_V_TGL (1 << 2)
86 1.4.8.2 martin #define VIP_CNTRL_3_H_TGL (1 << 1)
87 1.4.8.2 martin
88 1.4.8.2 martin #define TDA_VIP_CNTRL_4 MKREG(0x00, 0x24)
89 1.4.8.2 martin #define VIP_CNTRL_4_BLANKIT_NDE (0 << 2)
90 1.4.8.2 martin #define VIP_CNTRL_4_BLANKIT_HS_VS (1 << 2)
91 1.4.8.2 martin #define VIP_CNTRL_4_BLANKIT_NHS_VS (2 << 2)
92 1.4.8.2 martin #define VIP_CNTRL_4_BLANKIT_HE_VE (3 << 2)
93 1.4.8.2 martin #define VIP_CNTRL_4_BLC_NONE (0 << 0)
94 1.4.8.2 martin #define VIP_CNTRL_4_BLC_RGB444 (1 << 0)
95 1.4.8.2 martin #define VIP_CNTRL_4_BLC_YUV444 (2 << 0)
96 1.4.8.2 martin #define VIP_CNTRL_4_BLC_YUV422 (3 << 0)
97 1.4.8.2 martin #define TDA_VIP_CNTRL_5 MKREG(0x00, 0x25)
98 1.4.8.2 martin #define VIP_CNTRL_5_SP_CNT(n) (((n) & 3) << 1)
99 1.4.8.2 martin #define TDA_MUX_VP_VIP_OUT MKREG(0x00, 0x27)
100 1.4.8.2 martin #define TDA_MAT_CONTRL MKREG(0x00, 0x80)
101 1.4.8.2 martin #define MAT_CONTRL_MAT_BP (1 << 2)
102 1.4.8.2 martin #define TDA_VIDFORMAT MKREG(0x00, 0xa0)
103 1.4.8.2 martin #define TDA_REFPIX_MSB MKREG(0x00, 0xa1)
104 1.4.8.2 martin #define TDA_REFPIX_LSB MKREG(0x00, 0xa2)
105 1.4.8.2 martin #define TDA_REFLINE_MSB MKREG(0x00, 0xa3)
106 1.4.8.2 martin #define TDA_REFLINE_LSB MKREG(0x00, 0xa4)
107 1.4.8.2 martin #define TDA_NPIX_MSB MKREG(0x00, 0xa5)
108 1.4.8.2 martin #define TDA_NPIX_LSB MKREG(0x00, 0xa6)
109 1.4.8.2 martin #define TDA_NLINE_MSB MKREG(0x00, 0xa7)
110 1.4.8.2 martin #define TDA_NLINE_LSB MKREG(0x00, 0xa8)
111 1.4.8.2 martin #define TDA_VS_LINE_STRT_1_MSB MKREG(0x00, 0xa9)
112 1.4.8.2 martin #define TDA_VS_LINE_STRT_1_LSB MKREG(0x00, 0xaa)
113 1.4.8.2 martin #define TDA_VS_PIX_STRT_1_MSB MKREG(0x00, 0xab)
114 1.4.8.2 martin #define TDA_VS_PIX_STRT_1_LSB MKREG(0x00, 0xac)
115 1.4.8.2 martin #define TDA_VS_LINE_END_1_MSB MKREG(0x00, 0xad)
116 1.4.8.2 martin #define TDA_VS_LINE_END_1_LSB MKREG(0x00, 0xae)
117 1.4.8.2 martin #define TDA_VS_PIX_END_1_MSB MKREG(0x00, 0xaf)
118 1.4.8.2 martin #define TDA_VS_PIX_END_1_LSB MKREG(0x00, 0xb0)
119 1.4.8.2 martin #define TDA_VS_LINE_STRT_2_MSB MKREG(0x00, 0xb1)
120 1.4.8.2 martin #define TDA_VS_LINE_STRT_2_LSB MKREG(0x00, 0xb2)
121 1.4.8.2 martin #define TDA_VS_PIX_STRT_2_MSB MKREG(0x00, 0xb3)
122 1.4.8.2 martin #define TDA_VS_PIX_STRT_2_LSB MKREG(0x00, 0xb4)
123 1.4.8.2 martin #define TDA_VS_LINE_END_2_MSB MKREG(0x00, 0xb5)
124 1.4.8.2 martin #define TDA_VS_LINE_END_2_LSB MKREG(0x00, 0xb6)
125 1.4.8.2 martin #define TDA_VS_PIX_END_2_MSB MKREG(0x00, 0xb7)
126 1.4.8.2 martin #define TDA_VS_PIX_END_2_LSB MKREG(0x00, 0xb8)
127 1.4.8.2 martin #define TDA_HS_PIX_START_MSB MKREG(0x00, 0xb9)
128 1.4.8.2 martin #define TDA_HS_PIX_START_LSB MKREG(0x00, 0xba)
129 1.4.8.2 martin #define TDA_HS_PIX_STOP_MSB MKREG(0x00, 0xbb)
130 1.4.8.2 martin #define TDA_HS_PIX_STOP_LSB MKREG(0x00, 0xbc)
131 1.4.8.2 martin #define TDA_VWIN_START_1_MSB MKREG(0x00, 0xbd)
132 1.4.8.2 martin #define TDA_VWIN_START_1_LSB MKREG(0x00, 0xbe)
133 1.4.8.2 martin #define TDA_VWIN_END_1_MSB MKREG(0x00, 0xbf)
134 1.4.8.2 martin #define TDA_VWIN_END_1_LSB MKREG(0x00, 0xc0)
135 1.4.8.2 martin #define TDA_VWIN_START_2_MSB MKREG(0x00, 0xc1)
136 1.4.8.2 martin #define TDA_VWIN_START_2_LSB MKREG(0x00, 0xc2)
137 1.4.8.2 martin #define TDA_VWIN_END_2_MSB MKREG(0x00, 0xc3)
138 1.4.8.2 martin #define TDA_VWIN_END_2_LSB MKREG(0x00, 0xc4)
139 1.4.8.2 martin #define TDA_DE_START_MSB MKREG(0x00, 0xc5)
140 1.4.8.2 martin #define TDA_DE_START_LSB MKREG(0x00, 0xc6)
141 1.4.8.2 martin #define TDA_DE_STOP_MSB MKREG(0x00, 0xc7)
142 1.4.8.2 martin #define TDA_DE_STOP_LSB MKREG(0x00, 0xc8)
143 1.4.8.2 martin
144 1.4.8.2 martin #define TDA_TBG_CNTRL_0 MKREG(0x00, 0xca)
145 1.4.8.2 martin #define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
146 1.4.8.2 martin #define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
147 1.4.8.2 martin
148 1.4.8.2 martin #define TDA_TBG_CNTRL_1 MKREG(0x00, 0xcb)
149 1.4.8.2 martin #define TBG_CNTRL_1_DWIN_DIS (1 << 6)
150 1.4.8.2 martin #define TBG_CNTRL_1_TGL_EN (1 << 2)
151 1.4.8.2 martin #define TBG_CNTRL_1_V_TGL (1 << 1)
152 1.4.8.2 martin #define TBG_CNTRL_1_H_TGL (1 << 0)
153 1.4.8.2 martin
154 1.4.8.2 martin #define TDA_HVF_CNTRL_0 MKREG(0x00, 0xe4)
155 1.4.8.2 martin #define HVF_CNTRL_0_PREFIL_NONE (0 << 2)
156 1.4.8.2 martin #define HVF_CNTRL_0_INTPOL_BYPASS (0 << 0)
157 1.4.8.2 martin #define TDA_HVF_CNTRL_1 MKREG(0x00, 0xe5)
158 1.4.8.2 martin #define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
159 1.4.8.2 martin #define HVF_CNTRL_1_VQR_FULL HVF_CNTRL_1_VQR(0)
160 1.4.8.2 martin #define TDA_ENABLE_SPACE MKREG(0x00, 0xd6)
161 1.4.8.2 martin #define TDA_RPT_CNTRL MKREG(0x00, 0xf0)
162 1.4.8.2 martin
163 1.4.8.2 martin #define TDA_PLL_SERIAL_1 MKREG(0x02, 0x00)
164 1.4.8.2 martin #define PLL_SERIAL_1_SRL_MAN_IP (1 << 6)
165 1.4.8.2 martin #define TDA_PLL_SERIAL_2 MKREG(0x02, 0x01)
166 1.4.8.2 martin #define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
167 1.4.8.2 martin #define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 0x3) << 0)
168 1.4.8.2 martin #define TDA_PLL_SERIAL_3 MKREG(0x02, 0x02)
169 1.4.8.2 martin #define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
170 1.4.8.2 martin #define PLL_SERIAL_3_SRL_DE (1 << 2)
171 1.4.8.2 martin #define PLL_SERIAL_3_SRL_CCIR (1 << 0)
172 1.4.8.2 martin #define TDA_SERIALIZER MKREG(0x02, 0x03)
173 1.4.8.2 martin #define TDA_BUFFER_OUT MKREG(0x02, 0x04)
174 1.4.8.2 martin #define TDA_PLL_SCG1 MKREG(0x02, 0x05)
175 1.4.8.2 martin #define TDA_PLL_SCG2 MKREG(0x02, 0x06)
176 1.4.8.2 martin #define TDA_PLL_SCGN1 MKREG(0x02, 0x07)
177 1.4.8.2 martin #define TDA_PLL_SCGN2 MKREG(0x02, 0x08)
178 1.4.8.2 martin #define TDA_PLL_SCGR1 MKREG(0x02, 0x09)
179 1.4.8.2 martin #define TDA_PLL_SCGR2 MKREG(0x02, 0x0a)
180 1.4.8.2 martin
181 1.4.8.2 martin #define TDA_SEL_CLK MKREG(0x02, 0x11)
182 1.4.8.2 martin #define SEL_CLK_ENA_SC_CLK (1 << 3)
183 1.4.8.2 martin #define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
184 1.4.8.2 martin #define SEL_CLK_SEL_CLK1 (1 << 0)
185 1.4.8.2 martin #define TDA_ANA_GENERAL MKREG(0x02, 0x12)
186 1.4.8.2 martin
187 1.4.8.2 martin #define TDA_EDID_DATA0 MKREG(0x09, 0x00)
188 1.4.8.2 martin #define TDA_EDID_CTRL MKREG(0x09, 0xfa)
189 1.4.8.2 martin #define TDA_DDC_ADDR MKREG(0x09, 0xfb)
190 1.4.8.2 martin #define TDA_DDC_OFFS MKREG(0x09, 0xfc)
191 1.4.8.2 martin #define TDA_DDC_SEGM_ADDR MKREG(0x09, 0xfd)
192 1.4.8.2 martin #define TDA_DDC_SEGM MKREG(0x09, 0xfe)
193 1.4.8.2 martin
194 1.4.8.2 martin #define TDA_IF_VSP MKREG(0x10, 0x20)
195 1.4.8.2 martin #define TDA_IF_AVI MKREG(0x10, 0x40)
196 1.4.8.2 martin #define TDA_IF_SPD MKREG(0x10, 0x60)
197 1.4.8.2 martin #define TDA_IF_AUD MKREG(0x10, 0x80)
198 1.4.8.2 martin #define TDA_IF_MPS MKREG(0x10, 0xa0)
199 1.4.8.2 martin
200 1.4.8.2 martin #define TDA_ENC_CNTRL MKREG(0x11, 0x0d)
201 1.4.8.2 martin #define ENC_CNTRL_DVI_MODE (0 << 2)
202 1.4.8.2 martin #define ENC_CNTRL_HDMI_MODE (1 << 2)
203 1.4.8.2 martin #define TDA_DIP_IF_FLAGS MKREG(0x11, 0x0f)
204 1.4.8.2 martin #define DIP_IF_FLAGS_IF5 (1 << 5)
205 1.4.8.2 martin #define DIP_IF_FLAGS_IF4 (1 << 4)
206 1.4.8.2 martin #define DIP_IF_FLAGS_IF3 (1 << 3)
207 1.4.8.2 martin #define DIP_IF_FLAGS_IF2 (1 << 2) /* AVI IF on page 10h */
208 1.4.8.2 martin #define DIP_IF_FLAGS_IF1 (1 << 1)
209 1.4.8.2 martin
210 1.4.8.2 martin #define TDA_TX3 MKREG(0x12, 0x9a)
211 1.4.8.2 martin #define TDA_TX4 MKREG(0x12, 0x9b)
212 1.4.8.2 martin #define TX4_PD_RAM (1 << 1)
213 1.4.8.2 martin #define TDA_HDCP_TX33 MKREG(0x12, 0xb8)
214 1.4.8.2 martin #define HDCP_TX33_HDMI (1 << 1)
215 1.4.8.2 martin
216 1.4.8.2 martin #define TDA_CURPAGE_ADDR 0xff
217 1.4.8.2 martin
218 1.4.8.2 martin #define TDA_CEC_RXSHPDLEV 0xfe
219 1.4.8.2 martin #define RXSHPDLEV_HPD __BIT(1)
220 1.4.8.2 martin
221 1.4.8.2 martin #define TDA_CEC_ENAMODS 0xff
222 1.4.8.2 martin #define ENAMODS_RXSENS (1 << 2)
223 1.4.8.2 martin #define ENAMODS_HDMI (1 << 1)
224 1.4.8.2 martin #define TDA_CEC_FRO_IM_CLK_CTRL 0xfb
225 1.4.8.2 martin #define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
226 1.4.8.2 martin #define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
227 1.4.8.2 martin
228 1.4.8.2 martin /* EDID reading */
229 1.4.8.2 martin #define MAX_READ_ATTEMPTS 100
230 1.4.8.2 martin
231 1.4.8.2 martin /* EDID fields */
232 1.4.8.2 martin #define EDID_MODES0 35
233 1.4.8.2 martin #define EDID_MODES1 36
234 1.4.8.2 martin #define EDID_TIMING_START 38
235 1.4.8.2 martin #define EDID_TIMING_END 54
236 1.4.8.2 martin #define EDID_TIMING_X(v) (((v) + 31) * 8)
237 1.4.8.2 martin #define EDID_FREQ(v) (((v) & 0x3f) + 60)
238 1.4.8.2 martin #define EDID_RATIO(v) (((v) >> 6) & 0x3)
239 1.4.8.2 martin #define EDID_RATIO_10x16 0
240 1.4.8.2 martin #define EDID_RATIO_3x4 1
241 1.4.8.2 martin #define EDID_RATIO_4x5 2
242 1.4.8.2 martin #define EDID_RATIO_9x16 3
243 1.4.8.2 martin
244 1.4.8.2 martin #define TDA19988 0x0301
245 1.4.8.2 martin
246 1.4.8.2 martin static const struct device_compatible_entry compat_data[] = {
247 1.4.8.2 martin { "nxp,tda998x", 1 },
248 1.4.8.2 martin { NULL }
249 1.4.8.2 martin };
250 1.4.8.2 martin
251 1.4.8.2 martin struct tda19988_softc;
252 1.4.8.2 martin
253 1.4.8.2 martin struct tda19988_connector {
254 1.4.8.2 martin struct drm_connector base;
255 1.4.8.2 martin struct tda19988_softc *sc;
256 1.4.8.2 martin };
257 1.4.8.2 martin
258 1.4.8.2 martin struct tda19988_softc {
259 1.4.8.2 martin device_t sc_dev;
260 1.4.8.2 martin int sc_phandle;
261 1.4.8.2 martin i2c_tag_t sc_i2c;
262 1.4.8.2 martin i2c_addr_t sc_addr;
263 1.4.8.2 martin uint32_t sc_cec_addr;
264 1.4.8.2 martin uint16_t sc_version;
265 1.4.8.2 martin int sc_current_page;
266 1.4.8.2 martin uint8_t *sc_edid;
267 1.4.8.2 martin uint32_t sc_edid_len;
268 1.4.8.2 martin bool sc_edid_valid;
269 1.4.8.2 martin
270 1.4.8.2 martin struct drm_bridge sc_bridge;
271 1.4.8.2 martin struct tda19988_connector sc_connector;
272 1.4.8.2 martin
273 1.4.8.2 martin struct fdt_device_ports sc_ports;
274 1.4.8.2 martin
275 1.4.8.2 martin enum drm_connector_status sc_last_status;
276 1.4.8.2 martin };
277 1.4.8.2 martin
278 1.4.8.2 martin #define to_tda_connector(x) container_of(x, struct tda19988_connector, base)
279 1.4.8.2 martin
280 1.4.8.2 martin static int
281 1.4.8.2 martin tda19988_set_page(struct tda19988_softc *sc, uint8_t page)
282 1.4.8.2 martin {
283 1.4.8.2 martin uint8_t buf[2] = { TDA_CURPAGE_ADDR, page };
284 1.4.8.2 martin int result;
285 1.4.8.2 martin
286 1.4.8.2 martin result = iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_addr, buf, 2, NULL, 0, 0);
287 1.4.8.2 martin if (result == 0)
288 1.4.8.2 martin sc->sc_current_page = page;
289 1.4.8.2 martin
290 1.4.8.2 martin return result;
291 1.4.8.2 martin }
292 1.4.8.2 martin
293 1.4.8.2 martin static int
294 1.4.8.2 martin tda19988_cec_read(struct tda19988_softc *sc, uint8_t addr, uint8_t *data)
295 1.4.8.2 martin {
296 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_cec_addr, &addr, 1, data, 1, 0);
297 1.4.8.2 martin }
298 1.4.8.2 martin
299 1.4.8.2 martin static int
300 1.4.8.2 martin tda19988_cec_write(struct tda19988_softc *sc, uint8_t addr, uint8_t data)
301 1.4.8.2 martin {
302 1.4.8.2 martin uint8_t buf[2] = { addr, data };
303 1.4.8.2 martin
304 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_cec_addr, buf, 2, NULL, 0, 0);
305 1.4.8.2 martin }
306 1.4.8.2 martin
307 1.4.8.2 martin static int
308 1.4.8.2 martin tda19988_block_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data, int len)
309 1.4.8.2 martin {
310 1.4.8.2 martin uint8_t reg;
311 1.4.8.2 martin
312 1.4.8.2 martin reg = REGADDR(addr);
313 1.4.8.2 martin
314 1.4.8.2 martin if (sc->sc_current_page != REGPAGE(addr))
315 1.4.8.2 martin tda19988_set_page(sc, REGPAGE(addr));
316 1.4.8.2 martin
317 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, ®, 1, data, len, 0);
318 1.4.8.2 martin }
319 1.4.8.2 martin
320 1.4.8.2 martin static int
321 1.4.8.2 martin tda19988_reg_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data)
322 1.4.8.2 martin {
323 1.4.8.2 martin uint8_t reg;
324 1.4.8.2 martin
325 1.4.8.2 martin reg = REGADDR(addr);
326 1.4.8.2 martin
327 1.4.8.2 martin if (sc->sc_current_page != REGPAGE(addr))
328 1.4.8.2 martin tda19988_set_page(sc, REGPAGE(addr));
329 1.4.8.2 martin
330 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, ®, 1, data, 1, 0);
331 1.4.8.2 martin }
332 1.4.8.2 martin
333 1.4.8.2 martin static int
334 1.4.8.2 martin tda19988_reg_write(struct tda19988_softc *sc, uint16_t addr, uint8_t data)
335 1.4.8.2 martin {
336 1.4.8.2 martin uint8_t buf[2] = { REGADDR(addr), data };
337 1.4.8.2 martin
338 1.4.8.2 martin if (sc->sc_current_page != REGPAGE(addr))
339 1.4.8.2 martin tda19988_set_page(sc, REGPAGE(addr));
340 1.4.8.2 martin
341 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_addr, buf, 2, NULL, 0, 0);
342 1.4.8.2 martin }
343 1.4.8.2 martin
344 1.4.8.2 martin static int
345 1.4.8.2 martin tda19988_reg_write2(struct tda19988_softc *sc, uint16_t address, uint16_t data)
346 1.4.8.2 martin {
347 1.4.8.2 martin uint8_t buf[3];
348 1.4.8.2 martin
349 1.4.8.2 martin buf[0] = REGADDR(address);
350 1.4.8.2 martin buf[1] = (data >> 8);
351 1.4.8.2 martin buf[2] = (data & 0xff);
352 1.4.8.2 martin
353 1.4.8.2 martin if (sc->sc_current_page != REGPAGE(address))
354 1.4.8.2 martin tda19988_set_page(sc, REGPAGE(address));
355 1.4.8.2 martin
356 1.4.8.2 martin return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, buf, 3, NULL, 0, 0);
357 1.4.8.2 martin }
358 1.4.8.2 martin
359 1.4.8.2 martin static void
360 1.4.8.2 martin tda19988_reg_set(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
361 1.4.8.2 martin {
362 1.4.8.2 martin uint8_t data;
363 1.4.8.2 martin
364 1.4.8.2 martin tda19988_reg_read(sc, addr, &data);
365 1.4.8.2 martin data |= flags;
366 1.4.8.2 martin tda19988_reg_write(sc, addr, data);
367 1.4.8.2 martin }
368 1.4.8.2 martin
369 1.4.8.2 martin static void
370 1.4.8.2 martin tda19988_reg_clear(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
371 1.4.8.2 martin {
372 1.4.8.2 martin uint8_t data;
373 1.4.8.2 martin
374 1.4.8.2 martin tda19988_reg_read(sc, addr, &data);
375 1.4.8.2 martin data &= ~flags;
376 1.4.8.2 martin tda19988_reg_write(sc, addr, data);
377 1.4.8.2 martin }
378 1.4.8.2 martin
379 1.4.8.2 martin static int
380 1.4.8.2 martin tda19988_match(device_t parent, cfdata_t match, void *aux)
381 1.4.8.2 martin {
382 1.4.8.2 martin struct i2c_attach_args * const ia = aux;
383 1.4.8.2 martin int match_result;
384 1.4.8.2 martin
385 1.4.8.2 martin if (iic_use_direct_match(ia, match, compat_data, &match_result))
386 1.4.8.2 martin return match_result;
387 1.4.8.2 martin
388 1.4.8.2 martin return 0;
389 1.4.8.2 martin }
390 1.4.8.2 martin
391 1.4.8.2 martin static void
392 1.4.8.2 martin tda19988_init_encoder(struct tda19988_softc *sc, const struct drm_display_mode *mode)
393 1.4.8.2 martin {
394 1.4.8.2 martin uint16_t ref_pix, ref_line, n_pix, n_line;
395 1.4.8.2 martin uint16_t hs_pix_start, hs_pix_stop;
396 1.4.8.2 martin uint16_t vs1_pix_start, vs1_pix_stop;
397 1.4.8.2 martin uint16_t vs1_line_start, vs1_line_end;
398 1.4.8.2 martin uint16_t vs2_pix_start, vs2_pix_stop;
399 1.4.8.2 martin uint16_t vs2_line_start, vs2_line_end;
400 1.4.8.2 martin uint16_t vwin1_line_start, vwin1_line_end;
401 1.4.8.2 martin uint16_t vwin2_line_start, vwin2_line_end;
402 1.4.8.2 martin uint16_t de_start, de_stop;
403 1.4.8.2 martin uint8_t reg, div;
404 1.4.8.2 martin
405 1.4.8.2 martin n_pix = mode->crtc_htotal;
406 1.4.8.2 martin n_line = mode->crtc_vtotal;
407 1.4.8.2 martin
408 1.4.8.2 martin hs_pix_stop = mode->crtc_hsync_end - mode->crtc_hdisplay;
409 1.4.8.2 martin hs_pix_start = mode->crtc_hsync_start - mode->crtc_hdisplay;
410 1.4.8.2 martin
411 1.4.8.2 martin de_stop = mode->crtc_htotal;
412 1.4.8.2 martin de_start = mode->crtc_htotal - mode->crtc_hdisplay;
413 1.4.8.2 martin ref_pix = hs_pix_start + 3;
414 1.4.8.2 martin
415 1.4.8.2 martin if (mode->flags & DRM_MODE_FLAG_HSKEW)
416 1.4.8.2 martin ref_pix += mode->crtc_hskew;
417 1.4.8.2 martin
418 1.4.8.2 martin if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
419 1.4.8.2 martin ref_line = 1 + mode->crtc_vsync_start - mode->crtc_vdisplay;
420 1.4.8.2 martin vwin1_line_start = mode->crtc_vtotal - mode->crtc_vdisplay - 1;
421 1.4.8.2 martin vwin1_line_end = vwin1_line_start + mode->crtc_vdisplay;
422 1.4.8.2 martin
423 1.4.8.2 martin vs1_pix_start = vs1_pix_stop = hs_pix_start;
424 1.4.8.2 martin vs1_line_start = mode->crtc_vsync_start - mode->crtc_vdisplay;
425 1.4.8.2 martin vs1_line_end = vs1_line_start + mode->crtc_vsync_end - mode->crtc_vsync_start;
426 1.4.8.2 martin
427 1.4.8.2 martin vwin2_line_start = vwin2_line_end = 0;
428 1.4.8.2 martin vs2_pix_start = vs2_pix_stop = 0;
429 1.4.8.2 martin vs2_line_start = vs2_line_end = 0;
430 1.4.8.2 martin } else {
431 1.4.8.2 martin ref_line = 1 + (mode->crtc_vsync_start - mode->crtc_vdisplay)/2;
432 1.4.8.2 martin vwin1_line_start = (mode->crtc_vtotal - mode->crtc_vdisplay)/2;
433 1.4.8.2 martin vwin1_line_end = vwin1_line_start + mode->crtc_vdisplay/2;
434 1.4.8.2 martin
435 1.4.8.2 martin vs1_pix_start = vs1_pix_stop = hs_pix_start;
436 1.4.8.2 martin vs1_line_start = (mode->crtc_vsync_start - mode->crtc_vdisplay)/2;
437 1.4.8.2 martin vs1_line_end = vs1_line_start + (mode->crtc_vsync_end - mode->crtc_vsync_start)/2;
438 1.4.8.2 martin
439 1.4.8.2 martin vwin2_line_start = vwin1_line_start + mode->crtc_vtotal/2;
440 1.4.8.2 martin vwin2_line_end = vwin2_line_start + mode->crtc_vdisplay/2;
441 1.4.8.2 martin
442 1.4.8.2 martin vs2_pix_start = vs2_pix_stop = hs_pix_start + mode->crtc_htotal/2;
443 1.4.8.2 martin vs2_line_start = vs1_line_start + mode->crtc_vtotal/2 ;
444 1.4.8.2 martin vs2_line_end = vs2_line_start + (mode->crtc_vsync_end - mode->crtc_vsync_start)/2;
445 1.4.8.2 martin }
446 1.4.8.2 martin
447 1.4.8.2 martin div = 148500 / mode->crtc_clock;
448 1.4.8.2 martin if (div != 0) {
449 1.4.8.2 martin div--;
450 1.4.8.2 martin if (div > 3)
451 1.4.8.2 martin div = 3;
452 1.4.8.2 martin }
453 1.4.8.2 martin
454 1.4.8.2 martin /* set HDMI HDCP mode off */
455 1.4.8.2 martin tda19988_reg_set(sc, TDA_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
456 1.4.8.2 martin tda19988_reg_clear(sc, TDA_HDCP_TX33, HDCP_TX33_HDMI);
457 1.4.8.2 martin tda19988_reg_write(sc, TDA_ENC_CNTRL, ENC_CNTRL_DVI_MODE);
458 1.4.8.2 martin
459 1.4.8.2 martin /* no pre-filter or interpolator */
460 1.4.8.2 martin tda19988_reg_write(sc, TDA_HVF_CNTRL_0,
461 1.4.8.2 martin HVF_CNTRL_0_INTPOL_BYPASS | HVF_CNTRL_0_PREFIL_NONE);
462 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
463 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_4,
464 1.4.8.2 martin VIP_CNTRL_4_BLANKIT_NDE | VIP_CNTRL_4_BLC_NONE);
465 1.4.8.2 martin
466 1.4.8.2 martin tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
467 1.4.8.2 martin tda19988_reg_clear(sc, TDA_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IP);
468 1.4.8.2 martin tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
469 1.4.8.2 martin tda19988_reg_write(sc, TDA_SERIALIZER, 0);
470 1.4.8.2 martin tda19988_reg_write(sc, TDA_HVF_CNTRL_1, HVF_CNTRL_1_VQR_FULL);
471 1.4.8.2 martin
472 1.4.8.2 martin tda19988_reg_write(sc, TDA_RPT_CNTRL, 0);
473 1.4.8.2 martin tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
474 1.4.8.2 martin SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
475 1.4.8.2 martin
476 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
477 1.4.8.2 martin PLL_SERIAL_2_SRL_PR(0));
478 1.4.8.2 martin
479 1.4.8.2 martin tda19988_reg_set(sc, TDA_MAT_CONTRL, MAT_CONTRL_MAT_BP);
480 1.4.8.2 martin
481 1.4.8.2 martin tda19988_reg_write(sc, TDA_ANA_GENERAL, 0x09);
482 1.4.8.2 martin
483 1.4.8.2 martin tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
484 1.4.8.2 martin
485 1.4.8.2 martin /*
486 1.4.8.2 martin * Sync on rising HSYNC/VSYNC
487 1.4.8.2 martin */
488 1.4.8.2 martin reg = VIP_CNTRL_3_SYNC_HS;
489 1.4.8.2 martin if (mode->flags & DRM_MODE_FLAG_NHSYNC)
490 1.4.8.2 martin reg |= VIP_CNTRL_3_H_TGL;
491 1.4.8.2 martin if (mode->flags & DRM_MODE_FLAG_NVSYNC)
492 1.4.8.2 martin reg |= VIP_CNTRL_3_V_TGL;
493 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_3, reg);
494 1.4.8.2 martin
495 1.4.8.2 martin reg = TBG_CNTRL_1_TGL_EN;
496 1.4.8.2 martin if (mode->flags & DRM_MODE_FLAG_NHSYNC)
497 1.4.8.2 martin reg |= TBG_CNTRL_1_H_TGL;
498 1.4.8.2 martin if (mode->flags & DRM_MODE_FLAG_NVSYNC)
499 1.4.8.2 martin reg |= TBG_CNTRL_1_V_TGL;
500 1.4.8.2 martin tda19988_reg_write(sc, TDA_TBG_CNTRL_1, reg);
501 1.4.8.2 martin
502 1.4.8.2 martin /* Program timing */
503 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIDFORMAT, 0x00);
504 1.4.8.2 martin
505 1.4.8.2 martin tda19988_reg_write2(sc, TDA_REFPIX_MSB, ref_pix);
506 1.4.8.2 martin tda19988_reg_write2(sc, TDA_REFLINE_MSB, ref_line);
507 1.4.8.2 martin tda19988_reg_write2(sc, TDA_NPIX_MSB, n_pix);
508 1.4.8.2 martin tda19988_reg_write2(sc, TDA_NLINE_MSB, n_line);
509 1.4.8.2 martin
510 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_LINE_STRT_1_MSB, vs1_line_start);
511 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_PIX_STRT_1_MSB, vs1_pix_start);
512 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_LINE_END_1_MSB, vs1_line_end);
513 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_PIX_END_1_MSB, vs1_pix_stop);
514 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_LINE_STRT_2_MSB, vs2_line_start);
515 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_PIX_STRT_2_MSB, vs2_pix_start);
516 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_LINE_END_2_MSB, vs2_line_end);
517 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VS_PIX_END_2_MSB, vs2_pix_stop);
518 1.4.8.2 martin tda19988_reg_write2(sc, TDA_HS_PIX_START_MSB, hs_pix_start);
519 1.4.8.2 martin tda19988_reg_write2(sc, TDA_HS_PIX_STOP_MSB, hs_pix_stop);
520 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VWIN_START_1_MSB, vwin1_line_start);
521 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VWIN_END_1_MSB, vwin1_line_end);
522 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VWIN_START_2_MSB, vwin2_line_start);
523 1.4.8.2 martin tda19988_reg_write2(sc, TDA_VWIN_END_2_MSB, vwin2_line_end);
524 1.4.8.2 martin tda19988_reg_write2(sc, TDA_DE_START_MSB, de_start);
525 1.4.8.2 martin tda19988_reg_write2(sc, TDA_DE_STOP_MSB, de_stop);
526 1.4.8.2 martin
527 1.4.8.2 martin if (sc->sc_version == TDA19988)
528 1.4.8.2 martin tda19988_reg_write(sc, TDA_ENABLE_SPACE, 0x00);
529 1.4.8.2 martin
530 1.4.8.2 martin /* must be last register set */
531 1.4.8.2 martin tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
532 1.4.8.2 martin }
533 1.4.8.2 martin
534 1.4.8.2 martin static int
535 1.4.8.2 martin tda19988_read_edid_block(struct tda19988_softc *sc, uint8_t *buf, int block)
536 1.4.8.2 martin {
537 1.4.8.2 martin int attempt, err;
538 1.4.8.2 martin uint8_t data;
539 1.4.8.2 martin
540 1.4.8.2 martin err = 0;
541 1.4.8.2 martin
542 1.4.8.2 martin tda19988_reg_set(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
543 1.4.8.2 martin
544 1.4.8.2 martin /* Block 0 */
545 1.4.8.2 martin tda19988_reg_write(sc, TDA_DDC_ADDR, 0xa0);
546 1.4.8.2 martin tda19988_reg_write(sc, TDA_DDC_OFFS, (block % 2) ? 128 : 0);
547 1.4.8.2 martin tda19988_reg_write(sc, TDA_DDC_SEGM_ADDR, 0x60);
548 1.4.8.2 martin tda19988_reg_write(sc, TDA_DDC_SEGM, block / 2);
549 1.4.8.2 martin
550 1.4.8.2 martin tda19988_reg_write(sc, TDA_EDID_CTRL, 1);
551 1.4.8.2 martin tda19988_reg_write(sc, TDA_EDID_CTRL, 0);
552 1.4.8.2 martin
553 1.4.8.2 martin data = 0;
554 1.4.8.2 martin for (attempt = 0; attempt < MAX_READ_ATTEMPTS; attempt++) {
555 1.4.8.2 martin tda19988_reg_read(sc, TDA_INT_FLAGS_2, &data);
556 1.4.8.2 martin if (data & INT_FLAGS_2_EDID_BLK_RD)
557 1.4.8.2 martin break;
558 1.4.8.2 martin delay(1000);
559 1.4.8.2 martin }
560 1.4.8.2 martin
561 1.4.8.2 martin if (attempt == MAX_READ_ATTEMPTS) {
562 1.4.8.2 martin err = -1;
563 1.4.8.2 martin goto done;
564 1.4.8.2 martin }
565 1.4.8.2 martin
566 1.4.8.2 martin if (tda19988_block_read(sc, TDA_EDID_DATA0, buf, EDID_LENGTH) != 0) {
567 1.4.8.2 martin err = -1;
568 1.4.8.2 martin goto done;
569 1.4.8.2 martin }
570 1.4.8.2 martin
571 1.4.8.2 martin done:
572 1.4.8.2 martin tda19988_reg_clear(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
573 1.4.8.2 martin
574 1.4.8.2 martin return (err);
575 1.4.8.2 martin }
576 1.4.8.2 martin
577 1.4.8.2 martin static int
578 1.4.8.2 martin tda19988_read_edid(struct tda19988_softc *sc)
579 1.4.8.2 martin {
580 1.4.8.2 martin int err;
581 1.4.8.2 martin int blocks, i;
582 1.4.8.2 martin uint8_t *buf, *edid;
583 1.4.8.2 martin
584 1.4.8.2 martin err = 0;
585 1.4.8.2 martin if (sc->sc_version == TDA19988)
586 1.4.8.2 martin tda19988_reg_clear(sc, TDA_TX4, TX4_PD_RAM);
587 1.4.8.2 martin
588 1.4.8.2 martin err = tda19988_read_edid_block(sc, sc->sc_edid, 0);
589 1.4.8.2 martin if (err)
590 1.4.8.2 martin goto done;
591 1.4.8.2 martin
592 1.4.8.2 martin blocks = sc->sc_edid[0x7e];
593 1.4.8.2 martin if (blocks > 0) {
594 1.4.8.2 martin if (sc->sc_edid_len != EDID_LENGTH*(blocks+1)) {
595 1.4.8.2 martin edid = kmem_zalloc(EDID_LENGTH*(blocks+1), KM_SLEEP);
596 1.4.8.2 martin memcpy(edid, sc->sc_edid, EDID_LENGTH);
597 1.4.8.2 martin kmem_free(sc->sc_edid, sc->sc_edid_len);
598 1.4.8.2 martin sc->sc_edid = edid;
599 1.4.8.2 martin sc->sc_edid_len = EDID_LENGTH*(blocks+1);
600 1.4.8.2 martin }
601 1.4.8.2 martin for (i = 0; i < blocks; i++) {
602 1.4.8.2 martin /* TODO: check validity */
603 1.4.8.2 martin buf = sc->sc_edid + EDID_LENGTH*(i+1);
604 1.4.8.2 martin err = tda19988_read_edid_block(sc, buf, i);
605 1.4.8.2 martin if (err)
606 1.4.8.2 martin goto done;
607 1.4.8.2 martin }
608 1.4.8.2 martin }
609 1.4.8.2 martin
610 1.4.8.2 martin done:
611 1.4.8.2 martin if (sc->sc_version == TDA19988)
612 1.4.8.2 martin tda19988_reg_set(sc, TDA_TX4, TX4_PD_RAM);
613 1.4.8.2 martin
614 1.4.8.2 martin return (err);
615 1.4.8.2 martin }
616 1.4.8.2 martin
617 1.4.8.2 martin static void
618 1.4.8.2 martin tda19988_start(struct tda19988_softc *sc)
619 1.4.8.2 martin {
620 1.4.8.2 martin device_t dev;
621 1.4.8.2 martin uint8_t data;
622 1.4.8.2 martin uint16_t ver;
623 1.4.8.2 martin
624 1.4.8.2 martin dev = sc->sc_dev;
625 1.4.8.2 martin
626 1.4.8.2 martin tda19988_cec_write(sc, TDA_CEC_ENAMODS, ENAMODS_RXSENS | ENAMODS_HDMI);
627 1.4.8.2 martin DELAY(1000);
628 1.4.8.2 martin tda19988_cec_read(sc, TDA_CEC_RXSHPDLEV, &data);
629 1.4.8.2 martin
630 1.4.8.2 martin /* Reset core */
631 1.4.8.2 martin tda19988_reg_set(sc, TDA_SOFTRESET, 3);
632 1.4.8.2 martin DELAY(100);
633 1.4.8.2 martin tda19988_reg_clear(sc, TDA_SOFTRESET, 3);
634 1.4.8.2 martin DELAY(100);
635 1.4.8.2 martin
636 1.4.8.2 martin /* reset transmitter: */
637 1.4.8.2 martin tda19988_reg_set(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
638 1.4.8.2 martin tda19988_reg_clear(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
639 1.4.8.2 martin
640 1.4.8.2 martin /* PLL registers common configuration */
641 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SERIAL_1, 0x00);
642 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
643 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SERIAL_3, 0x00);
644 1.4.8.2 martin tda19988_reg_write(sc, TDA_SERIALIZER, 0x00);
645 1.4.8.2 martin tda19988_reg_write(sc, TDA_BUFFER_OUT, 0x00);
646 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCG1, 0x00);
647 1.4.8.2 martin tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
648 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCGN1, 0xfa);
649 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCGN2, 0x00);
650 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCGR1, 0x5b);
651 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCGR2, 0x00);
652 1.4.8.2 martin tda19988_reg_write(sc, TDA_PLL_SCG2, 0x10);
653 1.4.8.2 martin
654 1.4.8.2 martin /* Write the default value MUX register */
655 1.4.8.2 martin tda19988_reg_write(sc, TDA_MUX_VP_VIP_OUT, 0x24);
656 1.4.8.2 martin
657 1.4.8.2 martin ver = 0;
658 1.4.8.2 martin tda19988_reg_read(sc, TDA_VERSION, &data);
659 1.4.8.2 martin ver |= data;
660 1.4.8.2 martin tda19988_reg_read(sc, TDA_VERSION_MSB, &data);
661 1.4.8.2 martin ver |= (data << 8);
662 1.4.8.2 martin
663 1.4.8.2 martin /* Clear feature bits */
664 1.4.8.2 martin sc->sc_version = ver & ~0x30;
665 1.4.8.2 martin switch (sc->sc_version) {
666 1.4.8.2 martin case TDA19988:
667 1.4.8.2 martin device_printf(dev, "TDA19988\n");
668 1.4.8.2 martin break;
669 1.4.8.2 martin default:
670 1.4.8.2 martin device_printf(dev, "Unknown device: %04x\n", sc->sc_version);
671 1.4.8.2 martin return;
672 1.4.8.2 martin }
673 1.4.8.2 martin
674 1.4.8.2 martin tda19988_reg_write(sc, TDA_DDC_CTRL, DDC_ENABLE);
675 1.4.8.2 martin tda19988_reg_write(sc, TDA_TX3, 39);
676 1.4.8.2 martin
677 1.4.8.2 martin tda19988_cec_write(sc, TDA_CEC_FRO_IM_CLK_CTRL,
678 1.4.8.2 martin CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
679 1.4.8.2 martin
680 1.4.8.2 martin /* Default values for RGB 4:4:4 mapping */
681 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_0, 0x23);
682 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_1, 0x01);
683 1.4.8.2 martin tda19988_reg_write(sc, TDA_VIP_CNTRL_2, 0x45);
684 1.4.8.2 martin }
685 1.4.8.2 martin
686 1.4.8.2 martin static enum drm_connector_status
687 1.4.8.2 martin tda19988_connector_detect(struct drm_connector *connector, bool force)
688 1.4.8.2 martin {
689 1.4.8.2 martin struct tda19988_connector *tda_connector = to_tda_connector(connector);
690 1.4.8.2 martin struct tda19988_softc * const sc = tda_connector->sc;
691 1.4.8.2 martin enum drm_connector_status status;
692 1.4.8.2 martin uint8_t data = 0;
693 1.4.8.2 martin
694 1.4.8.2 martin iic_acquire_bus(sc->sc_i2c, 0);
695 1.4.8.2 martin tda19988_cec_read(sc, TDA_CEC_RXSHPDLEV, &data);
696 1.4.8.2 martin iic_release_bus(sc->sc_i2c, 0);
697 1.4.8.2 martin
698 1.4.8.2 martin status = (data & RXSHPDLEV_HPD) ?
699 1.4.8.2 martin connector_status_connected :
700 1.4.8.2 martin connector_status_disconnected;
701 1.4.8.2 martin
702 1.4.8.2 martin /* On connect, invalidate the last EDID */
703 1.4.8.2 martin if (status == connector_status_connected &&
704 1.4.8.2 martin sc->sc_last_status != connector_status_connected)
705 1.4.8.2 martin sc->sc_edid_valid = false;
706 1.4.8.2 martin
707 1.4.8.2 martin sc->sc_last_status = status;
708 1.4.8.2 martin
709 1.4.8.2 martin return status;
710 1.4.8.2 martin }
711 1.4.8.2 martin
712 1.4.8.2 martin static void
713 1.4.8.2 martin tda19988_connector_destroy(struct drm_connector *connector)
714 1.4.8.2 martin {
715 1.4.8.2 martin drm_connector_unregister(connector);
716 1.4.8.2 martin drm_connector_cleanup(connector);
717 1.4.8.2 martin }
718 1.4.8.2 martin
719 1.4.8.2 martin static const struct drm_connector_funcs tda19988_connector_funcs = {
720 1.4.8.2 martin .dpms = drm_helper_connector_dpms,
721 1.4.8.2 martin .detect = tda19988_connector_detect,
722 1.4.8.2 martin .fill_modes = drm_helper_probe_single_connector_modes,
723 1.4.8.2 martin .destroy = tda19988_connector_destroy,
724 1.4.8.2 martin };
725 1.4.8.2 martin
726 1.4.8.2 martin static int
727 1.4.8.2 martin tda19988_connector_get_modes(struct drm_connector *connector)
728 1.4.8.2 martin {
729 1.4.8.2 martin struct tda19988_connector *tda_connector = to_tda_connector(connector);
730 1.4.8.2 martin struct tda19988_softc * const sc = tda_connector->sc;
731 1.4.8.2 martin struct edid *pedid = NULL;
732 1.4.8.2 martin int error;
733 1.4.8.2 martin
734 1.4.8.2 martin if (sc->sc_edid_valid) {
735 1.4.8.2 martin pedid = (struct edid *)sc->sc_edid;
736 1.4.8.2 martin } else {
737 1.4.8.2 martin iic_acquire_bus(sc->sc_i2c, 0);
738 1.4.8.2 martin if (tda19988_read_edid(sc) == 0)
739 1.4.8.2 martin pedid = (struct edid *)sc->sc_edid;
740 1.4.8.2 martin iic_release_bus(sc->sc_i2c, 0);
741 1.4.8.2 martin sc->sc_edid_valid = true;
742 1.4.8.2 martin }
743 1.4.8.2 martin
744 1.4.8.2 martin drm_mode_connector_update_edid_property(connector, pedid);
745 1.4.8.2 martin if (pedid == NULL)
746 1.4.8.2 martin return 0;
747 1.4.8.2 martin
748 1.4.8.2 martin error = drm_add_edid_modes(connector, pedid);
749 1.4.8.2 martin drm_edid_to_eld(connector, pedid);
750 1.4.8.2 martin
751 1.4.8.2 martin return error;
752 1.4.8.2 martin }
753 1.4.8.2 martin
754 1.4.8.2 martin static struct drm_encoder *
755 1.4.8.2 martin tda19988_connector_best_encoder(struct drm_connector *connector)
756 1.4.8.2 martin {
757 1.4.8.2 martin int enc_id = connector->encoder_ids[0];
758 1.4.8.2 martin struct drm_mode_object *obj;
759 1.4.8.2 martin struct drm_encoder *encoder = NULL;
760 1.4.8.2 martin
761 1.4.8.2 martin if (enc_id) {
762 1.4.8.2 martin obj = drm_mode_object_find(connector->dev, enc_id,
763 1.4.8.2 martin DRM_MODE_OBJECT_ENCODER);
764 1.4.8.2 martin if (obj == NULL)
765 1.4.8.2 martin return NULL;
766 1.4.8.2 martin encoder = obj_to_encoder(obj);
767 1.4.8.2 martin }
768 1.4.8.2 martin
769 1.4.8.2 martin return encoder;
770 1.4.8.2 martin }
771 1.4.8.2 martin
772 1.4.8.2 martin static const struct drm_connector_helper_funcs tda19988_connector_helper_funcs = {
773 1.4.8.2 martin .get_modes = tda19988_connector_get_modes,
774 1.4.8.2 martin .best_encoder = tda19988_connector_best_encoder,
775 1.4.8.2 martin };
776 1.4.8.2 martin
777 1.4.8.2 martin static int
778 1.4.8.2 martin tda19988_bridge_attach(struct drm_bridge *bridge)
779 1.4.8.2 martin {
780 1.4.8.2 martin struct tda19988_softc *sc = bridge->driver_private;
781 1.4.8.2 martin struct tda19988_connector *tda_connector = &sc->sc_connector;
782 1.4.8.2 martin struct drm_connector *connector = &tda_connector->base;
783 1.4.8.2 martin int error;
784 1.4.8.2 martin
785 1.4.8.2 martin tda_connector->sc = sc;
786 1.4.8.2 martin
787 1.4.8.2 martin connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
788 1.4.8.2 martin connector->interlace_allowed = 1;
789 1.4.8.2 martin connector->doublescan_allowed = 0;
790 1.4.8.2 martin
791 1.4.8.2 martin drm_connector_init(bridge->dev, connector, &tda19988_connector_funcs,
792 1.4.8.2 martin DRM_MODE_CONNECTOR_HDMIA);
793 1.4.8.2 martin drm_connector_helper_add(connector, &tda19988_connector_helper_funcs);
794 1.4.8.2 martin
795 1.4.8.2 martin error = drm_mode_connector_attach_encoder(connector, bridge->encoder);
796 1.4.8.2 martin if (error != 0)
797 1.4.8.2 martin return error;
798 1.4.8.2 martin
799 1.4.8.2 martin return drm_connector_register(connector);
800 1.4.8.2 martin }
801 1.4.8.2 martin
802 1.4.8.2 martin static void
803 1.4.8.2 martin tda19988_bridge_enable(struct drm_bridge *bridge)
804 1.4.8.2 martin {
805 1.4.8.2 martin struct tda19988_softc * const sc = bridge->driver_private;
806 1.4.8.2 martin
807 1.4.8.2 martin fdtbus_pinctrl_set_config(sc->sc_phandle, "default");
808 1.4.8.2 martin }
809 1.4.8.2 martin
810 1.4.8.2 martin static void
811 1.4.8.2 martin tda19988_bridge_pre_enable(struct drm_bridge *bridge)
812 1.4.8.2 martin {
813 1.4.8.2 martin }
814 1.4.8.2 martin
815 1.4.8.2 martin static void
816 1.4.8.2 martin tda19988_bridge_disable(struct drm_bridge *bridge)
817 1.4.8.2 martin {
818 1.4.8.2 martin struct tda19988_softc * const sc = bridge->driver_private;
819 1.4.8.2 martin
820 1.4.8.2 martin fdtbus_pinctrl_set_config(sc->sc_phandle, "off");
821 1.4.8.2 martin }
822 1.4.8.2 martin
823 1.4.8.2 martin static void
824 1.4.8.2 martin tda19988_bridge_post_disable(struct drm_bridge *bridge)
825 1.4.8.2 martin {
826 1.4.8.2 martin }
827 1.4.8.2 martin
828 1.4.8.2 martin static void
829 1.4.8.2 martin tda19988_bridge_mode_set(struct drm_bridge *bridge,
830 1.4.8.2 martin struct drm_display_mode *mode, struct drm_display_mode *adjusted_mode)
831 1.4.8.2 martin {
832 1.4.8.2 martin struct tda19988_softc * const sc = bridge->driver_private;
833 1.4.8.2 martin
834 1.4.8.2 martin iic_acquire_bus(sc->sc_i2c, 0);
835 1.4.8.2 martin tda19988_init_encoder(sc, adjusted_mode);
836 1.4.8.2 martin iic_release_bus(sc->sc_i2c, 0);
837 1.4.8.2 martin }
838 1.4.8.2 martin
839 1.4.8.2 martin static bool
840 1.4.8.2 martin tda19988_bridge_mode_fixup(struct drm_bridge *bridge,
841 1.4.8.2 martin const struct drm_display_mode *mode, struct drm_display_mode *adjusted_mode)
842 1.4.8.2 martin {
843 1.4.8.2 martin return true;
844 1.4.8.2 martin }
845 1.4.8.2 martin
846 1.4.8.2 martin static const struct drm_bridge_funcs tda19988_bridge_funcs = {
847 1.4.8.2 martin .attach = tda19988_bridge_attach,
848 1.4.8.2 martin .enable = tda19988_bridge_enable,
849 1.4.8.2 martin .pre_enable = tda19988_bridge_pre_enable,
850 1.4.8.2 martin .disable = tda19988_bridge_disable,
851 1.4.8.2 martin .post_disable = tda19988_bridge_post_disable,
852 1.4.8.2 martin .mode_set = tda19988_bridge_mode_set,
853 1.4.8.2 martin .mode_fixup = tda19988_bridge_mode_fixup,
854 1.4.8.2 martin };
855 1.4.8.2 martin
856 1.4.8.2 martin static int
857 1.4.8.2 martin tda19988_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
858 1.4.8.2 martin {
859 1.4.8.2 martin struct tda19988_softc *sc = device_private(dev);
860 1.4.8.2 martin struct fdt_endpoint *in_ep = fdt_endpoint_remote(ep);
861 1.4.8.2 martin struct drm_encoder *encoder;
862 1.4.8.2 martin int error;
863 1.4.8.2 martin
864 1.4.8.2 martin if (!activate)
865 1.4.8.2 martin return EINVAL;
866 1.4.8.2 martin
867 1.4.8.2 martin if (fdt_endpoint_port_index(ep) != TDA19988_PORT_INPUT)
868 1.4.8.2 martin return EINVAL;
869 1.4.8.2 martin
870 1.4.8.2 martin switch (fdt_endpoint_type(in_ep)) {
871 1.4.8.2 martin case EP_DRM_ENCODER:
872 1.4.8.2 martin encoder = fdt_endpoint_get_data(in_ep);
873 1.4.8.2 martin break;
874 1.4.8.2 martin default:
875 1.4.8.2 martin encoder = NULL;
876 1.4.8.2 martin break;
877 1.4.8.2 martin }
878 1.4.8.2 martin
879 1.4.8.2 martin if (encoder == NULL)
880 1.4.8.2 martin return EINVAL;
881 1.4.8.2 martin
882 1.4.8.2 martin sc->sc_bridge.driver_private = sc;
883 1.4.8.2 martin sc->sc_bridge.funcs = &tda19988_bridge_funcs;
884 1.4.8.2 martin sc->sc_bridge.encoder = encoder;
885 1.4.8.2 martin error = drm_bridge_attach(encoder->dev, &sc->sc_bridge);
886 1.4.8.2 martin if (error != 0)
887 1.4.8.2 martin return EIO;
888 1.4.8.2 martin
889 1.4.8.2 martin encoder->bridge = &sc->sc_bridge;
890 1.4.8.2 martin
891 1.4.8.2 martin return 0;
892 1.4.8.2 martin }
893 1.4.8.2 martin
894 1.4.8.2 martin static void *
895 1.4.8.2 martin tda19988_ep_get_data(device_t dev, struct fdt_endpoint *ep)
896 1.4.8.2 martin {
897 1.4.8.2 martin struct tda19988_softc *sc = device_private(dev);
898 1.4.8.2 martin
899 1.4.8.2 martin return &sc->sc_bridge;
900 1.4.8.2 martin }
901 1.4.8.2 martin
902 1.4.8.2 martin static void
903 1.4.8.2 martin tda19988_attach(device_t parent, device_t self, void *aux)
904 1.4.8.2 martin {
905 1.4.8.2 martin struct tda19988_softc *sc = device_private(self);
906 1.4.8.2 martin struct i2c_attach_args * const ia = aux;
907 1.4.8.2 martin const int phandle = ia->ia_cookie;
908 1.4.8.2 martin
909 1.4.8.2 martin sc->sc_dev = self;
910 1.4.8.2 martin sc->sc_phandle = phandle;
911 1.4.8.2 martin sc->sc_i2c = ia->ia_tag;
912 1.4.8.2 martin sc->sc_addr = ia->ia_addr;
913 1.4.8.2 martin sc->sc_cec_addr = 0x34; /* hardcoded */
914 1.4.8.2 martin sc->sc_current_page = 0xff;
915 1.4.8.2 martin sc->sc_edid = kmem_zalloc(EDID_LENGTH, KM_SLEEP);
916 1.4.8.2 martin sc->sc_edid_len = EDID_LENGTH;
917 1.4.8.2 martin sc->sc_edid_valid = false;
918 1.4.8.2 martin sc->sc_last_status = connector_status_unknown;
919 1.4.8.2 martin
920 1.4.8.2 martin aprint_naive("\n");
921 1.4.8.2 martin aprint_normal(": NXP TDA19988 HDMI transmitter\n");
922 1.4.8.2 martin
923 1.4.8.2 martin iic_acquire_bus(sc->sc_i2c, 0);
924 1.4.8.2 martin tda19988_start(sc);
925 1.4.8.2 martin iic_release_bus(sc->sc_i2c, 0);
926 1.4.8.2 martin
927 1.4.8.2 martin sc->sc_ports.dp_ep_activate = tda19988_ep_activate;
928 1.4.8.2 martin sc->sc_ports.dp_ep_get_data = tda19988_ep_get_data;
929 1.4.8.2 martin fdt_ports_register(&sc->sc_ports, self, phandle, EP_DRM_ENCODER);
930 1.4.8.2 martin }
931 1.4.8.2 martin
932 1.4.8.2 martin CFATTACH_DECL_NEW(tdahdmi, sizeof(struct tda19988_softc),
933 1.4.8.2 martin tda19988_match, tda19988_attach, NULL, NULL);
934