tda19988.c revision 1.8 1 1.8 riastrad /* $NetBSD: tda19988.c,v 1.8 2021/12/19 12:44:34 riastradh Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Oleksandr Tymoshenko <gonzo (at) freebsd.org>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 jmcneill * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 jmcneill * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 jmcneill * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 jmcneill * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 jmcneill * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 jmcneill * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 jmcneill * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 jmcneill * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.8 riastrad __KERNEL_RCSID(0, "$NetBSD: tda19988.c,v 1.8 2021/12/19 12:44:34 riastradh Exp $");
31 1.1 jmcneill
32 1.1 jmcneill /*
33 1.8 riastrad * NXP TDA19988 HDMI encoder
34 1.1 jmcneill */
35 1.1 jmcneill #include <sys/param.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/time.h>
39 1.1 jmcneill #include <sys/bus.h>
40 1.1 jmcneill #include <sys/types.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/i2c/i2cvar.h>
43 1.1 jmcneill #include <dev/i2c/ddcvar.h>
44 1.1 jmcneill #include <dev/i2c/ddcreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill #include <dev/fdt/fdt_port.h>
48 1.1 jmcneill
49 1.1 jmcneill #include <dev/videomode/videomode.h>
50 1.1 jmcneill #include <dev/videomode/edidvar.h>
51 1.1 jmcneill
52 1.8 riastrad #include <drm/drm_bridge.h>
53 1.1 jmcneill #include <drm/drm_crtc.h>
54 1.1 jmcneill #include <drm/drm_crtc_helper.h>
55 1.8 riastrad #include <drm/drm_drv.h>
56 1.1 jmcneill #include <drm/drm_edid.h>
57 1.8 riastrad #include <drm/drm_probe_helper.h>
58 1.1 jmcneill
59 1.1 jmcneill enum {
60 1.1 jmcneill TDA19988_PORT_INPUT = 0
61 1.1 jmcneill };
62 1.1 jmcneill
63 1.1 jmcneill #define MKREG(page, addr) (((page) << 8) | (addr))
64 1.1 jmcneill
65 1.1 jmcneill #define REGPAGE(reg) (((reg) >> 8) & 0xff)
66 1.1 jmcneill #define REGADDR(reg) ((reg) & 0xff)
67 1.1 jmcneill
68 1.1 jmcneill #define TDA_VERSION MKREG(0x00, 0x00)
69 1.1 jmcneill #define TDA_MAIN_CNTRL0 MKREG(0x00, 0x01)
70 1.1 jmcneill #define MAIN_CNTRL0_SR (1 << 0)
71 1.1 jmcneill #define TDA_VERSION_MSB MKREG(0x00, 0x02)
72 1.1 jmcneill #define TDA_SOFTRESET MKREG(0x00, 0x0a)
73 1.1 jmcneill #define SOFTRESET_I2C (1 << 1)
74 1.1 jmcneill #define SOFTRESET_AUDIO (1 << 0)
75 1.1 jmcneill #define TDA_DDC_CTRL MKREG(0x00, 0x0b)
76 1.1 jmcneill #define DDC_ENABLE 0
77 1.1 jmcneill #define TDA_CCLK MKREG(0x00, 0x0c)
78 1.1 jmcneill #define CCLK_ENABLE 1
79 1.1 jmcneill #define TDA_INT_FLAGS_2 MKREG(0x00, 0x11)
80 1.1 jmcneill #define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
81 1.1 jmcneill
82 1.1 jmcneill #define TDA_VIP_CNTRL_0 MKREG(0x00, 0x20)
83 1.1 jmcneill #define TDA_VIP_CNTRL_1 MKREG(0x00, 0x21)
84 1.1 jmcneill #define TDA_VIP_CNTRL_2 MKREG(0x00, 0x22)
85 1.1 jmcneill #define TDA_VIP_CNTRL_3 MKREG(0x00, 0x23)
86 1.1 jmcneill #define VIP_CNTRL_3_SYNC_HS (2 << 4)
87 1.1 jmcneill #define VIP_CNTRL_3_V_TGL (1 << 2)
88 1.1 jmcneill #define VIP_CNTRL_3_H_TGL (1 << 1)
89 1.1 jmcneill
90 1.1 jmcneill #define TDA_VIP_CNTRL_4 MKREG(0x00, 0x24)
91 1.1 jmcneill #define VIP_CNTRL_4_BLANKIT_NDE (0 << 2)
92 1.1 jmcneill #define VIP_CNTRL_4_BLANKIT_HS_VS (1 << 2)
93 1.1 jmcneill #define VIP_CNTRL_4_BLANKIT_NHS_VS (2 << 2)
94 1.1 jmcneill #define VIP_CNTRL_4_BLANKIT_HE_VE (3 << 2)
95 1.1 jmcneill #define VIP_CNTRL_4_BLC_NONE (0 << 0)
96 1.1 jmcneill #define VIP_CNTRL_4_BLC_RGB444 (1 << 0)
97 1.1 jmcneill #define VIP_CNTRL_4_BLC_YUV444 (2 << 0)
98 1.1 jmcneill #define VIP_CNTRL_4_BLC_YUV422 (3 << 0)
99 1.1 jmcneill #define TDA_VIP_CNTRL_5 MKREG(0x00, 0x25)
100 1.1 jmcneill #define VIP_CNTRL_5_SP_CNT(n) (((n) & 3) << 1)
101 1.1 jmcneill #define TDA_MUX_VP_VIP_OUT MKREG(0x00, 0x27)
102 1.1 jmcneill #define TDA_MAT_CONTRL MKREG(0x00, 0x80)
103 1.1 jmcneill #define MAT_CONTRL_MAT_BP (1 << 2)
104 1.1 jmcneill #define TDA_VIDFORMAT MKREG(0x00, 0xa0)
105 1.1 jmcneill #define TDA_REFPIX_MSB MKREG(0x00, 0xa1)
106 1.1 jmcneill #define TDA_REFPIX_LSB MKREG(0x00, 0xa2)
107 1.1 jmcneill #define TDA_REFLINE_MSB MKREG(0x00, 0xa3)
108 1.1 jmcneill #define TDA_REFLINE_LSB MKREG(0x00, 0xa4)
109 1.1 jmcneill #define TDA_NPIX_MSB MKREG(0x00, 0xa5)
110 1.1 jmcneill #define TDA_NPIX_LSB MKREG(0x00, 0xa6)
111 1.1 jmcneill #define TDA_NLINE_MSB MKREG(0x00, 0xa7)
112 1.1 jmcneill #define TDA_NLINE_LSB MKREG(0x00, 0xa8)
113 1.1 jmcneill #define TDA_VS_LINE_STRT_1_MSB MKREG(0x00, 0xa9)
114 1.1 jmcneill #define TDA_VS_LINE_STRT_1_LSB MKREG(0x00, 0xaa)
115 1.1 jmcneill #define TDA_VS_PIX_STRT_1_MSB MKREG(0x00, 0xab)
116 1.1 jmcneill #define TDA_VS_PIX_STRT_1_LSB MKREG(0x00, 0xac)
117 1.1 jmcneill #define TDA_VS_LINE_END_1_MSB MKREG(0x00, 0xad)
118 1.1 jmcneill #define TDA_VS_LINE_END_1_LSB MKREG(0x00, 0xae)
119 1.1 jmcneill #define TDA_VS_PIX_END_1_MSB MKREG(0x00, 0xaf)
120 1.1 jmcneill #define TDA_VS_PIX_END_1_LSB MKREG(0x00, 0xb0)
121 1.1 jmcneill #define TDA_VS_LINE_STRT_2_MSB MKREG(0x00, 0xb1)
122 1.1 jmcneill #define TDA_VS_LINE_STRT_2_LSB MKREG(0x00, 0xb2)
123 1.1 jmcneill #define TDA_VS_PIX_STRT_2_MSB MKREG(0x00, 0xb3)
124 1.1 jmcneill #define TDA_VS_PIX_STRT_2_LSB MKREG(0x00, 0xb4)
125 1.1 jmcneill #define TDA_VS_LINE_END_2_MSB MKREG(0x00, 0xb5)
126 1.1 jmcneill #define TDA_VS_LINE_END_2_LSB MKREG(0x00, 0xb6)
127 1.1 jmcneill #define TDA_VS_PIX_END_2_MSB MKREG(0x00, 0xb7)
128 1.1 jmcneill #define TDA_VS_PIX_END_2_LSB MKREG(0x00, 0xb8)
129 1.1 jmcneill #define TDA_HS_PIX_START_MSB MKREG(0x00, 0xb9)
130 1.1 jmcneill #define TDA_HS_PIX_START_LSB MKREG(0x00, 0xba)
131 1.1 jmcneill #define TDA_HS_PIX_STOP_MSB MKREG(0x00, 0xbb)
132 1.1 jmcneill #define TDA_HS_PIX_STOP_LSB MKREG(0x00, 0xbc)
133 1.1 jmcneill #define TDA_VWIN_START_1_MSB MKREG(0x00, 0xbd)
134 1.1 jmcneill #define TDA_VWIN_START_1_LSB MKREG(0x00, 0xbe)
135 1.1 jmcneill #define TDA_VWIN_END_1_MSB MKREG(0x00, 0xbf)
136 1.1 jmcneill #define TDA_VWIN_END_1_LSB MKREG(0x00, 0xc0)
137 1.1 jmcneill #define TDA_VWIN_START_2_MSB MKREG(0x00, 0xc1)
138 1.1 jmcneill #define TDA_VWIN_START_2_LSB MKREG(0x00, 0xc2)
139 1.1 jmcneill #define TDA_VWIN_END_2_MSB MKREG(0x00, 0xc3)
140 1.1 jmcneill #define TDA_VWIN_END_2_LSB MKREG(0x00, 0xc4)
141 1.1 jmcneill #define TDA_DE_START_MSB MKREG(0x00, 0xc5)
142 1.1 jmcneill #define TDA_DE_START_LSB MKREG(0x00, 0xc6)
143 1.1 jmcneill #define TDA_DE_STOP_MSB MKREG(0x00, 0xc7)
144 1.1 jmcneill #define TDA_DE_STOP_LSB MKREG(0x00, 0xc8)
145 1.1 jmcneill
146 1.1 jmcneill #define TDA_TBG_CNTRL_0 MKREG(0x00, 0xca)
147 1.1 jmcneill #define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
148 1.1 jmcneill #define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
149 1.1 jmcneill
150 1.1 jmcneill #define TDA_TBG_CNTRL_1 MKREG(0x00, 0xcb)
151 1.1 jmcneill #define TBG_CNTRL_1_DWIN_DIS (1 << 6)
152 1.1 jmcneill #define TBG_CNTRL_1_TGL_EN (1 << 2)
153 1.1 jmcneill #define TBG_CNTRL_1_V_TGL (1 << 1)
154 1.1 jmcneill #define TBG_CNTRL_1_H_TGL (1 << 0)
155 1.1 jmcneill
156 1.1 jmcneill #define TDA_HVF_CNTRL_0 MKREG(0x00, 0xe4)
157 1.1 jmcneill #define HVF_CNTRL_0_PREFIL_NONE (0 << 2)
158 1.1 jmcneill #define HVF_CNTRL_0_INTPOL_BYPASS (0 << 0)
159 1.1 jmcneill #define TDA_HVF_CNTRL_1 MKREG(0x00, 0xe5)
160 1.1 jmcneill #define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
161 1.1 jmcneill #define HVF_CNTRL_1_VQR_FULL HVF_CNTRL_1_VQR(0)
162 1.1 jmcneill #define TDA_ENABLE_SPACE MKREG(0x00, 0xd6)
163 1.1 jmcneill #define TDA_RPT_CNTRL MKREG(0x00, 0xf0)
164 1.1 jmcneill
165 1.1 jmcneill #define TDA_PLL_SERIAL_1 MKREG(0x02, 0x00)
166 1.1 jmcneill #define PLL_SERIAL_1_SRL_MAN_IP (1 << 6)
167 1.1 jmcneill #define TDA_PLL_SERIAL_2 MKREG(0x02, 0x01)
168 1.1 jmcneill #define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
169 1.1 jmcneill #define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 0x3) << 0)
170 1.1 jmcneill #define TDA_PLL_SERIAL_3 MKREG(0x02, 0x02)
171 1.1 jmcneill #define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
172 1.1 jmcneill #define PLL_SERIAL_3_SRL_DE (1 << 2)
173 1.1 jmcneill #define PLL_SERIAL_3_SRL_CCIR (1 << 0)
174 1.1 jmcneill #define TDA_SERIALIZER MKREG(0x02, 0x03)
175 1.1 jmcneill #define TDA_BUFFER_OUT MKREG(0x02, 0x04)
176 1.1 jmcneill #define TDA_PLL_SCG1 MKREG(0x02, 0x05)
177 1.1 jmcneill #define TDA_PLL_SCG2 MKREG(0x02, 0x06)
178 1.1 jmcneill #define TDA_PLL_SCGN1 MKREG(0x02, 0x07)
179 1.1 jmcneill #define TDA_PLL_SCGN2 MKREG(0x02, 0x08)
180 1.1 jmcneill #define TDA_PLL_SCGR1 MKREG(0x02, 0x09)
181 1.1 jmcneill #define TDA_PLL_SCGR2 MKREG(0x02, 0x0a)
182 1.1 jmcneill
183 1.1 jmcneill #define TDA_SEL_CLK MKREG(0x02, 0x11)
184 1.1 jmcneill #define SEL_CLK_ENA_SC_CLK (1 << 3)
185 1.1 jmcneill #define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
186 1.1 jmcneill #define SEL_CLK_SEL_CLK1 (1 << 0)
187 1.1 jmcneill #define TDA_ANA_GENERAL MKREG(0x02, 0x12)
188 1.1 jmcneill
189 1.1 jmcneill #define TDA_EDID_DATA0 MKREG(0x09, 0x00)
190 1.1 jmcneill #define TDA_EDID_CTRL MKREG(0x09, 0xfa)
191 1.1 jmcneill #define TDA_DDC_ADDR MKREG(0x09, 0xfb)
192 1.1 jmcneill #define TDA_DDC_OFFS MKREG(0x09, 0xfc)
193 1.1 jmcneill #define TDA_DDC_SEGM_ADDR MKREG(0x09, 0xfd)
194 1.1 jmcneill #define TDA_DDC_SEGM MKREG(0x09, 0xfe)
195 1.1 jmcneill
196 1.1 jmcneill #define TDA_IF_VSP MKREG(0x10, 0x20)
197 1.1 jmcneill #define TDA_IF_AVI MKREG(0x10, 0x40)
198 1.1 jmcneill #define TDA_IF_SPD MKREG(0x10, 0x60)
199 1.1 jmcneill #define TDA_IF_AUD MKREG(0x10, 0x80)
200 1.1 jmcneill #define TDA_IF_MPS MKREG(0x10, 0xa0)
201 1.1 jmcneill
202 1.1 jmcneill #define TDA_ENC_CNTRL MKREG(0x11, 0x0d)
203 1.1 jmcneill #define ENC_CNTRL_DVI_MODE (0 << 2)
204 1.1 jmcneill #define ENC_CNTRL_HDMI_MODE (1 << 2)
205 1.1 jmcneill #define TDA_DIP_IF_FLAGS MKREG(0x11, 0x0f)
206 1.1 jmcneill #define DIP_IF_FLAGS_IF5 (1 << 5)
207 1.1 jmcneill #define DIP_IF_FLAGS_IF4 (1 << 4)
208 1.1 jmcneill #define DIP_IF_FLAGS_IF3 (1 << 3)
209 1.1 jmcneill #define DIP_IF_FLAGS_IF2 (1 << 2) /* AVI IF on page 10h */
210 1.1 jmcneill #define DIP_IF_FLAGS_IF1 (1 << 1)
211 1.1 jmcneill
212 1.1 jmcneill #define TDA_TX3 MKREG(0x12, 0x9a)
213 1.1 jmcneill #define TDA_TX4 MKREG(0x12, 0x9b)
214 1.1 jmcneill #define TX4_PD_RAM (1 << 1)
215 1.1 jmcneill #define TDA_HDCP_TX33 MKREG(0x12, 0xb8)
216 1.1 jmcneill #define HDCP_TX33_HDMI (1 << 1)
217 1.1 jmcneill
218 1.1 jmcneill #define TDA_CURPAGE_ADDR 0xff
219 1.1 jmcneill
220 1.1 jmcneill #define TDA_CEC_RXSHPDLEV 0xfe
221 1.1 jmcneill #define RXSHPDLEV_HPD __BIT(1)
222 1.1 jmcneill
223 1.1 jmcneill #define TDA_CEC_ENAMODS 0xff
224 1.1 jmcneill #define ENAMODS_RXSENS (1 << 2)
225 1.1 jmcneill #define ENAMODS_HDMI (1 << 1)
226 1.1 jmcneill #define TDA_CEC_FRO_IM_CLK_CTRL 0xfb
227 1.1 jmcneill #define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
228 1.1 jmcneill #define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
229 1.1 jmcneill
230 1.1 jmcneill /* EDID reading */
231 1.1 jmcneill #define MAX_READ_ATTEMPTS 100
232 1.1 jmcneill
233 1.1 jmcneill /* EDID fields */
234 1.1 jmcneill #define EDID_MODES0 35
235 1.1 jmcneill #define EDID_MODES1 36
236 1.1 jmcneill #define EDID_TIMING_START 38
237 1.1 jmcneill #define EDID_TIMING_END 54
238 1.1 jmcneill #define EDID_TIMING_X(v) (((v) + 31) * 8)
239 1.1 jmcneill #define EDID_FREQ(v) (((v) & 0x3f) + 60)
240 1.1 jmcneill #define EDID_RATIO(v) (((v) >> 6) & 0x3)
241 1.1 jmcneill #define EDID_RATIO_10x16 0
242 1.1 jmcneill #define EDID_RATIO_3x4 1
243 1.1 jmcneill #define EDID_RATIO_4x5 2
244 1.1 jmcneill #define EDID_RATIO_9x16 3
245 1.1 jmcneill
246 1.1 jmcneill #define TDA19988 0x0301
247 1.1 jmcneill
248 1.1 jmcneill static const struct device_compatible_entry compat_data[] = {
249 1.5 thorpej { .compat = "nxp,tda998x" },
250 1.7 thorpej DEVICE_COMPAT_EOL
251 1.1 jmcneill };
252 1.1 jmcneill
253 1.1 jmcneill struct tda19988_softc;
254 1.1 jmcneill
255 1.1 jmcneill struct tda19988_connector {
256 1.1 jmcneill struct drm_connector base;
257 1.1 jmcneill struct tda19988_softc *sc;
258 1.1 jmcneill };
259 1.1 jmcneill
260 1.1 jmcneill struct tda19988_softc {
261 1.1 jmcneill device_t sc_dev;
262 1.3 jmcneill int sc_phandle;
263 1.1 jmcneill i2c_tag_t sc_i2c;
264 1.1 jmcneill i2c_addr_t sc_addr;
265 1.1 jmcneill uint32_t sc_cec_addr;
266 1.1 jmcneill uint16_t sc_version;
267 1.1 jmcneill int sc_current_page;
268 1.1 jmcneill uint8_t *sc_edid;
269 1.1 jmcneill uint32_t sc_edid_len;
270 1.3 jmcneill bool sc_edid_valid;
271 1.1 jmcneill
272 1.1 jmcneill struct drm_bridge sc_bridge;
273 1.1 jmcneill struct tda19988_connector sc_connector;
274 1.1 jmcneill
275 1.1 jmcneill struct fdt_device_ports sc_ports;
276 1.3 jmcneill
277 1.3 jmcneill enum drm_connector_status sc_last_status;
278 1.1 jmcneill };
279 1.1 jmcneill
280 1.1 jmcneill #define to_tda_connector(x) container_of(x, struct tda19988_connector, base)
281 1.1 jmcneill
282 1.1 jmcneill static int
283 1.1 jmcneill tda19988_set_page(struct tda19988_softc *sc, uint8_t page)
284 1.1 jmcneill {
285 1.1 jmcneill uint8_t buf[2] = { TDA_CURPAGE_ADDR, page };
286 1.1 jmcneill int result;
287 1.1 jmcneill
288 1.4 thorpej result = iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_addr, buf, 2, NULL, 0, 0);
289 1.1 jmcneill if (result == 0)
290 1.1 jmcneill sc->sc_current_page = page;
291 1.1 jmcneill
292 1.1 jmcneill return result;
293 1.1 jmcneill }
294 1.1 jmcneill
295 1.1 jmcneill static int
296 1.1 jmcneill tda19988_cec_read(struct tda19988_softc *sc, uint8_t addr, uint8_t *data)
297 1.1 jmcneill {
298 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_cec_addr, &addr, 1, data, 1, 0);
299 1.1 jmcneill }
300 1.1 jmcneill
301 1.1 jmcneill static int
302 1.1 jmcneill tda19988_cec_write(struct tda19988_softc *sc, uint8_t addr, uint8_t data)
303 1.1 jmcneill {
304 1.1 jmcneill uint8_t buf[2] = { addr, data };
305 1.1 jmcneill
306 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_cec_addr, buf, 2, NULL, 0, 0);
307 1.1 jmcneill }
308 1.1 jmcneill
309 1.1 jmcneill static int
310 1.1 jmcneill tda19988_block_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data, int len)
311 1.1 jmcneill {
312 1.1 jmcneill uint8_t reg;
313 1.1 jmcneill
314 1.1 jmcneill reg = REGADDR(addr);
315 1.1 jmcneill
316 1.1 jmcneill if (sc->sc_current_page != REGPAGE(addr))
317 1.1 jmcneill tda19988_set_page(sc, REGPAGE(addr));
318 1.1 jmcneill
319 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, ®, 1, data, len, 0);
320 1.1 jmcneill }
321 1.1 jmcneill
322 1.1 jmcneill static int
323 1.1 jmcneill tda19988_reg_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data)
324 1.1 jmcneill {
325 1.1 jmcneill uint8_t reg;
326 1.1 jmcneill
327 1.1 jmcneill reg = REGADDR(addr);
328 1.1 jmcneill
329 1.1 jmcneill if (sc->sc_current_page != REGPAGE(addr))
330 1.1 jmcneill tda19988_set_page(sc, REGPAGE(addr));
331 1.1 jmcneill
332 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, ®, 1, data, 1, 0);
333 1.1 jmcneill }
334 1.1 jmcneill
335 1.1 jmcneill static int
336 1.1 jmcneill tda19988_reg_write(struct tda19988_softc *sc, uint16_t addr, uint8_t data)
337 1.1 jmcneill {
338 1.1 jmcneill uint8_t buf[2] = { REGADDR(addr), data };
339 1.1 jmcneill
340 1.1 jmcneill if (sc->sc_current_page != REGPAGE(addr))
341 1.1 jmcneill tda19988_set_page(sc, REGPAGE(addr));
342 1.1 jmcneill
343 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_WRITE_WITH_STOP, sc->sc_addr, buf, 2, NULL, 0, 0);
344 1.1 jmcneill }
345 1.1 jmcneill
346 1.1 jmcneill static int
347 1.1 jmcneill tda19988_reg_write2(struct tda19988_softc *sc, uint16_t address, uint16_t data)
348 1.1 jmcneill {
349 1.1 jmcneill uint8_t buf[3];
350 1.1 jmcneill
351 1.1 jmcneill buf[0] = REGADDR(address);
352 1.1 jmcneill buf[1] = (data >> 8);
353 1.1 jmcneill buf[2] = (data & 0xff);
354 1.1 jmcneill
355 1.1 jmcneill if (sc->sc_current_page != REGPAGE(address))
356 1.1 jmcneill tda19988_set_page(sc, REGPAGE(address));
357 1.1 jmcneill
358 1.4 thorpej return iic_exec(sc->sc_i2c, I2C_OP_READ_WITH_STOP, sc->sc_addr, buf, 3, NULL, 0, 0);
359 1.1 jmcneill }
360 1.1 jmcneill
361 1.1 jmcneill static void
362 1.1 jmcneill tda19988_reg_set(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
363 1.1 jmcneill {
364 1.1 jmcneill uint8_t data;
365 1.1 jmcneill
366 1.1 jmcneill tda19988_reg_read(sc, addr, &data);
367 1.1 jmcneill data |= flags;
368 1.1 jmcneill tda19988_reg_write(sc, addr, data);
369 1.1 jmcneill }
370 1.1 jmcneill
371 1.1 jmcneill static void
372 1.1 jmcneill tda19988_reg_clear(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
373 1.1 jmcneill {
374 1.1 jmcneill uint8_t data;
375 1.1 jmcneill
376 1.1 jmcneill tda19988_reg_read(sc, addr, &data);
377 1.1 jmcneill data &= ~flags;
378 1.1 jmcneill tda19988_reg_write(sc, addr, data);
379 1.1 jmcneill }
380 1.1 jmcneill
381 1.1 jmcneill static int
382 1.1 jmcneill tda19988_match(device_t parent, cfdata_t match, void *aux)
383 1.1 jmcneill {
384 1.1 jmcneill struct i2c_attach_args * const ia = aux;
385 1.1 jmcneill int match_result;
386 1.1 jmcneill
387 1.1 jmcneill if (iic_use_direct_match(ia, match, compat_data, &match_result))
388 1.1 jmcneill return match_result;
389 1.1 jmcneill
390 1.1 jmcneill return 0;
391 1.1 jmcneill }
392 1.1 jmcneill
393 1.1 jmcneill static void
394 1.1 jmcneill tda19988_init_encoder(struct tda19988_softc *sc, const struct drm_display_mode *mode)
395 1.1 jmcneill {
396 1.1 jmcneill uint16_t ref_pix, ref_line, n_pix, n_line;
397 1.1 jmcneill uint16_t hs_pix_start, hs_pix_stop;
398 1.1 jmcneill uint16_t vs1_pix_start, vs1_pix_stop;
399 1.1 jmcneill uint16_t vs1_line_start, vs1_line_end;
400 1.1 jmcneill uint16_t vs2_pix_start, vs2_pix_stop;
401 1.1 jmcneill uint16_t vs2_line_start, vs2_line_end;
402 1.1 jmcneill uint16_t vwin1_line_start, vwin1_line_end;
403 1.1 jmcneill uint16_t vwin2_line_start, vwin2_line_end;
404 1.1 jmcneill uint16_t de_start, de_stop;
405 1.1 jmcneill uint8_t reg, div;
406 1.1 jmcneill
407 1.1 jmcneill n_pix = mode->crtc_htotal;
408 1.1 jmcneill n_line = mode->crtc_vtotal;
409 1.1 jmcneill
410 1.1 jmcneill hs_pix_stop = mode->crtc_hsync_end - mode->crtc_hdisplay;
411 1.1 jmcneill hs_pix_start = mode->crtc_hsync_start - mode->crtc_hdisplay;
412 1.1 jmcneill
413 1.1 jmcneill de_stop = mode->crtc_htotal;
414 1.1 jmcneill de_start = mode->crtc_htotal - mode->crtc_hdisplay;
415 1.1 jmcneill ref_pix = hs_pix_start + 3;
416 1.1 jmcneill
417 1.2 jmcneill if (mode->flags & DRM_MODE_FLAG_HSKEW)
418 1.1 jmcneill ref_pix += mode->crtc_hskew;
419 1.1 jmcneill
420 1.2 jmcneill if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
421 1.1 jmcneill ref_line = 1 + mode->crtc_vsync_start - mode->crtc_vdisplay;
422 1.1 jmcneill vwin1_line_start = mode->crtc_vtotal - mode->crtc_vdisplay - 1;
423 1.1 jmcneill vwin1_line_end = vwin1_line_start + mode->crtc_vdisplay;
424 1.1 jmcneill
425 1.1 jmcneill vs1_pix_start = vs1_pix_stop = hs_pix_start;
426 1.1 jmcneill vs1_line_start = mode->crtc_vsync_start - mode->crtc_vdisplay;
427 1.1 jmcneill vs1_line_end = vs1_line_start + mode->crtc_vsync_end - mode->crtc_vsync_start;
428 1.1 jmcneill
429 1.1 jmcneill vwin2_line_start = vwin2_line_end = 0;
430 1.1 jmcneill vs2_pix_start = vs2_pix_stop = 0;
431 1.1 jmcneill vs2_line_start = vs2_line_end = 0;
432 1.1 jmcneill } else {
433 1.1 jmcneill ref_line = 1 + (mode->crtc_vsync_start - mode->crtc_vdisplay)/2;
434 1.1 jmcneill vwin1_line_start = (mode->crtc_vtotal - mode->crtc_vdisplay)/2;
435 1.1 jmcneill vwin1_line_end = vwin1_line_start + mode->crtc_vdisplay/2;
436 1.1 jmcneill
437 1.1 jmcneill vs1_pix_start = vs1_pix_stop = hs_pix_start;
438 1.1 jmcneill vs1_line_start = (mode->crtc_vsync_start - mode->crtc_vdisplay)/2;
439 1.1 jmcneill vs1_line_end = vs1_line_start + (mode->crtc_vsync_end - mode->crtc_vsync_start)/2;
440 1.1 jmcneill
441 1.1 jmcneill vwin2_line_start = vwin1_line_start + mode->crtc_vtotal/2;
442 1.1 jmcneill vwin2_line_end = vwin2_line_start + mode->crtc_vdisplay/2;
443 1.1 jmcneill
444 1.1 jmcneill vs2_pix_start = vs2_pix_stop = hs_pix_start + mode->crtc_htotal/2;
445 1.1 jmcneill vs2_line_start = vs1_line_start + mode->crtc_vtotal/2 ;
446 1.1 jmcneill vs2_line_end = vs2_line_start + (mode->crtc_vsync_end - mode->crtc_vsync_start)/2;
447 1.1 jmcneill }
448 1.1 jmcneill
449 1.1 jmcneill div = 148500 / mode->crtc_clock;
450 1.1 jmcneill if (div != 0) {
451 1.1 jmcneill div--;
452 1.1 jmcneill if (div > 3)
453 1.1 jmcneill div = 3;
454 1.1 jmcneill }
455 1.1 jmcneill
456 1.1 jmcneill /* set HDMI HDCP mode off */
457 1.1 jmcneill tda19988_reg_set(sc, TDA_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
458 1.1 jmcneill tda19988_reg_clear(sc, TDA_HDCP_TX33, HDCP_TX33_HDMI);
459 1.1 jmcneill tda19988_reg_write(sc, TDA_ENC_CNTRL, ENC_CNTRL_DVI_MODE);
460 1.1 jmcneill
461 1.1 jmcneill /* no pre-filter or interpolator */
462 1.1 jmcneill tda19988_reg_write(sc, TDA_HVF_CNTRL_0,
463 1.1 jmcneill HVF_CNTRL_0_INTPOL_BYPASS | HVF_CNTRL_0_PREFIL_NONE);
464 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
465 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_4,
466 1.1 jmcneill VIP_CNTRL_4_BLANKIT_NDE | VIP_CNTRL_4_BLC_NONE);
467 1.1 jmcneill
468 1.1 jmcneill tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
469 1.1 jmcneill tda19988_reg_clear(sc, TDA_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IP);
470 1.1 jmcneill tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
471 1.1 jmcneill tda19988_reg_write(sc, TDA_SERIALIZER, 0);
472 1.1 jmcneill tda19988_reg_write(sc, TDA_HVF_CNTRL_1, HVF_CNTRL_1_VQR_FULL);
473 1.1 jmcneill
474 1.1 jmcneill tda19988_reg_write(sc, TDA_RPT_CNTRL, 0);
475 1.1 jmcneill tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
476 1.1 jmcneill SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
477 1.1 jmcneill
478 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
479 1.1 jmcneill PLL_SERIAL_2_SRL_PR(0));
480 1.1 jmcneill
481 1.1 jmcneill tda19988_reg_set(sc, TDA_MAT_CONTRL, MAT_CONTRL_MAT_BP);
482 1.1 jmcneill
483 1.1 jmcneill tda19988_reg_write(sc, TDA_ANA_GENERAL, 0x09);
484 1.1 jmcneill
485 1.1 jmcneill tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
486 1.1 jmcneill
487 1.1 jmcneill /*
488 1.1 jmcneill * Sync on rising HSYNC/VSYNC
489 1.1 jmcneill */
490 1.1 jmcneill reg = VIP_CNTRL_3_SYNC_HS;
491 1.2 jmcneill if (mode->flags & DRM_MODE_FLAG_NHSYNC)
492 1.1 jmcneill reg |= VIP_CNTRL_3_H_TGL;
493 1.2 jmcneill if (mode->flags & DRM_MODE_FLAG_NVSYNC)
494 1.1 jmcneill reg |= VIP_CNTRL_3_V_TGL;
495 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_3, reg);
496 1.1 jmcneill
497 1.1 jmcneill reg = TBG_CNTRL_1_TGL_EN;
498 1.2 jmcneill if (mode->flags & DRM_MODE_FLAG_NHSYNC)
499 1.1 jmcneill reg |= TBG_CNTRL_1_H_TGL;
500 1.2 jmcneill if (mode->flags & DRM_MODE_FLAG_NVSYNC)
501 1.1 jmcneill reg |= TBG_CNTRL_1_V_TGL;
502 1.1 jmcneill tda19988_reg_write(sc, TDA_TBG_CNTRL_1, reg);
503 1.1 jmcneill
504 1.1 jmcneill /* Program timing */
505 1.1 jmcneill tda19988_reg_write(sc, TDA_VIDFORMAT, 0x00);
506 1.1 jmcneill
507 1.1 jmcneill tda19988_reg_write2(sc, TDA_REFPIX_MSB, ref_pix);
508 1.1 jmcneill tda19988_reg_write2(sc, TDA_REFLINE_MSB, ref_line);
509 1.1 jmcneill tda19988_reg_write2(sc, TDA_NPIX_MSB, n_pix);
510 1.1 jmcneill tda19988_reg_write2(sc, TDA_NLINE_MSB, n_line);
511 1.1 jmcneill
512 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_LINE_STRT_1_MSB, vs1_line_start);
513 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_PIX_STRT_1_MSB, vs1_pix_start);
514 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_LINE_END_1_MSB, vs1_line_end);
515 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_PIX_END_1_MSB, vs1_pix_stop);
516 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_LINE_STRT_2_MSB, vs2_line_start);
517 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_PIX_STRT_2_MSB, vs2_pix_start);
518 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_LINE_END_2_MSB, vs2_line_end);
519 1.1 jmcneill tda19988_reg_write2(sc, TDA_VS_PIX_END_2_MSB, vs2_pix_stop);
520 1.1 jmcneill tda19988_reg_write2(sc, TDA_HS_PIX_START_MSB, hs_pix_start);
521 1.1 jmcneill tda19988_reg_write2(sc, TDA_HS_PIX_STOP_MSB, hs_pix_stop);
522 1.1 jmcneill tda19988_reg_write2(sc, TDA_VWIN_START_1_MSB, vwin1_line_start);
523 1.1 jmcneill tda19988_reg_write2(sc, TDA_VWIN_END_1_MSB, vwin1_line_end);
524 1.1 jmcneill tda19988_reg_write2(sc, TDA_VWIN_START_2_MSB, vwin2_line_start);
525 1.1 jmcneill tda19988_reg_write2(sc, TDA_VWIN_END_2_MSB, vwin2_line_end);
526 1.1 jmcneill tda19988_reg_write2(sc, TDA_DE_START_MSB, de_start);
527 1.1 jmcneill tda19988_reg_write2(sc, TDA_DE_STOP_MSB, de_stop);
528 1.1 jmcneill
529 1.1 jmcneill if (sc->sc_version == TDA19988)
530 1.1 jmcneill tda19988_reg_write(sc, TDA_ENABLE_SPACE, 0x00);
531 1.1 jmcneill
532 1.1 jmcneill /* must be last register set */
533 1.1 jmcneill tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
534 1.1 jmcneill }
535 1.1 jmcneill
536 1.1 jmcneill static int
537 1.1 jmcneill tda19988_read_edid_block(struct tda19988_softc *sc, uint8_t *buf, int block)
538 1.1 jmcneill {
539 1.1 jmcneill int attempt, err;
540 1.1 jmcneill uint8_t data;
541 1.1 jmcneill
542 1.1 jmcneill err = 0;
543 1.1 jmcneill
544 1.1 jmcneill tda19988_reg_set(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
545 1.1 jmcneill
546 1.1 jmcneill /* Block 0 */
547 1.1 jmcneill tda19988_reg_write(sc, TDA_DDC_ADDR, 0xa0);
548 1.1 jmcneill tda19988_reg_write(sc, TDA_DDC_OFFS, (block % 2) ? 128 : 0);
549 1.1 jmcneill tda19988_reg_write(sc, TDA_DDC_SEGM_ADDR, 0x60);
550 1.1 jmcneill tda19988_reg_write(sc, TDA_DDC_SEGM, block / 2);
551 1.1 jmcneill
552 1.1 jmcneill tda19988_reg_write(sc, TDA_EDID_CTRL, 1);
553 1.1 jmcneill tda19988_reg_write(sc, TDA_EDID_CTRL, 0);
554 1.1 jmcneill
555 1.1 jmcneill data = 0;
556 1.1 jmcneill for (attempt = 0; attempt < MAX_READ_ATTEMPTS; attempt++) {
557 1.1 jmcneill tda19988_reg_read(sc, TDA_INT_FLAGS_2, &data);
558 1.1 jmcneill if (data & INT_FLAGS_2_EDID_BLK_RD)
559 1.1 jmcneill break;
560 1.1 jmcneill delay(1000);
561 1.1 jmcneill }
562 1.1 jmcneill
563 1.1 jmcneill if (attempt == MAX_READ_ATTEMPTS) {
564 1.1 jmcneill err = -1;
565 1.1 jmcneill goto done;
566 1.1 jmcneill }
567 1.1 jmcneill
568 1.1 jmcneill if (tda19988_block_read(sc, TDA_EDID_DATA0, buf, EDID_LENGTH) != 0) {
569 1.1 jmcneill err = -1;
570 1.1 jmcneill goto done;
571 1.1 jmcneill }
572 1.1 jmcneill
573 1.1 jmcneill done:
574 1.1 jmcneill tda19988_reg_clear(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
575 1.1 jmcneill
576 1.1 jmcneill return (err);
577 1.1 jmcneill }
578 1.1 jmcneill
579 1.1 jmcneill static int
580 1.1 jmcneill tda19988_read_edid(struct tda19988_softc *sc)
581 1.1 jmcneill {
582 1.1 jmcneill int err;
583 1.1 jmcneill int blocks, i;
584 1.1 jmcneill uint8_t *buf, *edid;
585 1.1 jmcneill
586 1.1 jmcneill err = 0;
587 1.1 jmcneill if (sc->sc_version == TDA19988)
588 1.1 jmcneill tda19988_reg_clear(sc, TDA_TX4, TX4_PD_RAM);
589 1.1 jmcneill
590 1.1 jmcneill err = tda19988_read_edid_block(sc, sc->sc_edid, 0);
591 1.1 jmcneill if (err)
592 1.1 jmcneill goto done;
593 1.1 jmcneill
594 1.1 jmcneill blocks = sc->sc_edid[0x7e];
595 1.1 jmcneill if (blocks > 0) {
596 1.1 jmcneill if (sc->sc_edid_len != EDID_LENGTH*(blocks+1)) {
597 1.1 jmcneill edid = kmem_zalloc(EDID_LENGTH*(blocks+1), KM_SLEEP);
598 1.1 jmcneill memcpy(edid, sc->sc_edid, EDID_LENGTH);
599 1.1 jmcneill kmem_free(sc->sc_edid, sc->sc_edid_len);
600 1.1 jmcneill sc->sc_edid = edid;
601 1.1 jmcneill sc->sc_edid_len = EDID_LENGTH*(blocks+1);
602 1.1 jmcneill }
603 1.1 jmcneill for (i = 0; i < blocks; i++) {
604 1.1 jmcneill /* TODO: check validity */
605 1.1 jmcneill buf = sc->sc_edid + EDID_LENGTH*(i+1);
606 1.1 jmcneill err = tda19988_read_edid_block(sc, buf, i);
607 1.1 jmcneill if (err)
608 1.1 jmcneill goto done;
609 1.1 jmcneill }
610 1.1 jmcneill }
611 1.1 jmcneill
612 1.1 jmcneill done:
613 1.1 jmcneill if (sc->sc_version == TDA19988)
614 1.1 jmcneill tda19988_reg_set(sc, TDA_TX4, TX4_PD_RAM);
615 1.1 jmcneill
616 1.1 jmcneill return (err);
617 1.1 jmcneill }
618 1.1 jmcneill
619 1.1 jmcneill static void
620 1.1 jmcneill tda19988_start(struct tda19988_softc *sc)
621 1.1 jmcneill {
622 1.1 jmcneill device_t dev;
623 1.1 jmcneill uint8_t data;
624 1.1 jmcneill uint16_t ver;
625 1.1 jmcneill
626 1.1 jmcneill dev = sc->sc_dev;
627 1.1 jmcneill
628 1.1 jmcneill tda19988_cec_write(sc, TDA_CEC_ENAMODS, ENAMODS_RXSENS | ENAMODS_HDMI);
629 1.1 jmcneill DELAY(1000);
630 1.1 jmcneill tda19988_cec_read(sc, TDA_CEC_RXSHPDLEV, &data);
631 1.1 jmcneill
632 1.1 jmcneill /* Reset core */
633 1.1 jmcneill tda19988_reg_set(sc, TDA_SOFTRESET, 3);
634 1.1 jmcneill DELAY(100);
635 1.1 jmcneill tda19988_reg_clear(sc, TDA_SOFTRESET, 3);
636 1.1 jmcneill DELAY(100);
637 1.1 jmcneill
638 1.1 jmcneill /* reset transmitter: */
639 1.1 jmcneill tda19988_reg_set(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
640 1.1 jmcneill tda19988_reg_clear(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
641 1.1 jmcneill
642 1.1 jmcneill /* PLL registers common configuration */
643 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SERIAL_1, 0x00);
644 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
645 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SERIAL_3, 0x00);
646 1.1 jmcneill tda19988_reg_write(sc, TDA_SERIALIZER, 0x00);
647 1.1 jmcneill tda19988_reg_write(sc, TDA_BUFFER_OUT, 0x00);
648 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCG1, 0x00);
649 1.1 jmcneill tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
650 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCGN1, 0xfa);
651 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCGN2, 0x00);
652 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCGR1, 0x5b);
653 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCGR2, 0x00);
654 1.1 jmcneill tda19988_reg_write(sc, TDA_PLL_SCG2, 0x10);
655 1.1 jmcneill
656 1.1 jmcneill /* Write the default value MUX register */
657 1.1 jmcneill tda19988_reg_write(sc, TDA_MUX_VP_VIP_OUT, 0x24);
658 1.1 jmcneill
659 1.1 jmcneill ver = 0;
660 1.1 jmcneill tda19988_reg_read(sc, TDA_VERSION, &data);
661 1.1 jmcneill ver |= data;
662 1.1 jmcneill tda19988_reg_read(sc, TDA_VERSION_MSB, &data);
663 1.1 jmcneill ver |= (data << 8);
664 1.1 jmcneill
665 1.1 jmcneill /* Clear feature bits */
666 1.1 jmcneill sc->sc_version = ver & ~0x30;
667 1.1 jmcneill switch (sc->sc_version) {
668 1.1 jmcneill case TDA19988:
669 1.1 jmcneill device_printf(dev, "TDA19988\n");
670 1.1 jmcneill break;
671 1.1 jmcneill default:
672 1.1 jmcneill device_printf(dev, "Unknown device: %04x\n", sc->sc_version);
673 1.1 jmcneill return;
674 1.1 jmcneill }
675 1.1 jmcneill
676 1.1 jmcneill tda19988_reg_write(sc, TDA_DDC_CTRL, DDC_ENABLE);
677 1.1 jmcneill tda19988_reg_write(sc, TDA_TX3, 39);
678 1.1 jmcneill
679 1.1 jmcneill tda19988_cec_write(sc, TDA_CEC_FRO_IM_CLK_CTRL,
680 1.1 jmcneill CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
681 1.1 jmcneill
682 1.1 jmcneill /* Default values for RGB 4:4:4 mapping */
683 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_0, 0x23);
684 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_1, 0x01);
685 1.1 jmcneill tda19988_reg_write(sc, TDA_VIP_CNTRL_2, 0x45);
686 1.1 jmcneill }
687 1.1 jmcneill
688 1.1 jmcneill static enum drm_connector_status
689 1.1 jmcneill tda19988_connector_detect(struct drm_connector *connector, bool force)
690 1.1 jmcneill {
691 1.1 jmcneill struct tda19988_connector *tda_connector = to_tda_connector(connector);
692 1.1 jmcneill struct tda19988_softc * const sc = tda_connector->sc;
693 1.3 jmcneill enum drm_connector_status status;
694 1.1 jmcneill uint8_t data = 0;
695 1.1 jmcneill
696 1.4 thorpej iic_acquire_bus(sc->sc_i2c, 0);
697 1.1 jmcneill tda19988_cec_read(sc, TDA_CEC_RXSHPDLEV, &data);
698 1.4 thorpej iic_release_bus(sc->sc_i2c, 0);
699 1.1 jmcneill
700 1.3 jmcneill status = (data & RXSHPDLEV_HPD) ?
701 1.1 jmcneill connector_status_connected :
702 1.1 jmcneill connector_status_disconnected;
703 1.3 jmcneill
704 1.3 jmcneill /* On connect, invalidate the last EDID */
705 1.3 jmcneill if (status == connector_status_connected &&
706 1.3 jmcneill sc->sc_last_status != connector_status_connected)
707 1.3 jmcneill sc->sc_edid_valid = false;
708 1.3 jmcneill
709 1.3 jmcneill sc->sc_last_status = status;
710 1.3 jmcneill
711 1.3 jmcneill return status;
712 1.1 jmcneill }
713 1.1 jmcneill
714 1.1 jmcneill static void
715 1.1 jmcneill tda19988_connector_destroy(struct drm_connector *connector)
716 1.1 jmcneill {
717 1.1 jmcneill drm_connector_unregister(connector);
718 1.1 jmcneill drm_connector_cleanup(connector);
719 1.1 jmcneill }
720 1.1 jmcneill
721 1.1 jmcneill static const struct drm_connector_funcs tda19988_connector_funcs = {
722 1.1 jmcneill .dpms = drm_helper_connector_dpms,
723 1.1 jmcneill .detect = tda19988_connector_detect,
724 1.1 jmcneill .fill_modes = drm_helper_probe_single_connector_modes,
725 1.1 jmcneill .destroy = tda19988_connector_destroy,
726 1.1 jmcneill };
727 1.1 jmcneill
728 1.1 jmcneill static int
729 1.1 jmcneill tda19988_connector_get_modes(struct drm_connector *connector)
730 1.1 jmcneill {
731 1.1 jmcneill struct tda19988_connector *tda_connector = to_tda_connector(connector);
732 1.1 jmcneill struct tda19988_softc * const sc = tda_connector->sc;
733 1.1 jmcneill struct edid *pedid = NULL;
734 1.1 jmcneill
735 1.3 jmcneill if (sc->sc_edid_valid) {
736 1.1 jmcneill pedid = (struct edid *)sc->sc_edid;
737 1.3 jmcneill } else {
738 1.4 thorpej iic_acquire_bus(sc->sc_i2c, 0);
739 1.3 jmcneill if (tda19988_read_edid(sc) == 0)
740 1.3 jmcneill pedid = (struct edid *)sc->sc_edid;
741 1.4 thorpej iic_release_bus(sc->sc_i2c, 0);
742 1.3 jmcneill sc->sc_edid_valid = true;
743 1.3 jmcneill }
744 1.1 jmcneill
745 1.8 riastrad drm_connector_update_edid_property(connector, pedid);
746 1.1 jmcneill if (pedid == NULL)
747 1.1 jmcneill return 0;
748 1.1 jmcneill
749 1.8 riastrad return drm_add_edid_modes(connector, pedid);
750 1.1 jmcneill }
751 1.1 jmcneill
752 1.1 jmcneill static const struct drm_connector_helper_funcs tda19988_connector_helper_funcs = {
753 1.1 jmcneill .get_modes = tda19988_connector_get_modes,
754 1.1 jmcneill };
755 1.1 jmcneill
756 1.1 jmcneill static int
757 1.1 jmcneill tda19988_bridge_attach(struct drm_bridge *bridge)
758 1.1 jmcneill {
759 1.1 jmcneill struct tda19988_softc *sc = bridge->driver_private;
760 1.1 jmcneill struct tda19988_connector *tda_connector = &sc->sc_connector;
761 1.1 jmcneill struct drm_connector *connector = &tda_connector->base;
762 1.1 jmcneill int error;
763 1.1 jmcneill
764 1.1 jmcneill tda_connector->sc = sc;
765 1.1 jmcneill
766 1.1 jmcneill connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
767 1.1 jmcneill connector->interlace_allowed = 1;
768 1.1 jmcneill connector->doublescan_allowed = 0;
769 1.1 jmcneill
770 1.1 jmcneill drm_connector_init(bridge->dev, connector, &tda19988_connector_funcs,
771 1.1 jmcneill DRM_MODE_CONNECTOR_HDMIA);
772 1.1 jmcneill drm_connector_helper_add(connector, &tda19988_connector_helper_funcs);
773 1.1 jmcneill
774 1.8 riastrad error = drm_connector_attach_encoder(connector, bridge->encoder);
775 1.8 riastrad if (error)
776 1.1 jmcneill return error;
777 1.1 jmcneill
778 1.1 jmcneill return drm_connector_register(connector);
779 1.1 jmcneill }
780 1.1 jmcneill
781 1.1 jmcneill static void
782 1.1 jmcneill tda19988_bridge_enable(struct drm_bridge *bridge)
783 1.1 jmcneill {
784 1.1 jmcneill struct tda19988_softc * const sc = bridge->driver_private;
785 1.1 jmcneill
786 1.3 jmcneill fdtbus_pinctrl_set_config(sc->sc_phandle, "default");
787 1.1 jmcneill }
788 1.1 jmcneill
789 1.1 jmcneill static void
790 1.1 jmcneill tda19988_bridge_pre_enable(struct drm_bridge *bridge)
791 1.1 jmcneill {
792 1.1 jmcneill }
793 1.1 jmcneill
794 1.1 jmcneill static void
795 1.1 jmcneill tda19988_bridge_disable(struct drm_bridge *bridge)
796 1.1 jmcneill {
797 1.3 jmcneill struct tda19988_softc * const sc = bridge->driver_private;
798 1.3 jmcneill
799 1.3 jmcneill fdtbus_pinctrl_set_config(sc->sc_phandle, "off");
800 1.1 jmcneill }
801 1.1 jmcneill
802 1.1 jmcneill static void
803 1.1 jmcneill tda19988_bridge_post_disable(struct drm_bridge *bridge)
804 1.1 jmcneill {
805 1.1 jmcneill }
806 1.1 jmcneill
807 1.1 jmcneill static void
808 1.1 jmcneill tda19988_bridge_mode_set(struct drm_bridge *bridge,
809 1.8 riastrad const struct drm_display_mode *mode,
810 1.8 riastrad const struct drm_display_mode *adjusted_mode)
811 1.1 jmcneill {
812 1.1 jmcneill struct tda19988_softc * const sc = bridge->driver_private;
813 1.1 jmcneill
814 1.4 thorpej iic_acquire_bus(sc->sc_i2c, 0);
815 1.3 jmcneill tda19988_init_encoder(sc, adjusted_mode);
816 1.4 thorpej iic_release_bus(sc->sc_i2c, 0);
817 1.1 jmcneill }
818 1.1 jmcneill
819 1.1 jmcneill static bool
820 1.1 jmcneill tda19988_bridge_mode_fixup(struct drm_bridge *bridge,
821 1.1 jmcneill const struct drm_display_mode *mode, struct drm_display_mode *adjusted_mode)
822 1.1 jmcneill {
823 1.1 jmcneill return true;
824 1.1 jmcneill }
825 1.1 jmcneill
826 1.1 jmcneill static const struct drm_bridge_funcs tda19988_bridge_funcs = {
827 1.1 jmcneill .attach = tda19988_bridge_attach,
828 1.1 jmcneill .enable = tda19988_bridge_enable,
829 1.1 jmcneill .pre_enable = tda19988_bridge_pre_enable,
830 1.1 jmcneill .disable = tda19988_bridge_disable,
831 1.1 jmcneill .post_disable = tda19988_bridge_post_disable,
832 1.1 jmcneill .mode_set = tda19988_bridge_mode_set,
833 1.1 jmcneill .mode_fixup = tda19988_bridge_mode_fixup,
834 1.1 jmcneill };
835 1.1 jmcneill
836 1.1 jmcneill static int
837 1.1 jmcneill tda19988_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
838 1.1 jmcneill {
839 1.1 jmcneill struct tda19988_softc *sc = device_private(dev);
840 1.1 jmcneill struct fdt_endpoint *in_ep = fdt_endpoint_remote(ep);
841 1.1 jmcneill struct drm_encoder *encoder;
842 1.1 jmcneill int error;
843 1.1 jmcneill
844 1.1 jmcneill if (!activate)
845 1.1 jmcneill return EINVAL;
846 1.1 jmcneill
847 1.1 jmcneill if (fdt_endpoint_port_index(ep) != TDA19988_PORT_INPUT)
848 1.1 jmcneill return EINVAL;
849 1.1 jmcneill
850 1.1 jmcneill switch (fdt_endpoint_type(in_ep)) {
851 1.1 jmcneill case EP_DRM_ENCODER:
852 1.1 jmcneill encoder = fdt_endpoint_get_data(in_ep);
853 1.1 jmcneill break;
854 1.1 jmcneill default:
855 1.1 jmcneill encoder = NULL;
856 1.1 jmcneill break;
857 1.1 jmcneill }
858 1.1 jmcneill
859 1.1 jmcneill if (encoder == NULL)
860 1.1 jmcneill return EINVAL;
861 1.1 jmcneill
862 1.1 jmcneill sc->sc_bridge.driver_private = sc;
863 1.1 jmcneill sc->sc_bridge.funcs = &tda19988_bridge_funcs;
864 1.1 jmcneill sc->sc_bridge.encoder = encoder;
865 1.8 riastrad error = drm_bridge_attach(encoder, &sc->sc_bridge, NULL);
866 1.8 riastrad if (error)
867 1.1 jmcneill return EIO;
868 1.1 jmcneill
869 1.1 jmcneill return 0;
870 1.1 jmcneill }
871 1.1 jmcneill
872 1.1 jmcneill static void *
873 1.1 jmcneill tda19988_ep_get_data(device_t dev, struct fdt_endpoint *ep)
874 1.1 jmcneill {
875 1.1 jmcneill struct tda19988_softc *sc = device_private(dev);
876 1.1 jmcneill
877 1.1 jmcneill return &sc->sc_bridge;
878 1.1 jmcneill }
879 1.1 jmcneill
880 1.1 jmcneill static void
881 1.1 jmcneill tda19988_attach(device_t parent, device_t self, void *aux)
882 1.1 jmcneill {
883 1.1 jmcneill struct tda19988_softc *sc = device_private(self);
884 1.1 jmcneill struct i2c_attach_args * const ia = aux;
885 1.1 jmcneill const int phandle = ia->ia_cookie;
886 1.1 jmcneill
887 1.1 jmcneill sc->sc_dev = self;
888 1.3 jmcneill sc->sc_phandle = phandle;
889 1.1 jmcneill sc->sc_i2c = ia->ia_tag;
890 1.1 jmcneill sc->sc_addr = ia->ia_addr;
891 1.1 jmcneill sc->sc_cec_addr = 0x34; /* hardcoded */
892 1.1 jmcneill sc->sc_current_page = 0xff;
893 1.1 jmcneill sc->sc_edid = kmem_zalloc(EDID_LENGTH, KM_SLEEP);
894 1.1 jmcneill sc->sc_edid_len = EDID_LENGTH;
895 1.3 jmcneill sc->sc_edid_valid = false;
896 1.3 jmcneill sc->sc_last_status = connector_status_unknown;
897 1.1 jmcneill
898 1.1 jmcneill aprint_naive("\n");
899 1.1 jmcneill aprint_normal(": NXP TDA19988 HDMI transmitter\n");
900 1.1 jmcneill
901 1.4 thorpej iic_acquire_bus(sc->sc_i2c, 0);
902 1.1 jmcneill tda19988_start(sc);
903 1.4 thorpej iic_release_bus(sc->sc_i2c, 0);
904 1.1 jmcneill
905 1.1 jmcneill sc->sc_ports.dp_ep_activate = tda19988_ep_activate;
906 1.1 jmcneill sc->sc_ports.dp_ep_get_data = tda19988_ep_get_data;
907 1.1 jmcneill fdt_ports_register(&sc->sc_ports, self, phandle, EP_DRM_ENCODER);
908 1.1 jmcneill }
909 1.1 jmcneill
910 1.1 jmcneill CFATTACH_DECL_NEW(tdahdmi, sizeof(struct tda19988_softc),
911 1.1 jmcneill tda19988_match, tda19988_attach, NULL, NULL);
912