Home | History | Annotate | Line # | Download | only in ic
aac.c revision 1.32
      1  1.32    briggs /*	$NetBSD: aac.c,v 1.32 2007/05/26 12:45:02 briggs Exp $	*/
      2   1.1        ad 
      3   1.1        ad /*-
      4  1.31    briggs  * Copyright (c) 2002, 2007 The NetBSD Foundation, Inc.
      5   1.1        ad  * All rights reserved.
      6   1.1        ad  *
      7   1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        ad  * by Andrew Doran.
      9   1.1        ad  *
     10   1.1        ad  * Redistribution and use in source and binary forms, with or without
     11   1.1        ad  * modification, are permitted provided that the following conditions
     12   1.1        ad  * are met:
     13   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        ad  *    documentation and/or other materials provided with the distribution.
     18   1.1        ad  * 3. All advertising materials mentioning features or use of this software
     19   1.1        ad  *    must display the following acknowledgement:
     20   1.1        ad  *        This product includes software developed by the NetBSD
     21   1.1        ad  *        Foundation, Inc. and its contributors.
     22   1.1        ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1        ad  *    contributors may be used to endorse or promote products derived
     24   1.1        ad  *    from this software without specific prior written permission.
     25   1.1        ad  *
     26   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1        ad  */
     38   1.1        ad 
     39   1.1        ad /*-
     40   1.1        ad  * Copyright (c) 2001 Scott Long
     41   1.1        ad  * Copyright (c) 2001 Adaptec, Inc.
     42   1.1        ad  * Copyright (c) 2000 Michael Smith
     43   1.1        ad  * Copyright (c) 2000 BSDi
     44   1.1        ad  * Copyright (c) 2000 Niklas Hallqvist
     45   1.1        ad  * All rights reserved.
     46   1.1        ad  *
     47   1.1        ad  * Redistribution and use in source and binary forms, with or without
     48   1.1        ad  * modification, are permitted provided that the following conditions
     49   1.1        ad  * are met:
     50   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     51   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     52   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     53   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     54   1.1        ad  *    documentation and/or other materials provided with the distribution.
     55   1.1        ad  *
     56   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     57   1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     58   1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     59   1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     60   1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     61   1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     62   1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     63   1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     64   1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     65   1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     66   1.1        ad  * SUCH DAMAGE.
     67   1.1        ad  */
     68   1.1        ad 
     69   1.1        ad /*
     70   1.1        ad  * Driver for the Adaptec 'FSA' family of PCI/SCSI RAID adapters.
     71   1.1        ad  *
     72   1.1        ad  * TODO:
     73   1.1        ad  *
     74   1.1        ad  * o Management interface.
     75   1.1        ad  * o Look again at some of the portability issues.
     76   1.1        ad  * o Handle various AIFs (e.g., notification that a container is going away).
     77   1.1        ad  */
     78   1.1        ad 
     79   1.1        ad #include <sys/cdefs.h>
     80  1.32    briggs __KERNEL_RCSID(0, "$NetBSD: aac.c,v 1.32 2007/05/26 12:45:02 briggs Exp $");
     81   1.1        ad 
     82   1.1        ad #include <sys/param.h>
     83   1.1        ad #include <sys/systm.h>
     84   1.1        ad #include <sys/buf.h>
     85   1.1        ad #include <sys/device.h>
     86   1.1        ad #include <sys/kernel.h>
     87   1.1        ad #include <sys/malloc.h>
     88   1.1        ad 
     89   1.1        ad #include <machine/bus.h>
     90   1.1        ad 
     91   1.1        ad #include <uvm/uvm_extern.h>
     92   1.1        ad 
     93   1.1        ad #include <dev/ic/aacreg.h>
     94   1.1        ad #include <dev/ic/aacvar.h>
     95   1.1        ad #include <dev/ic/aac_tables.h>
     96   1.1        ad 
     97  1.13  drochner #include "locators.h"
     98  1.13  drochner 
     99  1.12   thorpej static int	aac_check_firmware(struct aac_softc *);
    100  1.12   thorpej static void	aac_describe_controller(struct aac_softc *);
    101  1.12   thorpej static int	aac_dequeue_fib(struct aac_softc *, int, u_int32_t *,
    102  1.12   thorpej 				struct aac_fib **);
    103  1.12   thorpej static int	aac_enqueue_fib(struct aac_softc *, int, struct aac_fib *);
    104  1.31    briggs static int	aac_enqueue_response(struct aac_softc *, int, struct aac_fib *);
    105  1.12   thorpej static void	aac_host_command(struct aac_softc *);
    106  1.12   thorpej static void	aac_host_response(struct aac_softc *);
    107  1.12   thorpej static int	aac_init(struct aac_softc *);
    108  1.12   thorpej static int	aac_print(void *, const char *);
    109  1.12   thorpej static void	aac_shutdown(void *);
    110  1.12   thorpej static void	aac_startup(struct aac_softc *);
    111  1.12   thorpej static int	aac_sync_command(struct aac_softc *, u_int32_t, u_int32_t,
    112  1.12   thorpej 				 u_int32_t, u_int32_t, u_int32_t, u_int32_t *);
    113  1.12   thorpej static int	aac_sync_fib(struct aac_softc *, u_int32_t, u_int32_t, void *,
    114  1.12   thorpej 			     u_int16_t, void *, u_int16_t *);
    115   1.1        ad 
    116   1.1        ad #ifdef AAC_DEBUG
    117  1.24  jdolecek static void	aac_print_fib(struct aac_softc *, struct aac_fib *, const char *);
    118   1.1        ad #endif
    119   1.1        ad 
    120   1.1        ad /*
    121   1.1        ad  * Adapter-space FIB queue manipulation.
    122   1.1        ad  *
    123   1.1        ad  * Note that the queue implementation here is a little funky; neither the PI or
    124   1.1        ad  * CI will ever be zero.  This behaviour is a controller feature.
    125   1.1        ad  */
    126   1.1        ad static struct {
    127   1.1        ad 	int	size;
    128   1.1        ad 	int	notify;
    129   1.1        ad } const aac_qinfo[] = {
    130   1.1        ad 	{ AAC_HOST_NORM_CMD_ENTRIES, AAC_DB_COMMAND_NOT_FULL },
    131   1.1        ad 	{ AAC_HOST_HIGH_CMD_ENTRIES, 0 },
    132   1.1        ad 	{ AAC_ADAP_NORM_CMD_ENTRIES, AAC_DB_COMMAND_READY },
    133   1.1        ad 	{ AAC_ADAP_HIGH_CMD_ENTRIES, 0 },
    134   1.1        ad 	{ AAC_HOST_NORM_RESP_ENTRIES, AAC_DB_RESPONSE_NOT_FULL },
    135   1.1        ad 	{ AAC_HOST_HIGH_RESP_ENTRIES, 0 },
    136   1.1        ad 	{ AAC_ADAP_NORM_RESP_ENTRIES, AAC_DB_RESPONSE_READY },
    137   1.1        ad 	{ AAC_ADAP_HIGH_RESP_ENTRIES, 0 }
    138   1.1        ad };
    139   1.1        ad 
    140   1.1        ad #ifdef AAC_DEBUG
    141   1.1        ad int	aac_debug = AAC_DEBUG;
    142   1.1        ad #endif
    143   1.1        ad 
    144  1.12   thorpej static void	*aac_sdh;
    145   1.1        ad 
    146   1.1        ad extern struct	cfdriver aac_cd;
    147   1.1        ad 
    148   1.1        ad int
    149   1.1        ad aac_attach(struct aac_softc *sc)
    150   1.1        ad {
    151   1.1        ad 	struct aac_attach_args aaca;
    152   1.1        ad 	int nsegs, i, rv, state, size;
    153   1.1        ad 	struct aac_ccb *ac;
    154   1.1        ad 	struct aac_fib *fib;
    155   1.1        ad 	bus_addr_t fibpa;
    156  1.22  drochner 	int locs[AACCF_NLOCS];
    157   1.1        ad 
    158   1.1        ad 	SIMPLEQ_INIT(&sc->sc_ccb_free);
    159   1.1        ad 	SIMPLEQ_INIT(&sc->sc_ccb_queue);
    160   1.1        ad 	SIMPLEQ_INIT(&sc->sc_ccb_complete);
    161   1.1        ad 
    162   1.1        ad 	/*
    163   1.1        ad 	 * Disable interrupts before we do anything.
    164   1.1        ad 	 */
    165   1.1        ad 	AAC_MASK_INTERRUPTS(sc);
    166   1.1        ad 
    167   1.1        ad 	/*
    168   1.1        ad 	 * Initialise the adapter.
    169   1.1        ad 	 */
    170   1.1        ad 	if (aac_check_firmware(sc))
    171   1.1        ad 		return (EINVAL);
    172   1.1        ad 
    173   1.1        ad 	if ((rv = aac_init(sc)) != 0)
    174   1.1        ad 		return (rv);
    175   1.1        ad 	aac_startup(sc);
    176   1.1        ad 
    177  1.16     perry 	/*
    178   1.1        ad 	 * Print a little information about the controller.
    179   1.1        ad 	 */
    180   1.1        ad 	aac_describe_controller(sc);
    181   1.1        ad 
    182   1.1        ad 	/*
    183   1.1        ad 	 * Initialize the ccbs.
    184   1.1        ad 	 */
    185   1.1        ad 	sc->sc_ccbs = malloc(sizeof(*ac) * AAC_NCCBS, M_DEVBUF,
    186   1.1        ad 	    M_NOWAIT | M_ZERO);
    187   1.1        ad 	if (sc->sc_ccbs == NULL) {
    188   1.8   thorpej 		aprint_error("%s: memory allocation failure\n",
    189   1.8   thorpej 		    sc->sc_dv.dv_xname);
    190   1.1        ad 		return (ENOMEM);
    191   1.1        ad 	}
    192   1.1        ad 	state = 0;
    193   1.1        ad 	size = sizeof(*fib) * AAC_NCCBS;
    194   1.1        ad 
    195   1.1        ad 	if ((rv = bus_dmamap_create(sc->sc_dmat, size, 1, size,
    196   1.1        ad 	    0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &sc->sc_fibs_dmamap)) != 0) {
    197   1.8   thorpej 		aprint_error("%s: cannot create fibs dmamap\n",
    198   1.1        ad 		    sc->sc_dv.dv_xname);
    199   1.1        ad 		goto bail_out;
    200   1.1        ad 	}
    201   1.1        ad 	state++;
    202   1.1        ad 	if ((rv = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0,
    203   1.1        ad 	    &sc->sc_fibs_seg, 1, &nsegs, BUS_DMA_NOWAIT)) != 0) {
    204   1.8   thorpej 		aprint_error("%s: can't allocate fibs structure\n",
    205   1.1        ad 		    sc->sc_dv.dv_xname);
    206   1.1        ad 		goto bail_out;
    207   1.1        ad 	}
    208   1.1        ad 	state++;
    209   1.1        ad 	if ((rv = bus_dmamem_map(sc->sc_dmat, &sc->sc_fibs_seg, nsegs, size,
    210  1.30  christos 	    (void **)&sc->sc_fibs, 0)) != 0) {
    211   1.8   thorpej 		aprint_error("%s: can't map fibs structure\n",
    212   1.1        ad 		    sc->sc_dv.dv_xname);
    213   1.1        ad 		goto bail_out;
    214   1.1        ad 	}
    215   1.1        ad 	state++;
    216   1.1        ad 	if ((rv = bus_dmamap_load(sc->sc_dmat, sc->sc_fibs_dmamap, sc->sc_fibs,
    217   1.1        ad 	    size, NULL, BUS_DMA_NOWAIT)) != 0) {
    218   1.8   thorpej 		aprint_error("%s: cannot load fibs dmamap\n",
    219   1.8   thorpej 		    sc->sc_dv.dv_xname);
    220   1.1        ad 		goto bail_out;
    221   1.1        ad 	}
    222   1.1        ad 	state++;
    223   1.1        ad 
    224   1.1        ad 	memset(sc->sc_fibs, 0, size);
    225   1.1        ad 	fibpa = sc->sc_fibs_seg.ds_addr;
    226   1.1        ad 	fib = sc->sc_fibs;
    227   1.1        ad 
    228   1.1        ad 	for (i = 0, ac = sc->sc_ccbs; i < AAC_NCCBS; i++, ac++) {
    229   1.1        ad 		rv = bus_dmamap_create(sc->sc_dmat, AAC_MAX_XFER,
    230  1.16     perry 		    AAC_MAX_SGENTRIES, AAC_MAX_XFER, 0,
    231   1.1        ad 		    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ac->ac_dmamap_xfer);
    232   1.1        ad 		if (rv) {
    233   1.1        ad 			while (--ac >= sc->sc_ccbs)
    234   1.1        ad 				bus_dmamap_destroy(sc->sc_dmat,
    235   1.1        ad 				    ac->ac_dmamap_xfer);
    236   1.8   thorpej 			aprint_error("%s: cannot create ccb dmamap (%d)",
    237   1.1        ad 			    sc->sc_dv.dv_xname, rv);
    238   1.1        ad 			goto bail_out;
    239   1.1        ad 		}
    240   1.1        ad 
    241   1.1        ad 		ac->ac_fib = fib++;
    242   1.1        ad 		ac->ac_fibphys = fibpa;
    243   1.1        ad 		fibpa += sizeof(*fib);
    244   1.1        ad 		aac_ccb_free(sc, ac);
    245   1.1        ad 	}
    246   1.1        ad 
    247   1.1        ad 	/*
    248   1.1        ad 	 * Attach devices.
    249   1.1        ad 	 */
    250   1.1        ad 	for (i = 0; i < AAC_MAX_CONTAINERS; i++) {
    251   1.1        ad 		if (!sc->sc_hdr[i].hd_present)
    252   1.1        ad 			continue;
    253   1.1        ad 		aaca.aaca_unit = i;
    254  1.13  drochner 
    255  1.22  drochner 		locs[AACCF_UNIT] = i;
    256  1.13  drochner 
    257  1.22  drochner 		config_found_sm_loc(&sc->sc_dv, "aac", locs, &aaca,
    258  1.23  drochner 				    aac_print, config_stdsubmatch);
    259   1.1        ad 	}
    260   1.1        ad 
    261   1.1        ad 	/*
    262   1.1        ad 	 * Enable interrupts, and register our shutdown hook.
    263   1.1        ad 	 */
    264   1.1        ad 	sc->sc_flags |= AAC_ONLINE;
    265   1.1        ad 	AAC_UNMASK_INTERRUPTS(sc);
    266   1.1        ad 	if (aac_sdh != NULL)
    267   1.1        ad 		shutdownhook_establish(aac_shutdown, NULL);
    268   1.1        ad 	return (0);
    269   1.1        ad 
    270   1.1        ad  bail_out:
    271   1.1        ad  	bus_dmamap_unload(sc->sc_dmat, sc->sc_common_dmamap);
    272  1.30  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_common,
    273   1.1        ad 	    sizeof(*sc->sc_common));
    274   1.1        ad 	bus_dmamem_free(sc->sc_dmat, &sc->sc_common_seg, 1);
    275   1.1        ad 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_common_dmamap);
    276   1.1        ad 
    277   1.1        ad  	if (state > 3)
    278   1.1        ad  		bus_dmamap_unload(sc->sc_dmat, sc->sc_fibs_dmamap);
    279   1.1        ad 	if (state > 2)
    280  1.30  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_fibs, size);
    281   1.1        ad 	if (state > 1)
    282   1.1        ad 		bus_dmamem_free(sc->sc_dmat, &sc->sc_fibs_seg, 1);
    283   1.1        ad 	if (state > 0)
    284   1.1        ad 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_fibs_dmamap);
    285   1.1        ad 
    286   1.1        ad 	free(sc->sc_ccbs, M_DEVBUF);
    287   1.1        ad 	return (rv);
    288   1.1        ad }
    289   1.1        ad 
    290   1.1        ad /*
    291   1.1        ad  * Print autoconfiguration message for a sub-device.
    292   1.1        ad  */
    293  1.12   thorpej static int
    294   1.1        ad aac_print(void *aux, const char *pnp)
    295   1.1        ad {
    296   1.1        ad 	struct aac_attach_args *aaca;
    297   1.1        ad 
    298   1.1        ad 	aaca = aux;
    299   1.1        ad 
    300   1.1        ad 	if (pnp != NULL)
    301   1.7   thorpej 		aprint_normal("block device at %s", pnp);
    302   1.7   thorpej 	aprint_normal(" unit %d", aaca->aaca_unit);
    303   1.1        ad 	return (UNCONF);
    304   1.1        ad }
    305   1.1        ad 
    306   1.1        ad /*
    307   1.1        ad  * Look up a text description of a numeric error code and return a pointer to
    308   1.1        ad  * same.
    309   1.1        ad  */
    310   1.1        ad const char *
    311   1.1        ad aac_describe_code(const struct aac_code_lookup *table, u_int32_t code)
    312   1.1        ad {
    313   1.1        ad 	int i;
    314   1.1        ad 
    315   1.1        ad 	for (i = 0; table[i].string != NULL; i++)
    316   1.1        ad 		if (table[i].code == code)
    317   1.1        ad 			return (table[i].string);
    318   1.1        ad 
    319   1.1        ad 	return (table[i + 1].string);
    320   1.1        ad }
    321   1.1        ad 
    322  1.17    briggs /*
    323  1.17    briggs  * bitmask_snprintf(9) format string for the adapter options.
    324  1.17    briggs  */
    325  1.19  christos static const char *optfmt =
    326  1.17    briggs     "\20\1SNAPSHOT\2CLUSTERS\3WCACHE\4DATA64\5HOSTTIME\6RAID50"
    327  1.17    briggs     "\7WINDOW4GB"
    328  1.17    briggs     "\10SCSIUPGD\11SOFTERR\12NORECOND\13SGMAP64\14ALARM\15NONDASD";
    329  1.17    briggs 
    330  1.12   thorpej static void
    331   1.1        ad aac_describe_controller(struct aac_softc *sc)
    332   1.1        ad {
    333  1.17    briggs 	u_int8_t fmtbuf[256];
    334  1.19  christos 	u_int8_t tbuf[AAC_FIB_DATASIZE];
    335   1.1        ad 	u_int16_t bufsize;
    336   1.1        ad 	struct aac_adapter_info *info;
    337   1.1        ad 	u_int8_t arg;
    338   1.1        ad 
    339   1.1        ad 	arg = 0;
    340  1.19  christos 	if (aac_sync_fib(sc, RequestAdapterInfo, 0, &arg, sizeof(arg), &tbuf,
    341   1.1        ad 	    &bufsize)) {
    342   1.8   thorpej 		aprint_error("%s: RequestAdapterInfo failed\n",
    343   1.8   thorpej 		    sc->sc_dv.dv_xname);
    344   1.1        ad 		return;
    345   1.1        ad 	}
    346   1.1        ad 	if (bufsize != sizeof(*info)) {
    347   1.8   thorpej 		aprint_error("%s: "
    348  1.26       chs 		    "RequestAdapterInfo returned wrong data size (%d != %zu)\n",
    349  1.26       chs 		    sc->sc_dv.dv_xname, bufsize, sizeof(*info));
    350   1.1        ad 		return;
    351   1.1        ad 	}
    352  1.19  christos 	info = (struct aac_adapter_info *)&tbuf[0];
    353   1.1        ad 
    354  1.15    briggs 	aprint_normal("%s: %s at %dMHz, %dMB mem (%dMB cache), %s\n",
    355   1.1        ad 	    sc->sc_dv.dv_xname,
    356   1.1        ad 	    aac_describe_code(aac_cpu_variant, le32toh(info->CpuVariant)),
    357   1.1        ad 	    le32toh(info->ClockSpeed),
    358  1.15    briggs 	    le32toh(info->TotalMem) / (1024 * 1024),
    359   1.1        ad 	    le32toh(info->BufferMem) / (1024 * 1024),
    360   1.1        ad 	    aac_describe_code(aac_battery_platform,
    361  1.15    briggs 			      le32toh(info->batteryPlatform)));
    362  1.15    briggs 
    363  1.15    briggs 	aprint_verbose("%s: Kernel %d.%d-%d [Build %d], ",
    364  1.15    briggs 	    sc->sc_dv.dv_xname,
    365   1.1        ad 	    info->KernelRevision.external.comp.major,
    366   1.1        ad 	    info->KernelRevision.external.comp.minor,
    367  1.15    briggs 	    info->KernelRevision.external.comp.dash,
    368  1.15    briggs 	    info->KernelRevision.buildNumber);
    369  1.15    briggs 
    370  1.15    briggs 	aprint_verbose("Monitor %d.%d-%d [Build %d], S/N %6X\n",
    371  1.15    briggs 	    info->MonitorRevision.external.comp.major,
    372  1.15    briggs 	    info->MonitorRevision.external.comp.minor,
    373  1.15    briggs 	    info->MonitorRevision.external.comp.dash,
    374  1.15    briggs 	    info->MonitorRevision.buildNumber,
    375  1.15    briggs 	    ((u_int32_t)info->SerialNumber & 0xffffff));
    376   1.1        ad 
    377  1.17    briggs 	aprint_verbose("%s: Controller supports: %s\n",
    378  1.17    briggs 	    sc->sc_dv.dv_xname,
    379  1.17    briggs 	    bitmask_snprintf(sc->sc_supported_options, optfmt, fmtbuf,
    380  1.17    briggs 			     sizeof(fmtbuf)));
    381  1.17    briggs 
    382   1.1        ad 	/* Save the kernel revision structure for later use. */
    383   1.1        ad 	sc->sc_revision = info->KernelRevision;
    384   1.1        ad }
    385   1.1        ad 
    386   1.1        ad /*
    387   1.1        ad  * Retrieve the firmware version numbers.  Dell PERC2/QC cards with firmware
    388   1.1        ad  * version 1.x are not compatible with this driver.
    389   1.1        ad  */
    390  1.12   thorpej static int
    391   1.1        ad aac_check_firmware(struct aac_softc *sc)
    392   1.1        ad {
    393  1.17    briggs 	u_int32_t major, minor, opts;
    394   1.1        ad 
    395   1.1        ad 	if ((sc->sc_quirks & AAC_QUIRK_PERC2QC) != 0) {
    396   1.1        ad 		if (aac_sync_command(sc, AAC_MONKER_GETKERNVER, 0, 0, 0, 0,
    397   1.1        ad 		    NULL)) {
    398   1.8   thorpej 			aprint_error("%s: error reading firmware version\n",
    399   1.1        ad 			    sc->sc_dv.dv_xname);
    400   1.1        ad 			return (1);
    401   1.1        ad 		}
    402   1.1        ad 
    403   1.1        ad 		/* These numbers are stored as ASCII! */
    404  1.17    briggs 		major = (AAC_GET_MAILBOX(sc, 1) & 0xff) - 0x30;
    405  1.17    briggs 		minor = (AAC_GET_MAILBOX(sc, 2) & 0xff) - 0x30;
    406   1.1        ad 		if (major == 1) {
    407   1.8   thorpej 			aprint_error(
    408   1.8   thorpej 			    "%s: firmware version %d.%d not supported.\n",
    409   1.1        ad 			    sc->sc_dv.dv_xname, major, minor);
    410   1.1        ad 			return (1);
    411   1.1        ad 		}
    412   1.1        ad 	}
    413   1.1        ad 
    414  1.17    briggs 	if (aac_sync_command(sc, AAC_MONKER_GETINFO, 0, 0, 0, 0, NULL)) {
    415  1.17    briggs 		aprint_error("%s: GETINFO failed\n", sc->sc_dv.dv_xname);
    416  1.17    briggs 		return (1);
    417  1.17    briggs 	}
    418  1.17    briggs 	opts = AAC_GET_MAILBOX(sc, 1);
    419  1.17    briggs 	sc->sc_supported_options = opts;
    420  1.17    briggs 
    421  1.17    briggs 	/* XXX -- Enable 64-bit sglists if we can */
    422  1.17    briggs 
    423   1.1        ad 	return (0);
    424   1.1        ad }
    425   1.1        ad 
    426  1.12   thorpej static int
    427   1.1        ad aac_init(struct aac_softc *sc)
    428   1.1        ad {
    429   1.1        ad 	int nsegs, i, rv, state, norm, high;
    430   1.1        ad 	struct aac_adapter_init	*ip;
    431  1.21     darcy 	u_int32_t code, qoff;
    432   1.1        ad 
    433   1.1        ad 	state = 0;
    434   1.1        ad 
    435   1.1        ad 	/*
    436   1.1        ad 	 * First wait for the adapter to come ready.
    437   1.1        ad 	 */
    438   1.1        ad 	for (i = 0; i < AAC_BOOT_TIMEOUT * 1000; i++) {
    439   1.1        ad 		code = AAC_GET_FWSTATUS(sc);
    440   1.1        ad 		if ((code & AAC_SELF_TEST_FAILED) != 0) {
    441   1.8   thorpej 			aprint_error("%s: FATAL: selftest failed\n",
    442   1.1        ad 			    sc->sc_dv.dv_xname);
    443   1.1        ad 			return (ENXIO);
    444   1.1        ad 		}
    445   1.1        ad 		if ((code & AAC_KERNEL_PANIC) != 0) {
    446   1.8   thorpej 			aprint_error("%s: FATAL: controller kernel panic\n",
    447   1.1        ad 			    sc->sc_dv.dv_xname);
    448   1.1        ad 			return (ENXIO);
    449   1.1        ad 		}
    450   1.1        ad 		if ((code & AAC_UP_AND_RUNNING) != 0)
    451   1.1        ad 			break;
    452   1.1        ad 		DELAY(1000);
    453   1.1        ad 	}
    454   1.1        ad 	if (i == AAC_BOOT_TIMEOUT * 1000) {
    455   1.8   thorpej 		aprint_error(
    456   1.8   thorpej 		    "%s: FATAL: controller not coming ready, status %x\n",
    457   1.1        ad 		    sc->sc_dv.dv_xname, code);
    458   1.1        ad 		return (ENXIO);
    459   1.1        ad 	}
    460   1.1        ad 
    461   1.1        ad 	if ((rv = bus_dmamap_create(sc->sc_dmat, sizeof(*sc->sc_common), 1,
    462   1.1        ad 	    sizeof(*sc->sc_common), 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    463   1.1        ad 	    &sc->sc_common_dmamap)) != 0) {
    464   1.8   thorpej 		aprint_error("%s: cannot create common dmamap\n",
    465   1.1        ad 		    sc->sc_dv.dv_xname);
    466   1.1        ad 		return (rv);
    467   1.1        ad 	}
    468   1.1        ad 	if ((rv = bus_dmamem_alloc(sc->sc_dmat, sizeof(*sc->sc_common),
    469   1.1        ad 	    PAGE_SIZE, 0, &sc->sc_common_seg, 1, &nsegs,
    470   1.1        ad 	    BUS_DMA_NOWAIT)) != 0) {
    471   1.8   thorpej 		aprint_error("%s: can't allocate common structure\n",
    472   1.1        ad 		    sc->sc_dv.dv_xname);
    473   1.1        ad 		goto bail_out;
    474   1.1        ad 	}
    475   1.1        ad 	state++;
    476   1.1        ad 	if ((rv = bus_dmamem_map(sc->sc_dmat, &sc->sc_common_seg, nsegs,
    477  1.30  christos 	    sizeof(*sc->sc_common), (void **)&sc->sc_common, 0)) != 0) {
    478   1.8   thorpej 		aprint_error("%s: can't map common structure\n",
    479   1.1        ad 		    sc->sc_dv.dv_xname);
    480   1.1        ad 		goto bail_out;
    481   1.1        ad 	}
    482   1.1        ad 	state++;
    483   1.1        ad 	if ((rv = bus_dmamap_load(sc->sc_dmat, sc->sc_common_dmamap,
    484   1.1        ad 	    sc->sc_common, sizeof(*sc->sc_common), NULL,
    485   1.1        ad 	    BUS_DMA_NOWAIT)) != 0) {
    486   1.8   thorpej 		aprint_error("%s: cannot load common dmamap\n",
    487   1.8   thorpej 		    sc->sc_dv.dv_xname);
    488   1.1        ad 		goto bail_out;
    489   1.1        ad 	}
    490   1.1        ad 	state++;
    491   1.1        ad 
    492   1.1        ad 	memset(sc->sc_common, 0, sizeof(*sc->sc_common));
    493   1.1        ad 
    494   1.1        ad 	/*
    495   1.1        ad 	 * Fill in the init structure.  This tells the adapter about the
    496   1.1        ad 	 * physical location of various important shared data structures.
    497   1.1        ad 	 */
    498   1.1        ad 	ip = &sc->sc_common->ac_init;
    499   1.1        ad 	ip->InitStructRevision = htole32(AAC_INIT_STRUCT_REVISION);
    500   1.1        ad 
    501   1.1        ad 	ip->AdapterFibsPhysicalAddress = htole32(sc->sc_common_seg.ds_addr +
    502   1.1        ad 	    offsetof(struct aac_common, ac_fibs));
    503  1.31    briggs 	ip->AdapterFibsVirtualAddress = 0;
    504   1.1        ad 	ip->AdapterFibsSize =
    505   1.1        ad 	    htole32(AAC_ADAPTER_FIBS * sizeof(struct aac_fib));
    506   1.1        ad 	ip->AdapterFibAlign = htole32(sizeof(struct aac_fib));
    507   1.1        ad 
    508   1.1        ad 	ip->PrintfBufferAddress = htole32(sc->sc_common_seg.ds_addr +
    509   1.1        ad 	    offsetof(struct aac_common, ac_printf));
    510   1.1        ad 	ip->PrintfBufferSize = htole32(AAC_PRINTF_BUFSIZE);
    511   1.1        ad 
    512  1.32    briggs 	/*
    513  1.32    briggs 	 * The adapter assumes that pages are 4K in size, except on some
    514  1.32    briggs 	 * broken firmware versions that do the page->byte conversion twice,
    515  1.32    briggs 	 * therefore 'assuming' that this value is in 16MB units (2^24).
    516  1.32    briggs 	 * Round up since the granularity is so high.
    517  1.32    briggs 	 */
    518  1.32    briggs 	ip->HostPhysMemPages = ctob(physmem) / AAC_PAGE_SIZE;
    519  1.32    briggs 	if (sc->sc_quirks & AAC_QUIRK_BROKEN_MMAP) {
    520  1.32    briggs 		ip->HostPhysMemPages =
    521  1.32    briggs 		    (ip->HostPhysMemPages + AAC_PAGE_SIZE) / AAC_PAGE_SIZE;
    522  1.32    briggs 	}
    523   1.1        ad 	ip->HostElapsedSeconds = 0;	/* reset later if invalid */
    524   1.1        ad 
    525   1.1        ad 	/*
    526   1.1        ad 	 * Initialise FIB queues.  Note that it appears that the layout of
    527   1.1        ad 	 * the indexes and the segmentation of the entries is mandated by
    528   1.1        ad 	 * the adapter, which is only told about the base of the queue index
    529   1.1        ad 	 * fields.
    530   1.1        ad 	 *
    531   1.1        ad 	 * The initial values of the indices are assumed to inform the
    532   1.1        ad 	 * adapter of the sizes of the respective queues.
    533   1.1        ad 	 *
    534   1.1        ad 	 * The Linux driver uses a much more complex scheme whereby several
    535   1.1        ad 	 * header records are kept for each queue.  We use a couple of
    536   1.1        ad 	 * generic list manipulation functions which 'know' the size of each
    537   1.1        ad 	 * list by virtue of a table.
    538   1.1        ad 	 */
    539  1.21     darcy 	qoff = offsetof(struct aac_common, ac_qbuf) + AAC_QUEUE_ALIGN;
    540  1.21     darcy 	qoff &= ~(AAC_QUEUE_ALIGN - 1);
    541  1.21     darcy 	sc->sc_queues = (struct aac_queue_table *)((uintptr_t)sc->sc_common + qoff);
    542   1.1        ad 	ip->CommHeaderAddress = htole32(sc->sc_common_seg.ds_addr +
    543  1.30  christos 	    ((char *)sc->sc_queues - (char *)sc->sc_common));
    544   1.1        ad 	memset(sc->sc_queues, 0, sizeof(struct aac_queue_table));
    545   1.1        ad 
    546   1.1        ad 	norm = htole32(AAC_HOST_NORM_CMD_ENTRIES);
    547   1.1        ad 	high = htole32(AAC_HOST_HIGH_CMD_ENTRIES);
    548   1.1        ad 
    549   1.1        ad 	sc->sc_queues->qt_qindex[AAC_HOST_NORM_CMD_QUEUE][AAC_PRODUCER_INDEX] =
    550   1.1        ad 	    norm;
    551   1.1        ad 	sc->sc_queues->qt_qindex[AAC_HOST_NORM_CMD_QUEUE][AAC_CONSUMER_INDEX] =
    552   1.1        ad 	    norm;
    553   1.1        ad 	sc->sc_queues->qt_qindex[AAC_HOST_HIGH_CMD_QUEUE][AAC_PRODUCER_INDEX] =
    554   1.1        ad 	    high;
    555   1.1        ad 	sc->sc_queues->qt_qindex[AAC_HOST_HIGH_CMD_QUEUE][AAC_CONSUMER_INDEX] =
    556   1.1        ad 	    high;
    557   1.1        ad 
    558   1.1        ad 	norm = htole32(AAC_ADAP_NORM_CMD_ENTRIES);
    559   1.1        ad 	high = htole32(AAC_ADAP_HIGH_CMD_ENTRIES);
    560   1.1        ad 
    561   1.1        ad 	sc->sc_queues->qt_qindex[AAC_ADAP_NORM_CMD_QUEUE][AAC_PRODUCER_INDEX] =
    562   1.1        ad 	    norm;
    563   1.1        ad 	sc->sc_queues->qt_qindex[AAC_ADAP_NORM_CMD_QUEUE][AAC_CONSUMER_INDEX] =
    564   1.1        ad 	    norm;
    565   1.1        ad 	sc->sc_queues->qt_qindex[AAC_ADAP_HIGH_CMD_QUEUE][AAC_PRODUCER_INDEX] =
    566   1.1        ad 	    high;
    567   1.1        ad 	sc->sc_queues->qt_qindex[AAC_ADAP_HIGH_CMD_QUEUE][AAC_CONSUMER_INDEX] =
    568   1.1        ad 	    high;
    569   1.1        ad 
    570   1.1        ad 	norm = htole32(AAC_HOST_NORM_RESP_ENTRIES);
    571   1.1        ad 	high = htole32(AAC_HOST_HIGH_RESP_ENTRIES);
    572   1.1        ad 
    573   1.1        ad 	sc->sc_queues->
    574   1.1        ad 	    qt_qindex[AAC_HOST_NORM_RESP_QUEUE][AAC_PRODUCER_INDEX] = norm;
    575   1.1        ad 	sc->sc_queues->
    576   1.1        ad 	    qt_qindex[AAC_HOST_NORM_RESP_QUEUE][AAC_CONSUMER_INDEX] = norm;
    577   1.1        ad 	sc->sc_queues->
    578   1.1        ad 	    qt_qindex[AAC_HOST_HIGH_RESP_QUEUE][AAC_PRODUCER_INDEX] = high;
    579   1.1        ad 	sc->sc_queues->
    580   1.1        ad 	    qt_qindex[AAC_HOST_HIGH_RESP_QUEUE][AAC_CONSUMER_INDEX] = high;
    581   1.1        ad 
    582   1.1        ad 	norm = htole32(AAC_ADAP_NORM_RESP_ENTRIES);
    583   1.1        ad 	high = htole32(AAC_ADAP_HIGH_RESP_ENTRIES);
    584   1.1        ad 
    585   1.1        ad 	sc->sc_queues->
    586   1.1        ad 	    qt_qindex[AAC_ADAP_NORM_RESP_QUEUE][AAC_PRODUCER_INDEX] = norm;
    587   1.1        ad 	sc->sc_queues->
    588   1.1        ad 	    qt_qindex[AAC_ADAP_NORM_RESP_QUEUE][AAC_CONSUMER_INDEX] = norm;
    589   1.1        ad 	sc->sc_queues->
    590   1.1        ad 	    qt_qindex[AAC_ADAP_HIGH_RESP_QUEUE][AAC_PRODUCER_INDEX] = high;
    591   1.1        ad 	sc->sc_queues->
    592   1.1        ad 	    qt_qindex[AAC_ADAP_HIGH_RESP_QUEUE][AAC_CONSUMER_INDEX] = high;
    593   1.1        ad 
    594   1.1        ad 	sc->sc_qentries[AAC_HOST_NORM_CMD_QUEUE] =
    595   1.1        ad 	    &sc->sc_queues->qt_HostNormCmdQueue[0];
    596   1.1        ad 	sc->sc_qentries[AAC_HOST_HIGH_CMD_QUEUE] =
    597   1.1        ad 	    &sc->sc_queues->qt_HostHighCmdQueue[0];
    598   1.1        ad 	sc->sc_qentries[AAC_ADAP_NORM_CMD_QUEUE] =
    599   1.1        ad 	    &sc->sc_queues->qt_AdapNormCmdQueue[0];
    600   1.1        ad 	sc->sc_qentries[AAC_ADAP_HIGH_CMD_QUEUE] =
    601   1.1        ad 	    &sc->sc_queues->qt_AdapHighCmdQueue[0];
    602   1.1        ad 	sc->sc_qentries[AAC_HOST_NORM_RESP_QUEUE] =
    603   1.1        ad 	    &sc->sc_queues->qt_HostNormRespQueue[0];
    604   1.1        ad 	sc->sc_qentries[AAC_HOST_HIGH_RESP_QUEUE] =
    605   1.1        ad 	    &sc->sc_queues->qt_HostHighRespQueue[0];
    606   1.1        ad 	sc->sc_qentries[AAC_ADAP_NORM_RESP_QUEUE] =
    607   1.1        ad 	    &sc->sc_queues->qt_AdapNormRespQueue[0];
    608   1.1        ad 	sc->sc_qentries[AAC_ADAP_HIGH_RESP_QUEUE] =
    609   1.1        ad 	    &sc->sc_queues->qt_AdapHighRespQueue[0];
    610   1.1        ad 
    611   1.1        ad 	/*
    612   1.1        ad 	 * Do controller-type-specific initialisation
    613   1.1        ad 	 */
    614   1.1        ad 	switch (sc->sc_hwif) {
    615   1.1        ad 	case AAC_HWIF_I960RX:
    616   1.1        ad 		AAC_SETREG4(sc, AAC_RX_ODBR, ~0);
    617   1.1        ad 		break;
    618   1.1        ad 	}
    619   1.1        ad 
    620   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap, 0,
    621   1.1        ad 	    sizeof(*sc->sc_common),
    622   1.1        ad 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    623   1.1        ad 
    624   1.1        ad 	/*
    625   1.1        ad 	 * Give the init structure to the controller.
    626   1.1        ad 	 */
    627  1.16     perry 	if (aac_sync_command(sc, AAC_MONKER_INITSTRUCT,
    628   1.1        ad 	    sc->sc_common_seg.ds_addr + offsetof(struct aac_common, ac_init),
    629   1.1        ad 	    0, 0, 0, NULL)) {
    630   1.8   thorpej 		aprint_error("%s: error establishing init structure\n",
    631   1.1        ad 		    sc->sc_dv.dv_xname);
    632   1.1        ad 		rv = EIO;
    633   1.1        ad 		goto bail_out;
    634   1.1        ad 	}
    635   1.1        ad 
    636   1.1        ad 	return (0);
    637   1.1        ad 
    638   1.1        ad  bail_out:
    639   1.1        ad  	if (state > 2)
    640   1.1        ad  		bus_dmamap_unload(sc->sc_dmat, sc->sc_common_dmamap);
    641   1.1        ad 	if (state > 1)
    642  1.30  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_common,
    643   1.1        ad 		    sizeof(*sc->sc_common));
    644   1.1        ad 	if (state > 0)
    645   1.1        ad 		bus_dmamem_free(sc->sc_dmat, &sc->sc_common_seg, 1);
    646   1.1        ad 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_common_dmamap);
    647   1.1        ad 
    648   1.1        ad 	return (rv);
    649   1.1        ad }
    650   1.1        ad 
    651   1.1        ad /*
    652   1.1        ad  * Probe for containers, create disks.
    653   1.1        ad  */
    654  1.12   thorpej static void
    655   1.1        ad aac_startup(struct aac_softc *sc)
    656   1.1        ad {
    657   1.1        ad 	struct aac_mntinfo mi;
    658   1.1        ad 	struct aac_mntinforesponse mir;
    659   1.1        ad 	struct aac_drive *hd;
    660   1.1        ad 	u_int16_t rsize;
    661   1.1        ad 	int i;
    662   1.1        ad 
    663   1.1        ad 	/*
    664   1.1        ad 	 * Loop over possible containers.
    665   1.1        ad 	 */
    666   1.1        ad 	hd = sc->sc_hdr;
    667   1.1        ad 
    668   1.1        ad 	for (i = 0; i < AAC_MAX_CONTAINERS; i++, hd++) {
    669   1.1        ad 		/*
    670   1.1        ad 		 * Request information on this container.
    671   1.1        ad 		 */
    672  1.10        ad 		memset(&mi, 0, sizeof(mi));
    673  1.10        ad 		mi.Command = htole32(VM_NameServe);
    674  1.10        ad 		mi.MntType = htole32(FT_FILESYS);
    675   1.1        ad 		mi.MntCount = htole32(i);
    676   1.1        ad 		if (aac_sync_fib(sc, ContainerCommand, 0, &mi, sizeof(mi), &mir,
    677   1.1        ad 		    &rsize)) {
    678   1.8   thorpej 			aprint_error("%s: error probing container %d\n",
    679   1.1        ad 			    sc->sc_dv.dv_xname, i);
    680   1.1        ad 			continue;
    681   1.1        ad 		}
    682   1.1        ad 		if (rsize != sizeof(mir)) {
    683   1.8   thorpej 			aprint_error("%s: container info response wrong size "
    684  1.26       chs 			    "(%d should be %zu)\n",
    685  1.26       chs 			    sc->sc_dv.dv_xname, rsize, sizeof(mir));
    686   1.1        ad 			continue;
    687   1.1        ad 		}
    688   1.1        ad 
    689  1.16     perry 		/*
    690   1.1        ad 		 * Check container volume type for validity.  Note that many
    691   1.1        ad 		 * of the possible types may never show up.
    692   1.1        ad 		 */
    693   1.1        ad 		if (le32toh(mir.Status) != ST_OK ||
    694   1.1        ad 		    le32toh(mir.MntTable[0].VolType) == CT_NONE)
    695   1.1        ad 			continue;
    696   1.1        ad 
    697   1.1        ad 		hd->hd_present = 1;
    698   1.1        ad 		hd->hd_size = le32toh(mir.MntTable[0].Capacity);
    699   1.1        ad 		hd->hd_devtype = le32toh(mir.MntTable[0].VolType);
    700   1.1        ad 		hd->hd_size &= ~0x1f;
    701   1.1        ad 		sc->sc_nunits++;
    702   1.1        ad 	}
    703   1.1        ad }
    704   1.1        ad 
    705  1.12   thorpej static void
    706  1.29  christos aac_shutdown(void *cookie)
    707   1.1        ad {
    708   1.1        ad 	struct aac_softc *sc;
    709   1.1        ad 	struct aac_close_command cc;
    710   1.1        ad 	u_int32_t i;
    711   1.1        ad 
    712   1.1        ad 	for (i = 0; i < aac_cd.cd_ndevs; i++) {
    713   1.1        ad 		if ((sc = device_lookup(&aac_cd, i)) == NULL)
    714   1.1        ad 			continue;
    715   1.1        ad 		if ((sc->sc_flags & AAC_ONLINE) == 0)
    716   1.1        ad 			continue;
    717   1.1        ad 
    718   1.1        ad 		AAC_MASK_INTERRUPTS(sc);
    719   1.1        ad 
    720  1.16     perry 		/*
    721   1.1        ad 		 * Send a Container shutdown followed by a HostShutdown FIB
    722   1.1        ad 		 * to the controller to convince it that we don't want to
    723   1.1        ad 		 * talk to it anymore.  We've been closed and all I/O
    724   1.1        ad 		 * completed already
    725   1.1        ad 		 */
    726  1.10        ad 		memset(&cc, 0, sizeof(cc));
    727   1.1        ad 		cc.Command = htole32(VM_CloseAll);
    728   1.1        ad 		cc.ContainerId = 0xffffffff;
    729   1.1        ad 		if (aac_sync_fib(sc, ContainerCommand, 0, &cc, sizeof(cc),
    730   1.1        ad 		    NULL, NULL)) {
    731   1.1        ad 			printf("%s: unable to halt controller\n",
    732   1.1        ad 			    sc->sc_dv.dv_xname);
    733   1.1        ad 			continue;
    734   1.1        ad 		}
    735   1.1        ad 
    736   1.1        ad 		/*
    737   1.1        ad 		 * Note that issuing this command to the controller makes it
    738   1.1        ad 		 * shut down but also keeps it from coming back up without a
    739   1.1        ad 		 * reset of the PCI bus.
    740   1.1        ad 		 */
    741   1.1        ad 		if (aac_sync_fib(sc, FsaHostShutdown, AAC_FIBSTATE_SHUTDOWN,
    742   1.1        ad 		    &i, sizeof(i), NULL, NULL))
    743   1.1        ad 			printf("%s: unable to halt controller\n",
    744   1.1        ad 			    sc->sc_dv.dv_xname);
    745  1.17    briggs 
    746  1.17    briggs 		sc->sc_flags &= ~AAC_ONLINE;
    747   1.1        ad 	}
    748   1.1        ad }
    749   1.1        ad 
    750   1.1        ad /*
    751   1.1        ad  * Take an interrupt.
    752   1.1        ad  */
    753   1.1        ad int
    754   1.1        ad aac_intr(void *cookie)
    755   1.1        ad {
    756   1.1        ad 	struct aac_softc *sc;
    757   1.1        ad 	u_int16_t reason;
    758   1.1        ad 	int claimed;
    759   1.1        ad 
    760   1.1        ad 	sc = cookie;
    761   1.1        ad 	claimed = 0;
    762   1.1        ad 
    763   1.1        ad 	AAC_DPRINTF(AAC_D_INTR, ("aac_intr(%p) ", sc));
    764   1.1        ad 
    765   1.1        ad 	reason = AAC_GET_ISTATUS(sc);
    766   1.1        ad 	AAC_DPRINTF(AAC_D_INTR, ("istatus 0x%04x ", reason));
    767   1.1        ad 
    768   1.1        ad 	/*
    769   1.1        ad 	 * Controller wants to talk to the log.  XXX Should we defer this?
    770   1.1        ad 	 */
    771   1.1        ad 	if ((reason & AAC_DB_PRINTF) != 0) {
    772  1.31    briggs 		if (sc->sc_common->ac_printf[0] == '\0')
    773  1.31    briggs 			sc->sc_common->ac_printf[0] = ' ';
    774  1.31    briggs 		printf("%s: WARNING: adapter logged message:\n",
    775  1.31    briggs 			sc->sc_dv.dv_xname);
    776  1.31    briggs 		printf("%s:     %.*s", sc->sc_dv.dv_xname,
    777  1.31    briggs 			AAC_PRINTF_BUFSIZE, sc->sc_common->ac_printf);
    778  1.31    briggs 		sc->sc_common->ac_printf[0] = '\0';
    779   1.1        ad 		AAC_CLEAR_ISTATUS(sc, AAC_DB_PRINTF);
    780   1.1        ad 		AAC_QNOTIFY(sc, AAC_DB_PRINTF);
    781   1.1        ad 		claimed = 1;
    782   1.1        ad 	}
    783   1.1        ad 
    784   1.1        ad 	/*
    785   1.1        ad 	 * Controller has a message for us?
    786   1.1        ad 	 */
    787   1.1        ad 	if ((reason & AAC_DB_COMMAND_READY) != 0) {
    788   1.1        ad 		aac_host_command(sc);
    789   1.1        ad 		AAC_CLEAR_ISTATUS(sc, AAC_DB_COMMAND_READY);
    790   1.1        ad 		claimed = 1;
    791   1.1        ad 	}
    792   1.1        ad 
    793   1.1        ad 	/*
    794   1.1        ad 	 * Controller has a response for us?
    795   1.1        ad 	 */
    796   1.1        ad 	if ((reason & AAC_DB_RESPONSE_READY) != 0) {
    797   1.1        ad 		aac_host_response(sc);
    798   1.1        ad 		AAC_CLEAR_ISTATUS(sc, AAC_DB_RESPONSE_READY);
    799   1.1        ad 		claimed = 1;
    800   1.1        ad 	}
    801   1.1        ad 
    802   1.1        ad 	/*
    803   1.1        ad 	 * Spurious interrupts that we don't use - reset the mask and clear
    804   1.1        ad 	 * the interrupts.
    805   1.1        ad 	 */
    806   1.1        ad 	if ((reason & (AAC_DB_SYNC_COMMAND | AAC_DB_COMMAND_NOT_FULL |
    807   1.1        ad             AAC_DB_RESPONSE_NOT_FULL)) != 0) {
    808   1.1        ad 		AAC_UNMASK_INTERRUPTS(sc);
    809   1.1        ad 		AAC_CLEAR_ISTATUS(sc, AAC_DB_SYNC_COMMAND |
    810   1.1        ad 		    AAC_DB_COMMAND_NOT_FULL | AAC_DB_RESPONSE_NOT_FULL);
    811   1.1        ad 		claimed = 1;
    812   1.1        ad 	}
    813   1.1        ad 
    814   1.1        ad 	return (claimed);
    815   1.1        ad }
    816   1.1        ad 
    817   1.1        ad /*
    818   1.1        ad  * Handle notification of one or more FIBs coming from the controller.
    819   1.1        ad  */
    820  1.12   thorpej static void
    821   1.1        ad aac_host_command(struct aac_softc *sc)
    822   1.1        ad {
    823   1.1        ad 	struct aac_fib *fib;
    824   1.1        ad 	u_int32_t fib_size;
    825   1.1        ad 
    826   1.1        ad 	for (;;) {
    827   1.1        ad 		if (aac_dequeue_fib(sc, AAC_HOST_NORM_CMD_QUEUE, &fib_size,
    828   1.1        ad 		    &fib))
    829   1.1        ad 			break;	/* nothing to do */
    830   1.1        ad 
    831   1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
    832  1.30  christos 		    (char *)fib - (char *)sc->sc_common, sizeof(*fib),
    833   1.1        ad 		    BUS_DMASYNC_POSTREAD);
    834   1.1        ad 
    835   1.1        ad 		switch (le16toh(fib->Header.Command)) {
    836   1.1        ad 		case AifRequest:
    837   1.1        ad #ifdef notyet
    838   1.1        ad 			aac_handle_aif(sc,
    839   1.1        ad 			    (struct aac_aif_command *)&fib->data[0]);
    840   1.1        ad #endif
    841  1.31    briggs 			AAC_PRINT_FIB(sc, fib);
    842   1.1        ad 			break;
    843   1.1        ad 		default:
    844   1.1        ad 			printf("%s: unknown command from controller\n",
    845   1.1        ad 			    sc->sc_dv.dv_xname);
    846   1.1        ad 			AAC_PRINT_FIB(sc, fib);
    847   1.1        ad 			break;
    848   1.1        ad 		}
    849   1.1        ad 
    850   1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
    851  1.30  christos 		    (char *)fib - (char *)sc->sc_common, sizeof(*fib),
    852   1.1        ad 		    BUS_DMASYNC_PREREAD);
    853   1.1        ad 
    854  1.31    briggs 		if ((fib->Header.XferState == 0) ||
    855  1.31    briggs 		    (fib->Header.StructType != AAC_FIBTYPE_TFIB)) {
    856  1.31    briggs 			break; // continue; ???
    857  1.31    briggs 		}
    858  1.31    briggs 
    859   1.1        ad 		/* XXX reply to FIBs requesting responses ?? */
    860  1.31    briggs 
    861  1.31    briggs 		/* Return the AIF/FIB to the controller */
    862  1.31    briggs 		if (le32toh(fib->Header.XferState) & AAC_FIBSTATE_FROMADAP) {
    863  1.31    briggs 			u_int16_t	size;
    864  1.31    briggs 
    865  1.31    briggs 			fib->Header.XferState |=
    866  1.31    briggs 				htole32(AAC_FIBSTATE_DONEHOST);
    867  1.31    briggs 			*(u_int32_t*)fib->data = htole32(ST_OK);
    868  1.31    briggs 
    869  1.31    briggs 			/* XXX Compute the Size field? */
    870  1.31    briggs 			size = le16toh(fib->Header.Size);
    871  1.31    briggs 			if (size > sizeof(struct aac_fib)) {
    872  1.31    briggs 				size = sizeof(struct aac_fib);
    873  1.31    briggs 				fib->Header.Size = htole16(size);
    874  1.31    briggs 			}
    875  1.31    briggs 
    876  1.31    briggs 			/*
    877  1.31    briggs 			 * Since we didn't generate this command, it can't
    878  1.31    briggs 			 * go through the normal process.
    879  1.31    briggs 			 */
    880  1.31    briggs 			aac_enqueue_response(sc,
    881  1.31    briggs 					AAC_ADAP_NORM_RESP_QUEUE, fib);
    882  1.31    briggs 		}
    883   1.1        ad 	}
    884   1.1        ad }
    885   1.1        ad 
    886   1.1        ad /*
    887   1.1        ad  * Handle notification of one or more FIBs completed by the controller
    888   1.1        ad  */
    889  1.12   thorpej static void
    890   1.1        ad aac_host_response(struct aac_softc *sc)
    891   1.1        ad {
    892   1.1        ad 	struct aac_ccb *ac;
    893   1.1        ad 	struct aac_fib *fib;
    894   1.1        ad 	u_int32_t fib_size;
    895   1.1        ad 
    896   1.1        ad 	/*
    897   1.1        ad 	 * Look for completed FIBs on our queue.
    898   1.1        ad 	 */
    899   1.1        ad 	for (;;) {
    900   1.1        ad 		if (aac_dequeue_fib(sc, AAC_HOST_NORM_RESP_QUEUE, &fib_size,
    901   1.1        ad 		    &fib))
    902   1.1        ad 			break;	/* nothing to do */
    903   1.1        ad 
    904   1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_fibs_dmamap,
    905  1.30  christos 		    (char *)fib - (char *)sc->sc_fibs, sizeof(*fib),
    906   1.1        ad 		    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
    907   1.1        ad 
    908   1.1        ad 		if ((fib->Header.SenderData & 0x80000000) == 0) {
    909   1.1        ad 			/* Not valid; not sent by us. */
    910   1.1        ad 			AAC_PRINT_FIB(sc, fib);
    911   1.1        ad 		} else {
    912  1.30  christos 			ac = (struct aac_ccb *)((char *)sc->sc_ccbs +
    913   1.1        ad 			    (fib->Header.SenderData & 0x7fffffff));
    914   1.1        ad 			fib->Header.SenderData = 0;
    915   1.1        ad 			SIMPLEQ_INSERT_TAIL(&sc->sc_ccb_complete, ac, ac_chain);
    916   1.1        ad 		}
    917   1.1        ad 	}
    918   1.1        ad 
    919   1.1        ad 	/*
    920   1.1        ad 	 * Deal with any completed commands.
    921   1.1        ad 	 */
    922   1.1        ad 	while ((ac = SIMPLEQ_FIRST(&sc->sc_ccb_complete)) != NULL) {
    923   1.3     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_complete, ac_chain);
    924   1.1        ad 		ac->ac_flags |= AAC_CCB_COMPLETED;
    925   1.1        ad 
    926   1.1        ad 		if (ac->ac_intr != NULL)
    927   1.1        ad 			(*ac->ac_intr)(ac);
    928   1.1        ad 	}
    929   1.1        ad 
    930   1.1        ad 	/*
    931   1.1        ad 	 * Try to submit more commands.
    932   1.1        ad 	 */
    933   1.3     lukem 	if (! SIMPLEQ_EMPTY(&sc->sc_ccb_queue))
    934   1.1        ad 		aac_ccb_enqueue(sc, NULL);
    935   1.1        ad }
    936   1.1        ad 
    937   1.1        ad /*
    938   1.1        ad  * Send a synchronous command to the controller and wait for a result.
    939   1.1        ad  */
    940  1.12   thorpej static int
    941   1.1        ad aac_sync_command(struct aac_softc *sc, u_int32_t command, u_int32_t arg0,
    942   1.1        ad 		 u_int32_t arg1, u_int32_t arg2, u_int32_t arg3, u_int32_t *sp)
    943   1.1        ad {
    944   1.1        ad 	int i;
    945   1.1        ad 	u_int32_t status;
    946   1.1        ad 	int s;
    947   1.1        ad 
    948   1.1        ad 	s = splbio();
    949   1.1        ad 
    950   1.1        ad 	/* Populate the mailbox. */
    951   1.1        ad 	AAC_SET_MAILBOX(sc, command, arg0, arg1, arg2, arg3);
    952   1.1        ad 
    953   1.1        ad 	/* Ensure the sync command doorbell flag is cleared. */
    954   1.1        ad 	AAC_CLEAR_ISTATUS(sc, AAC_DB_SYNC_COMMAND);
    955   1.1        ad 
    956   1.1        ad 	/* ... then set it to signal the adapter. */
    957   1.1        ad 	AAC_QNOTIFY(sc, AAC_DB_SYNC_COMMAND);
    958   1.1        ad 	DELAY(AAC_SYNC_DELAY);
    959   1.1        ad 
    960   1.1        ad 	/* Spin waiting for the command to complete. */
    961   1.1        ad 	for (i = 0; i < AAC_IMMEDIATE_TIMEOUT * 1000; i++) {
    962  1.11  christos 		if (AAC_GET_ISTATUS(sc) & AAC_DB_SYNC_COMMAND)
    963   1.1        ad 			break;
    964   1.1        ad 		DELAY(1000);
    965   1.1        ad 	}
    966   1.1        ad 	if (i == AAC_IMMEDIATE_TIMEOUT * 1000) {
    967   1.1        ad 		splx(s);
    968   1.1        ad 		return (EIO);
    969   1.1        ad 	}
    970   1.1        ad 
    971   1.1        ad 	/* Clear the completion flag. */
    972   1.1        ad 	AAC_CLEAR_ISTATUS(sc, AAC_DB_SYNC_COMMAND);
    973   1.1        ad 
    974   1.1        ad 	/* Get the command status. */
    975   1.1        ad 	status = AAC_GET_MAILBOXSTATUS(sc);
    976   1.1        ad 	splx(s);
    977   1.1        ad 	if (sp != NULL)
    978   1.1        ad 		*sp = status;
    979   1.1        ad 
    980   1.1        ad 	return (0);	/* XXX Check command return status? */
    981   1.1        ad }
    982   1.1        ad 
    983   1.1        ad /*
    984   1.1        ad  * Send a synchronous FIB to the controller and wait for a result.
    985   1.1        ad  */
    986  1.12   thorpej static int
    987   1.1        ad aac_sync_fib(struct aac_softc *sc, u_int32_t command, u_int32_t xferstate,
    988   1.1        ad 	     void *data, u_int16_t datasize, void *result,
    989   1.1        ad 	     u_int16_t *resultsize)
    990   1.1        ad {
    991   1.1        ad 	struct aac_fib *fib;
    992   1.1        ad 	u_int32_t fibpa, status;
    993   1.1        ad 
    994   1.1        ad 	fib = &sc->sc_common->ac_sync_fib;
    995   1.1        ad 	fibpa = sc->sc_common_seg.ds_addr +
    996   1.1        ad 	    offsetof(struct aac_common, ac_sync_fib);
    997   1.1        ad 
    998   1.1        ad 	if (datasize > AAC_FIB_DATASIZE)
    999   1.1        ad 		return (EINVAL);
   1000   1.1        ad 
   1001   1.1        ad 	/*
   1002   1.1        ad 	 * Set up the sync FIB.
   1003   1.1        ad 	 */
   1004   1.1        ad 	fib->Header.XferState = htole32(AAC_FIBSTATE_HOSTOWNED |
   1005   1.1        ad 	    AAC_FIBSTATE_INITIALISED | AAC_FIBSTATE_EMPTY | xferstate);
   1006   1.1        ad 	fib->Header.Command = htole16(command);
   1007   1.1        ad 	fib->Header.StructType = AAC_FIBTYPE_TFIB;
   1008   1.1        ad 	fib->Header.Size = htole16(sizeof(*fib) + datasize);
   1009   1.1        ad 	fib->Header.SenderSize = htole16(sizeof(*fib));
   1010  1.31    briggs 	fib->Header.SenderFibAddress = 0; /* not needed */
   1011   1.1        ad 	fib->Header.ReceiverFibAddress = htole32(fibpa);
   1012   1.1        ad 
   1013   1.1        ad 	/*
   1014   1.1        ad 	 * Copy in data.
   1015   1.1        ad 	 */
   1016   1.1        ad 	if (data != NULL) {
   1017   1.1        ad 		memcpy(fib->data, data, datasize);
   1018   1.1        ad 		fib->Header.XferState |=
   1019   1.1        ad 		    htole32(AAC_FIBSTATE_FROMHOST | AAC_FIBSTATE_NORM);
   1020   1.1        ad 	}
   1021   1.1        ad 
   1022   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1023  1.30  christos 	    (char *)fib - (char *)sc->sc_common, sizeof(*fib),
   1024   1.1        ad 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1025   1.1        ad 
   1026   1.1        ad 	/*
   1027   1.1        ad 	 * Give the FIB to the controller, wait for a response.
   1028   1.1        ad 	 */
   1029   1.1        ad 	if (aac_sync_command(sc, AAC_MONKER_SYNCFIB, fibpa, 0, 0, 0, &status))
   1030   1.1        ad 		return (EIO);
   1031  1.17    briggs 	if (status != 1) {
   1032  1.17    briggs 		printf("%s: syncfib command %04x status %08x\n",
   1033  1.17    briggs 			sc->sc_dv.dv_xname, command, status);
   1034  1.17    briggs 	}
   1035   1.1        ad 
   1036   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1037  1.30  christos 	    (char *)fib - (char *)sc->sc_common, sizeof(*fib),
   1038   1.1        ad 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1039   1.1        ad 
   1040  1.16     perry 	/*
   1041   1.1        ad 	 * Copy out the result
   1042   1.1        ad 	 */
   1043   1.1        ad 	if (result != NULL) {
   1044   1.1        ad 		*resultsize = le16toh(fib->Header.Size) - sizeof(fib->Header);
   1045   1.1        ad 		memcpy(result, fib->data, *resultsize);
   1046   1.1        ad 	}
   1047   1.1        ad 
   1048   1.1        ad 	return (0);
   1049   1.1        ad }
   1050   1.1        ad 
   1051   1.1        ad struct aac_ccb *
   1052   1.1        ad aac_ccb_alloc(struct aac_softc *sc, int flags)
   1053   1.1        ad {
   1054   1.1        ad 	struct aac_ccb *ac;
   1055   1.1        ad 	int s;
   1056   1.1        ad 
   1057   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_alloc(%p, 0x%x) ", sc, flags));
   1058   1.1        ad 
   1059   1.1        ad 	s = splbio();
   1060   1.1        ad 	ac = SIMPLEQ_FIRST(&sc->sc_ccb_free);
   1061   1.1        ad #ifdef DIAGNOSTIC
   1062   1.1        ad 	if (ac == NULL)
   1063   1.1        ad 		panic("aac_ccb_get: no free CCBS");
   1064   1.1        ad #endif
   1065   1.3     lukem 	SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_free, ac_chain);
   1066   1.1        ad 	splx(s);
   1067   1.1        ad 
   1068   1.1        ad 	ac->ac_flags = flags;
   1069   1.1        ad 	return (ac);
   1070   1.1        ad }
   1071   1.1        ad 
   1072   1.1        ad void
   1073   1.1        ad aac_ccb_free(struct aac_softc *sc, struct aac_ccb *ac)
   1074   1.1        ad {
   1075   1.1        ad 	int s;
   1076   1.1        ad 
   1077   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_free(%p, %p) ", sc, ac));
   1078   1.1        ad 
   1079   1.1        ad 	ac->ac_flags = 0;
   1080   1.1        ad 	ac->ac_intr = NULL;
   1081   1.1        ad 	ac->ac_fib->Header.XferState = htole32(AAC_FIBSTATE_EMPTY);
   1082   1.1        ad 	ac->ac_fib->Header.StructType = AAC_FIBTYPE_TFIB;
   1083   1.1        ad 	ac->ac_fib->Header.Flags = 0;
   1084   1.1        ad 	ac->ac_fib->Header.SenderSize = htole16(sizeof(*ac->ac_fib));
   1085   1.1        ad 
   1086   1.1        ad #ifdef AAC_DEBUG
   1087  1.16     perry 	/*
   1088   1.1        ad 	 * These are duplicated in aac_ccb_submit() to cover the case where
   1089   1.1        ad 	 * an intermediate stage may have destroyed them.  They're left
   1090   1.1        ad 	 * initialised here for debugging purposes only.
   1091   1.1        ad 	 */
   1092  1.27   thorpej 	ac->ac_fib->Header.SenderFibAddress = htole32((u_int32_t)(intptr_t/*XXX LP64*/)ac->ac_fib);
   1093   1.1        ad 	ac->ac_fib->Header.ReceiverFibAddress = htole32(ac->ac_fibphys);
   1094   1.1        ad #endif
   1095   1.1        ad 
   1096   1.1        ad 	s = splbio();
   1097   1.1        ad 	SIMPLEQ_INSERT_HEAD(&sc->sc_ccb_free, ac, ac_chain);
   1098   1.1        ad 	splx(s);
   1099   1.1        ad }
   1100   1.1        ad 
   1101   1.1        ad int
   1102   1.1        ad aac_ccb_map(struct aac_softc *sc, struct aac_ccb *ac)
   1103   1.1        ad {
   1104   1.1        ad 	int error;
   1105   1.1        ad 
   1106   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_map(%p, %p) ", sc, ac));
   1107   1.1        ad 
   1108   1.1        ad #ifdef DIAGNOSTIC
   1109   1.1        ad 	if ((ac->ac_flags & AAC_CCB_MAPPED) != 0)
   1110   1.1        ad 		panic("aac_ccb_map: already mapped");
   1111   1.1        ad #endif
   1112   1.1        ad 
   1113   1.1        ad 	error = bus_dmamap_load(sc->sc_dmat, ac->ac_dmamap_xfer, ac->ac_data,
   1114   1.1        ad 	    ac->ac_datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
   1115   1.1        ad 	    ((ac->ac_flags & AAC_CCB_DATA_IN) ? BUS_DMA_READ : BUS_DMA_WRITE));
   1116   1.1        ad 	if (error) {
   1117   1.1        ad 		printf("%s: aac_ccb_map: ", sc->sc_dv.dv_xname);
   1118   1.1        ad 		if (error == EFBIG)
   1119   1.9       wiz 			printf("more than %d DMA segs\n", AAC_MAX_SGENTRIES);
   1120   1.1        ad 		else
   1121   1.9       wiz 			printf("error %d loading DMA map\n", error);
   1122   1.1        ad 		return (error);
   1123   1.1        ad 	}
   1124   1.1        ad 
   1125   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ac->ac_dmamap_xfer, 0, ac->ac_datalen,
   1126   1.1        ad 	    (ac->ac_flags & AAC_CCB_DATA_IN) ? BUS_DMASYNC_PREREAD :
   1127   1.1        ad 	    BUS_DMASYNC_PREWRITE);
   1128   1.1        ad 
   1129   1.1        ad #ifdef DIAGNOSTIC
   1130   1.1        ad 	ac->ac_flags |= AAC_CCB_MAPPED;
   1131   1.1        ad #endif
   1132   1.1        ad 	return (0);
   1133   1.1        ad }
   1134   1.1        ad 
   1135   1.1        ad void
   1136   1.1        ad aac_ccb_unmap(struct aac_softc *sc, struct aac_ccb *ac)
   1137   1.1        ad {
   1138   1.1        ad 
   1139   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_unmap(%p, %p) ", sc, ac));
   1140   1.1        ad 
   1141   1.1        ad #ifdef DIAGNOSTIC
   1142   1.1        ad 	if ((ac->ac_flags & AAC_CCB_MAPPED) == 0)
   1143   1.1        ad 		panic("aac_ccb_unmap: not mapped");
   1144   1.1        ad #endif
   1145   1.1        ad 
   1146   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ac->ac_dmamap_xfer, 0, ac->ac_datalen,
   1147   1.1        ad 	    (ac->ac_flags & AAC_CCB_DATA_IN) ? BUS_DMASYNC_POSTREAD :
   1148   1.1        ad 	    BUS_DMASYNC_POSTWRITE);
   1149   1.1        ad 	bus_dmamap_unload(sc->sc_dmat, ac->ac_dmamap_xfer);
   1150   1.1        ad 
   1151   1.1        ad #ifdef DIAGNOSTIC
   1152   1.1        ad 	ac->ac_flags &= ~AAC_CCB_MAPPED;
   1153   1.1        ad #endif
   1154   1.1        ad }
   1155   1.1        ad 
   1156   1.1        ad void
   1157   1.1        ad aac_ccb_enqueue(struct aac_softc *sc, struct aac_ccb *ac)
   1158   1.1        ad {
   1159   1.1        ad 	int s;
   1160   1.1        ad 
   1161   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_enqueue(%p, %p) ", sc, ac));
   1162   1.1        ad 
   1163   1.1        ad 	s = splbio();
   1164   1.1        ad 
   1165   1.1        ad 	if (ac != NULL)
   1166   1.1        ad 		SIMPLEQ_INSERT_TAIL(&sc->sc_ccb_queue, ac, ac_chain);
   1167   1.1        ad 
   1168   1.1        ad 	while ((ac = SIMPLEQ_FIRST(&sc->sc_ccb_queue)) != NULL) {
   1169   1.1        ad 		if (aac_ccb_submit(sc, ac))
   1170   1.1        ad 			break;
   1171   1.3     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_queue, ac_chain);
   1172   1.1        ad 	}
   1173   1.1        ad 
   1174   1.1        ad 	splx(s);
   1175   1.1        ad }
   1176   1.1        ad 
   1177   1.1        ad int
   1178   1.1        ad aac_ccb_submit(struct aac_softc *sc, struct aac_ccb *ac)
   1179   1.1        ad {
   1180  1.31    briggs 	u_int32_t	acidx;
   1181   1.1        ad 
   1182   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_submit(%p, %p) ", sc, ac));
   1183   1.1        ad 
   1184  1.31    briggs 	acidx = (u_int32_t) ((char *)ac - (char *)sc->sc_ccbs);
   1185   1.1        ad 	/* Fix up the address values. */
   1186  1.31    briggs 	ac->ac_fib->Header.SenderFibAddress = htole32(acidx << 2);
   1187   1.1        ad 	ac->ac_fib->Header.ReceiverFibAddress = htole32(ac->ac_fibphys);
   1188   1.1        ad 
   1189   1.1        ad 	/* Save a pointer to the command for speedy reverse-lookup. */
   1190  1.31    briggs 	ac->ac_fib->Header.SenderData = acidx | 0x80000000;
   1191   1.1        ad 
   1192   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_fibs_dmamap,
   1193  1.30  christos 	    (char *)ac->ac_fib - (char *)sc->sc_fibs, sizeof(*ac->ac_fib),
   1194   1.1        ad 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1195   1.1        ad 
   1196   1.1        ad 	/* Put the FIB on the outbound queue. */
   1197   1.1        ad 	return (aac_enqueue_fib(sc, AAC_ADAP_NORM_CMD_QUEUE, ac->ac_fib));
   1198   1.1        ad }
   1199   1.1        ad 
   1200   1.1        ad int
   1201   1.1        ad aac_ccb_poll(struct aac_softc *sc, struct aac_ccb *ac, int timo)
   1202   1.1        ad {
   1203   1.1        ad 	int rv, s;
   1204   1.1        ad 
   1205   1.1        ad 	AAC_DPRINTF(AAC_D_QUEUE, ("aac_ccb_poll(%p, %p, %d) ", sc, ac, timo));
   1206   1.1        ad 
   1207   1.1        ad 	s = splbio();
   1208   1.1        ad 
   1209   1.1        ad 	if ((rv = aac_ccb_submit(sc, ac)) != 0) {
   1210   1.1        ad 		splx(s);
   1211   1.1        ad 		return (rv);
   1212   1.1        ad 	}
   1213   1.1        ad 
   1214   1.1        ad 	for (timo *= 1000; timo != 0; timo--) {
   1215   1.1        ad 		aac_intr(sc);
   1216   1.1        ad 		if ((ac->ac_flags & AAC_CCB_COMPLETED) != 0)
   1217   1.1        ad 			break;
   1218   1.1        ad 		DELAY(100);
   1219   1.1        ad 	}
   1220   1.1        ad 
   1221   1.1        ad 	splx(s);
   1222   1.1        ad 	return (timo == 0);
   1223   1.1        ad }
   1224   1.1        ad 
   1225   1.1        ad /*
   1226   1.1        ad  * Atomically insert an entry into the nominated queue, returns 0 on success
   1227   1.1        ad  * or EBUSY if the queue is full.
   1228   1.1        ad  *
   1229   1.1        ad  * XXX Note that it would be more efficient to defer notifying the
   1230   1.1        ad  * controller in the case where we may be inserting several entries in rapid
   1231   1.1        ad  * succession, but implementing this usefully is difficult.
   1232   1.1        ad  */
   1233  1.12   thorpej static int
   1234   1.1        ad aac_enqueue_fib(struct aac_softc *sc, int queue, struct aac_fib *fib)
   1235   1.1        ad {
   1236   1.1        ad 	u_int32_t fib_size, fib_addr, pi, ci;
   1237   1.1        ad 
   1238   1.1        ad 	fib_size = le16toh(fib->Header.Size);
   1239   1.1        ad 	fib_addr = le32toh(fib->Header.ReceiverFibAddress);
   1240   1.1        ad 
   1241   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1242  1.30  christos 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1243   1.1        ad 	    sizeof(sc->sc_common->ac_qbuf),
   1244   1.1        ad 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1245   1.1        ad 
   1246   1.1        ad 	/* Get the producer/consumer indices.  */
   1247   1.1        ad 	pi = le32toh(sc->sc_queues->qt_qindex[queue][AAC_PRODUCER_INDEX]);
   1248   1.1        ad 	ci = le32toh(sc->sc_queues->qt_qindex[queue][AAC_CONSUMER_INDEX]);
   1249   1.1        ad 
   1250   1.1        ad 	/* Wrap the queue? */
   1251   1.1        ad 	if (pi >= aac_qinfo[queue].size)
   1252   1.1        ad 		pi = 0;
   1253   1.1        ad 
   1254   1.1        ad 	/* Check for queue full. */
   1255   1.1        ad 	if ((pi + 1) == ci)
   1256   1.1        ad 		return (EAGAIN);
   1257   1.1        ad 
   1258   1.1        ad 	/* Populate queue entry. */
   1259   1.1        ad 	(sc->sc_qentries[queue] + pi)->aq_fib_size = htole32(fib_size);
   1260   1.1        ad 	(sc->sc_qentries[queue] + pi)->aq_fib_addr = htole32(fib_addr);
   1261   1.1        ad 
   1262   1.1        ad 	/* Update producer index. */
   1263   1.1        ad 	sc->sc_queues->qt_qindex[queue][AAC_PRODUCER_INDEX] = htole32(pi + 1);
   1264   1.1        ad 
   1265   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1266  1.30  christos 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1267   1.1        ad 	    sizeof(sc->sc_common->ac_qbuf),
   1268   1.1        ad 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1269   1.1        ad 
   1270   1.1        ad 	/* Notify the adapter if we know how. */
   1271   1.1        ad 	if (aac_qinfo[queue].notify != 0)
   1272   1.1        ad 		AAC_QNOTIFY(sc, aac_qinfo[queue].notify);
   1273   1.1        ad 
   1274   1.1        ad 	return (0);
   1275   1.1        ad }
   1276   1.1        ad 
   1277   1.1        ad /*
   1278   1.1        ad  * Atomically remove one entry from the nominated queue, returns 0 on success
   1279   1.1        ad  * or ENOENT if the queue is empty.
   1280   1.1        ad  */
   1281  1.12   thorpej static int
   1282   1.1        ad aac_dequeue_fib(struct aac_softc *sc, int queue, u_int32_t *fib_size,
   1283   1.1        ad 		struct aac_fib **fib_addr)
   1284   1.1        ad {
   1285  1.31    briggs 	struct aac_ccb *ac;
   1286  1.31    briggs 	u_int32_t pi, ci, idx;
   1287   1.1        ad 	int notify;
   1288   1.1        ad 
   1289   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1290  1.30  christos 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1291   1.1        ad 	    sizeof(sc->sc_common->ac_qbuf),
   1292   1.1        ad 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1293   1.1        ad 
   1294   1.1        ad 	/* Get the producer/consumer indices. */
   1295   1.1        ad 	pi = le32toh(sc->sc_queues->qt_qindex[queue][AAC_PRODUCER_INDEX]);
   1296   1.1        ad 	ci = le32toh(sc->sc_queues->qt_qindex[queue][AAC_CONSUMER_INDEX]);
   1297   1.1        ad 
   1298   1.1        ad 	/* Check for queue empty. */
   1299   1.1        ad 	if (ci == pi)
   1300   1.1        ad 		return (ENOENT);
   1301   1.1        ad 
   1302   1.1        ad 	notify = 0;
   1303   1.1        ad 	if (ci == pi + 1)
   1304   1.1        ad 		notify = 1;
   1305   1.1        ad 
   1306   1.1        ad 	/* Wrap the queue? */
   1307   1.1        ad 	if (ci >= aac_qinfo[queue].size)
   1308   1.1        ad 		ci = 0;
   1309   1.1        ad 
   1310   1.1        ad 	/* Fetch the entry. */
   1311   1.1        ad 	*fib_size = le32toh((sc->sc_qentries[queue] + ci)->aq_fib_size);
   1312  1.31    briggs 
   1313  1.31    briggs 	switch (queue) {
   1314  1.31    briggs 	case AAC_HOST_NORM_CMD_QUEUE:
   1315  1.31    briggs 	case AAC_HOST_HIGH_CMD_QUEUE:
   1316  1.31    briggs 		idx = le32toh((sc->sc_qentries[queue] + ci)->aq_fib_addr);
   1317  1.31    briggs 		idx /= sizeof(struct aac_fib);
   1318  1.31    briggs 		*fib_addr = &sc->sc_common->ac_fibs[idx];
   1319  1.31    briggs 		break;
   1320  1.31    briggs 	case AAC_HOST_NORM_RESP_QUEUE:
   1321  1.31    briggs 	case AAC_HOST_HIGH_RESP_QUEUE:
   1322  1.31    briggs 		idx = le32toh((sc->sc_qentries[queue] + ci)->aq_fib_addr);
   1323  1.31    briggs 		ac = (struct aac_ccb *) ((char *) sc->sc_ccbs + (idx >> 2));
   1324  1.31    briggs 		*fib_addr = ac->ac_fib;
   1325  1.31    briggs 		break;
   1326  1.31    briggs 	default:
   1327  1.31    briggs 		panic("Invalid queue in aac_dequeue_fib()");
   1328  1.31    briggs 		break;
   1329  1.31    briggs 	}
   1330   1.1        ad 
   1331   1.1        ad 	/* Update consumer index. */
   1332   1.1        ad 	sc->sc_queues->qt_qindex[queue][AAC_CONSUMER_INDEX] = ci + 1;
   1333   1.1        ad 
   1334   1.1        ad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1335  1.30  christos 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1336   1.1        ad 	    sizeof(sc->sc_common->ac_qbuf),
   1337   1.1        ad 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1338   1.1        ad 
   1339   1.1        ad 	/* If we have made the queue un-full, notify the adapter. */
   1340   1.1        ad 	if (notify && (aac_qinfo[queue].notify != 0))
   1341   1.1        ad 		AAC_QNOTIFY(sc, aac_qinfo[queue].notify);
   1342   1.1        ad 
   1343   1.1        ad 	return (0);
   1344   1.1        ad }
   1345   1.1        ad 
   1346  1.31    briggs /*
   1347  1.31    briggs  * Put our response to an adapter-initiated fib (AIF) on the response queue.
   1348  1.31    briggs  */
   1349  1.31    briggs static int
   1350  1.31    briggs aac_enqueue_response(struct aac_softc *sc, int queue, struct aac_fib *fib)
   1351  1.31    briggs {
   1352  1.31    briggs 	u_int32_t fib_size, fib_addr, pi, ci;
   1353  1.31    briggs 
   1354  1.31    briggs 	fib_size = le16toh(fib->Header.Size);
   1355  1.31    briggs 	fib_addr = fib->Header.SenderFibAddress;
   1356  1.31    briggs 	fib->Header.ReceiverFibAddress = fib_addr;
   1357  1.31    briggs 
   1358  1.31    briggs 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1359  1.31    briggs 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1360  1.31    briggs 	    sizeof(sc->sc_common->ac_qbuf),
   1361  1.31    briggs 	    BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
   1362  1.31    briggs 
   1363  1.31    briggs 	/* Get the producer/consumer indices.  */
   1364  1.31    briggs 	pi = le32toh(sc->sc_queues->qt_qindex[queue][AAC_PRODUCER_INDEX]);
   1365  1.31    briggs 	ci = le32toh(sc->sc_queues->qt_qindex[queue][AAC_CONSUMER_INDEX]);
   1366  1.31    briggs 
   1367  1.31    briggs 	/* Wrap the queue? */
   1368  1.31    briggs 	if (pi >= aac_qinfo[queue].size)
   1369  1.31    briggs 		pi = 0;
   1370  1.31    briggs 
   1371  1.31    briggs 	/* Check for queue full. */
   1372  1.31    briggs 	if ((pi + 1) == ci)
   1373  1.31    briggs 		return (EAGAIN);
   1374  1.31    briggs 
   1375  1.31    briggs 	/* Populate queue entry. */
   1376  1.31    briggs 	(sc->sc_qentries[queue] + pi)->aq_fib_size = htole32(fib_size);
   1377  1.31    briggs 	(sc->sc_qentries[queue] + pi)->aq_fib_addr = htole32(fib_addr);
   1378  1.31    briggs 
   1379  1.31    briggs 	/* Update producer index. */
   1380  1.31    briggs 	sc->sc_queues->qt_qindex[queue][AAC_PRODUCER_INDEX] = htole32(pi + 1);
   1381  1.31    briggs 
   1382  1.31    briggs 	bus_dmamap_sync(sc->sc_dmat, sc->sc_common_dmamap,
   1383  1.31    briggs 	    (char *)sc->sc_common->ac_qbuf - (char *)sc->sc_common,
   1384  1.31    briggs 	    sizeof(sc->sc_common->ac_qbuf),
   1385  1.31    briggs 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1386  1.31    briggs 
   1387  1.31    briggs 	/* Notify the adapter if we know how. */
   1388  1.31    briggs 	if (aac_qinfo[queue].notify != 0)
   1389  1.31    briggs 		AAC_QNOTIFY(sc, aac_qinfo[queue].notify);
   1390  1.31    briggs 
   1391  1.31    briggs 	return (0);
   1392  1.31    briggs }
   1393  1.31    briggs 
   1394   1.1        ad #ifdef AAC_DEBUG
   1395   1.1        ad /*
   1396   1.1        ad  * Print a FIB
   1397   1.1        ad  */
   1398  1.12   thorpej static void
   1399  1.29  christos aac_print_fib(struct aac_softc *sc, struct aac_fib *fib,
   1400  1.28  christos     const char *caller)
   1401   1.1        ad {
   1402   1.1        ad 	struct aac_blockread *br;
   1403   1.1        ad 	struct aac_blockwrite *bw;
   1404   1.1        ad 	struct aac_sg_table *sg;
   1405  1.19  christos 	char tbuf[512];
   1406   1.1        ad 	int i;
   1407   1.1        ad 
   1408   1.1        ad 	printf("%s: FIB @ %p\n", caller, fib);
   1409   1.1        ad 	bitmask_snprintf(le32toh(fib->Header.XferState),
   1410   1.1        ad 	    "\20"
   1411   1.1        ad 	    "\1HOSTOWNED"
   1412   1.1        ad 	    "\2ADAPTEROWNED"
   1413   1.1        ad 	    "\3INITIALISED"
   1414   1.1        ad 	    "\4EMPTY"
   1415   1.1        ad 	    "\5FROMPOOL"
   1416   1.1        ad 	    "\6FROMHOST"
   1417   1.1        ad 	    "\7FROMADAP"
   1418   1.1        ad 	    "\10REXPECTED"
   1419   1.1        ad 	    "\11RNOTEXPECTED"
   1420   1.1        ad 	    "\12DONEADAP"
   1421   1.1        ad 	    "\13DONEHOST"
   1422   1.1        ad 	    "\14HIGH"
   1423   1.1        ad 	    "\15NORM"
   1424   1.1        ad 	    "\16ASYNC"
   1425   1.1        ad 	    "\17PAGEFILEIO"
   1426   1.1        ad 	    "\20SHUTDOWN"
   1427   1.1        ad 	    "\21LAZYWRITE"
   1428   1.1        ad 	    "\22ADAPMICROFIB"
   1429   1.1        ad 	    "\23BIOSFIB"
   1430   1.1        ad 	    "\24FAST_RESPONSE"
   1431   1.1        ad 	    "\25APIFIB\n",
   1432  1.19  christos 	    tbuf,
   1433  1.19  christos 	    sizeof(tbuf));
   1434   1.1        ad 
   1435  1.19  christos 	printf("  XferState       %s\n", tbuf);
   1436   1.1        ad 	printf("  Command         %d\n", le16toh(fib->Header.Command));
   1437   1.1        ad 	printf("  StructType      %d\n", fib->Header.StructType);
   1438   1.1        ad 	printf("  Flags           0x%x\n", fib->Header.Flags);
   1439   1.1        ad 	printf("  Size            %d\n", le16toh(fib->Header.Size));
   1440   1.1        ad 	printf("  SenderSize      %d\n", le16toh(fib->Header.SenderSize));
   1441   1.1        ad 	printf("  SenderAddress   0x%x\n",
   1442   1.1        ad 	    le32toh(fib->Header.SenderFibAddress));
   1443   1.1        ad 	printf("  ReceiverAddress 0x%x\n",
   1444   1.1        ad 	    le32toh(fib->Header.ReceiverFibAddress));
   1445   1.1        ad 	printf("  SenderData      0x%x\n", fib->Header.SenderData);
   1446   1.1        ad 
   1447   1.1        ad 	switch (fib->Header.Command) {
   1448   1.1        ad 	case ContainerCommand: {
   1449   1.1        ad 		br = (struct aac_blockread *)fib->data;
   1450   1.1        ad 		bw = (struct aac_blockwrite *)fib->data;
   1451   1.1        ad 		sg = NULL;
   1452   1.1        ad 
   1453   1.1        ad 		if (le32toh(br->Command) == VM_CtBlockRead) {
   1454  1.16     perry 			printf("  BlockRead: container %d  0x%x/%d\n",
   1455   1.1        ad 			    le32toh(br->ContainerId), le32toh(br->BlockNumber),
   1456   1.1        ad 			    le32toh(br->ByteCount));
   1457   1.1        ad 			sg = &br->SgMap;
   1458   1.1        ad 		}
   1459   1.1        ad 		if (le32toh(bw->Command) == VM_CtBlockWrite) {
   1460  1.16     perry 			printf("  BlockWrite: container %d  0x%x/%d (%s)\n",
   1461   1.1        ad 			    le32toh(bw->ContainerId), le32toh(bw->BlockNumber),
   1462   1.1        ad 			    le32toh(bw->ByteCount),
   1463   1.1        ad 			    le32toh(bw->Stable) == CSTABLE ?
   1464   1.1        ad 			    "stable" : "unstable");
   1465   1.1        ad 			sg = &bw->SgMap;
   1466   1.1        ad 		}
   1467   1.1        ad 		if (sg != NULL) {
   1468   1.1        ad 			printf("  %d s/g entries\n", le32toh(sg->SgCount));
   1469   1.1        ad 			for (i = 0; i < le32toh(sg->SgCount); i++)
   1470   1.1        ad 				printf("  0x%08x/%d\n",
   1471   1.1        ad 				    le32toh(sg->SgEntry[i].SgAddress),
   1472   1.1        ad 				    le32toh(sg->SgEntry[i].SgByteCount));
   1473   1.1        ad 		}
   1474   1.1        ad 		break;
   1475   1.1        ad 	}
   1476   1.1        ad 	default:
   1477  1.24  jdolecek 		// dump first 32 bytes of fib->data
   1478  1.24  jdolecek 		printf("  Raw data:");
   1479  1.24  jdolecek 		for (i = 0; i < 32; i++)
   1480  1.24  jdolecek 			printf(" %02x", fib->data[i]);
   1481  1.24  jdolecek 		printf("\n");
   1482   1.1        ad 		break;
   1483   1.1        ad 	}
   1484   1.1        ad }
   1485  1.12   thorpej #endif /* AAC_DEBUG */
   1486