1 1.10 wiz /* $NetBSD: ad1848reg.h,v 1.10 2003/04/06 18:20:12 wiz Exp $ */ 2 1.1 brezak 3 1.1 brezak /* 4 1.1 brezak * Copyright (c) 1994 John Brezak 5 1.1 brezak * Copyright (c) 1991-1993 Regents of the University of California. 6 1.1 brezak * All rights reserved. 7 1.1 brezak * 8 1.1 brezak * Redistribution and use in source and binary forms, with or without 9 1.1 brezak * modification, are permitted provided that the following conditions 10 1.1 brezak * are met: 11 1.1 brezak * 1. Redistributions of source code must retain the above copyright 12 1.1 brezak * notice, this list of conditions and the following disclaimer. 13 1.1 brezak * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 brezak * notice, this list of conditions and the following disclaimer in the 15 1.1 brezak * documentation and/or other materials provided with the distribution. 16 1.1 brezak * 3. All advertising materials mentioning features or use of this software 17 1.1 brezak * must display the following acknowledgement: 18 1.1 brezak * This product includes software developed by the Computer Systems 19 1.1 brezak * Engineering Group at Lawrence Berkeley Laboratory. 20 1.1 brezak * 4. Neither the name of the University nor of the Laboratory may be used 21 1.1 brezak * to endorse or promote products derived from this software without 22 1.1 brezak * specific prior written permission. 23 1.1 brezak * 24 1.1 brezak * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 25 1.1 brezak * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 26 1.1 brezak * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 27 1.1 brezak * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 28 1.1 brezak * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 29 1.1 brezak * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 30 1.1 brezak * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 31 1.1 brezak * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 32 1.1 brezak * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 33 1.1 brezak * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 34 1.1 brezak * SUCH DAMAGE. 35 1.1 brezak * 36 1.1 brezak */ 37 1.1 brezak /* 38 1.1 brezak * Copyright (c) 1993 Analog Devices Inc. All rights reserved 39 1.1 brezak */ 40 1.1 brezak 41 1.1 brezak /* parent driver is primarily responsible for checking this */ 42 1.1 brezak #define AD1848_BASE_VALID(base) (((base) & 0x003) == 0) 43 1.1 brezak 44 1.1 brezak /* AD1848 direct registers */ 45 1.3 mikel #define AD1848_IADDR 0x00 46 1.3 mikel #define AD1848_IDATA 0x01 47 1.3 mikel #define AD1848_STATUS 0x02 48 1.3 mikel #define AD1848_PIO 0x03 49 1.1 brezak 50 1.1 brezak /* Gain constants */ 51 1.1 brezak #define GAIN_0 0x00 52 1.1 brezak #define GAIN_1_5 0x01 53 1.1 brezak #define GAIN_3 0x02 54 1.1 brezak #define GAIN_4_5 0x03 55 1.1 brezak #define GAIN_6 0x04 56 1.1 brezak #define GAIN_7_5 0x05 57 1.1 brezak #define GAIN_9 0x06 58 1.1 brezak #define GAIN_10_5 0x07 59 1.1 brezak #define GAIN_12 0x08 60 1.1 brezak #define GAIN_13_5 0x09 61 1.1 brezak #define GAIN_15 0x0a 62 1.1 brezak #define GAIN_16_5 0x0b 63 1.1 brezak #define GAIN_18 0x0c 64 1.1 brezak #define GAIN_19_5 0x0d 65 1.1 brezak #define GAIN_21 0x0e 66 1.1 brezak #define GAIN_22_5 0x0f 67 1.1 brezak 68 1.1 brezak /* Attenuation constants */ 69 1.1 brezak 70 1.1 brezak #define ATTEN_0 0x00 71 1.1 brezak #define ATTEN_1_5 0x01 72 1.1 brezak #define ATTEN_3 0x02 73 1.1 brezak #define ATTEN_4_5 0x03 74 1.1 brezak #define ATTEN_6 0x04 75 1.1 brezak #define ATTEN_7_5 0x05 76 1.1 brezak #define ATTEN_9 0x06 77 1.1 brezak #define ATTEN_10_5 0x07 78 1.1 brezak #define ATTEN_12 0x08 79 1.1 brezak #define ATTEN_13_5 0x09 80 1.1 brezak #define ATTEN_15 0x0a 81 1.1 brezak #define ATTEN_16_5 0x0b 82 1.1 brezak #define ATTEN_18 0x0c 83 1.1 brezak #define ATTEN_19_5 0x0d 84 1.1 brezak #define ATTEN_21 0x0e 85 1.1 brezak #define ATTEN_22_5 0x0f 86 1.1 brezak 87 1.6 pk /* AD1848 Index register (R0) */ 88 1.1 brezak #define SP_IN_INIT 0x80 89 1.1 brezak #define MODE_CHANGE_ENABLE 0x40 90 1.1 brezak #define TRANSFER_DISABLE 0x20 91 1.1 brezak #define ADDRESS_MASK 0xe0 92 1.1 brezak 93 1.6 pk /* Status bits - register R2 (read-only) */ 94 1.1 brezak #define INTERRUPT_STATUS 0x01 95 1.1 brezak #define PLAYBACK_READY 0x02 96 1.1 brezak #define PLAYBACK_LEFT 0x04 97 1.1 brezak /* pbright is not left */ 98 1.1 brezak #define PLAYBACK_UPPER 0x08 99 1.1 brezak /* bplower is not upper */ 100 1.1 brezak #define SAMPLE_ERROR 0x10 101 1.1 brezak #define CAPTURE_READY 0x20 102 1.1 brezak #define CAPTURE_LEFT 0x40 103 1.1 brezak /* cpright is not left */ 104 1.2 mikel #define CAPTURE_UPPER 0x80 105 1.1 brezak /* cplower is not upper */ 106 1.7 pk 107 1.7 pk #define AD_R2_BITS "\20\1INT\2PRDY\3PL/R\4PU/L\5SER\6CRDY\7CL/R\10CU/L" 108 1.7 pk 109 1.1 brezak 110 1.6 pk /* ADC Input control - registers I0 (left) and I1 (right) */ 111 1.1 brezak #define LINE_INPUT 0x00 112 1.1 brezak #define AUX_INPUT 0x40 113 1.1 brezak #define MIC_INPUT 0x80 114 1.2 mikel #define MIXED_DAC_INPUT 0xc0 115 1.1 brezak #define INPUT_GAIN_MASK 0xf0 116 1.1 brezak #define INPUT_MIC_GAIN_ENABLE 0x20 117 1.1 brezak #define INPUT_SOURCE_MASK 0x3f 118 1.6 pk 119 1.6 pk /* Aux input control - registers I2 (channel 1,left); I3 (channel 1,right) 120 1.6 pk I4 (channel 2,left); I5 (channel 2,right) */ 121 1.1 brezak #define AUX_INPUT_ATTEN_BITS 0x1f 122 1.1 brezak #define AUX_INPUT_ATTEN_MASK 0xe0 123 1.1 brezak #define AUX_INPUT_MUTE 0x80 124 1.6 pk 125 1.6 pk /* Output bits - registers I6,I7*/ 126 1.1 brezak #define OUTPUT_MUTE 0x80 127 1.1 brezak #define OUTPUT_ATTEN_BITS 0x3f 128 1.6 pk #define OUTPUT_ATTEN_MASK (~OUTPUT_ATTEN_BITS & 0xff) 129 1.1 brezak 130 1.6 pk /* Clock and Data format reg bits (some also Capture Data format) - reg I8 */ 131 1.1 brezak #define CLOCK_XTAL2 0x01 132 1.1 brezak #define CLOCK_XTAL1 0x00 133 1.1 brezak #define CLOCK_FREQ_MASK 0xf1 134 1.2 mikel #define FMT_MONO 0x00 135 1.1 brezak #define FMT_STEREO 0x10 136 1.1 brezak #define FORMAT_MASK 0x1f 137 1.1 brezak #define FMT_PCM8 0x00 /* 8-bit unsigned */ 138 1.1 brezak #define FMT_ULAW 0x20 /* 8-bit mu-law */ 139 1.1 brezak #define FMT_TWOS_COMP 0x40 /* 16-bit signed */ 140 1.10 wiz #define FMT_ALAW 0x60 /* 8-bit A-law */ 141 1.4 augustss #define FMT_ADPCM 0xa0 /* IMA ADPCM */ 142 1.2 mikel #define FMT_TWOS_COMP_BE 0xc0 /* 16-bit signed, big endian */ 143 1.1 brezak 144 1.6 pk /* Interface Configuration reg bits - register I9 */ 145 1.1 brezak #define PLAYBACK_ENABLE 0x01 146 1.1 brezak #define CAPTURE_ENABLE 0x02 147 1.2 mikel #define DUAL_DMA 0x00 148 1.1 brezak #define SINGLE_DMA 0x04 149 1.1 brezak #define AUTO_CAL_ENABLE 0x08 150 1.1 brezak #define PLAYBACK_PIO_ENABLE 0x40 151 1.1 brezak #define CAPTURE_PIO_ENABLE 0x80 152 1.1 brezak 153 1.6 pk /* Pin control bits - register I10 */ 154 1.1 brezak #define INTERRUPT_ENABLE 0x02 155 1.1 brezak #define XCTL0_ENABLE 0x40 156 1.1 brezak #define XCTL1_ENABLE 0x80 157 1.1 brezak 158 1.6 pk /* Test and init reg bits - register I11 (read-only) */ 159 1.1 brezak #define OVERRANGE_LEFT_MASK 0xfc 160 1.1 brezak #define OVERRANGE_RIGHT_MASK 0xf3 161 1.1 brezak #define DATA_REQUEST_STATUS 0x10 162 1.1 brezak #define AUTO_CAL_IN_PROG 0x20 163 1.1 brezak #define PLAYBACK_UNDERRUN 0x40 164 1.1 brezak #define CAPTURE_OVERRUN 0x80 165 1.1 brezak 166 1.6 pk /* Miscellaneous Control reg bits - register I12 */ 167 1.1 brezak #define ID_MASK 0x70 168 1.1 brezak #define MODE2 0x40 169 1.8 rh #define MODE3 0x60 170 1.1 brezak 171 1.6 pk /* Digital Mix Control reg bits - register I13 */ 172 1.1 brezak #define DIGITAL_MIX1_ENABLE 0x01 173 1.9 itohy #define MIX_ATTEN_MASK 0x03 174 1.1 brezak 175 1.1 brezak /* AD1848 Sound Port reg defines */ 176 1.6 pk #define SP_LEFT_INPUT_CONTROL 0 177 1.6 pk #define SP_RIGHT_INPUT_CONTROL 1 178 1.6 pk #define SP_LEFT_AUX1_CONTROL 2 179 1.6 pk #define SP_RIGHT_AUX1_CONTROL 3 180 1.6 pk #define SP_LEFT_AUX2_CONTROL 4 181 1.6 pk #define SP_RIGHT_AUX2_CONTROL 5 182 1.6 pk #define SP_LEFT_OUTPUT_CONTROL 6 183 1.6 pk #define SP_RIGHT_OUTPUT_CONTROL 7 184 1.6 pk #define SP_CLOCK_DATA_FORMAT 8 185 1.6 pk #define SP_INTERFACE_CONFIG 9 186 1.6 pk #define SP_PIN_CONTROL 10 187 1.6 pk #define SP_TEST_AND_INIT 11 188 1.6 pk #define SP_MISC_INFO 12 189 1.6 pk #define SP_DIGITAL_MIX 13 190 1.6 pk #define SP_UPPER_BASE_COUNT 14 191 1.6 pk #define SP_LOWER_BASE_COUNT 15 192 1.1 brezak 193 1.5 augustss #define SP_IADDR_MASK 0xaf 194