adv.c revision 1.24 1 1.24 bouyer /* $NetBSD: adv.c,v 1.24 2001/04/25 17:53:28 bouyer Exp $ */
2 1.2 dante
3 1.1 dante /*
4 1.4 dante * Generic driver for the Advanced Systems Inc. Narrow SCSI controllers
5 1.1 dante *
6 1.1 dante * Copyright (c) 1998 The NetBSD Foundation, Inc.
7 1.1 dante * All rights reserved.
8 1.1 dante *
9 1.1 dante * Author: Baldassare Dante Profeta <dante (at) mclink.it>
10 1.1 dante *
11 1.1 dante * Redistribution and use in source and binary forms, with or without
12 1.1 dante * modification, are permitted provided that the following conditions
13 1.1 dante * are met:
14 1.1 dante * 1. Redistributions of source code must retain the above copyright
15 1.1 dante * notice, this list of conditions and the following disclaimer.
16 1.1 dante * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 dante * notice, this list of conditions and the following disclaimer in the
18 1.1 dante * documentation and/or other materials provided with the distribution.
19 1.1 dante * 3. All advertising materials mentioning features or use of this software
20 1.1 dante * must display the following acknowledgement:
21 1.4 dante * This product includes software developed by the NetBSD
22 1.4 dante * Foundation, Inc. and its contributors.
23 1.1 dante * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 dante * contributors may be used to endorse or promote products derived
25 1.1 dante * from this software without specific prior written permission.
26 1.1 dante *
27 1.1 dante * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 dante * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 dante * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 dante * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 dante * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 dante * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 dante * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 dante * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 dante * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 dante * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 dante * POSSIBILITY OF SUCH DAMAGE.
38 1.1 dante */
39 1.1 dante
40 1.1 dante #include <sys/types.h>
41 1.1 dante #include <sys/param.h>
42 1.1 dante #include <sys/systm.h>
43 1.16 thorpej #include <sys/callout.h>
44 1.1 dante #include <sys/kernel.h>
45 1.1 dante #include <sys/errno.h>
46 1.1 dante #include <sys/ioctl.h>
47 1.1 dante #include <sys/device.h>
48 1.1 dante #include <sys/malloc.h>
49 1.1 dante #include <sys/buf.h>
50 1.1 dante #include <sys/proc.h>
51 1.1 dante #include <sys/user.h>
52 1.1 dante
53 1.1 dante #include <machine/bus.h>
54 1.1 dante #include <machine/intr.h>
55 1.1 dante
56 1.18 mrg #include <uvm/uvm_extern.h>
57 1.1 dante
58 1.1 dante #include <dev/scsipi/scsi_all.h>
59 1.1 dante #include <dev/scsipi/scsipi_all.h>
60 1.1 dante #include <dev/scsipi/scsiconf.h>
61 1.1 dante
62 1.10 dante #include <dev/ic/advlib.h>
63 1.1 dante #include <dev/ic/adv.h>
64 1.3 thorpej
65 1.3 thorpej #ifndef DDB
66 1.3 thorpej #define Debugger() panic("should call debugger here (adv.c)")
67 1.3 thorpej #endif /* ! DDB */
68 1.1 dante
69 1.6 dante
70 1.6 dante /* #define ASC_DEBUG */
71 1.6 dante
72 1.1 dante /******************************************************************************/
73 1.1 dante
74 1.1 dante
75 1.13 thorpej static int adv_alloc_control_data __P((ASC_SOFTC *));
76 1.22 thorpej static void adv_free_control_data __P((ASC_SOFTC *));
77 1.1 dante static int adv_create_ccbs __P((ASC_SOFTC *, ADV_CCB *, int));
78 1.1 dante static void adv_free_ccb __P((ASC_SOFTC *, ADV_CCB *));
79 1.1 dante static void adv_reset_ccb __P((ADV_CCB *));
80 1.1 dante static int adv_init_ccb __P((ASC_SOFTC *, ADV_CCB *));
81 1.24 bouyer static ADV_CCB *adv_get_ccb __P((ASC_SOFTC *));
82 1.1 dante static void adv_queue_ccb __P((ASC_SOFTC *, ADV_CCB *));
83 1.1 dante static void adv_start_ccbs __P((ASC_SOFTC *));
84 1.1 dante
85 1.1 dante
86 1.24 bouyer static void adv_scsipi_request __P((struct scsipi_channel *,
87 1.24 bouyer scsipi_adapter_req_t, void *));
88 1.1 dante static void advminphys __P((struct buf *));
89 1.1 dante static void adv_narrow_isr_callback __P((ASC_SOFTC *, ASC_QDONE_INFO *));
90 1.1 dante
91 1.1 dante static int adv_poll __P((ASC_SOFTC *, struct scsipi_xfer *, int));
92 1.1 dante static void adv_timeout __P((void *));
93 1.1 dante static void adv_watchdog __P((void *));
94 1.1 dante
95 1.1 dante
96 1.1 dante /******************************************************************************/
97 1.1 dante
98 1.1 dante #define ADV_ABORT_TIMEOUT 2000 /* time to wait for abort (mSec) */
99 1.1 dante #define ADV_WATCH_TIMEOUT 1000 /* time to wait for watchdog (mSec) */
100 1.1 dante
101 1.1 dante /******************************************************************************/
102 1.1 dante /* Control Blocks routines */
103 1.1 dante /******************************************************************************/
104 1.1 dante
105 1.1 dante
106 1.1 dante static int
107 1.13 thorpej adv_alloc_control_data(sc)
108 1.1 dante ASC_SOFTC *sc;
109 1.1 dante {
110 1.22 thorpej int error;
111 1.1 dante
112 1.1 dante /*
113 1.24 bouyer * Allocate the control blocks.
114 1.24 bouyer */
115 1.1 dante if ((error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct adv_control),
116 1.22 thorpej PAGE_SIZE, 0, &sc->sc_control_seg, 1,
117 1.22 thorpej &sc->sc_control_nsegs, BUS_DMA_NOWAIT)) != 0) {
118 1.1 dante printf("%s: unable to allocate control structures,"
119 1.1 dante " error = %d\n", sc->sc_dev.dv_xname, error);
120 1.1 dante return (error);
121 1.1 dante }
122 1.22 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_control_seg,
123 1.22 thorpej sc->sc_control_nsegs, sizeof(struct adv_control),
124 1.22 thorpej (caddr_t *) & sc->sc_control,
125 1.22 thorpej BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
126 1.1 dante printf("%s: unable to map control structures, error = %d\n",
127 1.1 dante sc->sc_dev.dv_xname, error);
128 1.1 dante return (error);
129 1.1 dante }
130 1.1 dante /*
131 1.24 bouyer * Create and load the DMA map used for the control blocks.
132 1.24 bouyer */
133 1.1 dante if ((error = bus_dmamap_create(sc->sc_dmat, sizeof(struct adv_control),
134 1.1 dante 1, sizeof(struct adv_control), 0, BUS_DMA_NOWAIT,
135 1.1 dante &sc->sc_dmamap_control)) != 0) {
136 1.1 dante printf("%s: unable to create control DMA map, error = %d\n",
137 1.1 dante sc->sc_dev.dv_xname, error);
138 1.1 dante return (error);
139 1.1 dante }
140 1.1 dante if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_control,
141 1.1 dante sc->sc_control, sizeof(struct adv_control), NULL,
142 1.1 dante BUS_DMA_NOWAIT)) != 0) {
143 1.1 dante printf("%s: unable to load control DMA map, error = %d\n",
144 1.1 dante sc->sc_dev.dv_xname, error);
145 1.1 dante return (error);
146 1.1 dante }
147 1.13 thorpej
148 1.13 thorpej /*
149 1.13 thorpej * Initialize the overrun_buf address.
150 1.13 thorpej */
151 1.13 thorpej sc->overrun_buf = sc->sc_dmamap_control->dm_segs[0].ds_addr +
152 1.13 thorpej offsetof(struct adv_control, overrun_buf);
153 1.13 thorpej
154 1.1 dante return (0);
155 1.1 dante }
156 1.1 dante
157 1.22 thorpej static void
158 1.22 thorpej adv_free_control_data(sc)
159 1.22 thorpej ASC_SOFTC *sc;
160 1.22 thorpej {
161 1.22 thorpej
162 1.22 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap_control);
163 1.22 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap_control);
164 1.22 thorpej sc->sc_dmamap_control = NULL;
165 1.22 thorpej
166 1.22 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t) sc->sc_control,
167 1.22 thorpej sizeof(struct adv_control));
168 1.22 thorpej bus_dmamem_free(sc->sc_dmat, &sc->sc_control_seg,
169 1.22 thorpej sc->sc_control_nsegs);
170 1.22 thorpej }
171 1.1 dante
172 1.1 dante /*
173 1.1 dante * Create a set of ccbs and add them to the free list. Called once
174 1.1 dante * by adv_init(). We return the number of CCBs successfully created.
175 1.1 dante */
176 1.1 dante static int
177 1.1 dante adv_create_ccbs(sc, ccbstore, count)
178 1.1 dante ASC_SOFTC *sc;
179 1.1 dante ADV_CCB *ccbstore;
180 1.1 dante int count;
181 1.1 dante {
182 1.1 dante ADV_CCB *ccb;
183 1.1 dante int i, error;
184 1.1 dante
185 1.1 dante bzero(ccbstore, sizeof(ADV_CCB) * count);
186 1.1 dante for (i = 0; i < count; i++) {
187 1.1 dante ccb = &ccbstore[i];
188 1.1 dante if ((error = adv_init_ccb(sc, ccb)) != 0) {
189 1.1 dante printf("%s: unable to initialize ccb, error = %d\n",
190 1.1 dante sc->sc_dev.dv_xname, error);
191 1.1 dante return (i);
192 1.1 dante }
193 1.1 dante TAILQ_INSERT_TAIL(&sc->sc_free_ccb, ccb, chain);
194 1.1 dante }
195 1.1 dante
196 1.1 dante return (i);
197 1.1 dante }
198 1.1 dante
199 1.1 dante
200 1.1 dante /*
201 1.1 dante * A ccb is put onto the free list.
202 1.1 dante */
203 1.1 dante static void
204 1.1 dante adv_free_ccb(sc, ccb)
205 1.1 dante ASC_SOFTC *sc;
206 1.1 dante ADV_CCB *ccb;
207 1.1 dante {
208 1.1 dante int s;
209 1.1 dante
210 1.1 dante s = splbio();
211 1.1 dante adv_reset_ccb(ccb);
212 1.1 dante TAILQ_INSERT_HEAD(&sc->sc_free_ccb, ccb, chain);
213 1.1 dante splx(s);
214 1.1 dante }
215 1.1 dante
216 1.1 dante
217 1.1 dante static void
218 1.1 dante adv_reset_ccb(ccb)
219 1.1 dante ADV_CCB *ccb;
220 1.1 dante {
221 1.1 dante
222 1.1 dante ccb->flags = 0;
223 1.1 dante }
224 1.1 dante
225 1.1 dante
226 1.1 dante static int
227 1.1 dante adv_init_ccb(sc, ccb)
228 1.1 dante ASC_SOFTC *sc;
229 1.1 dante ADV_CCB *ccb;
230 1.1 dante {
231 1.10 dante int hashnum, error;
232 1.1 dante
233 1.16 thorpej callout_init(&ccb->ccb_watchdog);
234 1.16 thorpej
235 1.1 dante /*
236 1.24 bouyer * Create the DMA map for this CCB.
237 1.24 bouyer */
238 1.1 dante error = bus_dmamap_create(sc->sc_dmat,
239 1.1 dante (ASC_MAX_SG_LIST - 1) * PAGE_SIZE,
240 1.1 dante ASC_MAX_SG_LIST, (ASC_MAX_SG_LIST - 1) * PAGE_SIZE,
241 1.1 dante 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ccb->dmamap_xfer);
242 1.1 dante if (error) {
243 1.1 dante printf("%s: unable to create DMA map, error = %d\n",
244 1.1 dante sc->sc_dev.dv_xname, error);
245 1.1 dante return (error);
246 1.1 dante }
247 1.10 dante
248 1.10 dante /*
249 1.10 dante * put in the phystokv hash table
250 1.10 dante * Never gets taken out.
251 1.10 dante */
252 1.10 dante ccb->hashkey = sc->sc_dmamap_control->dm_segs[0].ds_addr +
253 1.10 dante ADV_CCB_OFF(ccb);
254 1.10 dante hashnum = CCB_HASH(ccb->hashkey);
255 1.10 dante ccb->nexthash = sc->sc_ccbhash[hashnum];
256 1.10 dante sc->sc_ccbhash[hashnum] = ccb;
257 1.10 dante
258 1.1 dante adv_reset_ccb(ccb);
259 1.1 dante return (0);
260 1.1 dante }
261 1.1 dante
262 1.1 dante
263 1.1 dante /*
264 1.1 dante * Get a free ccb
265 1.1 dante *
266 1.1 dante * If there are none, see if we can allocate a new one
267 1.1 dante */
268 1.1 dante static ADV_CCB *
269 1.24 bouyer adv_get_ccb(sc)
270 1.1 dante ASC_SOFTC *sc;
271 1.1 dante {
272 1.1 dante ADV_CCB *ccb = 0;
273 1.1 dante int s;
274 1.1 dante
275 1.1 dante s = splbio();
276 1.24 bouyer ccb = TAILQ_FIRST(&sc->sc_free_ccb);
277 1.24 bouyer if (ccb != NULL) {
278 1.24 bouyer TAILQ_REMOVE(&sc->sc_free_ccb, ccb, chain);
279 1.24 bouyer ccb->flags |= CCB_ALLOC;
280 1.1 dante }
281 1.1 dante splx(s);
282 1.1 dante return (ccb);
283 1.1 dante }
284 1.1 dante
285 1.1 dante
286 1.1 dante /*
287 1.10 dante * Given a physical address, find the ccb that it corresponds to.
288 1.10 dante */
289 1.10 dante ADV_CCB *
290 1.10 dante adv_ccb_phys_kv(sc, ccb_phys)
291 1.10 dante ASC_SOFTC *sc;
292 1.10 dante u_long ccb_phys;
293 1.10 dante {
294 1.10 dante int hashnum = CCB_HASH(ccb_phys);
295 1.10 dante ADV_CCB *ccb = sc->sc_ccbhash[hashnum];
296 1.10 dante
297 1.10 dante while (ccb) {
298 1.10 dante if (ccb->hashkey == ccb_phys)
299 1.10 dante break;
300 1.10 dante ccb = ccb->nexthash;
301 1.10 dante }
302 1.10 dante return (ccb);
303 1.10 dante }
304 1.10 dante
305 1.10 dante
306 1.10 dante /*
307 1.1 dante * Queue a CCB to be sent to the controller, and send it if possible.
308 1.1 dante */
309 1.1 dante static void
310 1.1 dante adv_queue_ccb(sc, ccb)
311 1.1 dante ASC_SOFTC *sc;
312 1.1 dante ADV_CCB *ccb;
313 1.1 dante {
314 1.1 dante
315 1.1 dante TAILQ_INSERT_TAIL(&sc->sc_waiting_ccb, ccb, chain);
316 1.1 dante
317 1.1 dante adv_start_ccbs(sc);
318 1.1 dante }
319 1.1 dante
320 1.1 dante
321 1.1 dante static void
322 1.1 dante adv_start_ccbs(sc)
323 1.1 dante ASC_SOFTC *sc;
324 1.1 dante {
325 1.1 dante ADV_CCB *ccb;
326 1.1 dante
327 1.1 dante while ((ccb = sc->sc_waiting_ccb.tqh_first) != NULL) {
328 1.1 dante if (ccb->flags & CCB_WATCHDOG)
329 1.16 thorpej callout_stop(&ccb->ccb_watchdog);
330 1.1 dante
331 1.1 dante if (AscExeScsiQueue(sc, &ccb->scsiq) == ASC_BUSY) {
332 1.1 dante ccb->flags |= CCB_WATCHDOG;
333 1.16 thorpej callout_reset(&ccb->ccb_watchdog,
334 1.16 thorpej (ADV_WATCH_TIMEOUT * hz) / 1000,
335 1.16 thorpej adv_watchdog, ccb);
336 1.1 dante break;
337 1.1 dante }
338 1.1 dante TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
339 1.1 dante
340 1.14 thorpej if ((ccb->xs->xs_control & XS_CTL_POLL) == 0)
341 1.16 thorpej callout_reset(&ccb->xs->xs_callout,
342 1.23 bouyer ((u_int64_t)ccb->timeout * (u_int64_t)hz) / 1000,
343 1.16 thorpej adv_timeout, ccb);
344 1.1 dante }
345 1.1 dante }
346 1.1 dante
347 1.1 dante
348 1.1 dante /******************************************************************************/
349 1.1 dante /* SCSI layer interfacing routines */
350 1.1 dante /******************************************************************************/
351 1.1 dante
352 1.1 dante
353 1.1 dante int
354 1.1 dante adv_init(sc)
355 1.1 dante ASC_SOFTC *sc;
356 1.1 dante {
357 1.1 dante int warn;
358 1.1 dante
359 1.12 dante if (!AscFindSignature(sc->sc_iot, sc->sc_ioh)) {
360 1.12 dante printf("adv_init: failed to find signature\n");
361 1.12 dante return (1);
362 1.12 dante }
363 1.1 dante
364 1.4 dante /*
365 1.24 bouyer * Read the board configuration
366 1.24 bouyer */
367 1.4 dante AscInitASC_SOFTC(sc);
368 1.4 dante warn = AscInitFromEEP(sc);
369 1.4 dante if (warn) {
370 1.4 dante printf("%s -get: ", sc->sc_dev.dv_xname);
371 1.4 dante switch (warn) {
372 1.4 dante case -1:
373 1.4 dante printf("Chip is not halted\n");
374 1.4 dante break;
375 1.4 dante
376 1.4 dante case -2:
377 1.4 dante printf("Couldn't get MicroCode Start"
378 1.4 dante " address\n");
379 1.4 dante break;
380 1.4 dante
381 1.4 dante case ASC_WARN_IO_PORT_ROTATE:
382 1.4 dante printf("I/O port address modified\n");
383 1.4 dante break;
384 1.4 dante
385 1.4 dante case ASC_WARN_AUTO_CONFIG:
386 1.4 dante printf("I/O port increment switch enabled\n");
387 1.4 dante break;
388 1.4 dante
389 1.4 dante case ASC_WARN_EEPROM_CHKSUM:
390 1.4 dante printf("EEPROM checksum error\n");
391 1.4 dante break;
392 1.4 dante
393 1.4 dante case ASC_WARN_IRQ_MODIFIED:
394 1.4 dante printf("IRQ modified\n");
395 1.4 dante break;
396 1.4 dante
397 1.4 dante case ASC_WARN_CMD_QNG_CONFLICT:
398 1.4 dante printf("tag queuing enabled w/o disconnects\n");
399 1.4 dante break;
400 1.1 dante
401 1.4 dante default:
402 1.4 dante printf("unknown warning %d\n", warn);
403 1.1 dante }
404 1.4 dante }
405 1.4 dante if (sc->scsi_reset_wait > ASC_MAX_SCSI_RESET_WAIT)
406 1.4 dante sc->scsi_reset_wait = ASC_MAX_SCSI_RESET_WAIT;
407 1.4 dante
408 1.4 dante /*
409 1.24 bouyer * Modify the board configuration
410 1.24 bouyer */
411 1.4 dante warn = AscInitFromASC_SOFTC(sc);
412 1.4 dante if (warn) {
413 1.4 dante printf("%s -set: ", sc->sc_dev.dv_xname);
414 1.4 dante switch (warn) {
415 1.4 dante case ASC_WARN_CMD_QNG_CONFLICT:
416 1.4 dante printf("tag queuing enabled w/o disconnects\n");
417 1.4 dante break;
418 1.1 dante
419 1.4 dante case ASC_WARN_AUTO_CONFIG:
420 1.4 dante printf("I/O port increment switch enabled\n");
421 1.4 dante break;
422 1.1 dante
423 1.4 dante default:
424 1.4 dante printf("unknown warning %d\n", warn);
425 1.1 dante }
426 1.4 dante }
427 1.11 dante sc->isr_callback = (ASC_CALLBACK) adv_narrow_isr_callback;
428 1.1 dante
429 1.1 dante return (0);
430 1.1 dante }
431 1.1 dante
432 1.1 dante
433 1.1 dante void
434 1.1 dante adv_attach(sc)
435 1.1 dante ASC_SOFTC *sc;
436 1.1 dante {
437 1.24 bouyer struct scsipi_adapter *adapt = &sc->sc_adapter;
438 1.24 bouyer struct scsipi_channel *chan = &sc->sc_channel;
439 1.1 dante int i, error;
440 1.1 dante
441 1.4 dante /*
442 1.24 bouyer * Initialize board RISC chip and enable interrupts.
443 1.24 bouyer */
444 1.4 dante switch (AscInitDriver(sc)) {
445 1.4 dante case 0:
446 1.4 dante /* AllOK */
447 1.4 dante break;
448 1.1 dante
449 1.4 dante case 1:
450 1.4 dante panic("%s: bad signature", sc->sc_dev.dv_xname);
451 1.4 dante break;
452 1.1 dante
453 1.4 dante case 2:
454 1.4 dante panic("%s: unable to load MicroCode",
455 1.4 dante sc->sc_dev.dv_xname);
456 1.4 dante break;
457 1.1 dante
458 1.4 dante case 3:
459 1.4 dante panic("%s: unable to initialize MicroCode",
460 1.4 dante sc->sc_dev.dv_xname);
461 1.4 dante break;
462 1.1 dante
463 1.4 dante default:
464 1.4 dante panic("%s: unable to initialize board RISC chip",
465 1.4 dante sc->sc_dev.dv_xname);
466 1.1 dante }
467 1.1 dante
468 1.7 thorpej /*
469 1.24 bouyer * Fill in the scsipi_adapter.
470 1.7 thorpej */
471 1.24 bouyer memset(adapt, 0, sizeof(*adapt));
472 1.24 bouyer adapt->adapt_dev = &sc->sc_dev;
473 1.24 bouyer adapt->adapt_nchannels = 1;
474 1.24 bouyer /* adapt_openings initialized below */
475 1.24 bouyer /* adapt_max_periph initialized below */
476 1.24 bouyer adapt->adapt_request = adv_scsipi_request;
477 1.24 bouyer adapt->adapt_minphys = advminphys;
478 1.1 dante
479 1.1 dante /*
480 1.24 bouyer * Fill in the scsipi_channel.
481 1.24 bouyer */
482 1.24 bouyer memset(chan, 0, sizeof(*chan));
483 1.24 bouyer chan->chan_adapter = adapt;
484 1.24 bouyer chan->chan_bustype = &scsi_bustype;
485 1.24 bouyer chan->chan_channel = 0;
486 1.24 bouyer chan->chan_ntargets = 8;
487 1.24 bouyer chan->chan_nluns = 8;
488 1.24 bouyer chan->chan_id = sc->chip_scsi_id;
489 1.1 dante
490 1.1 dante TAILQ_INIT(&sc->sc_free_ccb);
491 1.1 dante TAILQ_INIT(&sc->sc_waiting_ccb);
492 1.1 dante
493 1.1 dante /*
494 1.24 bouyer * Allocate the Control Blocks and the overrun buffer.
495 1.24 bouyer */
496 1.13 thorpej error = adv_alloc_control_data(sc);
497 1.1 dante if (error)
498 1.12 dante return; /* (error) */
499 1.1 dante
500 1.1 dante /*
501 1.24 bouyer * Create and initialize the Control Blocks.
502 1.24 bouyer */
503 1.1 dante i = adv_create_ccbs(sc, sc->sc_control->ccbs, ADV_MAX_CCB);
504 1.1 dante if (i == 0) {
505 1.1 dante printf("%s: unable to create control blocks\n",
506 1.1 dante sc->sc_dev.dv_xname);
507 1.1 dante return; /* (ENOMEM) */ ;
508 1.1 dante } else if (i != ADV_MAX_CCB) {
509 1.1 dante printf("%s: WARNING: only %d of %d control blocks created\n",
510 1.1 dante sc->sc_dev.dv_xname, i, ADV_MAX_CCB);
511 1.1 dante }
512 1.24 bouyer
513 1.24 bouyer adapt->adapt_openings = i;
514 1.24 bouyer adapt->adapt_max_periph = adapt->adapt_openings;
515 1.24 bouyer
516 1.24 bouyer sc->sc_child = config_found(&sc->sc_dev, chan, scsiprint);
517 1.1 dante }
518 1.1 dante
519 1.22 thorpej int
520 1.22 thorpej adv_detach(sc, flags)
521 1.22 thorpej ASC_SOFTC *sc;
522 1.22 thorpej int flags;
523 1.22 thorpej {
524 1.22 thorpej int rv = 0;
525 1.22 thorpej
526 1.22 thorpej if (sc->sc_child != NULL)
527 1.22 thorpej rv = config_detach(sc->sc_child, flags);
528 1.22 thorpej
529 1.22 thorpej adv_free_control_data(sc);
530 1.22 thorpej
531 1.22 thorpej return (rv);
532 1.22 thorpej }
533 1.1 dante
534 1.1 dante static void
535 1.1 dante advminphys(bp)
536 1.1 dante struct buf *bp;
537 1.1 dante {
538 1.1 dante
539 1.1 dante if (bp->b_bcount > ((ASC_MAX_SG_LIST - 1) * PAGE_SIZE))
540 1.1 dante bp->b_bcount = ((ASC_MAX_SG_LIST - 1) * PAGE_SIZE);
541 1.1 dante minphys(bp);
542 1.1 dante }
543 1.1 dante
544 1.1 dante
545 1.1 dante /*
546 1.1 dante * start a scsi operation given the command and the data address. Also needs
547 1.1 dante * the unit, target and lu.
548 1.1 dante */
549 1.1 dante
550 1.24 bouyer static void
551 1.24 bouyer adv_scsipi_request(chan, req, arg)
552 1.24 bouyer struct scsipi_channel *chan;
553 1.24 bouyer scsipi_adapter_req_t req;
554 1.24 bouyer void *arg;
555 1.24 bouyer {
556 1.24 bouyer struct scsipi_xfer *xs;
557 1.24 bouyer struct scsipi_periph *periph;
558 1.24 bouyer ASC_SOFTC *sc = (void *)chan->chan_adapter->adapt_dev;
559 1.24 bouyer bus_dma_tag_t dmat = sc->sc_dmat;
560 1.24 bouyer ADV_CCB *ccb;
561 1.24 bouyer int s, flags, error, nsegs;
562 1.24 bouyer
563 1.24 bouyer switch (req) {
564 1.24 bouyer case ADAPTER_REQ_RUN_XFER:
565 1.24 bouyer xs = arg;
566 1.24 bouyer periph = xs->xs_periph;
567 1.24 bouyer flags = xs->xs_control;
568 1.24 bouyer
569 1.24 bouyer /*
570 1.24 bouyer * Get a CCB to use.
571 1.24 bouyer */
572 1.24 bouyer ccb = adv_get_ccb(sc);
573 1.24 bouyer #ifdef DIAGNOSTIC
574 1.24 bouyer /*
575 1.24 bouyer * This should never happen as we track the resources
576 1.24 bouyer * in the mid-layer.
577 1.24 bouyer */
578 1.24 bouyer if (ccb == NULL) {
579 1.24 bouyer scsipi_printaddr(periph);
580 1.24 bouyer printf("unable to allocate ccb\n");
581 1.24 bouyer panic("adv_scsipi_request");
582 1.24 bouyer }
583 1.24 bouyer #endif
584 1.24 bouyer
585 1.24 bouyer ccb->xs = xs;
586 1.24 bouyer ccb->timeout = xs->timeout;
587 1.24 bouyer
588 1.24 bouyer /*
589 1.24 bouyer * Build up the request
590 1.24 bouyer */
591 1.24 bouyer memset(&ccb->scsiq, 0, sizeof(ASC_SCSI_Q));
592 1.24 bouyer
593 1.24 bouyer ccb->scsiq.q2.ccb_ptr =
594 1.24 bouyer sc->sc_dmamap_control->dm_segs[0].ds_addr +
595 1.24 bouyer ADV_CCB_OFF(ccb);
596 1.24 bouyer
597 1.24 bouyer ccb->scsiq.cdbptr = &xs->cmd->opcode;
598 1.24 bouyer ccb->scsiq.q2.cdb_len = xs->cmdlen;
599 1.24 bouyer ccb->scsiq.q1.target_id =
600 1.24 bouyer ASC_TID_TO_TARGET_ID(periph->periph_target);
601 1.24 bouyer ccb->scsiq.q1.target_lun = periph->periph_lun;
602 1.24 bouyer ccb->scsiq.q2.target_ix =
603 1.24 bouyer ASC_TIDLUN_TO_IX(periph->periph_target,
604 1.24 bouyer periph->periph_lun);
605 1.24 bouyer ccb->scsiq.q1.sense_addr =
606 1.24 bouyer sc->sc_dmamap_control->dm_segs[0].ds_addr +
607 1.24 bouyer ADV_CCB_OFF(ccb) + offsetof(struct adv_ccb, scsi_sense);
608 1.24 bouyer ccb->scsiq.q1.sense_len = sizeof(struct scsipi_sense_data);
609 1.24 bouyer
610 1.24 bouyer /*
611 1.24 bouyer * If there are any outstanding requests for the current
612 1.24 bouyer * target, then every 255th request send an ORDERED request.
613 1.24 bouyer * This heuristic tries to retain the benefit of request
614 1.24 bouyer * sorting while preventing request starvation. 255 is the
615 1.24 bouyer * max number of tags or pending commands a device may have
616 1.24 bouyer * outstanding.
617 1.24 bouyer */
618 1.24 bouyer sc->reqcnt[periph->periph_target]++;
619 1.24 bouyer if (((sc->reqcnt[periph->periph_target] > 0) &&
620 1.24 bouyer (sc->reqcnt[periph->periph_target] % 255) == 0) ||
621 1.24 bouyer xs->bp == NULL || (xs->bp->b_flags & B_ASYNC) == 0) {
622 1.24 bouyer ccb->scsiq.q2.tag_code = M2_QTAG_MSG_ORDERED;
623 1.24 bouyer } else {
624 1.24 bouyer ccb->scsiq.q2.tag_code = M2_QTAG_MSG_SIMPLE;
625 1.24 bouyer }
626 1.24 bouyer
627 1.24 bouyer if (xs->datalen) {
628 1.24 bouyer /*
629 1.24 bouyer * Map the DMA transfer.
630 1.24 bouyer */
631 1.1 dante #ifdef TFS
632 1.24 bouyer if (flags & SCSI_DATA_UIO) {
633 1.24 bouyer error = bus_dmamap_load_uio(dmat,
634 1.24 bouyer ccb->dmamap_xfer, (struct uio *) xs->data,
635 1.24 bouyer ((flags & XS_CTL_NOSLEEP) ? BUS_DMA_NOWAIT :
636 1.24 bouyer BUS_DMA_WAITOK) | BUS_DMA_STREAMING);
637 1.24 bouyer } else
638 1.24 bouyer #endif /* TFS */
639 1.24 bouyer {
640 1.24 bouyer error = bus_dmamap_load(dmat, ccb->dmamap_xfer,
641 1.24 bouyer xs->data, xs->datalen, NULL,
642 1.24 bouyer ((flags & XS_CTL_NOSLEEP) ? BUS_DMA_NOWAIT :
643 1.24 bouyer BUS_DMA_WAITOK) | BUS_DMA_STREAMING);
644 1.24 bouyer }
645 1.24 bouyer
646 1.24 bouyer switch (error) {
647 1.24 bouyer case 0:
648 1.24 bouyer break;
649 1.24 bouyer
650 1.24 bouyer
651 1.24 bouyer case ENOMEM:
652 1.24 bouyer case EAGAIN:
653 1.24 bouyer xs->error = XS_RESOURCE_SHORTAGE;
654 1.24 bouyer goto out_bad;
655 1.24 bouyer
656 1.24 bouyer default:
657 1.24 bouyer xs->error = XS_DRIVER_STUFFUP;
658 1.24 bouyer if (error == EFBIG) {
659 1.24 bouyer printf("%s: adv_scsi_cmd, more than %d"
660 1.24 bouyer " dma segments\n",
661 1.24 bouyer sc->sc_dev.dv_xname,
662 1.24 bouyer ASC_MAX_SG_LIST);
663 1.24 bouyer } else {
664 1.24 bouyer printf("%s: adv_scsi_cmd, error %d"
665 1.24 bouyer " loading dma map\n",
666 1.24 bouyer sc->sc_dev.dv_xname, error);
667 1.24 bouyer }
668 1.24 bouyer
669 1.24 bouyer out_bad:
670 1.24 bouyer adv_free_ccb(sc, ccb);
671 1.24 bouyer scsipi_done(xs);
672 1.24 bouyer return;
673 1.24 bouyer }
674 1.24 bouyer bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
675 1.24 bouyer ccb->dmamap_xfer->dm_mapsize,
676 1.24 bouyer (flags & XS_CTL_DATA_IN) ?
677 1.24 bouyer BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
678 1.24 bouyer
679 1.24 bouyer memset(&ccb->sghead, 0, sizeof(ASC_SG_HEAD));
680 1.24 bouyer
681 1.24 bouyer for (nsegs = 0;
682 1.24 bouyer nsegs < ccb->dmamap_xfer->dm_nsegs; nsegs++) {
683 1.24 bouyer ccb->sghead.sg_list[nsegs].addr =
684 1.24 bouyer ccb->dmamap_xfer->dm_segs[nsegs].ds_addr;
685 1.24 bouyer ccb->sghead.sg_list[nsegs].bytes =
686 1.24 bouyer ccb->dmamap_xfer->dm_segs[nsegs].ds_len;
687 1.24 bouyer }
688 1.24 bouyer
689 1.24 bouyer ccb->sghead.entry_cnt = ccb->scsiq.q1.sg_queue_cnt =
690 1.24 bouyer ccb->dmamap_xfer->dm_nsegs;
691 1.24 bouyer
692 1.24 bouyer ccb->scsiq.q1.cntl |= ASC_QC_SG_HEAD;
693 1.24 bouyer ccb->scsiq.sg_head = &ccb->sghead;
694 1.24 bouyer ccb->scsiq.q1.data_addr = 0;
695 1.24 bouyer ccb->scsiq.q1.data_cnt = 0;
696 1.24 bouyer } else {
697 1.24 bouyer /*
698 1.24 bouyer * No data xfer, use non S/G values.
699 1.24 bouyer */
700 1.24 bouyer ccb->scsiq.q1.data_addr = 0;
701 1.24 bouyer ccb->scsiq.q1.data_cnt = 0;
702 1.24 bouyer }
703 1.24 bouyer
704 1.6 dante #ifdef ASC_DEBUG
705 1.24 bouyer printf("id = 0, lun = 0, cmd = 0, ccb = 0x0 \n",
706 1.24 bouyer periph->periph_target,
707 1.24 bouyer periph->periph_lun, xs->cmd->opcode,
708 1.24 bouyer (unsigned long)ccb);
709 1.6 dante #endif
710 1.24 bouyer s = splbio();
711 1.24 bouyer adv_queue_ccb(sc, ccb);
712 1.24 bouyer splx(s);
713 1.24 bouyer
714 1.24 bouyer if ((flags & XS_CTL_POLL) == 0)
715 1.24 bouyer return;
716 1.24 bouyer
717 1.24 bouyer /* Not allowed to use interrupts, poll for completion. */
718 1.24 bouyer if (adv_poll(sc, xs, ccb->timeout)) {
719 1.24 bouyer adv_timeout(ccb);
720 1.24 bouyer if (adv_poll(sc, xs, ccb->timeout))
721 1.24 bouyer adv_timeout(ccb);
722 1.24 bouyer }
723 1.24 bouyer return;
724 1.24 bouyer
725 1.24 bouyer case ADAPTER_REQ_GROW_RESOURCES:
726 1.24 bouyer /* XXX Not supported. */
727 1.24 bouyer return;
728 1.24 bouyer
729 1.24 bouyer case ADAPTER_REQ_SET_XFER_MODE:
730 1.24 bouyer {
731 1.24 bouyer /*
732 1.24 bouyer * We can't really set the mode, but we know how to
733 1.24 bouyer * query what the firmware negotiated.
734 1.24 bouyer */
735 1.24 bouyer struct scsipi_xfer_mode *xm = arg;
736 1.24 bouyer u_int8_t sdtr_data;
737 1.24 bouyer ASC_SCSI_BIT_ID_TYPE tid_bit;
738 1.24 bouyer
739 1.24 bouyer tid_bit = ASC_TIX_TO_TARGET_ID(xm->xm_target);
740 1.24 bouyer
741 1.24 bouyer xm->xm_mode = 0;
742 1.24 bouyer xm->xm_period = 0;
743 1.24 bouyer xm->xm_offset = 0;
744 1.24 bouyer
745 1.24 bouyer if (sc->init_sdtr & tid_bit) {
746 1.24 bouyer xm->xm_mode |= PERIPH_CAP_SYNC;
747 1.24 bouyer sdtr_data = sc->sdtr_data[xm->xm_target];
748 1.24 bouyer xm->xm_period =
749 1.24 bouyer sc->sdtr_period_tbl[(sdtr_data >> 4) &
750 1.24 bouyer (sc->max_sdtr_index - 1)];
751 1.24 bouyer xm->xm_offset = sdtr_data & ASC_SYN_MAX_OFFSET;
752 1.24 bouyer }
753 1.24 bouyer
754 1.24 bouyer if (sc->use_tagged_qng & tid_bit)
755 1.24 bouyer xm->xm_mode |= PERIPH_CAP_TQING;
756 1.24 bouyer
757 1.24 bouyer scsipi_async_event(chan, ASYNC_EVENT_XFER_MODE, xm);
758 1.24 bouyer return;
759 1.24 bouyer }
760 1.24 bouyer }
761 1.1 dante }
762 1.1 dante
763 1.1 dante int
764 1.1 dante adv_intr(arg)
765 1.1 dante void *arg;
766 1.1 dante {
767 1.1 dante ASC_SOFTC *sc = arg;
768 1.1 dante
769 1.6 dante #ifdef ASC_DEBUG
770 1.6 dante int int_pend = FALSE;
771 1.6 dante
772 1.6 dante if(ASC_IS_INT_PENDING(sc->sc_iot, sc->sc_ioh))
773 1.6 dante {
774 1.6 dante int_pend = TRUE;
775 1.6 dante printf("ISR - ");
776 1.6 dante }
777 1.6 dante #endif
778 1.4 dante AscISR(sc);
779 1.6 dante #ifdef ASC_DEBUG
780 1.6 dante if(int_pend)
781 1.6 dante printf("\n");
782 1.6 dante #endif
783 1.1 dante
784 1.1 dante return (1);
785 1.1 dante }
786 1.1 dante
787 1.1 dante
788 1.1 dante /*
789 1.1 dante * Poll a particular unit, looking for a particular xs
790 1.1 dante */
791 1.1 dante static int
792 1.1 dante adv_poll(sc, xs, count)
793 1.1 dante ASC_SOFTC *sc;
794 1.1 dante struct scsipi_xfer *xs;
795 1.1 dante int count;
796 1.1 dante {
797 1.1 dante
798 1.1 dante /* timeouts are in msec, so we loop in 1000 usec cycles */
799 1.1 dante while (count) {
800 1.1 dante adv_intr(sc);
801 1.14 thorpej if (xs->xs_status & XS_STS_DONE)
802 1.1 dante return (0);
803 1.1 dante delay(1000); /* only happens in boot so ok */
804 1.1 dante count--;
805 1.1 dante }
806 1.1 dante return (1);
807 1.1 dante }
808 1.1 dante
809 1.1 dante
810 1.1 dante static void
811 1.1 dante adv_timeout(arg)
812 1.1 dante void *arg;
813 1.1 dante {
814 1.1 dante ADV_CCB *ccb = arg;
815 1.1 dante struct scsipi_xfer *xs = ccb->xs;
816 1.24 bouyer struct scsipi_periph *periph = xs->xs_periph;
817 1.24 bouyer ASC_SOFTC *sc =
818 1.24 bouyer (void *)periph->periph_channel->chan_adapter->adapt_dev;
819 1.1 dante int s;
820 1.1 dante
821 1.24 bouyer scsipi_printaddr(periph);
822 1.1 dante printf("timed out");
823 1.1 dante
824 1.1 dante s = splbio();
825 1.1 dante
826 1.1 dante /*
827 1.24 bouyer * If it has been through before, then a previous abort has failed,
828 1.24 bouyer * don't try abort again, reset the bus instead.
829 1.24 bouyer */
830 1.1 dante if (ccb->flags & CCB_ABORT) {
831 1.1 dante /* abort timed out */
832 1.1 dante printf(" AGAIN. Resetting Bus\n");
833 1.1 dante /* Lets try resetting the bus! */
834 1.1 dante if (AscResetBus(sc) == ASC_ERROR) {
835 1.1 dante ccb->timeout = sc->scsi_reset_wait;
836 1.1 dante adv_queue_ccb(sc, ccb);
837 1.1 dante }
838 1.1 dante } else {
839 1.1 dante /* abort the operation that has timed out */
840 1.1 dante printf("\n");
841 1.10 dante AscAbortCCB(sc, ccb);
842 1.1 dante ccb->xs->error = XS_TIMEOUT;
843 1.1 dante ccb->timeout = ADV_ABORT_TIMEOUT;
844 1.1 dante ccb->flags |= CCB_ABORT;
845 1.1 dante adv_queue_ccb(sc, ccb);
846 1.1 dante }
847 1.1 dante
848 1.1 dante splx(s);
849 1.1 dante }
850 1.1 dante
851 1.1 dante
852 1.1 dante static void
853 1.1 dante adv_watchdog(arg)
854 1.1 dante void *arg;
855 1.1 dante {
856 1.1 dante ADV_CCB *ccb = arg;
857 1.1 dante struct scsipi_xfer *xs = ccb->xs;
858 1.24 bouyer struct scsipi_periph *periph = xs->xs_periph;
859 1.24 bouyer ASC_SOFTC *sc =
860 1.24 bouyer (void *)periph->periph_channel->chan_adapter->adapt_dev;
861 1.1 dante int s;
862 1.1 dante
863 1.1 dante s = splbio();
864 1.1 dante
865 1.1 dante ccb->flags &= ~CCB_WATCHDOG;
866 1.1 dante adv_start_ccbs(sc);
867 1.1 dante
868 1.1 dante splx(s);
869 1.1 dante }
870 1.1 dante
871 1.1 dante
872 1.1 dante /******************************************************************************/
873 1.10 dante /* NARROW boards Interrupt callbacks */
874 1.1 dante /******************************************************************************/
875 1.1 dante
876 1.1 dante
877 1.1 dante /*
878 1.1 dante * adv_narrow_isr_callback() - Second Level Interrupt Handler called by AscISR()
879 1.1 dante *
880 1.1 dante * Interrupt callback function for the Narrow SCSI Asc Library.
881 1.1 dante */
882 1.1 dante static void
883 1.1 dante adv_narrow_isr_callback(sc, qdonep)
884 1.1 dante ASC_SOFTC *sc;
885 1.1 dante ASC_QDONE_INFO *qdonep;
886 1.1 dante {
887 1.1 dante bus_dma_tag_t dmat = sc->sc_dmat;
888 1.10 dante ADV_CCB *ccb;
889 1.10 dante struct scsipi_xfer *xs;
890 1.1 dante struct scsipi_sense_data *s1, *s2;
891 1.1 dante
892 1.10 dante
893 1.10 dante ccb = adv_ccb_phys_kv(sc, qdonep->d2.ccb_ptr);
894 1.10 dante xs = ccb->xs;
895 1.1 dante
896 1.6 dante #ifdef ASC_DEBUG
897 1.6 dante printf(" - ccb=0x%lx, id=%d, lun=%d, cmd=%d, ",
898 1.6 dante (unsigned long)ccb,
899 1.24 bouyer xs->xs_periph->periph_target,
900 1.24 bouyer xs->xs_periph->periph_lun, xs->cmd->opcode);
901 1.6 dante #endif
902 1.16 thorpej callout_stop(&ccb->xs->xs_callout);
903 1.1 dante
904 1.1 dante /*
905 1.24 bouyer * If we were a data transfer, unload the map that described
906 1.24 bouyer * the data buffer.
907 1.24 bouyer */
908 1.1 dante if (xs->datalen) {
909 1.1 dante bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
910 1.1 dante ccb->dmamap_xfer->dm_mapsize,
911 1.14 thorpej (xs->xs_control & XS_CTL_DATA_IN) ?
912 1.14 thorpej BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
913 1.1 dante bus_dmamap_unload(dmat, ccb->dmamap_xfer);
914 1.1 dante }
915 1.1 dante if ((ccb->flags & CCB_ALLOC) == 0) {
916 1.1 dante printf("%s: exiting ccb not allocated!\n", sc->sc_dev.dv_xname);
917 1.1 dante Debugger();
918 1.1 dante return;
919 1.1 dante }
920 1.1 dante /*
921 1.24 bouyer * 'qdonep' contains the command's ending status.
922 1.24 bouyer */
923 1.6 dante #ifdef ASC_DEBUG
924 1.6 dante printf("d_s=%d, h_s=%d", qdonep->d3.done_stat, qdonep->d3.host_stat);
925 1.6 dante #endif
926 1.1 dante switch (qdonep->d3.done_stat) {
927 1.1 dante case ASC_QD_NO_ERROR:
928 1.1 dante switch (qdonep->d3.host_stat) {
929 1.1 dante case ASC_QHSTA_NO_ERROR:
930 1.1 dante xs->error = XS_NOERROR;
931 1.1 dante xs->resid = 0;
932 1.1 dante break;
933 1.1 dante
934 1.1 dante default:
935 1.1 dante /* QHSTA error occurred */
936 1.1 dante xs->error = XS_DRIVER_STUFFUP;
937 1.1 dante break;
938 1.1 dante }
939 1.1 dante
940 1.1 dante /*
941 1.24 bouyer * If an INQUIRY command completed successfully, then call
942 1.24 bouyer * the AscInquiryHandling() function to patch bugged boards.
943 1.24 bouyer */
944 1.1 dante if ((xs->cmd->opcode == SCSICMD_Inquiry) &&
945 1.24 bouyer (xs->xs_periph->periph_lun == 0) &&
946 1.1 dante (xs->datalen - qdonep->remain_bytes) >= 8) {
947 1.1 dante AscInquiryHandling(sc,
948 1.24 bouyer xs->xs_periph->periph_target & 0x7,
949 1.1 dante (ASC_SCSI_INQUIRY *) xs->data);
950 1.1 dante }
951 1.1 dante break;
952 1.1 dante
953 1.1 dante case ASC_QD_WITH_ERROR:
954 1.1 dante switch (qdonep->d3.host_stat) {
955 1.1 dante case ASC_QHSTA_NO_ERROR:
956 1.1 dante if (qdonep->d3.scsi_stat == SS_CHK_CONDITION) {
957 1.1 dante s1 = &ccb->scsi_sense;
958 1.1 dante s2 = &xs->sense.scsi_sense;
959 1.1 dante *s2 = *s1;
960 1.1 dante xs->error = XS_SENSE;
961 1.4 dante } else {
962 1.1 dante xs->error = XS_DRIVER_STUFFUP;
963 1.4 dante }
964 1.1 dante break;
965 1.1 dante
966 1.1 dante default:
967 1.1 dante /* QHSTA error occurred */
968 1.1 dante xs->error = XS_DRIVER_STUFFUP;
969 1.1 dante break;
970 1.1 dante }
971 1.1 dante break;
972 1.1 dante
973 1.1 dante case ASC_QD_ABORTED_BY_HOST:
974 1.1 dante default:
975 1.1 dante xs->error = XS_DRIVER_STUFFUP;
976 1.1 dante break;
977 1.1 dante }
978 1.1 dante
979 1.1 dante
980 1.1 dante adv_free_ccb(sc, ccb);
981 1.1 dante scsipi_done(xs);
982 1.1 dante }
983