Home | History | Annotate | Line # | Download | only in ic
advlib.c revision 1.13.2.2
      1  1.13.2.2  nathanw /*      $NetBSD: advlib.c,v 1.13.2.2 2001/11/14 19:14:11 nathanw Exp $        */
      2       1.3    dante 
      3       1.1    dante /*
      4       1.1    dante  * Low level routines for the Advanced Systems Inc. SCSI controllers chips
      5       1.1    dante  *
      6       1.1    dante  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      7       1.1    dante  * All rights reserved.
      8       1.1    dante  *
      9       1.1    dante  * Author: Baldassare Dante Profeta <dante (at) mclink.it>
     10       1.1    dante  *
     11       1.1    dante  * Redistribution and use in source and binary forms, with or without
     12       1.1    dante  * modification, are permitted provided that the following conditions
     13       1.1    dante  * are met:
     14       1.1    dante  * 1. Redistributions of source code must retain the above copyright
     15       1.1    dante  *    notice, this list of conditions and the following disclaimer.
     16       1.1    dante  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1    dante  *    notice, this list of conditions and the following disclaimer in the
     18       1.1    dante  *    documentation and/or other materials provided with the distribution.
     19       1.1    dante  * 3. All advertising materials mentioning features or use of this software
     20       1.1    dante  *    must display the following acknowledgement:
     21       1.4    dante  *        This product includes software developed by the NetBSD
     22       1.4    dante  *        Foundation, Inc. and its contributors.
     23       1.1    dante  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1    dante  *    contributors may be used to endorse or promote products derived
     25       1.1    dante  *    from this software without specific prior written permission.
     26       1.1    dante  *
     27       1.1    dante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1    dante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1    dante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1    dante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1    dante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1    dante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1    dante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1    dante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1    dante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1    dante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1    dante  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1    dante  */
     39       1.1    dante /*
     40       1.1    dante  * Ported from:
     41       1.1    dante  */
     42       1.1    dante /*
     43       1.1    dante  * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
     44       1.1    dante  *
     45       1.1    dante  * Copyright (c) 1995-1998 Advanced System Products, Inc.
     46       1.1    dante  * All Rights Reserved.
     47       1.1    dante  *
     48       1.1    dante  * Redistribution and use in source and binary forms, with or without
     49       1.1    dante  * modification, are permitted provided that redistributions of source
     50       1.1    dante  * code retain the above copyright notice and this comment without
     51       1.1    dante  * modification.
     52       1.1    dante  *
     53       1.1    dante  */
     54  1.13.2.2  nathanw 
     55  1.13.2.2  nathanw #include <sys/cdefs.h>
     56  1.13.2.2  nathanw __KERNEL_RCSID(0, "$NetBSD: advlib.c,v 1.13.2.2 2001/11/14 19:14:11 nathanw Exp $");
     57       1.1    dante 
     58       1.1    dante #include <sys/types.h>
     59       1.1    dante #include <sys/param.h>
     60       1.1    dante #include <sys/systm.h>
     61       1.1    dante #include <sys/malloc.h>
     62       1.1    dante #include <sys/kernel.h>
     63       1.1    dante #include <sys/queue.h>
     64       1.1    dante #include <sys/device.h>
     65       1.1    dante 
     66       1.1    dante #include <machine/bus.h>
     67       1.1    dante #include <machine/intr.h>
     68       1.1    dante 
     69       1.1    dante #include <dev/scsipi/scsi_all.h>
     70       1.1    dante #include <dev/scsipi/scsipi_all.h>
     71       1.1    dante #include <dev/scsipi/scsiconf.h>
     72       1.1    dante 
     73      1.13      mrg #include <uvm/uvm_extern.h>
     74       1.1    dante 
     75       1.8    dante #include <dev/ic/advlib.h>
     76       1.1    dante #include <dev/ic/adv.h>
     77       1.1    dante #include <dev/ic/advmcode.h>
     78       1.1    dante 
     79       1.1    dante 
     80       1.7    dante /* #define ASC_DEBUG */
     81       1.7    dante 
     82       1.1    dante /******************************************************************************/
     83       1.1    dante /*                                Static functions                            */
     84       1.1    dante /******************************************************************************/
     85       1.1    dante 
     86       1.1    dante /* Initializzation routines */
     87  1.13.2.1  nathanw static u_int32_t AscLoadMicroCode(bus_space_tag_t, bus_space_handle_t,
     88  1.13.2.1  nathanw 					u_int16_t, u_int16_t *, u_int16_t);
     89  1.13.2.1  nathanw static void AscInitLram(ASC_SOFTC *);
     90  1.13.2.1  nathanw static void AscInitQLinkVar(ASC_SOFTC *);
     91  1.13.2.1  nathanw static int AscResetChipAndScsiBus(bus_space_tag_t, bus_space_handle_t);
     92  1.13.2.1  nathanw static u_int16_t AscGetChipBusType(bus_space_tag_t, bus_space_handle_t);
     93  1.13.2.1  nathanw #if 0
     94  1.13.2.1  nathanw static u_int16_t AscGetEisaChipCfg(bus_space_tag_t, bus_space_handle_t);
     95  1.13.2.1  nathanw #endif
     96  1.13.2.1  nathanw 
     97       1.1    dante /* Chip register routines */
     98  1.13.2.1  nathanw static void AscSetBank(bus_space_tag_t, bus_space_handle_t, u_int8_t);
     99       1.1    dante 
    100       1.1    dante /* RISC Chip routines */
    101  1.13.2.1  nathanw static int AscStartChip(bus_space_tag_t, bus_space_handle_t);
    102  1.13.2.1  nathanw static int AscStopChip(bus_space_tag_t, bus_space_handle_t);
    103  1.13.2.1  nathanw static u_int8_t AscSetChipScsiID(bus_space_tag_t, bus_space_handle_t, u_int8_t);
    104  1.13.2.1  nathanw static u_int8_t AscGetChipScsiCtrl(bus_space_tag_t, bus_space_handle_t);
    105  1.13.2.1  nathanw static int AscSetRunChipSynRegAtID(bus_space_tag_t, bus_space_handle_t,
    106  1.13.2.1  nathanw 					u_int8_t, u_int8_t);
    107  1.13.2.1  nathanw static int AscSetChipSynRegAtID(bus_space_tag_t, bus_space_handle_t,
    108  1.13.2.1  nathanw 					u_int8_t, u_int8_t);
    109  1.13.2.1  nathanw static int AscHostReqRiscHalt(bus_space_tag_t, bus_space_handle_t);
    110  1.13.2.1  nathanw static int AscIsChipHalted(bus_space_tag_t, bus_space_handle_t);
    111  1.13.2.1  nathanw static void AscSetChipIH(bus_space_tag_t, bus_space_handle_t, u_int16_t);
    112       1.1    dante 
    113       1.1    dante /* Lram routines */
    114  1.13.2.1  nathanw static u_int8_t AscReadLramByte(bus_space_tag_t, bus_space_handle_t, u_int16_t);
    115  1.13.2.1  nathanw static void AscWriteLramByte(bus_space_tag_t, bus_space_handle_t,
    116  1.13.2.1  nathanw 					u_int16_t, u_int8_t);
    117  1.13.2.1  nathanw static u_int16_t AscReadLramWord(bus_space_tag_t, bus_space_handle_t,
    118  1.13.2.1  nathanw 					u_int16_t);
    119  1.13.2.1  nathanw static void AscWriteLramWord(bus_space_tag_t, bus_space_handle_t,
    120  1.13.2.1  nathanw 					u_int16_t, u_int16_t);
    121  1.13.2.1  nathanw static u_int32_t AscReadLramDWord(bus_space_tag_t, bus_space_handle_t,
    122  1.13.2.1  nathanw 					u_int16_t);
    123  1.13.2.1  nathanw static void AscWriteLramDWord(bus_space_tag_t, bus_space_handle_t,
    124  1.13.2.1  nathanw 					u_int16_t, u_int32_t);
    125  1.13.2.1  nathanw static void AscMemWordSetLram(bus_space_tag_t, bus_space_handle_t,
    126  1.13.2.1  nathanw 					u_int16_t, u_int16_t, int);
    127  1.13.2.1  nathanw static void AscMemWordCopyToLram(bus_space_tag_t, bus_space_handle_t,
    128  1.13.2.1  nathanw 					u_int16_t, u_int16_t *, int);
    129  1.13.2.1  nathanw static void AscMemWordCopyFromLram(bus_space_tag_t, bus_space_handle_t,
    130  1.13.2.1  nathanw 					u_int16_t, u_int16_t *, int);
    131  1.13.2.1  nathanw static void AscMemDWordCopyToLram(bus_space_tag_t, bus_space_handle_t,
    132  1.13.2.1  nathanw 					u_int16_t, u_int32_t *, int);
    133  1.13.2.1  nathanw static u_int32_t AscMemSumLramWord(bus_space_tag_t, bus_space_handle_t,
    134  1.13.2.1  nathanw 					u_int16_t, int);
    135  1.13.2.1  nathanw static int AscTestExternalLram(bus_space_tag_t, bus_space_handle_t);
    136       1.1    dante 
    137       1.1    dante /* MicroCode routines */
    138  1.13.2.1  nathanw static u_int16_t AscInitMicroCodeVar(ASC_SOFTC *);
    139       1.1    dante 
    140       1.1    dante /* EEProm routines */
    141  1.13.2.1  nathanw static int AscWriteEEPCmdReg(bus_space_tag_t, bus_space_handle_t, u_int8_t);
    142  1.13.2.1  nathanw static int AscWriteEEPDataReg(bus_space_tag_t, bus_space_handle_t, u_int16_t);
    143  1.13.2.1  nathanw static void AscWaitEEPRead(void);
    144  1.13.2.1  nathanw static void AscWaitEEPWrite(void);
    145  1.13.2.1  nathanw static u_int16_t AscReadEEPWord(bus_space_tag_t, bus_space_handle_t, u_int8_t);
    146  1.13.2.1  nathanw static u_int16_t AscWriteEEPWord(bus_space_tag_t, bus_space_handle_t,
    147  1.13.2.1  nathanw 					u_int8_t, u_int16_t);
    148  1.13.2.1  nathanw static u_int16_t AscGetEEPConfig(bus_space_tag_t, bus_space_handle_t,
    149  1.13.2.1  nathanw 					ASCEEP_CONFIG *, u_int16_t);
    150  1.13.2.1  nathanw static int AscSetEEPConfig(bus_space_tag_t, bus_space_handle_t,
    151  1.13.2.1  nathanw 					ASCEEP_CONFIG *, u_int16_t);
    152  1.13.2.1  nathanw static int AscSetEEPConfigOnce(bus_space_tag_t, bus_space_handle_t,
    153  1.13.2.1  nathanw 					ASCEEP_CONFIG *, u_int16_t);
    154       1.7    dante #ifdef ASC_DEBUG
    155  1.13.2.1  nathanw static void AscPrintEEPConfig(ASCEEP_CONFIG *, u_int16_t);
    156       1.7    dante #endif
    157       1.1    dante 
    158       1.1    dante /* Interrupt routines */
    159  1.13.2.1  nathanw static void AscIsrChipHalted(ASC_SOFTC *);
    160  1.13.2.1  nathanw static int AscIsrQDone(ASC_SOFTC *);
    161  1.13.2.1  nathanw static int AscWaitTixISRDone(ASC_SOFTC *, u_int8_t);
    162  1.13.2.1  nathanw static int AscWaitISRDone(ASC_SOFTC *);
    163  1.13.2.1  nathanw static u_int8_t _AscCopyLramScsiDoneQ(bus_space_tag_t, bus_space_handle_t,
    164  1.13.2.1  nathanw 					u_int16_t, ASC_QDONE_INFO *, u_int32_t);
    165  1.13.2.1  nathanw static void AscGetQDoneInfo(bus_space_tag_t, bus_space_handle_t, u_int16_t,
    166  1.13.2.1  nathanw 					ASC_QDONE_INFO *);
    167  1.13.2.1  nathanw static void AscToggleIRQAct(bus_space_tag_t, bus_space_handle_t);
    168  1.13.2.1  nathanw static void AscDisableInterrupt(bus_space_tag_t, bus_space_handle_t);
    169  1.13.2.1  nathanw static void AscEnableInterrupt(bus_space_tag_t, bus_space_handle_t);
    170  1.13.2.1  nathanw static u_int8_t AscSetChipIRQ(bus_space_tag_t, bus_space_handle_t,
    171  1.13.2.1  nathanw 					u_int8_t, u_int16_t);
    172  1.13.2.1  nathanw static void AscAckInterrupt(bus_space_tag_t, bus_space_handle_t);
    173  1.13.2.1  nathanw static u_int32_t AscGetMaxDmaCount(u_int16_t);
    174  1.13.2.1  nathanw static u_int16_t AscSetIsaDmaChannel(bus_space_tag_t, bus_space_handle_t,
    175  1.13.2.1  nathanw 					u_int16_t);
    176  1.13.2.1  nathanw static u_int8_t AscGetIsaDmaSpeed(bus_space_tag_t, bus_space_handle_t);
    177  1.13.2.1  nathanw static u_int8_t AscSetIsaDmaSpeed(bus_space_tag_t, bus_space_handle_t,
    178  1.13.2.1  nathanw 					u_int8_t);
    179       1.1    dante 
    180       1.1    dante /* Messages routines */
    181  1.13.2.1  nathanw static void AscHandleExtMsgIn(ASC_SOFTC *, u_int16_t, u_int8_t,
    182  1.13.2.1  nathanw 					ASC_SCSI_BIT_ID_TYPE, int, u_int8_t);
    183  1.13.2.1  nathanw static u_int8_t AscMsgOutSDTR(ASC_SOFTC *, u_int8_t, u_int8_t);
    184       1.1    dante 
    185       1.1    dante /* SDTR routines */
    186  1.13.2.1  nathanw static void AscSetChipSDTR(bus_space_tag_t, bus_space_handle_t,
    187  1.13.2.1  nathanw 					u_int8_t, u_int8_t);
    188  1.13.2.1  nathanw static u_int8_t AscCalSDTRData(ASC_SOFTC *, u_int8_t, u_int8_t);
    189  1.13.2.1  nathanw static u_int8_t AscGetSynPeriodIndex(ASC_SOFTC *, u_int8_t);
    190       1.1    dante 
    191       1.1    dante /* Queue routines */
    192  1.13.2.1  nathanw static int AscSendScsiQueue(ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t);
    193  1.13.2.1  nathanw static int AscSgListToQueue(int);
    194  1.13.2.1  nathanw static u_int AscGetNumOfFreeQueue(ASC_SOFTC *, u_int8_t, u_int8_t);
    195  1.13.2.1  nathanw static int AscPutReadyQueue(ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t);
    196  1.13.2.1  nathanw static void AscPutSCSIQ(bus_space_tag_t, bus_space_handle_t,
    197  1.13.2.1  nathanw 					 u_int16_t, ASC_SCSI_Q *);
    198  1.13.2.1  nathanw static int AscPutReadySgListQueue(ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t);
    199  1.13.2.1  nathanw static u_int8_t AscAllocFreeQueue(bus_space_tag_t, bus_space_handle_t,
    200  1.13.2.1  nathanw 					u_int8_t);
    201  1.13.2.1  nathanw static u_int8_t AscAllocMultipleFreeQueue(bus_space_tag_t, bus_space_handle_t,
    202  1.13.2.1  nathanw 					u_int8_t, u_int8_t);
    203  1.13.2.1  nathanw static int AscStopQueueExe(bus_space_tag_t, bus_space_handle_t);
    204  1.13.2.1  nathanw static void AscStartQueueExe(bus_space_tag_t, bus_space_handle_t);
    205  1.13.2.1  nathanw static void AscCleanUpBusyQueue(bus_space_tag_t, bus_space_handle_t);
    206  1.13.2.1  nathanw static int _AscWaitQDone(bus_space_tag_t, bus_space_handle_t,
    207  1.13.2.1  nathanw 					ASC_SCSI_Q *);
    208  1.13.2.1  nathanw static int AscCleanUpDiscQueue(bus_space_tag_t, bus_space_handle_t);
    209       1.1    dante 
    210       1.1    dante /* Abort and Reset CCB routines */
    211  1.13.2.1  nathanw static int AscRiscHaltedAbortCCB(ASC_SOFTC *, ADV_CCB *);
    212  1.13.2.1  nathanw static int AscRiscHaltedAbortTIX(ASC_SOFTC *, u_int8_t);
    213       1.1    dante 
    214       1.1    dante /* Error Handling routines */
    215  1.13.2.1  nathanw static int AscSetLibErrorCode(ASC_SOFTC *, u_int16_t);
    216       1.1    dante 
    217       1.1    dante /* Handle bugged borads routines */
    218  1.13.2.1  nathanw static int AscTagQueuingSafe(ASC_SCSI_INQUIRY *);
    219  1.13.2.1  nathanw static void AscAsyncFix(ASC_SOFTC *, u_int8_t, ASC_SCSI_INQUIRY *);
    220       1.1    dante 
    221       1.1    dante /* Miscellaneous routines */
    222  1.13.2.1  nathanw static int AscCompareString(u_char *, u_char *, int);
    223       1.1    dante 
    224       1.1    dante /* Device oriented routines */
    225  1.13.2.1  nathanw static int DvcEnterCritical(void);
    226  1.13.2.1  nathanw static void DvcLeaveCritical(int);
    227  1.13.2.1  nathanw static void DvcSleepMilliSecond(u_int32_t);
    228  1.13.2.1  nathanw #if 0
    229  1.13.2.1  nathanw static void DvcDelayMicroSecond(u_int32_t);
    230  1.13.2.1  nathanw #endif
    231  1.13.2.1  nathanw static void DvcDelayNanoSecond(u_int32_t);
    232       1.1    dante 
    233       1.1    dante 
    234       1.1    dante /******************************************************************************/
    235       1.1    dante /*                            Initializzation routines                        */
    236       1.1    dante /******************************************************************************/
    237       1.1    dante 
    238       1.1    dante /*
    239       1.1    dante  * This function perform the following steps:
    240       1.1    dante  * - initialize ASC_SOFTC structure with defaults values.
    241       1.1    dante  * - inquire board registers to know what kind of board it is.
    242       1.1    dante  * - keep track of bugged borads.
    243       1.1    dante  */
    244       1.1    dante void
    245  1.13.2.1  nathanw AscInitASC_SOFTC(ASC_SOFTC *sc)
    246       1.1    dante {
    247       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    248       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    249       1.1    dante 	int             i;
    250       1.1    dante 
    251       1.1    dante 
    252       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
    253       1.1    dante 	ASC_SET_CHIP_STATUS(iot, ioh, 0);
    254       1.1    dante 
    255       1.1    dante 	sc->bug_fix_cntl = 0;
    256       1.1    dante 	sc->pci_fix_asyn_xfer = 0;
    257       1.1    dante 	sc->pci_fix_asyn_xfer_always = 0;
    258       1.1    dante 	sc->sdtr_done = 0;
    259       1.1    dante 	sc->cur_total_qng = 0;
    260       1.1    dante 	sc->last_q_shortage = 0;
    261       1.1    dante 	sc->use_tagged_qng = 0;
    262       1.1    dante 	sc->unit_not_ready = 0;
    263       1.1    dante 	sc->queue_full_or_busy = 0;
    264       1.1    dante 	sc->host_init_sdtr_index = 0;
    265       1.1    dante 	sc->can_tagged_qng = 0;
    266       1.1    dante 	sc->cmd_qng_enabled = 0;
    267       1.1    dante 	sc->dvc_cntl = ASC_DEF_DVC_CNTL;
    268       1.1    dante 	sc->init_sdtr = 0;
    269       1.1    dante 	sc->max_total_qng = ASC_DEF_MAX_TOTAL_QNG;
    270       1.1    dante 	sc->scsi_reset_wait = 3;
    271       1.1    dante 	sc->start_motor = ASC_SCSI_WIDTH_BIT_SET;
    272       1.1    dante 	sc->max_dma_count = AscGetMaxDmaCount(sc->bus_type);
    273       1.1    dante 	sc->sdtr_enable = ASC_SCSI_WIDTH_BIT_SET;
    274       1.1    dante 	sc->disc_enable = ASC_SCSI_WIDTH_BIT_SET;
    275       1.1    dante 	sc->chip_scsi_id = ASC_DEF_CHIP_SCSI_ID;
    276       1.1    dante 	sc->lib_serial_no = ASC_LIB_SERIAL_NUMBER;
    277       1.1    dante 	sc->lib_version = (ASC_LIB_VERSION_MAJOR << 8) | ASC_LIB_VERSION_MINOR;
    278       1.1    dante 	if ((sc->bus_type & ASC_IS_PCI) &&
    279      1.10    dante 	    (sc->chip_version >= ASC_CHIP_VER_PCI_ULTRA_3150)) {
    280       1.1    dante 		sc->bus_type = ASC_IS_PCI_ULTRA;
    281       1.1    dante 		sc->sdtr_period_tbl[0] = SYN_ULTRA_XFER_NS_0;
    282       1.1    dante 		sc->sdtr_period_tbl[1] = SYN_ULTRA_XFER_NS_1;
    283       1.1    dante 		sc->sdtr_period_tbl[2] = SYN_ULTRA_XFER_NS_2;
    284       1.1    dante 		sc->sdtr_period_tbl[3] = SYN_ULTRA_XFER_NS_3;
    285       1.1    dante 		sc->sdtr_period_tbl[4] = SYN_ULTRA_XFER_NS_4;
    286       1.1    dante 		sc->sdtr_period_tbl[5] = SYN_ULTRA_XFER_NS_5;
    287       1.1    dante 		sc->sdtr_period_tbl[6] = SYN_ULTRA_XFER_NS_6;
    288       1.1    dante 		sc->sdtr_period_tbl[7] = SYN_ULTRA_XFER_NS_7;
    289       1.1    dante 		sc->sdtr_period_tbl[8] = SYN_ULTRA_XFER_NS_8;
    290       1.1    dante 		sc->sdtr_period_tbl[9] = SYN_ULTRA_XFER_NS_9;
    291       1.1    dante 		sc->sdtr_period_tbl[10] = SYN_ULTRA_XFER_NS_10;
    292       1.1    dante 		sc->sdtr_period_tbl[11] = SYN_ULTRA_XFER_NS_11;
    293       1.1    dante 		sc->sdtr_period_tbl[12] = SYN_ULTRA_XFER_NS_12;
    294       1.1    dante 		sc->sdtr_period_tbl[13] = SYN_ULTRA_XFER_NS_13;
    295       1.1    dante 		sc->sdtr_period_tbl[14] = SYN_ULTRA_XFER_NS_14;
    296       1.1    dante 		sc->sdtr_period_tbl[15] = SYN_ULTRA_XFER_NS_15;
    297       1.1    dante 		sc->max_sdtr_index = 15;
    298      1.10    dante 		if (sc->chip_version == ASC_CHIP_VER_PCI_ULTRA_3150)
    299       1.1    dante 			ASC_SET_EXTRA_CONTROL(iot, ioh,
    300       1.1    dante 				       (SEC_ACTIVE_NEGATE | SEC_SLEW_RATE));
    301      1.10    dante 		else if (sc->chip_version >= ASC_CHIP_VER_PCI_ULTRA_3050)
    302       1.1    dante 			ASC_SET_EXTRA_CONTROL(iot, ioh,
    303       1.1    dante 				   (SEC_ACTIVE_NEGATE | SEC_ENABLE_FILTER));
    304       1.1    dante 	} else {
    305       1.1    dante 		sc->sdtr_period_tbl[0] = SYN_XFER_NS_0;
    306       1.1    dante 		sc->sdtr_period_tbl[1] = SYN_XFER_NS_1;
    307       1.1    dante 		sc->sdtr_period_tbl[2] = SYN_XFER_NS_2;
    308       1.1    dante 		sc->sdtr_period_tbl[3] = SYN_XFER_NS_3;
    309       1.1    dante 		sc->sdtr_period_tbl[4] = SYN_XFER_NS_4;
    310       1.1    dante 		sc->sdtr_period_tbl[5] = SYN_XFER_NS_5;
    311       1.1    dante 		sc->sdtr_period_tbl[6] = SYN_XFER_NS_6;
    312       1.1    dante 		sc->sdtr_period_tbl[7] = SYN_XFER_NS_7;
    313       1.1    dante 		sc->max_sdtr_index = 7;
    314       1.1    dante 	}
    315       1.1    dante 
    316       1.1    dante 	if (sc->bus_type == ASC_IS_PCI)
    317       1.1    dante 		ASC_SET_EXTRA_CONTROL(iot, ioh,
    318       1.1    dante 				      (SEC_ACTIVE_NEGATE | SEC_SLEW_RATE));
    319       1.1    dante 
    320       1.1    dante 	sc->isa_dma_speed = ASC_DEF_ISA_DMA_SPEED;
    321       1.1    dante 	if (AscGetChipBusType(iot, ioh) == ASC_IS_ISAPNP) {
    322       1.1    dante 		ASC_SET_CHIP_IFC(iot, ioh, ASC_IFC_INIT_DEFAULT);
    323       1.1    dante 		sc->bus_type = ASC_IS_ISAPNP;
    324       1.1    dante 	}
    325       1.1    dante 	if ((sc->bus_type & ASC_IS_ISA) != 0)
    326       1.1    dante 		sc->isa_dma_channel = AscGetIsaDmaChannel(iot, ioh);
    327       1.1    dante 
    328       1.1    dante 	for (i = 0; i <= ASC_MAX_TID; i++) {
    329       1.1    dante 		sc->cur_dvc_qng[i] = 0;
    330       1.1    dante 		sc->max_dvc_qng[i] = ASC_MAX_SCSI1_QNG;
    331       1.1    dante 		sc->max_tag_qng[i] = ASC_MAX_INRAM_TAG_QNG;
    332       1.1    dante 	}
    333       1.1    dante }
    334       1.1    dante 
    335       1.1    dante 
    336       1.1    dante /*
    337       1.1    dante  * This function initialize some ASC_SOFTC fields with values read from
    338       1.1    dante  * on-board EEProm.
    339       1.1    dante  */
    340       1.9    dante int16_t
    341  1.13.2.1  nathanw AscInitFromEEP(ASC_SOFTC *sc)
    342       1.1    dante {
    343       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    344       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    345       1.1    dante 	ASCEEP_CONFIG   eep_config_buf;
    346       1.1    dante 	ASCEEP_CONFIG  *eep_config;
    347       1.1    dante 	u_int16_t       chksum;
    348       1.1    dante 	u_int16_t       warn_code;
    349       1.1    dante 	u_int16_t       cfg_msw, cfg_lsw;
    350       1.1    dante 	int             i;
    351       1.1    dante 	int             write_eep = 0;
    352       1.1    dante 
    353       1.1    dante 
    354       1.1    dante 	warn_code = 0;
    355       1.1    dante 	AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0x00FE);
    356       1.1    dante 	AscStopQueueExe(iot, ioh);
    357       1.9    dante 
    358       1.9    dante 	AscStopChip(iot, ioh);
    359       1.9    dante 	AscResetChipAndScsiBus(iot, ioh);
    360       1.9    dante 	DvcSleepMilliSecond(sc->scsi_reset_wait * 1000);
    361       1.9    dante 
    362       1.1    dante 	if ((AscStopChip(iot, ioh) == FALSE) ||
    363       1.1    dante 	    (AscGetChipScsiCtrl(iot, ioh) != 0)) {
    364       1.1    dante 		AscResetChipAndScsiBus(iot, ioh);
    365       1.1    dante 		DvcSleepMilliSecond(sc->scsi_reset_wait * 1000);
    366       1.1    dante 	}
    367       1.1    dante 	if (AscIsChipHalted(iot, ioh) == FALSE)
    368       1.1    dante 		return (-1);
    369       1.1    dante 
    370       1.1    dante 	ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
    371       1.1    dante 	if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR)
    372       1.1    dante 		return (-2);
    373       1.1    dante 
    374       1.7    dante 	eep_config = &eep_config_buf;
    375       1.1    dante 	cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
    376       1.1    dante 	cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
    377       1.1    dante 	if ((cfg_msw & ASC_CFG_MSW_CLR_MASK) != 0) {
    378       1.1    dante 		cfg_msw &= (~(ASC_CFG_MSW_CLR_MASK));
    379       1.1    dante 		warn_code |= ASC_WARN_CFG_MSW_RECOVER;
    380       1.1    dante 		ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
    381       1.1    dante 	}
    382       1.1    dante 	chksum = AscGetEEPConfig(iot, ioh, eep_config, sc->bus_type);
    383       1.7    dante #ifdef ASC_DEBUG
    384       1.7    dante 	AscPrintEEPConfig(eep_config, chksum);
    385       1.7    dante #endif
    386       1.1    dante 	if (chksum == 0)
    387       1.1    dante 		chksum = 0xAA55;
    388       1.1    dante 
    389       1.1    dante 	if (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_AUTO_CONFIG) {
    390       1.1    dante 		warn_code |= ASC_WARN_AUTO_CONFIG;
    391       1.1    dante 		if (sc->chip_version == 3) {
    392       1.1    dante 			if (eep_config->cfg_lsw != cfg_lsw) {
    393       1.1    dante 				warn_code |= ASC_WARN_EEPROM_RECOVER;
    394       1.1    dante 				eep_config->cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
    395       1.1    dante 			}
    396       1.1    dante 			if (eep_config->cfg_msw != cfg_msw) {
    397       1.1    dante 				warn_code |= ASC_WARN_EEPROM_RECOVER;
    398       1.1    dante 				eep_config->cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
    399       1.1    dante 			}
    400       1.1    dante 		}
    401       1.1    dante 	}
    402       1.1    dante 	eep_config->cfg_msw &= ~ASC_CFG_MSW_CLR_MASK;
    403       1.1    dante 	eep_config->cfg_lsw |= ASC_CFG0_HOST_INT_ON;
    404       1.1    dante 
    405       1.1    dante 	if (chksum != eep_config->chksum) {
    406      1.10    dante 		if (sc->chip_version == ASC_CHIP_VER_PCI_ULTRA_3050) {
    407       1.1    dante 			eep_config->init_sdtr = 0xFF;
    408       1.1    dante 			eep_config->disc_enable = 0xFF;
    409       1.1    dante 			eep_config->start_motor = 0xFF;
    410       1.1    dante 			eep_config->use_cmd_qng = 0;
    411       1.1    dante 			eep_config->max_total_qng = 0xF0;
    412       1.1    dante 			eep_config->max_tag_qng = 0x20;
    413       1.1    dante 			eep_config->cntl = 0xBFFF;
    414       1.1    dante 			eep_config->chip_scsi_id = 7;
    415       1.1    dante 			eep_config->no_scam = 0;
    416       1.1    dante 			eep_config->adapter_info[0] = 0;
    417       1.1    dante 			eep_config->adapter_info[1] = 0;
    418       1.1    dante 			eep_config->adapter_info[2] = 0;
    419       1.1    dante 			eep_config->adapter_info[3] = 0;
    420       1.7    dante #if BYTE_ORDER == BIG_ENDIAN
    421       1.7    dante 			eep_config->adapter_info[5] = 0;
    422       1.7    dante 			/* Indicate EEPROM-less board. */
    423       1.7    dante 			eep_config->adapter_info[4] = 0xBB;
    424       1.7    dante #else
    425       1.1    dante 			eep_config->adapter_info[4] = 0;
    426       1.1    dante 			/* Indicate EEPROM-less board. */
    427       1.1    dante 			eep_config->adapter_info[5] = 0xBB;
    428       1.7    dante #endif
    429       1.1    dante 		} else {
    430       1.1    dante 			write_eep = 1;
    431       1.1    dante 			warn_code |= ASC_WARN_EEPROM_CHKSUM;
    432       1.1    dante 		}
    433       1.1    dante 	}
    434       1.1    dante 	sc->sdtr_enable = eep_config->init_sdtr;
    435       1.1    dante 	sc->disc_enable = eep_config->disc_enable;
    436       1.1    dante 	sc->cmd_qng_enabled = eep_config->use_cmd_qng;
    437       1.1    dante 	sc->isa_dma_speed = eep_config->isa_dma_speed;
    438       1.1    dante 	sc->start_motor = eep_config->start_motor;
    439       1.1    dante 	sc->dvc_cntl = eep_config->cntl;
    440       1.7    dante #if BYTE_ORDER == BIG_ENDIAN
    441       1.7    dante 	sc->adapter_info[0] = eep_config->adapter_info[1];
    442       1.7    dante 	sc->adapter_info[1] = eep_config->adapter_info[0];
    443       1.7    dante 	sc->adapter_info[2] = eep_config->adapter_info[3];
    444       1.7    dante 	sc->adapter_info[3] = eep_config->adapter_info[2];
    445       1.7    dante 	sc->adapter_info[4] = eep_config->adapter_info[5];
    446       1.7    dante 	sc->adapter_info[5] = eep_config->adapter_info[4];
    447       1.7    dante #else
    448       1.1    dante 	sc->adapter_info[0] = eep_config->adapter_info[0];
    449       1.1    dante 	sc->adapter_info[1] = eep_config->adapter_info[1];
    450       1.1    dante 	sc->adapter_info[2] = eep_config->adapter_info[2];
    451       1.1    dante 	sc->adapter_info[3] = eep_config->adapter_info[3];
    452       1.1    dante 	sc->adapter_info[4] = eep_config->adapter_info[4];
    453       1.1    dante 	sc->adapter_info[5] = eep_config->adapter_info[5];
    454       1.7    dante #endif
    455       1.1    dante 
    456       1.1    dante 	if (!AscTestExternalLram(iot, ioh)) {
    457       1.1    dante 		if (((sc->bus_type & ASC_IS_PCI_ULTRA) == ASC_IS_PCI_ULTRA)) {
    458       1.1    dante 			eep_config->max_total_qng = ASC_MAX_PCI_ULTRA_INRAM_TOTAL_QNG;
    459       1.1    dante 			eep_config->max_tag_qng = ASC_MAX_PCI_ULTRA_INRAM_TAG_QNG;
    460       1.1    dante 		} else {
    461       1.1    dante 			eep_config->cfg_msw |= 0x0800;
    462       1.1    dante 			cfg_msw |= 0x0800;
    463       1.1    dante 			ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
    464       1.1    dante 			eep_config->max_total_qng = ASC_MAX_PCI_INRAM_TOTAL_QNG;
    465       1.1    dante 			eep_config->max_tag_qng = ASC_MAX_INRAM_TAG_QNG;
    466       1.1    dante 		}
    467       1.1    dante 	}
    468       1.1    dante 	if (eep_config->max_total_qng < ASC_MIN_TOTAL_QNG)
    469       1.1    dante 		eep_config->max_total_qng = ASC_MIN_TOTAL_QNG;
    470       1.1    dante 
    471       1.1    dante 	if (eep_config->max_total_qng > ASC_MAX_TOTAL_QNG)
    472       1.1    dante 		eep_config->max_total_qng = ASC_MAX_TOTAL_QNG;
    473       1.1    dante 
    474       1.1    dante 	if (eep_config->max_tag_qng > eep_config->max_total_qng)
    475       1.1    dante 		eep_config->max_tag_qng = eep_config->max_total_qng;
    476       1.1    dante 
    477       1.1    dante 	if (eep_config->max_tag_qng < ASC_MIN_TAG_Q_PER_DVC)
    478       1.1    dante 		eep_config->max_tag_qng = ASC_MIN_TAG_Q_PER_DVC;
    479       1.1    dante 
    480       1.1    dante 	sc->max_total_qng = eep_config->max_total_qng;
    481       1.1    dante 	if ((eep_config->use_cmd_qng & eep_config->disc_enable) !=
    482       1.1    dante 	    eep_config->use_cmd_qng) {
    483       1.1    dante 		eep_config->disc_enable = eep_config->use_cmd_qng;
    484       1.1    dante 		warn_code |= ASC_WARN_CMD_QNG_CONFLICT;
    485       1.1    dante 	}
    486       1.1    dante 	if (sc->bus_type & (ASC_IS_ISA | ASC_IS_VL | ASC_IS_EISA))
    487       1.1    dante 		sc->irq_no = AscGetChipIRQ(iot, ioh, sc->bus_type);
    488       1.1    dante 
    489       1.1    dante 	eep_config->chip_scsi_id &= ASC_MAX_TID;
    490       1.1    dante 	sc->chip_scsi_id = eep_config->chip_scsi_id;
    491       1.1    dante 	if (((sc->bus_type & ASC_IS_PCI_ULTRA) == ASC_IS_PCI_ULTRA) &&
    492       1.1    dante 	    !(sc->dvc_cntl & ASC_CNTL_SDTR_ENABLE_ULTRA)) {
    493       1.1    dante 		sc->host_init_sdtr_index = ASC_SDTR_ULTRA_PCI_10MB_INDEX;
    494       1.1    dante 	}
    495       1.1    dante 	for (i = 0; i <= ASC_MAX_TID; i++) {
    496       1.1    dante 		sc->max_tag_qng[i] = eep_config->max_tag_qng;
    497       1.1    dante 		sc->sdtr_period_offset[i] = ASC_DEF_SDTR_OFFSET |
    498       1.1    dante 			(sc->host_init_sdtr_index << 4);
    499       1.1    dante 	}
    500       1.1    dante 
    501       1.1    dante 	eep_config->cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
    502       1.7    dante 	if (write_eep) {
    503       1.1    dante 		AscSetEEPConfig(iot, ioh, eep_config, sc->bus_type);
    504       1.7    dante #ifdef ASC_DEBUG
    505       1.7    dante 		AscPrintEEPConfig(eep_config, 0);
    506       1.7    dante #endif
    507       1.7    dante 	}
    508       1.1    dante 
    509       1.1    dante 	return (warn_code);
    510       1.1    dante }
    511       1.1    dante 
    512       1.1    dante 
    513       1.1    dante u_int16_t
    514  1.13.2.1  nathanw AscInitFromASC_SOFTC(ASC_SOFTC *sc)
    515       1.1    dante {
    516       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    517       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    518       1.1    dante 	u_int16_t       cfg_msw;
    519       1.1    dante 	u_int16_t       warn_code;
    520       1.1    dante 	u_int16_t       pci_device_id = sc->pci_device_id;
    521       1.1    dante 
    522       1.1    dante 
    523       1.1    dante 	warn_code = 0;
    524       1.1    dante 	cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
    525       1.1    dante 
    526       1.1    dante 	if ((cfg_msw & ASC_CFG_MSW_CLR_MASK) != 0) {
    527       1.1    dante 		cfg_msw &= (~(ASC_CFG_MSW_CLR_MASK));
    528       1.1    dante 		warn_code |= ASC_WARN_CFG_MSW_RECOVER;
    529       1.1    dante 		ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
    530       1.1    dante 	}
    531       1.1    dante 	if ((sc->cmd_qng_enabled & sc->disc_enable) != sc->cmd_qng_enabled) {
    532       1.1    dante 		sc->disc_enable = sc->cmd_qng_enabled;
    533       1.1    dante 		warn_code |= ASC_WARN_CMD_QNG_CONFLICT;
    534       1.1    dante 	}
    535       1.1    dante 	if (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_AUTO_CONFIG) {
    536       1.1    dante 		warn_code |= ASC_WARN_AUTO_CONFIG;
    537       1.1    dante 	}
    538       1.1    dante 	if ((sc->bus_type & (ASC_IS_ISA | ASC_IS_VL)) != 0) {
    539       1.1    dante 		AscSetChipIRQ(iot, ioh, sc->irq_no, sc->bus_type);
    540       1.1    dante 	}
    541       1.1    dante 	if (sc->bus_type & ASC_IS_PCI) {
    542       1.1    dante 		cfg_msw &= 0xFFC0;
    543       1.1    dante 		ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
    544       1.1    dante 
    545       1.1    dante 		if ((sc->bus_type & ASC_IS_PCI_ULTRA) != ASC_IS_PCI_ULTRA) {
    546       1.1    dante 			if ((pci_device_id == ASC_PCI_DEVICE_ID_REV_A) ||
    547       1.1    dante 			    (pci_device_id == ASC_PCI_DEVICE_ID_REV_B)) {
    548       1.1    dante 				sc->bug_fix_cntl |= ASC_BUG_FIX_IF_NOT_DWB;
    549       1.1    dante 				sc->bug_fix_cntl |= ASC_BUG_FIX_ASYN_USE_SYN;
    550       1.1    dante 			}
    551       1.1    dante 		}
    552       1.1    dante 	} else if (sc->bus_type == ASC_IS_ISAPNP) {
    553      1.10    dante 		if (sc->chip_version ==  ASC_CHIP_VER_ASYN_BUG) {
    554       1.1    dante 			sc->bug_fix_cntl |= ASC_BUG_FIX_ASYN_USE_SYN;
    555       1.1    dante 		}
    556       1.1    dante 	}
    557       1.1    dante 	AscSetChipScsiID(iot, ioh, sc->chip_scsi_id);
    558       1.1    dante 
    559       1.1    dante 	if (sc->bus_type & ASC_IS_ISA) {
    560       1.1    dante 		AscSetIsaDmaChannel(iot, ioh, sc->isa_dma_channel);
    561       1.1    dante 		AscSetIsaDmaSpeed(iot, ioh, sc->isa_dma_speed);
    562       1.1    dante 	}
    563       1.1    dante 	return (warn_code);
    564       1.1    dante }
    565       1.1    dante 
    566       1.1    dante 
    567       1.1    dante /*
    568       1.1    dante  * - Initialize RISC chip
    569       1.1    dante  * - Intialize Lram
    570       1.1    dante  * - Load uCode into Lram
    571       1.1    dante  * - Enable Interrupts
    572       1.1    dante  */
    573       1.1    dante int
    574  1.13.2.1  nathanw AscInitDriver(ASC_SOFTC *sc)
    575       1.1    dante {
    576       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    577       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    578       1.1    dante 	u_int32_t       chksum;
    579       1.1    dante 
    580       1.1    dante 
    581       1.1    dante 	if (!AscFindSignature(iot, ioh))
    582       1.1    dante 		return (1);
    583       1.1    dante 
    584       1.1    dante 	AscDisableInterrupt(iot, ioh);
    585       1.1    dante 
    586       1.1    dante 	AscInitLram(sc);
    587       1.1    dante 	chksum = AscLoadMicroCode(iot, ioh, 0, (u_int16_t *) asc_mcode,
    588       1.1    dante 				  asc_mcode_size);
    589       1.1    dante 	if (chksum != asc_mcode_chksum)
    590       1.1    dante 		return (2);
    591       1.1    dante 
    592       1.1    dante 	if (AscInitMicroCodeVar(sc) == 0)
    593       1.1    dante 		return (3);
    594       1.1    dante 
    595       1.1    dante 	AscEnableInterrupt(iot, ioh);
    596       1.1    dante 
    597       1.1    dante 	return (0);
    598       1.1    dante }
    599       1.1    dante 
    600       1.1    dante 
    601       1.1    dante int
    602  1.13.2.1  nathanw AscFindSignature(bus_space_tag_t iot, bus_space_handle_t ioh)
    603       1.1    dante {
    604       1.1    dante 	u_int16_t       sig_word;
    605       1.1    dante 
    606       1.1    dante 	if (ASC_GET_CHIP_SIGNATURE_BYTE(iot, ioh) == ASC_1000_ID1B) {
    607       1.1    dante 		sig_word = ASC_GET_CHIP_SIGNATURE_WORD(iot, ioh);
    608       1.1    dante 		if (sig_word == ASC_1000_ID0W ||
    609       1.1    dante 		    sig_word == ASC_1000_ID0W_FIX)
    610       1.1    dante 			return (1);
    611       1.1    dante 	}
    612       1.1    dante 	return (0);
    613       1.1    dante }
    614       1.1    dante 
    615       1.1    dante 
    616       1.1    dante static void
    617  1.13.2.1  nathanw AscInitLram(ASC_SOFTC *sc)
    618       1.1    dante {
    619       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    620       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    621       1.1    dante 	u_int8_t        i;
    622       1.1    dante 	u_int16_t       s_addr;
    623       1.1    dante 
    624       1.1    dante 
    625       1.1    dante 	AscMemWordSetLram(iot, ioh, ASC_QADR_BEG, 0,
    626       1.1    dante 			  (((sc->max_total_qng + 2 + 1) * 64) >> 1));
    627       1.1    dante 
    628       1.1    dante 	i = ASC_MIN_ACTIVE_QNO;
    629       1.1    dante 	s_addr = ASC_QADR_BEG + ASC_QBLK_SIZE;
    630       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i + 1);
    631       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, sc->max_total_qng);
    632       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
    633       1.1    dante 	i++;
    634       1.1    dante 	s_addr += ASC_QBLK_SIZE;
    635       1.1    dante 	for (; i < sc->max_total_qng; i++, s_addr += ASC_QBLK_SIZE) {
    636       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i + 1);
    637       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, i - 1);
    638       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
    639       1.1    dante 	}
    640       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, ASC_QLINK_END);
    641       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, sc->max_total_qng - 1);
    642       1.1    dante 	AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, sc->max_total_qng);
    643       1.1    dante 	i++;
    644       1.1    dante 	s_addr += ASC_QBLK_SIZE;
    645       1.1    dante 	for (; i <= (u_int8_t) (sc->max_total_qng + 3); i++, s_addr += ASC_QBLK_SIZE) {
    646       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i);
    647       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, i);
    648       1.1    dante 		AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
    649       1.1    dante 	}
    650       1.1    dante }
    651       1.1    dante 
    652       1.1    dante 
    653       1.1    dante void
    654  1.13.2.1  nathanw AscReInitLram(ASC_SOFTC *sc)
    655       1.1    dante {
    656       1.1    dante 
    657       1.1    dante 	AscInitLram(sc);
    658       1.1    dante 	AscInitQLinkVar(sc);
    659       1.1    dante }
    660       1.1    dante 
    661       1.1    dante 
    662       1.1    dante static void
    663  1.13.2.1  nathanw AscInitQLinkVar(ASC_SOFTC *sc)
    664       1.1    dante {
    665       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
    666       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    667       1.1    dante 	u_int8_t        i;
    668       1.1    dante 	u_int16_t       lram_addr;
    669       1.1    dante 
    670       1.1    dante 
    671       1.1    dante 	ASC_PUT_RISC_VAR_FREE_QHEAD(iot, ioh, 1);
    672       1.1    dante 	ASC_PUT_RISC_VAR_DONE_QTAIL(iot, ioh, sc->max_total_qng);
    673       1.1    dante 	ASC_PUT_VAR_FREE_QHEAD(iot, ioh, 1);
    674       1.1    dante 	ASC_PUT_VAR_DONE_QTAIL(iot, ioh, sc->max_total_qng);
    675       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_BUSY_QHEAD_B, sc->max_total_qng + 1);
    676       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_DISC1_QHEAD_B, sc->max_total_qng + 2);
    677       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_TOTAL_READY_Q_B, sc->max_total_qng);
    678       1.1    dante 	AscWriteLramWord(iot, ioh, ASCV_ASCDVC_ERR_CODE_W, 0);
    679       1.1    dante 	AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
    680       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, 0);
    681       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, 0);
    682       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_WTM_FLAG_B, 0);
    683       1.1    dante 	ASC_PUT_QDONE_IN_PROGRESS(iot, ioh, 0);
    684       1.1    dante 	lram_addr = ASC_QADR_BEG;
    685       1.1    dante 	for (i = 0; i < 32; i++, lram_addr += 2)
    686       1.1    dante 		AscWriteLramWord(iot, ioh, lram_addr, 0);
    687       1.1    dante }
    688       1.1    dante 
    689       1.1    dante 
    690       1.1    dante static int
    691  1.13.2.1  nathanw AscResetChipAndScsiBus(bus_space_tag_t iot, bus_space_handle_t ioh)
    692       1.1    dante {
    693       1.1    dante 	while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_SCSI_RESET_ACTIVE);
    694       1.1    dante 
    695       1.1    dante 	AscStopChip(iot, ioh);
    696       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_CHIP_RESET | ASC_CC_SCSI_RESET | ASC_CC_HALT);
    697       1.1    dante 
    698       1.1    dante 	DvcDelayNanoSecond(60000);
    699       1.1    dante 
    700       1.1    dante 	AscSetChipIH(iot, ioh, ASC_INS_RFLAG_WTM);
    701       1.1    dante 	AscSetChipIH(iot, ioh, ASC_INS_HALT);
    702       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_CHIP_RESET | ASC_CC_HALT);
    703       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
    704       1.1    dante 
    705       1.1    dante 	DvcSleepMilliSecond(200);
    706       1.1    dante 
    707       1.1    dante 	ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
    708  1.13.2.1  nathanw 	ASC_SET_CHIP_STATUS(iot, ioh, 0);
    709       1.1    dante 
    710       1.1    dante 	DvcSleepMilliSecond(200);
    711       1.1    dante 
    712       1.1    dante 	return (AscIsChipHalted(iot, ioh));
    713       1.1    dante }
    714       1.1    dante 
    715       1.1    dante 
    716       1.1    dante static u_int16_t
    717  1.13.2.1  nathanw AscGetChipBusType(bus_space_tag_t iot, bus_space_handle_t ioh)
    718       1.1    dante {
    719       1.1    dante 	u_int16_t       chip_ver;
    720       1.1    dante 
    721       1.1    dante 	chip_ver = ASC_GET_CHIP_VER_NO(iot, ioh);
    722  1.13.2.1  nathanw #if 0
    723  1.13.2.1  nathanw 	if ((chip_ver >= ASC_CHIP_MIN_VER_VL) &&
    724       1.1    dante 	    (chip_ver <= ASC_CHIP_MAX_VER_VL)) {
    725       1.9    dante 		if(((ioh & 0x0C30) == 0x0C30) || ((ioh & 0x0C50) == 0x0C50)) {
    726       1.9    dante 			return (ASC_IS_EISA);
    727       1.9    dante 		}
    728       1.9    dante 		else {
    729       1.9    dante 			return (ASC_IS_VL);
    730       1.9    dante 		}
    731       1.1    dante 	}
    732  1.13.2.1  nathanw #endif
    733  1.13.2.1  nathanw 	if ((chip_ver >= ASC_CHIP_MIN_VER_ISA) &&
    734       1.1    dante 	    (chip_ver <= ASC_CHIP_MAX_VER_ISA)) {
    735       1.1    dante 		if (chip_ver >= ASC_CHIP_MIN_VER_ISA_PNP)
    736       1.1    dante 			return (ASC_IS_ISAPNP);
    737       1.1    dante 
    738       1.1    dante 		return (ASC_IS_ISA);
    739       1.1    dante 	} else if ((chip_ver >= ASC_CHIP_MIN_VER_PCI) &&
    740       1.1    dante 		   (chip_ver <= ASC_CHIP_MAX_VER_PCI))
    741       1.1    dante 		return (ASC_IS_PCI);
    742       1.1    dante 
    743       1.1    dante 	return (0);
    744       1.1    dante }
    745       1.1    dante 
    746      1.10    dante /*
    747       1.9    dante static u_int16_t
    748  1.13.2.1  nathanw AscGetEisaChipCfg(bus_space_tag_t iot, bus_space_handle_t ioh)
    749       1.9    dante {
    750       1.9    dante 	int	eisa_cfg_iop;
    751       1.9    dante 
    752       1.9    dante 	eisa_cfg_iop = ASC_GET_EISA_SLOT(ioh) | (ASC_EISA_CFG_IOP_MASK);
    753       1.9    dante 	return (inw(eisa_cfg_iop));
    754       1.9    dante }
    755      1.10    dante */
    756       1.9    dante 
    757       1.1    dante /******************************************************************************/
    758       1.1    dante /*                             Chip register routines                         */
    759       1.1    dante /******************************************************************************/
    760       1.1    dante 
    761       1.1    dante 
    762       1.1    dante static void
    763  1.13.2.1  nathanw AscSetBank(bus_space_tag_t iot, bus_space_handle_t ioh, u_int8_t bank)
    764       1.1    dante {
    765       1.1    dante 	u_int8_t        val;
    766       1.1    dante 
    767       1.1    dante 	val = ASC_GET_CHIP_CONTROL(iot, ioh) &
    768       1.1    dante 		(~(ASC_CC_SINGLE_STEP | ASC_CC_TEST |
    769       1.1    dante 		   ASC_CC_DIAG | ASC_CC_SCSI_RESET |
    770       1.1    dante 		   ASC_CC_CHIP_RESET));
    771       1.1    dante 
    772       1.1    dante 	switch (bank) {
    773       1.1    dante 	case 1:
    774       1.1    dante 		val |= ASC_CC_BANK_ONE;
    775       1.1    dante 		break;
    776       1.1    dante 
    777       1.1    dante 	case 2:
    778       1.1    dante 		val |= ASC_CC_DIAG | ASC_CC_BANK_ONE;
    779       1.1    dante 		break;
    780       1.1    dante 
    781       1.1    dante 	default:
    782       1.1    dante 		val &= ~ASC_CC_BANK_ONE;
    783       1.1    dante 	}
    784       1.1    dante 
    785       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, val);
    786       1.1    dante 	return;
    787       1.1    dante }
    788       1.1    dante 
    789       1.1    dante 
    790       1.1    dante /******************************************************************************/
    791       1.1    dante /*                                 Chip routines                              */
    792       1.1    dante /******************************************************************************/
    793       1.1    dante 
    794       1.1    dante 
    795       1.1    dante static int
    796  1.13.2.1  nathanw AscStartChip(bus_space_tag_t iot, bus_space_handle_t ioh)
    797       1.1    dante {
    798       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, 0);
    799       1.1    dante 	if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) != 0)
    800       1.1    dante 		return (0);
    801       1.1    dante 
    802       1.1    dante 	return (1);
    803       1.1    dante }
    804       1.1    dante 
    805       1.1    dante 
    806       1.1    dante static int
    807  1.13.2.1  nathanw AscStopChip(bus_space_tag_t iot, bus_space_handle_t ioh)
    808       1.1    dante {
    809       1.1    dante 	u_int8_t        cc_val;
    810       1.1    dante 
    811       1.1    dante 	cc_val = ASC_GET_CHIP_CONTROL(iot, ioh) &
    812       1.1    dante 		(~(ASC_CC_SINGLE_STEP | ASC_CC_TEST | ASC_CC_DIAG));
    813       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, cc_val | ASC_CC_HALT);
    814       1.1    dante 	AscSetChipIH(iot, ioh, ASC_INS_HALT);
    815       1.1    dante 	AscSetChipIH(iot, ioh, ASC_INS_RFLAG_WTM);
    816       1.1    dante 	if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) == 0)
    817       1.1    dante 		return (0);
    818       1.1    dante 
    819       1.1    dante 	return (1);
    820       1.1    dante }
    821       1.1    dante 
    822       1.1    dante 
    823       1.1    dante static u_int8_t
    824  1.13.2.1  nathanw AscSetChipScsiID(bus_space_tag_t iot, bus_space_handle_t ioh, u_int8_t new_id)
    825       1.1    dante {
    826       1.1    dante 	u_int16_t       cfg_lsw;
    827       1.1    dante 
    828       1.1    dante 	if (ASC_GET_CHIP_SCSI_ID(iot, ioh) == new_id)
    829       1.1    dante 		return (new_id);
    830       1.1    dante 
    831       1.1    dante 	cfg_lsw = ASC_GET_CHIP_SCSI_ID(iot, ioh);
    832       1.1    dante 	cfg_lsw &= 0xF8FF;
    833       1.1    dante 	cfg_lsw |= (new_id & ASC_MAX_TID) << 8;
    834       1.1    dante 	ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
    835       1.1    dante 	return (ASC_GET_CHIP_SCSI_ID(iot, ioh));
    836       1.1    dante }
    837       1.1    dante 
    838       1.1    dante 
    839       1.1    dante static u_int8_t
    840  1.13.2.1  nathanw AscGetChipScsiCtrl(bus_space_tag_t iot, bus_space_handle_t ioh)
    841       1.1    dante {
    842       1.1    dante 	u_int8_t        scsi_ctrl;
    843       1.1    dante 
    844       1.1    dante 	AscSetBank(iot, ioh, 1);
    845       1.1    dante 	scsi_ctrl = bus_space_read_1(iot, ioh, ASC_IOP_REG_SC);
    846       1.1    dante 	AscSetBank(iot, ioh, 0);
    847       1.1    dante 	return (scsi_ctrl);
    848       1.1    dante }
    849       1.1    dante 
    850       1.1    dante 
    851       1.1    dante static int
    852  1.13.2.1  nathanw AscSetRunChipSynRegAtID(bus_space_tag_t iot, bus_space_handle_t ioh,
    853  1.13.2.1  nathanw 	u_int8_t tid_no, u_int8_t sdtr_data)
    854       1.1    dante {
    855       1.1    dante 	int             retval = FALSE;
    856       1.1    dante 
    857       1.1    dante 	if (AscHostReqRiscHalt(iot, ioh)) {
    858       1.4    dante 		retval = AscSetChipSynRegAtID(iot, ioh, tid_no, sdtr_data);
    859       1.1    dante 		AscStartChip(iot, ioh);
    860       1.1    dante 	}
    861       1.1    dante 	return (retval);
    862       1.1    dante }
    863       1.1    dante 
    864       1.1    dante 
    865       1.1    dante static int
    866  1.13.2.1  nathanw AscSetChipSynRegAtID(bus_space_tag_t iot, bus_space_handle_t ioh,
    867  1.13.2.1  nathanw 	u_int8_t id, u_int8_t sdtr_data)
    868       1.1    dante {
    869       1.1    dante 	ASC_SCSI_BIT_ID_TYPE org_id;
    870       1.1    dante 	int             i;
    871       1.1    dante 	int             sta = TRUE;
    872       1.1    dante 
    873       1.1    dante 	AscSetBank(iot, ioh, 1);
    874       1.1    dante 	org_id = ASC_READ_CHIP_DVC_ID(iot, ioh);
    875       1.1    dante 	for (i = 0; i <= ASC_MAX_TID; i++)
    876       1.1    dante 		if (org_id == (0x01 << i))
    877       1.1    dante 			break;
    878       1.1    dante 
    879       1.1    dante 	org_id = i;
    880       1.1    dante 	ASC_WRITE_CHIP_DVC_ID(iot, ioh, id);
    881       1.1    dante 	if (ASC_READ_CHIP_DVC_ID(iot, ioh) == (0x01 << id)) {
    882       1.1    dante 		AscSetBank(iot, ioh, 0);
    883       1.1    dante 		ASC_SET_CHIP_SYN(iot, ioh, sdtr_data);
    884       1.1    dante 		if (ASC_GET_CHIP_SYN(iot, ioh) != sdtr_data)
    885       1.1    dante 			sta = FALSE;
    886       1.1    dante 	} else
    887       1.1    dante 		sta = FALSE;
    888       1.1    dante 
    889       1.1    dante 	AscSetBank(iot, ioh, 1);
    890       1.1    dante 	ASC_WRITE_CHIP_DVC_ID(iot, ioh, org_id);
    891       1.1    dante 	AscSetBank(iot, ioh, 0);
    892       1.1    dante 	return (sta);
    893       1.1    dante }
    894       1.1    dante 
    895       1.1    dante 
    896       1.1    dante static int
    897  1.13.2.1  nathanw AscHostReqRiscHalt(bus_space_tag_t iot, bus_space_handle_t ioh)
    898       1.1    dante {
    899       1.1    dante 	int             count = 0;
    900       1.1    dante 	int             retval = 0;
    901       1.1    dante 	u_int8_t        saved_stop_code;
    902       1.1    dante 
    903       1.1    dante 
    904       1.1    dante 	if (AscIsChipHalted(iot, ioh))
    905       1.1    dante 		return (1);
    906       1.1    dante 	saved_stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
    907       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B,
    908       1.1    dante 		      ASC_STOP_HOST_REQ_RISC_HALT | ASC_STOP_REQ_RISC_STOP);
    909       1.1    dante 
    910       1.1    dante 	do {
    911       1.1    dante 		if (AscIsChipHalted(iot, ioh)) {
    912       1.1    dante 			retval = 1;
    913       1.1    dante 			break;
    914       1.1    dante 		}
    915       1.1    dante 		DvcSleepMilliSecond(100);
    916       1.1    dante 	} while (count++ < 20);
    917       1.1    dante 
    918       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, saved_stop_code);
    919       1.1    dante 
    920       1.1    dante 	return (retval);
    921       1.1    dante }
    922       1.1    dante 
    923       1.1    dante 
    924       1.1    dante static int
    925  1.13.2.1  nathanw AscIsChipHalted(bus_space_tag_t iot, bus_space_handle_t ioh)
    926       1.1    dante {
    927       1.1    dante 	if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) != 0)
    928       1.1    dante 		if ((ASC_GET_CHIP_CONTROL(iot, ioh) & ASC_CC_HALT) != 0)
    929       1.1    dante 			return (1);
    930       1.1    dante 
    931       1.1    dante 	return (0);
    932       1.1    dante }
    933       1.1    dante 
    934       1.1    dante 
    935       1.1    dante static void
    936  1.13.2.1  nathanw AscSetChipIH(bus_space_tag_t iot, bus_space_handle_t ioh, u_int16_t ins_code)
    937       1.1    dante {
    938       1.1    dante 	AscSetBank(iot, ioh, 1);
    939       1.1    dante 	ASC_WRITE_CHIP_IH(iot, ioh, ins_code);
    940       1.1    dante 	AscSetBank(iot, ioh, 0);
    941       1.1    dante 
    942       1.1    dante 	return;
    943       1.1    dante }
    944       1.1    dante 
    945       1.1    dante 
    946       1.1    dante /******************************************************************************/
    947       1.1    dante /*                                 Lram routines                              */
    948       1.1    dante /******************************************************************************/
    949       1.1    dante 
    950       1.1    dante 
    951       1.1    dante static u_int8_t
    952  1.13.2.1  nathanw AscReadLramByte(bus_space_tag_t iot, bus_space_handle_t ioh, u_int16_t addr)
    953       1.1    dante {
    954       1.1    dante 	u_int8_t        byte_data;
    955       1.1    dante 	u_int16_t       word_data;
    956       1.1    dante 
    957       1.1    dante 
    958       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr & 0xFFFE);
    959       1.1    dante 	word_data = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
    960       1.7    dante 
    961       1.7    dante 	if (addr & 1) {
    962       1.7    dante 		/* odd address */
    963       1.1    dante 		byte_data = (u_int8_t) ((word_data >> 8) & 0xFF);
    964       1.7    dante 	} else {
    965       1.7    dante 		/* even address */
    966       1.1    dante 		byte_data = (u_int8_t) (word_data & 0xFF);
    967       1.7    dante 	}
    968       1.7    dante 
    969       1.1    dante 	return (byte_data);
    970       1.1    dante }
    971       1.1    dante 
    972       1.1    dante 
    973       1.1    dante static void
    974  1.13.2.1  nathanw AscWriteLramByte(bus_space_tag_t iot, bus_space_handle_t ioh,
    975  1.13.2.1  nathanw 	u_int16_t addr, u_int8_t data)
    976       1.1    dante {
    977       1.1    dante 	u_int16_t       word_data;
    978       1.1    dante 
    979       1.1    dante 
    980       1.1    dante 	word_data = AscReadLramWord(iot, ioh, addr & 0xFFFE);
    981       1.7    dante 
    982       1.7    dante 	if (addr & 1) {
    983       1.7    dante 		/* odd address */
    984       1.1    dante 		word_data &= 0x00FF;
    985       1.1    dante 		word_data |= (((u_int16_t) data) << 8) & 0xFF00;
    986       1.1    dante 	} else {
    987       1.7    dante 		/* even address */
    988       1.1    dante 		word_data &= 0xFF00;
    989       1.1    dante 		word_data |= ((u_int16_t) data) & 0x00FF;
    990       1.1    dante 	}
    991       1.7    dante 
    992  1.13.2.1  nathanw 	AscWriteLramWord(iot, ioh, addr & 0xFFFE, word_data);
    993       1.1    dante }
    994       1.1    dante 
    995       1.1    dante 
    996       1.1    dante static u_int16_t
    997  1.13.2.1  nathanw AscReadLramWord(bus_space_tag_t iot, bus_space_handle_t ioh, u_int16_t addr)
    998       1.1    dante {
    999       1.1    dante 
   1000       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   1001       1.1    dante 	return (ASC_GET_CHIP_LRAM_DATA(iot, ioh));
   1002       1.1    dante }
   1003       1.1    dante 
   1004       1.1    dante 
   1005       1.1    dante static void
   1006  1.13.2.1  nathanw AscWriteLramWord(bus_space_tag_t iot, bus_space_handle_t ioh,
   1007  1.13.2.1  nathanw 	u_int16_t addr, u_int16_t data)
   1008       1.1    dante {
   1009       1.1    dante 
   1010       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   1011       1.1    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, data);
   1012       1.1    dante }
   1013       1.1    dante 
   1014       1.1    dante 
   1015       1.1    dante static u_int32_t
   1016  1.13.2.1  nathanw AscReadLramDWord(bus_space_tag_t iot, bus_space_handle_t ioh, u_int16_t addr)
   1017       1.1    dante {
   1018       1.1    dante 	u_int16_t       low_word, hi_word;
   1019       1.1    dante 
   1020       1.1    dante 
   1021       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   1022       1.1    dante 	low_word = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1023       1.1    dante 	hi_word = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1024       1.1    dante 
   1025       1.1    dante 	return ((((u_int32_t) hi_word) << 16) | (u_int32_t) low_word);
   1026       1.1    dante }
   1027       1.1    dante 
   1028       1.1    dante 
   1029       1.1    dante static void
   1030  1.13.2.1  nathanw AscWriteLramDWord(bus_space_tag_t iot, bus_space_handle_t ioh,
   1031  1.13.2.1  nathanw 	u_int16_t addr, u_int32_t data)
   1032       1.1    dante {
   1033       1.1    dante 
   1034       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   1035       1.1    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, (u_int16_t) (data & 0x0000FFFF));
   1036       1.1    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, (u_int16_t) (data >> 16));
   1037       1.1    dante }
   1038       1.1    dante 
   1039       1.1    dante 
   1040       1.1    dante static void
   1041  1.13.2.1  nathanw AscMemWordSetLram(bus_space_tag_t iot, bus_space_handle_t ioh,
   1042  1.13.2.1  nathanw 	u_int16_t s_addr, u_int16_t s_words, int count)
   1043       1.1    dante {
   1044       1.1    dante 	int             i;
   1045       1.1    dante 
   1046       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
   1047       1.1    dante 	for (i = 0; i < count; i++)
   1048       1.1    dante 		ASC_SET_CHIP_LRAM_DATA(iot, ioh, s_words);
   1049       1.1    dante }
   1050       1.1    dante 
   1051       1.1    dante 
   1052       1.1    dante static void
   1053  1.13.2.1  nathanw AscMemWordCopyToLram(bus_space_tag_t iot, bus_space_handle_t ioh,
   1054  1.13.2.1  nathanw 	u_int16_t s_addr, u_int16_t *s_buffer, int words)
   1055       1.1    dante {
   1056       1.1    dante 	int             i;
   1057       1.1    dante 
   1058       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
   1059       1.1    dante 	for (i = 0; i < words; i++, s_buffer++)
   1060       1.7    dante 		ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, *s_buffer);
   1061       1.5    dante }
   1062       1.5    dante 
   1063       1.5    dante 
   1064       1.5    dante static void
   1065  1.13.2.1  nathanw AscMemWordCopyFromLram(bus_space_tag_t iot, bus_space_handle_t ioh,
   1066  1.13.2.1  nathanw 	u_int16_t s_addr, u_int16_t *s_buffer, int words)
   1067       1.1    dante {
   1068       1.1    dante 	int             i;
   1069       1.1    dante 
   1070       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
   1071       1.1    dante 	for (i = 0; i < words; i++, s_buffer++)
   1072       1.7    dante 		*s_buffer = ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh);
   1073       1.1    dante }
   1074       1.1    dante 
   1075       1.1    dante 
   1076       1.1    dante static void
   1077  1.13.2.1  nathanw AscMemDWordCopyToLram(bus_space_tag_t iot, bus_space_handle_t ioh,
   1078  1.13.2.1  nathanw 	u_int16_t s_addr, u_int32_t *s_buffer, int dwords)
   1079       1.1    dante {
   1080       1.1    dante 	int             i;
   1081       1.7    dante 	u_int32_t      *pw;
   1082       1.1    dante 
   1083       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
   1084       1.1    dante 
   1085       1.7    dante 	pw = s_buffer;
   1086       1.7    dante 	for (i = 0; i < dwords; i++, pw++) {
   1087       1.7    dante 		ASC_SET_CHIP_LRAM_DATA(iot, ioh, LO_WORD(*pw));
   1088       1.7    dante 		DELAY(1);
   1089       1.7    dante 		ASC_SET_CHIP_LRAM_DATA(iot, ioh, HI_WORD(*pw));
   1090       1.7    dante 	}
   1091       1.1    dante }
   1092       1.1    dante 
   1093       1.1    dante 
   1094       1.1    dante static u_int32_t
   1095  1.13.2.1  nathanw AscMemSumLramWord(bus_space_tag_t iot, bus_space_handle_t ioh,
   1096  1.13.2.1  nathanw 	u_int16_t s_addr, int words)
   1097       1.1    dante {
   1098       1.1    dante 	u_int32_t       sum = 0L;
   1099       1.1    dante 	u_int16_t       i;
   1100       1.1    dante 
   1101       1.1    dante 
   1102       1.6    dante 	for (i = 0; i < words; i++, s_addr += 2)
   1103       1.6    dante 		sum += AscReadLramWord(iot, ioh, s_addr);
   1104       1.1    dante 
   1105       1.1    dante 	return (sum);
   1106       1.1    dante }
   1107       1.1    dante 
   1108       1.1    dante 
   1109       1.1    dante static int
   1110  1.13.2.1  nathanw AscTestExternalLram(bus_space_tag_t iot, bus_space_handle_t ioh)
   1111       1.1    dante {
   1112       1.1    dante 	u_int16_t       q_addr;
   1113       1.1    dante 	u_int16_t       saved_word;
   1114       1.1    dante 	int             retval;
   1115       1.1    dante 
   1116       1.1    dante 
   1117       1.1    dante 	retval = 0;
   1118       1.1    dante 	q_addr = ASC_QNO_TO_QADDR(241);
   1119       1.1    dante 	saved_word = AscReadLramWord(iot, ioh, q_addr);
   1120       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, q_addr);
   1121       1.1    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, 0x55AA);
   1122       1.1    dante 	DvcSleepMilliSecond(10);
   1123       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, q_addr);
   1124       1.1    dante 
   1125       1.1    dante 	if (ASC_GET_CHIP_LRAM_DATA(iot, ioh) == 0x55AA) {
   1126       1.1    dante 		retval = 1;
   1127       1.1    dante 		AscWriteLramWord(iot, ioh, q_addr, saved_word);
   1128       1.1    dante 	}
   1129       1.1    dante 	return (retval);
   1130       1.1    dante }
   1131       1.1    dante 
   1132       1.1    dante 
   1133       1.1    dante /******************************************************************************/
   1134       1.1    dante /*                               MicroCode routines                           */
   1135       1.1    dante /******************************************************************************/
   1136       1.1    dante 
   1137       1.1    dante 
   1138       1.1    dante static u_int16_t
   1139  1.13.2.1  nathanw AscInitMicroCodeVar(ASC_SOFTC *sc)
   1140       1.1    dante {
   1141       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   1142       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   1143       1.1    dante 	u_int32_t       phy_addr;
   1144       1.1    dante 	int             i;
   1145       1.1    dante 
   1146       1.1    dante 
   1147       1.1    dante 	for (i = 0; i <= ASC_MAX_TID; i++)
   1148       1.1    dante 		ASC_PUT_MCODE_INIT_SDTR_AT_ID(iot, ioh, i,
   1149       1.1    dante 					      sc->sdtr_period_offset[i]);
   1150       1.1    dante 
   1151       1.1    dante 	AscInitQLinkVar(sc);
   1152       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_DISC_ENABLE_B, sc->disc_enable);
   1153       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_HOSTSCSI_ID_B,
   1154       1.1    dante 			 ASC_TID_TO_TARGET_ID(sc->chip_scsi_id));
   1155       1.1    dante 
   1156      1.11  thorpej 	phy_addr = (sc->overrun_buf & 0xfffffff8) + 8;
   1157      1.11  thorpej 	AscWriteLramDWord(iot, ioh, ASCV_OVERRUN_PADDR_D, phy_addr);
   1158      1.11  thorpej 	AscWriteLramDWord(iot, ioh, ASCV_OVERRUN_BSIZE_D,
   1159      1.11  thorpej 			  ASC_OVERRUN_BSIZE - 8);
   1160       1.1    dante 
   1161       1.1    dante 	sc->mcode_date = AscReadLramWord(iot, ioh, ASCV_MC_DATE_W);
   1162       1.1    dante 	sc->mcode_version = AscReadLramWord(iot, ioh, ASCV_MC_VER_W);
   1163       1.1    dante 	ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
   1164       1.1    dante 
   1165       1.1    dante 	if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR) {
   1166       1.1    dante 		return (0);
   1167       1.1    dante 	}
   1168       1.1    dante 	if (AscStartChip(iot, ioh) != 1) {
   1169       1.1    dante 		return (0);
   1170       1.1    dante 	}
   1171       1.1    dante 	return (1);
   1172       1.1    dante }
   1173       1.1    dante 
   1174       1.1    dante 
   1175       1.1    dante static u_int32_t
   1176  1.13.2.1  nathanw AscLoadMicroCode(bus_space_tag_t iot, bus_space_handle_t ioh,
   1177  1.13.2.1  nathanw 	u_int16_t s_addr, u_int16_t *mcode_buf, u_int16_t mcode_size)
   1178       1.7    dante {
   1179       1.7    dante 	u_int32_t       chksum;
   1180       1.7    dante 	u_int16_t       mcode_word_size;
   1181       1.7    dante 	u_int16_t       mcode_chksum;
   1182       1.7    dante 
   1183       1.7    dante 	mcode_word_size = mcode_size >> 1;
   1184       1.7    dante 	/* clear board memory */
   1185       1.7    dante 	AscMemWordSetLram(iot, ioh, s_addr, 0, mcode_word_size);
   1186       1.7    dante 	/* copy uCode to board memory */
   1187       1.7    dante 	AscMemWordCopyToLram(iot, ioh, s_addr, mcode_buf, mcode_word_size);
   1188       1.7    dante 	chksum = AscMemSumLramWord(iot, ioh, s_addr, mcode_word_size);
   1189       1.7    dante 	mcode_chksum = AscMemSumLramWord(iot, ioh, ASC_CODE_SEC_BEG,
   1190       1.7    dante 			   ((mcode_size - s_addr - ASC_CODE_SEC_BEG) >> 1));
   1191       1.7    dante 	AscWriteLramWord(iot, ioh, ASCV_MCODE_CHKSUM_W, mcode_chksum);
   1192       1.7    dante 	AscWriteLramWord(iot, ioh, ASCV_MCODE_SIZE_W, mcode_size);
   1193       1.7    dante 
   1194       1.7    dante 	return (chksum);
   1195       1.7    dante }
   1196       1.7    dante 
   1197       1.7    dante 
   1198       1.1    dante /******************************************************************************/
   1199       1.1    dante /*                                 EEProm routines                            */
   1200       1.1    dante /******************************************************************************/
   1201       1.1    dante 
   1202       1.1    dante 
   1203       1.1    dante static int
   1204  1.13.2.1  nathanw AscWriteEEPCmdReg(bus_space_tag_t iot, bus_space_handle_t ioh, u_int8_t cmd_reg)
   1205       1.1    dante {
   1206       1.1    dante 	u_int8_t        read_back;
   1207       1.1    dante 	int             retry;
   1208       1.1    dante 
   1209       1.1    dante 	retry = 0;
   1210       1.1    dante 
   1211       1.1    dante 	while (TRUE) {
   1212       1.1    dante 		ASC_SET_CHIP_EEP_CMD(iot, ioh, cmd_reg);
   1213       1.1    dante 		DvcSleepMilliSecond(1);
   1214       1.1    dante 		read_back = ASC_GET_CHIP_EEP_CMD(iot, ioh);
   1215       1.1    dante 		if (read_back == cmd_reg)
   1216       1.1    dante 			return (1);
   1217       1.1    dante 
   1218       1.1    dante 		if (retry++ > ASC_EEP_MAX_RETRY)
   1219       1.1    dante 			return (0);
   1220       1.1    dante 	}
   1221       1.1    dante }
   1222       1.1    dante 
   1223       1.1    dante 
   1224       1.1    dante static int
   1225  1.13.2.1  nathanw AscWriteEEPDataReg(bus_space_tag_t iot, bus_space_handle_t ioh,
   1226  1.13.2.1  nathanw 	u_int16_t data_reg)
   1227       1.1    dante {
   1228       1.1    dante 	u_int16_t       read_back;
   1229       1.1    dante 	int             retry;
   1230       1.1    dante 
   1231       1.1    dante 	retry = 0;
   1232       1.1    dante 	while (TRUE) {
   1233       1.1    dante 		ASC_SET_CHIP_EEP_DATA(iot, ioh, data_reg);
   1234       1.1    dante 		DvcSleepMilliSecond(1);
   1235       1.1    dante 		read_back = ASC_GET_CHIP_EEP_DATA(iot, ioh);
   1236       1.1    dante 		if (read_back == data_reg)
   1237       1.1    dante 			return (1);
   1238       1.1    dante 
   1239       1.1    dante 		if (retry++ > ASC_EEP_MAX_RETRY)
   1240       1.1    dante 			return (0);
   1241       1.1    dante 	}
   1242       1.1    dante }
   1243       1.1    dante 
   1244       1.1    dante 
   1245       1.1    dante static void
   1246       1.1    dante AscWaitEEPRead(void)
   1247       1.1    dante {
   1248       1.1    dante 
   1249       1.1    dante 	DvcSleepMilliSecond(1);
   1250       1.1    dante }
   1251       1.1    dante 
   1252       1.1    dante 
   1253       1.1    dante static void
   1254       1.1    dante AscWaitEEPWrite(void)
   1255       1.1    dante {
   1256       1.1    dante 
   1257       1.1    dante 	DvcSleepMilliSecond(1);
   1258       1.1    dante }
   1259       1.1    dante 
   1260       1.1    dante 
   1261       1.1    dante static u_int16_t
   1262  1.13.2.1  nathanw AscReadEEPWord(bus_space_tag_t iot, bus_space_handle_t ioh, u_int8_t addr)
   1263       1.1    dante {
   1264       1.1    dante 	u_int16_t       read_wval;
   1265       1.1    dante 	u_int8_t        cmd_reg;
   1266       1.1    dante 
   1267       1.1    dante 	AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_DISABLE);
   1268       1.1    dante 	AscWaitEEPRead();
   1269       1.1    dante 	cmd_reg = addr | ASC_EEP_CMD_READ;
   1270       1.1    dante 	AscWriteEEPCmdReg(iot, ioh, cmd_reg);
   1271       1.1    dante 	AscWaitEEPRead();
   1272       1.1    dante 	read_wval = ASC_GET_CHIP_EEP_DATA(iot, ioh);
   1273       1.1    dante 	AscWaitEEPRead();
   1274       1.1    dante 
   1275       1.1    dante 	return (read_wval);
   1276       1.1    dante }
   1277       1.1    dante 
   1278       1.1    dante 
   1279       1.1    dante static u_int16_t
   1280  1.13.2.1  nathanw AscWriteEEPWord(bus_space_tag_t iot, bus_space_handle_t ioh,
   1281  1.13.2.1  nathanw 	u_int8_t addr, u_int16_t word_val)
   1282       1.1    dante {
   1283       1.1    dante 	u_int16_t       read_wval;
   1284       1.1    dante 
   1285       1.1    dante 	read_wval = AscReadEEPWord(iot, ioh, addr);
   1286       1.1    dante 	if (read_wval != word_val) {
   1287       1.1    dante 		AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_ABLE);
   1288       1.1    dante 		AscWaitEEPRead();
   1289       1.1    dante 		AscWriteEEPDataReg(iot, ioh, word_val);
   1290       1.1    dante 		AscWaitEEPRead();
   1291       1.1    dante 		AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE | addr);
   1292       1.1    dante 		AscWaitEEPWrite();
   1293       1.1    dante 		AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_DISABLE);
   1294       1.1    dante 		AscWaitEEPRead();
   1295       1.1    dante 		return (AscReadEEPWord(iot, ioh, addr));
   1296       1.1    dante 	}
   1297       1.1    dante 	return (read_wval);
   1298       1.1    dante }
   1299       1.1    dante 
   1300       1.1    dante 
   1301       1.1    dante static u_int16_t
   1302  1.13.2.1  nathanw AscGetEEPConfig(bus_space_tag_t iot, bus_space_handle_t ioh,
   1303  1.13.2.1  nathanw 	ASCEEP_CONFIG *cfg_buf, u_int16_t bus_type)
   1304       1.1    dante {
   1305       1.1    dante 	u_int16_t       wval;
   1306       1.1    dante 	u_int16_t       sum;
   1307       1.1    dante 	u_int16_t      *wbuf;
   1308       1.1    dante 	int             cfg_beg;
   1309       1.1    dante 	int             cfg_end;
   1310       1.1    dante 	int             s_addr;
   1311       1.1    dante 	int             isa_pnp_wsize;
   1312       1.1    dante 
   1313       1.1    dante 
   1314       1.1    dante 	wbuf = (u_int16_t *) cfg_buf;
   1315       1.1    dante 	sum = 0;
   1316       1.1    dante 	isa_pnp_wsize = 0;
   1317       1.1    dante 
   1318       1.1    dante 	for (s_addr = 0; s_addr < (2 + isa_pnp_wsize); s_addr++, wbuf++) {
   1319       1.1    dante 		wval = AscReadEEPWord(iot, ioh, s_addr);
   1320       1.1    dante 		sum += wval;
   1321       1.1    dante 		*wbuf = wval;
   1322       1.1    dante 	}
   1323       1.1    dante 
   1324       1.1    dante 	if (bus_type & ASC_IS_VL) {
   1325       1.1    dante 		cfg_beg = ASC_EEP_DVC_CFG_BEG_VL;
   1326       1.1    dante 		cfg_end = ASC_EEP_MAX_DVC_ADDR_VL;
   1327       1.1    dante 	} else {
   1328       1.1    dante 		cfg_beg = ASC_EEP_DVC_CFG_BEG;
   1329       1.1    dante 		cfg_end = ASC_EEP_MAX_DVC_ADDR;
   1330       1.1    dante 	}
   1331       1.1    dante 
   1332       1.1    dante 	for (s_addr = cfg_beg; s_addr <= (cfg_end - 1); s_addr++, wbuf++) {
   1333       1.1    dante 		wval = AscReadEEPWord(iot, ioh, s_addr);
   1334       1.1    dante 		sum += wval;
   1335       1.1    dante 		*wbuf = wval;
   1336       1.1    dante 	}
   1337       1.1    dante 
   1338       1.1    dante 	*wbuf = AscReadEEPWord(iot, ioh, s_addr);
   1339       1.1    dante 
   1340       1.1    dante 	return (sum);
   1341       1.1    dante }
   1342       1.1    dante 
   1343       1.1    dante 
   1344       1.1    dante static int
   1345  1.13.2.1  nathanw AscSetEEPConfig(bus_space_tag_t iot, bus_space_handle_t ioh,
   1346  1.13.2.1  nathanw 	ASCEEP_CONFIG *cfg_buf, u_int16_t bus_type)
   1347       1.1    dante {
   1348       1.1    dante 	int             retry;
   1349       1.1    dante 	int             n_error;
   1350       1.1    dante 
   1351       1.1    dante 	retry = 0;
   1352       1.1    dante 	while (TRUE) {
   1353       1.1    dante 		if ((n_error = AscSetEEPConfigOnce(iot, ioh, cfg_buf, bus_type)) == 0)
   1354       1.1    dante 			break;
   1355       1.1    dante 
   1356       1.1    dante 		if (++retry > ASC_EEP_MAX_RETRY)
   1357       1.1    dante 			break;
   1358       1.1    dante 	}
   1359       1.1    dante 
   1360       1.1    dante 	return (n_error);
   1361       1.1    dante }
   1362       1.1    dante 
   1363       1.1    dante 
   1364       1.1    dante static int
   1365  1.13.2.1  nathanw AscSetEEPConfigOnce(bus_space_tag_t iot, bus_space_handle_t ioh,
   1366  1.13.2.1  nathanw 	ASCEEP_CONFIG *cfg_buf, u_int16_t bus_type)
   1367       1.1    dante {
   1368       1.1    dante 	int             n_error;
   1369       1.1    dante 	u_int16_t      *wbuf;
   1370       1.1    dante 	u_int16_t       sum;
   1371       1.1    dante 	int             s_addr;
   1372       1.1    dante 	int             cfg_beg;
   1373       1.1    dante 	int             cfg_end;
   1374       1.1    dante 
   1375       1.1    dante 	wbuf = (u_int16_t *) cfg_buf;
   1376       1.1    dante 	n_error = 0;
   1377       1.1    dante 	sum = 0;
   1378       1.1    dante 
   1379       1.1    dante 	for (s_addr = 0; s_addr < 2; s_addr++, wbuf++) {
   1380       1.1    dante 		sum += *wbuf;
   1381       1.1    dante 		if (*wbuf != AscWriteEEPWord(iot, ioh, s_addr, *wbuf))
   1382       1.1    dante 			n_error++;
   1383       1.1    dante 	}
   1384       1.1    dante 
   1385       1.1    dante 	if (bus_type & ASC_IS_VL) {
   1386       1.1    dante 		cfg_beg = ASC_EEP_DVC_CFG_BEG_VL;
   1387       1.1    dante 		cfg_end = ASC_EEP_MAX_DVC_ADDR_VL;
   1388       1.1    dante 	} else {
   1389       1.1    dante 		cfg_beg = ASC_EEP_DVC_CFG_BEG;
   1390       1.1    dante 		cfg_end = ASC_EEP_MAX_DVC_ADDR;
   1391       1.1    dante 	}
   1392       1.1    dante 
   1393       1.1    dante 	for (s_addr = cfg_beg; s_addr <= (cfg_end - 1); s_addr++, wbuf++) {
   1394       1.1    dante 		sum += *wbuf;
   1395       1.1    dante 		if (*wbuf != AscWriteEEPWord(iot, ioh, s_addr, *wbuf))
   1396       1.1    dante 			n_error++;
   1397       1.1    dante 	}
   1398       1.1    dante 
   1399       1.1    dante 	*wbuf = sum;
   1400       1.1    dante 	if (sum != AscWriteEEPWord(iot, ioh, s_addr, sum))
   1401       1.1    dante 		n_error++;
   1402       1.1    dante 
   1403       1.1    dante 	wbuf = (u_int16_t *) cfg_buf;
   1404       1.7    dante 	for (s_addr = 0; s_addr < 2; s_addr++, wbuf++) {
   1405       1.1    dante 		if (*wbuf != AscReadEEPWord(iot, ioh, s_addr))
   1406       1.1    dante 			n_error++;
   1407       1.7    dante 	}
   1408       1.1    dante 
   1409       1.7    dante 	for (s_addr = cfg_beg; s_addr <= cfg_end; s_addr++, wbuf++) {
   1410       1.1    dante 		if (*wbuf != AscReadEEPWord(iot, ioh, s_addr))
   1411       1.1    dante 			n_error++;
   1412       1.7    dante 	}
   1413       1.1    dante 
   1414       1.1    dante 	return (n_error);
   1415       1.1    dante }
   1416       1.1    dante 
   1417       1.1    dante 
   1418       1.7    dante #ifdef ASC_DEBUG
   1419       1.7    dante static void
   1420  1.13.2.1  nathanw AscPrintEEPConfig(ASCEEP_CONFIG *eep_config, u_int16_t chksum)
   1421       1.7    dante {
   1422       1.7    dante 	printf("---- ASC EEprom settings ----\n");
   1423       1.7    dante 	printf("cfg_lsw = 0x%x\n", eep_config->cfg_lsw);
   1424       1.7    dante 	printf("cfg_msw = 0x%x\n", eep_config->cfg_msw);
   1425       1.7    dante 	printf("init_sdtr = 0x%x\n", eep_config->init_sdtr);
   1426       1.7    dante 	printf("disc_enable = 0x%x\n", eep_config->disc_enable);
   1427       1.7    dante 	printf("use_cmd_qng = %d\n", eep_config->use_cmd_qng);
   1428       1.7    dante 	printf("start_motor = 0x%x\n", eep_config->start_motor);
   1429       1.7    dante 	printf("max_total_qng = 0x%x\n", eep_config->max_total_qng);
   1430       1.7    dante 	printf("max_tag_qng = 0x%x\n", eep_config->max_tag_qng);
   1431       1.7    dante 	printf("bios_scan = 0x%x\n", eep_config->bios_scan);
   1432       1.7    dante 	printf("power_up_wait = 0x%x\n", eep_config->power_up_wait);
   1433       1.7    dante 	printf("no_scam = %d\n", eep_config->no_scam);
   1434       1.7    dante 	printf("chip_scsi_id = %d\n", eep_config->chip_scsi_id);
   1435       1.7    dante 	printf("isa_dma_speed = %d\n", eep_config->isa_dma_speed);
   1436       1.7    dante 	printf("cntl = 0x%x\n", eep_config->cntl);
   1437       1.7    dante #if BYTE_ORDER == BIG_ENDIAN
   1438       1.7    dante 	printf("adapter_info[0] = 0x%x\n", eep_config->adapter_info[1]);
   1439       1.7    dante 	printf("adapter_info[1] = 0x%x\n", eep_config->adapter_info[0]);
   1440       1.7    dante 	printf("adapter_info[2] = 0x%x\n", eep_config->adapter_info[3]);
   1441       1.7    dante 	printf("adapter_info[3] = 0x%x\n", eep_config->adapter_info[2]);
   1442       1.7    dante 	printf("adapter_info[4] = 0x%x\n", eep_config->adapter_info[5]);
   1443       1.7    dante 	printf("adapter_info[5] = 0x%x\n", eep_config->adapter_info[4]);
   1444       1.7    dante #else
   1445       1.7    dante 	printf("adapter_info[0] = 0x%x\n", eep_config->adapter_info[0]);
   1446       1.7    dante 	printf("adapter_info[1] = 0x%x\n", eep_config->adapter_info[1]);
   1447       1.7    dante 	printf("adapter_info[2] = 0x%x\n", eep_config->adapter_info[2]);
   1448       1.7    dante 	printf("adapter_info[3] = 0x%x\n", eep_config->adapter_info[3]);
   1449       1.7    dante 	printf("adapter_info[4] = 0x%x\n", eep_config->adapter_info[4]);
   1450       1.7    dante 	printf("adapter_info[5] = 0x%x\n", eep_config->adapter_info[5]);
   1451       1.7    dante #endif
   1452       1.7    dante 	printf("checksum = 0x%x\n", eep_config->chksum);
   1453       1.7    dante 	printf("calculated checksum = 0x%x\n", chksum);
   1454       1.7    dante 	printf("-----------------------------\n");
   1455       1.7    dante }
   1456       1.7    dante #endif
   1457       1.7    dante 
   1458       1.7    dante 
   1459       1.1    dante /******************************************************************************/
   1460       1.1    dante /*                               Interrupt routines                           */
   1461       1.1    dante /******************************************************************************/
   1462       1.1    dante 
   1463       1.1    dante 
   1464       1.1    dante int
   1465  1.13.2.1  nathanw AscISR(ASC_SOFTC *sc)
   1466       1.1    dante {
   1467       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   1468       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   1469       1.1    dante 	u_int16_t       chipstat;
   1470       1.1    dante 	u_int16_t       saved_ram_addr;
   1471       1.1    dante 	u_int8_t        ctrl_reg;
   1472       1.1    dante 	u_int8_t        saved_ctrl_reg;
   1473       1.1    dante 	int             int_pending;
   1474       1.1    dante 	int             status;
   1475       1.1    dante 	u_int8_t        host_flag;
   1476       1.1    dante 
   1477       1.1    dante 
   1478       1.1    dante 	int_pending = FALSE;
   1479       1.1    dante 
   1480       1.1    dante 	ctrl_reg = ASC_GET_CHIP_CONTROL(iot, ioh);
   1481       1.1    dante 	saved_ctrl_reg = ctrl_reg & (~(ASC_CC_SCSI_RESET | ASC_CC_CHIP_RESET |
   1482       1.1    dante 			   ASC_CC_SINGLE_STEP | ASC_CC_DIAG | ASC_CC_TEST));
   1483       1.1    dante 	chipstat = ASC_GET_CHIP_STATUS(iot, ioh);
   1484       1.7    dante 	if (chipstat & ASC_CSW_SCSI_RESET_LATCH) {
   1485       1.1    dante 		if (!(sc->bus_type & (ASC_IS_VL | ASC_IS_EISA))) {
   1486       1.1    dante 			int_pending = TRUE;
   1487       1.1    dante 			sc->sdtr_done = 0;
   1488       1.1    dante 			saved_ctrl_reg &= (u_int8_t) (~ASC_CC_HALT);
   1489       1.1    dante 
   1490       1.1    dante 			while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_SCSI_RESET_ACTIVE);
   1491       1.1    dante 
   1492       1.1    dante 			ASC_SET_CHIP_CONTROL(iot, ioh, (ASC_CC_CHIP_RESET | ASC_CC_HALT));
   1493       1.1    dante 			ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
   1494       1.1    dante 			ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
   1495       1.1    dante 			ASC_SET_CHIP_STATUS(iot, ioh, 0);
   1496       1.1    dante 			chipstat = ASC_GET_CHIP_STATUS(iot, ioh);
   1497       1.1    dante 		}
   1498       1.7    dante 	}
   1499       1.1    dante 	saved_ram_addr = ASC_GET_CHIP_LRAM_ADDR(iot, ioh);
   1500       1.1    dante 	host_flag = AscReadLramByte(iot, ioh, ASCV_HOST_FLAG_B) &
   1501       1.1    dante 		(u_int8_t) (~ASC_HOST_FLAG_IN_ISR);
   1502       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B,
   1503       1.1    dante 			 (host_flag | ASC_HOST_FLAG_IN_ISR));
   1504       1.1    dante 
   1505       1.1    dante 	if ((chipstat & ASC_CSW_INT_PENDING) || (int_pending)) {
   1506       1.1    dante 		AscAckInterrupt(iot, ioh);
   1507       1.1    dante 		int_pending = TRUE;
   1508       1.1    dante 
   1509       1.1    dante 		if ((chipstat & ASC_CSW_HALTED) &&
   1510       1.1    dante 		    (ctrl_reg & ASC_CC_SINGLE_STEP)) {
   1511       1.1    dante 			AscIsrChipHalted(sc);
   1512       1.1    dante 			saved_ctrl_reg &= ~ASC_CC_HALT;
   1513       1.1    dante 		} else {
   1514       1.1    dante 			if (sc->dvc_cntl & ASC_CNTL_INT_MULTI_Q) {
   1515       1.1    dante 				while (((status = AscIsrQDone(sc)) & 0x01) != 0);
   1516       1.1    dante 			} else {
   1517       1.1    dante 				do {
   1518       1.1    dante 					if ((status = AscIsrQDone(sc)) == 1)
   1519       1.1    dante 						break;
   1520       1.1    dante 				} while (status == 0x11);
   1521       1.1    dante 			}
   1522       1.1    dante 
   1523       1.1    dante 			if (status & 0x80)
   1524       1.1    dante 				int_pending = -1;
   1525       1.1    dante 		}
   1526       1.1    dante 	}
   1527       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B, host_flag);
   1528       1.1    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, saved_ram_addr);
   1529       1.1    dante 	ASC_SET_CHIP_CONTROL(iot, ioh, saved_ctrl_reg);
   1530       1.1    dante 
   1531       1.1    dante 	return (1);
   1532       1.1    dante 	/* return(int_pending); */
   1533       1.1    dante }
   1534       1.1    dante 
   1535       1.1    dante 
   1536       1.1    dante static int
   1537  1.13.2.1  nathanw AscIsrQDone(ASC_SOFTC *sc)
   1538       1.1    dante {
   1539       1.1    dante 	u_int8_t        next_qp;
   1540       1.1    dante 	u_int8_t        n_q_used;
   1541       1.1    dante 	u_int8_t        sg_list_qp;
   1542       1.1    dante 	u_int8_t        sg_queue_cnt;
   1543       1.1    dante 	u_int8_t        q_cnt;
   1544       1.1    dante 	u_int8_t        done_q_tail;
   1545       1.1    dante 	u_int8_t        tid_no;
   1546       1.1    dante 	ASC_SCSI_BIT_ID_TYPE scsi_busy;
   1547       1.1    dante 	ASC_SCSI_BIT_ID_TYPE target_id;
   1548       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   1549       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   1550       1.1    dante 	u_int16_t       q_addr;
   1551       1.1    dante 	u_int16_t       sg_q_addr;
   1552       1.1    dante 	u_int8_t        cur_target_qng;
   1553       1.1    dante 	ASC_QDONE_INFO  scsiq_buf;
   1554       1.1    dante 	ASC_QDONE_INFO *scsiq;
   1555       1.1    dante 	ASC_ISR_CALLBACK asc_isr_callback;
   1556       1.1    dante 
   1557       1.1    dante 
   1558       1.1    dante 	asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
   1559       1.1    dante 	n_q_used = 1;
   1560       1.1    dante 	scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
   1561       1.1    dante 	done_q_tail = ASC_GET_VAR_DONE_QTAIL(iot, ioh);
   1562       1.1    dante 	q_addr = ASC_QNO_TO_QADDR(done_q_tail);
   1563       1.1    dante 	next_qp = AscReadLramByte(iot, ioh, (q_addr + ASC_SCSIQ_B_FWD));
   1564       1.1    dante 
   1565       1.1    dante 	if (next_qp != ASC_QLINK_END) {
   1566       1.1    dante 		ASC_PUT_VAR_DONE_QTAIL(iot, ioh, next_qp);
   1567       1.1    dante 		q_addr = ASC_QNO_TO_QADDR(next_qp);
   1568       1.1    dante 		sg_queue_cnt = _AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq,
   1569       1.1    dante 						     sc->max_dma_count);
   1570       1.1    dante 		AscWriteLramByte(iot, ioh, (q_addr + ASC_SCSIQ_B_STATUS),
   1571       1.1    dante 		      (scsiq->q_status & ~(ASC_QS_READY | ASC_QS_ABORTED)));
   1572       1.1    dante 		tid_no = ASC_TIX_TO_TID(scsiq->d2.target_ix);
   1573       1.1    dante 		target_id = ASC_TIX_TO_TARGET_ID(scsiq->d2.target_ix);
   1574       1.1    dante 		if ((scsiq->cntl & ASC_QC_SG_HEAD) != 0) {
   1575       1.1    dante 			sg_q_addr = q_addr;
   1576       1.1    dante 			sg_list_qp = next_qp;
   1577       1.1    dante 			for (q_cnt = 0; q_cnt < sg_queue_cnt; q_cnt++) {
   1578       1.1    dante 				sg_list_qp = AscReadLramByte(iot, ioh,
   1579       1.1    dante 					       sg_q_addr + ASC_SCSIQ_B_FWD);
   1580       1.1    dante 				sg_q_addr = ASC_QNO_TO_QADDR(sg_list_qp);
   1581       1.1    dante 				if (sg_list_qp == ASC_QLINK_END) {
   1582       1.1    dante 					AscSetLibErrorCode(sc, ASCQ_ERR_SG_Q_LINKS);
   1583       1.1    dante 					scsiq->d3.done_stat = ASC_QD_WITH_ERROR;
   1584       1.1    dante 					scsiq->d3.host_stat = ASC_QHSTA_D_QDONE_SG_LIST_CORRUPTED;
   1585       1.1    dante 					panic("AscIsrQDone: Corrupted SG list encountered");
   1586       1.1    dante 				}
   1587       1.1    dante 				AscWriteLramByte(iot, ioh,
   1588       1.1    dante 				sg_q_addr + ASC_SCSIQ_B_STATUS, ASC_QS_FREE);
   1589       1.1    dante 			}
   1590       1.1    dante 			n_q_used = sg_queue_cnt + 1;
   1591       1.1    dante 			ASC_PUT_VAR_DONE_QTAIL(iot, ioh, sg_list_qp);
   1592       1.1    dante 		}
   1593       1.1    dante 		if (sc->queue_full_or_busy & target_id) {
   1594       1.1    dante 			cur_target_qng = AscReadLramByte(iot, ioh,
   1595       1.1    dante 					ASC_QADR_BEG + scsiq->d2.target_ix);
   1596       1.1    dante 
   1597       1.1    dante 			if (cur_target_qng < sc->max_dvc_qng[tid_no]) {
   1598       1.1    dante 				scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
   1599       1.1    dante 				scsi_busy &= ~target_id;
   1600       1.1    dante 				AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
   1601       1.1    dante 				sc->queue_full_or_busy &= ~target_id;
   1602       1.1    dante 			}
   1603       1.1    dante 		}
   1604       1.1    dante 		if (sc->cur_total_qng >= n_q_used) {
   1605       1.1    dante 			sc->cur_total_qng -= n_q_used;
   1606       1.7    dante 			if (sc->cur_dvc_qng[tid_no] != 0) {
   1607       1.1    dante 				sc->cur_dvc_qng[tid_no]--;
   1608       1.7    dante 			}
   1609       1.1    dante 		} else {
   1610       1.1    dante 			AscSetLibErrorCode(sc, ASCQ_ERR_CUR_QNG);
   1611       1.1    dante 			scsiq->d3.done_stat = ASC_QD_WITH_ERROR;
   1612       1.1    dante 			panic("AscIsrQDone: Attempting to free more queues than are active");
   1613       1.1    dante 		}
   1614       1.1    dante 
   1615       1.8    dante 		if ((adv_ccb_phys_kv(sc, scsiq->d2.ccb_ptr) == 0UL) ||
   1616       1.8    dante 		   ((scsiq->q_status & ASC_QS_ABORTED) != 0)) {
   1617       1.1    dante 			return (0x11);
   1618       1.1    dante 		} else if (scsiq->q_status == ASC_QS_DONE) {
   1619       1.1    dante 			scsiq->remain_bytes += scsiq->extra_bytes;
   1620       1.1    dante 
   1621       1.1    dante 			if (scsiq->d3.done_stat == ASC_QD_WITH_ERROR) {
   1622       1.1    dante 				if (scsiq->d3.host_stat == ASC_QHSTA_M_DATA_OVER_RUN) {
   1623       1.1    dante 					if ((scsiq->cntl & (ASC_QC_DATA_IN | ASC_QC_DATA_OUT)) == 0) {
   1624       1.1    dante 						scsiq->d3.done_stat = ASC_QD_NO_ERROR;
   1625       1.1    dante 						scsiq->d3.host_stat = ASC_QHSTA_NO_ERROR;
   1626       1.1    dante 					}
   1627       1.1    dante 				} else if (scsiq->d3.host_stat == ASC_QHSTA_M_HUNG_REQ_SCSI_BUS_RESET) {
   1628       1.1    dante 					AscStopChip(iot, ioh);
   1629       1.1    dante 					ASC_SET_CHIP_CONTROL(iot, ioh, (ASC_CC_SCSI_RESET | ASC_CC_HALT));
   1630       1.1    dante 					DvcDelayNanoSecond(60000);
   1631       1.1    dante 					ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
   1632       1.1    dante 					ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
   1633       1.1    dante 					ASC_SET_CHIP_STATUS(iot, ioh, 0);
   1634       1.1    dante 					ASC_SET_CHIP_CONTROL(iot, ioh, 0);
   1635       1.1    dante 				}
   1636       1.1    dante 			}
   1637       1.1    dante 			(*asc_isr_callback) (sc, scsiq);
   1638       1.1    dante 
   1639       1.1    dante 			return (1);
   1640       1.1    dante 		} else {
   1641       1.1    dante 			AscSetLibErrorCode(sc, ASCQ_ERR_Q_STATUS);
   1642       1.1    dante 			panic("AscIsrQDone: completed scsiq with unknown status");
   1643       1.1    dante 
   1644       1.1    dante 			return (0x80);
   1645       1.1    dante 		}
   1646       1.1    dante 	}
   1647       1.1    dante 	return (0);
   1648       1.1    dante }
   1649       1.1    dante 
   1650       1.1    dante 
   1651       1.1    dante /*
   1652       1.1    dante  * handle all the conditions that may halt the board
   1653       1.1    dante  * waiting us to intervene
   1654       1.1    dante  */
   1655       1.1    dante static void
   1656  1.13.2.1  nathanw AscIsrChipHalted(ASC_SOFTC *sc)
   1657       1.1    dante {
   1658       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   1659       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   1660       1.1    dante 	EXT_MSG         out_msg;
   1661       1.1    dante 	u_int16_t       int_halt_code;
   1662       1.1    dante 	u_int16_t       halt_q_addr;
   1663       1.1    dante 	u_int8_t        halt_qp;
   1664       1.1    dante 	u_int8_t        target_ix;
   1665       1.1    dante 	u_int8_t        tag_code;
   1666       1.1    dante 	u_int8_t        q_status;
   1667       1.1    dante 	u_int8_t        q_cntl;
   1668       1.1    dante 	u_int8_t        tid_no;
   1669       1.1    dante 	u_int8_t        cur_dvc_qng;
   1670       1.1    dante 	u_int8_t        asyn_sdtr;
   1671       1.1    dante 	u_int8_t        scsi_status;
   1672       1.1    dante 	u_int8_t        sdtr_data;
   1673       1.1    dante 	ASC_SCSI_BIT_ID_TYPE scsi_busy;
   1674       1.1    dante 	ASC_SCSI_BIT_ID_TYPE target_id;
   1675       1.1    dante 
   1676       1.1    dante 
   1677       1.1    dante 	int_halt_code = AscReadLramWord(iot, ioh, ASCV_HALTCODE_W);
   1678       1.1    dante 
   1679       1.1    dante 	halt_qp = AscReadLramByte(iot, ioh, ASCV_CURCDB_B);
   1680       1.1    dante 	halt_q_addr = ASC_QNO_TO_QADDR(halt_qp);
   1681       1.1    dante 	target_ix = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TARGET_IX);
   1682       1.1    dante 	q_cntl = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL);
   1683       1.1    dante 	tid_no = ASC_TIX_TO_TID(target_ix);
   1684       1.1    dante 	target_id = ASC_TID_TO_TARGET_ID(tid_no);
   1685       1.1    dante 
   1686       1.7    dante 	if (sc->pci_fix_asyn_xfer & target_id) {
   1687       1.1    dante 		asyn_sdtr = ASYN_SDTR_DATA_FIX_PCI_REV_AB;
   1688       1.7    dante 	} else {
   1689       1.1    dante 		asyn_sdtr = 0;
   1690       1.7    dante 	}
   1691       1.1    dante 
   1692       1.1    dante 	if (int_halt_code == ASC_HALT_DISABLE_ASYN_USE_SYN_FIX) {
   1693       1.1    dante 		if (sc->pci_fix_asyn_xfer & target_id) {
   1694       1.1    dante 			AscSetChipSDTR(iot, ioh, 0, tid_no);
   1695       1.1    dante 			sc->sdtr_data[tid_no] = 0;
   1696       1.1    dante 		}
   1697       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1698       1.1    dante 	} else if (int_halt_code == ASC_HALT_ENABLE_ASYN_USE_SYN_FIX) {
   1699       1.1    dante 		if (sc->pci_fix_asyn_xfer & target_id) {
   1700       1.1    dante 			AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
   1701       1.1    dante 			sc->sdtr_data[tid_no] = asyn_sdtr;
   1702       1.1    dante 		}
   1703       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1704       1.1    dante 	} else if (int_halt_code == ASC_HALT_EXTMSG_IN) {
   1705       1.1    dante 		AscHandleExtMsgIn(sc, halt_q_addr, q_cntl, target_id,
   1706       1.1    dante 				  tid_no, asyn_sdtr);
   1707       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1708       1.1    dante 	} else if (int_halt_code == ASC_HALT_CHK_CONDITION) {
   1709       1.1    dante 		q_cntl |= ASC_QC_REQ_SENSE;
   1710       1.1    dante 
   1711       1.1    dante 		if (sc->init_sdtr & target_id) {
   1712       1.1    dante 			sc->sdtr_done &= ~target_id;
   1713       1.1    dante 
   1714       1.1    dante 			sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
   1715       1.1    dante 			q_cntl |= ASC_QC_MSG_OUT;
   1716       1.1    dante 			AscMsgOutSDTR(sc, sc->sdtr_period_tbl[(sdtr_data >> 4) &
   1717       1.1    dante 						  (sc->max_sdtr_index - 1)],
   1718       1.1    dante 				      (sdtr_data & ASC_SYN_MAX_OFFSET));
   1719       1.1    dante 		}
   1720       1.1    dante 		AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
   1721       1.1    dante 
   1722       1.1    dante 		tag_code = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TAG_CODE);
   1723       1.1    dante 		tag_code &= 0xDC;
   1724       1.1    dante 
   1725       1.1    dante 		if ((sc->pci_fix_asyn_xfer & target_id) &&
   1726       1.1    dante 		    !(sc->pci_fix_asyn_xfer_always & target_id)) {
   1727       1.1    dante 			tag_code |= (ASC_TAG_FLAG_DISABLE_DISCONNECT |
   1728       1.1    dante 				     ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX);
   1729       1.1    dante 		}
   1730       1.1    dante 		AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TAG_CODE, tag_code);
   1731       1.1    dante 
   1732       1.1    dante 		q_status = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_STATUS);
   1733       1.1    dante 		q_status |= ASC_QS_READY | ASC_QS_BUSY;
   1734       1.1    dante 
   1735       1.1    dante 		AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_STATUS, q_status);
   1736       1.1    dante 
   1737       1.1    dante 		scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
   1738       1.1    dante 		scsi_busy &= ~target_id;
   1739       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
   1740       1.1    dante 
   1741       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1742       1.1    dante 	} else if (int_halt_code == ASC_HALT_SDTR_REJECTED) {
   1743       1.1    dante 		AscMemWordCopyFromLram(iot, ioh, ASCV_MSGOUT_BEG,
   1744       1.1    dante 			     (u_int16_t *) & out_msg, sizeof(EXT_MSG) >> 1);
   1745       1.1    dante 
   1746       1.1    dante 		if ((out_msg.msg_type == MS_EXTEND) &&
   1747       1.1    dante 		    (out_msg.msg_len == MS_SDTR_LEN) &&
   1748       1.1    dante 		    (out_msg.msg_req == MS_SDTR_CODE)) {
   1749       1.1    dante 			sc->init_sdtr &= ~target_id;
   1750       1.1    dante 			sc->sdtr_done &= ~target_id;
   1751       1.1    dante 			AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
   1752       1.1    dante 			sc->sdtr_data[tid_no] = asyn_sdtr;
   1753       1.1    dante 		}
   1754       1.1    dante 		q_cntl &= ~ASC_QC_MSG_OUT;
   1755       1.1    dante 		AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
   1756       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1757       1.1    dante 	} else if (int_halt_code == ASC_HALT_SS_QUEUE_FULL) {
   1758       1.1    dante 		scsi_status = AscReadLramByte(iot, ioh,
   1759       1.1    dante 				       halt_q_addr + ASC_SCSIQ_SCSI_STATUS);
   1760       1.1    dante 		cur_dvc_qng = AscReadLramByte(iot, ioh, target_ix + ASC_QADR_BEG);
   1761       1.1    dante 
   1762       1.1    dante 		if ((cur_dvc_qng > 0) && (sc->cur_dvc_qng[tid_no] > 0)) {
   1763       1.1    dante 			scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
   1764       1.1    dante 			scsi_busy |= target_id;
   1765       1.1    dante 			AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
   1766       1.1    dante 			sc->queue_full_or_busy |= target_id;
   1767       1.1    dante 
   1768       1.1    dante 			if (scsi_status == SS_QUEUE_FULL) {
   1769       1.1    dante 				if (cur_dvc_qng > ASC_MIN_TAGGED_CMD) {
   1770       1.1    dante 					cur_dvc_qng -= 1;
   1771       1.1    dante 					sc->max_dvc_qng[tid_no] = cur_dvc_qng;
   1772       1.1    dante 
   1773       1.1    dante 					AscWriteLramByte(iot, ioh,
   1774       1.1    dante 							 tid_no + ASCV_MAX_DVC_QNG_BEG, cur_dvc_qng);
   1775       1.1    dante 
   1776       1.1    dante #if ASC_QUEUE_FLOW_CONTROL
   1777       1.1    dante 					if ((sc->device[tid_no] != NULL) &&
   1778       1.1    dante 					    (sc->device[tid_no]->queue_curr_depth > cur_dvc_qng)) {
   1779       1.1    dante 						sc->device[tid_no]->queue_curr_depth = cur_dvc_qng;
   1780       1.1    dante 					}
   1781       1.1    dante #endif				/* ASC_QUEUE_FLOW_CONTROL */
   1782       1.1    dante 				}
   1783       1.1    dante 			}
   1784       1.1    dante 		}
   1785       1.1    dante 		AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
   1786       1.1    dante 	}
   1787       1.1    dante 	return;
   1788       1.1    dante }
   1789       1.1    dante 
   1790       1.1    dante 
   1791       1.1    dante static int
   1792  1.13.2.1  nathanw AscWaitTixISRDone(ASC_SOFTC *sc, u_int8_t target_ix)
   1793       1.1    dante {
   1794       1.1    dante 	u_int8_t        cur_req;
   1795       1.1    dante 	u_int8_t        tid_no;
   1796       1.1    dante 	int             i = 0;
   1797       1.1    dante 
   1798       1.1    dante 	tid_no = ASC_TIX_TO_TID(target_ix);
   1799       1.1    dante 	while (i++ < 10) {
   1800       1.1    dante 		if ((cur_req = sc->cur_dvc_qng[tid_no]) == 0)
   1801       1.1    dante 			break;
   1802       1.1    dante 
   1803       1.1    dante 		DvcSleepMilliSecond(1000L);
   1804       1.1    dante 		if (sc->cur_dvc_qng[tid_no] == cur_req)
   1805       1.1    dante 			break;
   1806       1.1    dante 	}
   1807       1.1    dante 	return (1);
   1808       1.1    dante }
   1809       1.1    dante 
   1810       1.1    dante static int
   1811  1.13.2.1  nathanw AscWaitISRDone(ASC_SOFTC *sc)
   1812       1.1    dante {
   1813       1.1    dante 	int             tid;
   1814       1.1    dante 
   1815       1.1    dante 	for (tid = 0; tid <= ASC_MAX_TID; tid++)
   1816       1.1    dante 		AscWaitTixISRDone(sc, ASC_TID_TO_TIX(tid));
   1817       1.1    dante 
   1818       1.1    dante 	return (1);
   1819       1.1    dante }
   1820       1.1    dante 
   1821       1.1    dante 
   1822       1.1    dante static u_int8_t
   1823  1.13.2.1  nathanw _AscCopyLramScsiDoneQ(bus_space_tag_t iot, bus_space_handle_t ioh,
   1824  1.13.2.1  nathanw 	u_int16_t q_addr, ASC_QDONE_INFO *scsiq, u_int32_t max_dma_count)
   1825       1.1    dante {
   1826       1.1    dante 	u_int16_t       _val;
   1827       1.1    dante 	u_int8_t        sg_queue_cnt;
   1828       1.1    dante 
   1829       1.7    dante 	AscGetQDoneInfo(iot, ioh, q_addr + ASC_SCSIQ_DONE_INFO_BEG, scsiq);
   1830       1.7    dante 
   1831       1.1    dante 	_val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
   1832       1.7    dante 	scsiq->q_status = LO_BYTE(_val);
   1833       1.7    dante 	scsiq->q_no = HI_BYTE(_val);
   1834       1.1    dante 	_val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_CNTL);
   1835       1.7    dante 	scsiq->cntl = LO_BYTE(_val);
   1836       1.7    dante 	sg_queue_cnt = HI_BYTE(_val);
   1837       1.1    dante 	_val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_SENSE_LEN);
   1838       1.7    dante 	scsiq->sense_len = LO_BYTE(_val);
   1839       1.7    dante 	scsiq->extra_bytes = HI_BYTE(_val);
   1840       1.1    dante 	scsiq->remain_bytes = AscReadLramWord(iot, ioh,
   1841       1.1    dante 				     q_addr + ASC_SCSIQ_DW_REMAIN_XFER_CNT);
   1842       1.1    dante 	scsiq->remain_bytes &= max_dma_count;
   1843       1.1    dante 
   1844       1.1    dante 	return (sg_queue_cnt);
   1845       1.1    dante }
   1846       1.1    dante 
   1847       1.1    dante 
   1848       1.1    dante static void
   1849  1.13.2.1  nathanw AscGetQDoneInfo(bus_space_tag_t iot, bus_space_handle_t ioh,
   1850  1.13.2.1  nathanw 	u_int16_t addr, ASC_QDONE_INFO	*scsiq)
   1851       1.7    dante {
   1852       1.7    dante 	u_int16_t	val;
   1853       1.7    dante 
   1854       1.7    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   1855       1.7    dante 
   1856       1.7    dante 	val = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1857       1.7    dante 	scsiq->d2.ccb_ptr = MAKELONG(val, ASC_GET_CHIP_LRAM_DATA(iot, ioh));
   1858       1.7    dante 	val = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1859       1.7    dante 	scsiq->d2.target_ix = LO_BYTE(val);
   1860       1.7    dante 	scsiq->d2.flag = HI_BYTE(val);
   1861       1.7    dante 	val = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1862       1.7    dante 	scsiq->d2.cdb_len = LO_BYTE(val);
   1863       1.7    dante 	scsiq->d2.tag_code = HI_BYTE(val);
   1864       1.7    dante 	scsiq->d2.vm_id = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1865       1.7    dante 
   1866       1.7    dante 	val = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1867       1.7    dante 	scsiq->d3.done_stat = LO_BYTE(val);
   1868       1.7    dante 	scsiq->d3.host_stat = HI_BYTE(val);
   1869       1.7    dante 	val = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
   1870       1.7    dante 	scsiq->d3.scsi_stat = LO_BYTE(val);
   1871       1.7    dante 	scsiq->d3.scsi_msg = HI_BYTE(val);
   1872       1.7    dante }
   1873       1.7    dante 
   1874       1.7    dante 
   1875       1.7    dante static void
   1876  1.13.2.1  nathanw AscToggleIRQAct(bus_space_tag_t iot, bus_space_handle_t ioh)
   1877       1.1    dante {
   1878       1.1    dante 
   1879       1.1    dante 	ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_IRQ_ACT);
   1880       1.1    dante 	ASC_SET_CHIP_STATUS(iot, ioh, 0);
   1881       1.1    dante }
   1882       1.1    dante 
   1883       1.1    dante 
   1884       1.1    dante static void
   1885  1.13.2.1  nathanw AscDisableInterrupt(bus_space_tag_t iot, bus_space_handle_t ioh)
   1886       1.1    dante {
   1887       1.1    dante 	u_int16_t       cfg;
   1888       1.1    dante 
   1889       1.1    dante 	cfg = ASC_GET_CHIP_CFG_LSW(iot, ioh);
   1890       1.1    dante 	ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg & (~ASC_CFG0_HOST_INT_ON));
   1891       1.1    dante }
   1892       1.1    dante 
   1893       1.1    dante 
   1894       1.1    dante static void
   1895  1.13.2.1  nathanw AscEnableInterrupt(bus_space_tag_t iot, bus_space_handle_t ioh)
   1896       1.1    dante {
   1897       1.1    dante 	u_int16_t       cfg;
   1898       1.1    dante 
   1899       1.1    dante 	cfg = ASC_GET_CHIP_CFG_LSW(iot, ioh);
   1900       1.1    dante 	ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg | ASC_CFG0_HOST_INT_ON);
   1901       1.1    dante }
   1902       1.1    dante 
   1903       1.1    dante 
   1904       1.9    dante u_int8_t
   1905  1.13.2.1  nathanw AscGetChipIRQ(bus_space_tag_t iot, bus_space_handle_t ioh, u_int16_t bus_type)
   1906       1.1    dante {
   1907       1.1    dante 	u_int16_t       cfg_lsw;
   1908       1.1    dante 	u_int8_t        chip_irq;
   1909       1.1    dante 
   1910       1.1    dante 
   1911  1.13.2.1  nathanw #if 0
   1912  1.13.2.1  nathanw 	if (bus_type & ASC_IS_EISA) {
   1913       1.9    dante 		cfg_lsw = AscGetEisaChipCfg(iot, ioh);
   1914       1.9    dante 		chip_irq = ((cfg_lsw >> 8) & 0x07) + 10;
   1915       1.9    dante 		if((chip_irq == 13) || (chip_irq > 15))
   1916       1.9    dante 			return (0);
   1917       1.9    dante 		return(chip_irq);
   1918       1.1    dante 	}
   1919  1.13.2.1  nathanw #endif
   1920  1.13.2.1  nathanw 	if ((bus_type & ASC_IS_VL) != 0) {
   1921       1.1    dante 		cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
   1922       1.1    dante 		chip_irq = (cfg_lsw >> 2) & 0x07;
   1923       1.1    dante 		if ((chip_irq == 0) ||
   1924       1.1    dante 		    (chip_irq == 4) ||
   1925       1.1    dante 		    (chip_irq == 7)) {
   1926       1.1    dante 			return (0);
   1927       1.1    dante 		}
   1928       1.1    dante 		return (chip_irq + (ASC_MIN_IRQ_NO - 1));
   1929       1.1    dante 	}
   1930       1.1    dante 	cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
   1931       1.1    dante 	chip_irq = (cfg_lsw >> 2) & 0x03;
   1932       1.1    dante 	if (chip_irq == 3)
   1933       1.1    dante 		chip_irq += 2;
   1934       1.1    dante 	return (chip_irq + ASC_MIN_IRQ_NO);
   1935       1.1    dante }
   1936       1.1    dante 
   1937       1.1    dante 
   1938       1.1    dante static u_int8_t
   1939  1.13.2.1  nathanw AscSetChipIRQ(bus_space_tag_t iot, bus_space_handle_t ioh,
   1940  1.13.2.1  nathanw 	u_int8_t irq_no, u_int16_t bus_type)
   1941       1.1    dante {
   1942       1.1    dante 	u_int16_t       cfg_lsw;
   1943       1.1    dante 
   1944       1.1    dante 
   1945       1.1    dante 	if (bus_type & ASC_IS_VL) {
   1946       1.2  thorpej 		if (irq_no) {
   1947       1.1    dante 			if ((irq_no < ASC_MIN_IRQ_NO) || (irq_no > ASC_MAX_IRQ_NO))
   1948       1.1    dante 				irq_no = 0;
   1949       1.1    dante 			else
   1950       1.1    dante 				irq_no -= ASC_MIN_IRQ_NO - 1;
   1951       1.2  thorpej 		}
   1952       1.1    dante 
   1953       1.1    dante 		cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFE3;
   1954       1.1    dante 		cfg_lsw |= 0x0010;
   1955       1.1    dante 		ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
   1956       1.1    dante 		AscToggleIRQAct(iot, ioh);
   1957       1.1    dante 		cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFE0;
   1958       1.1    dante 		cfg_lsw |= (irq_no & 0x07) << 2;
   1959       1.1    dante 		ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
   1960       1.1    dante 		AscToggleIRQAct(iot, ioh);
   1961       1.1    dante 
   1962       1.1    dante 		return (AscGetChipIRQ(iot, ioh, bus_type));
   1963       1.1    dante 	}
   1964       1.1    dante 	if (bus_type & ASC_IS_ISA) {
   1965       1.1    dante 		if (irq_no == 15)
   1966       1.1    dante 			irq_no -= 2;
   1967       1.1    dante 		irq_no -= ASC_MIN_IRQ_NO;
   1968       1.1    dante 		cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFF3;
   1969       1.1    dante 		cfg_lsw |= (irq_no & 0x03) << 2;
   1970       1.1    dante 		ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
   1971       1.1    dante 
   1972       1.1    dante 		return (AscGetChipIRQ(iot, ioh, bus_type));
   1973       1.1    dante 	}
   1974       1.1    dante 	return (0);
   1975       1.1    dante }
   1976       1.1    dante 
   1977       1.1    dante 
   1978       1.1    dante static void
   1979  1.13.2.1  nathanw AscAckInterrupt(bus_space_tag_t iot, bus_space_handle_t ioh)
   1980       1.1    dante {
   1981       1.1    dante 	u_int8_t        host_flag;
   1982       1.1    dante 	u_int8_t        risc_flag;
   1983       1.1    dante 	u_int16_t       loop;
   1984       1.1    dante 
   1985       1.1    dante 
   1986       1.1    dante 	loop = 0;
   1987       1.1    dante 	do {
   1988       1.1    dante 		risc_flag = AscReadLramByte(iot, ioh, ASCV_RISC_FLAG_B);
   1989       1.1    dante 		if (loop++ > 0x7FFF)
   1990       1.1    dante 			break;
   1991       1.1    dante 	} while ((risc_flag & ASC_RISC_FLAG_GEN_INT) != 0);
   1992       1.1    dante 
   1993       1.1    dante 	host_flag = AscReadLramByte(iot, ioh, ASCV_HOST_FLAG_B) &
   1994       1.1    dante 		(~ASC_HOST_FLAG_ACK_INT);
   1995       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B,
   1996       1.1    dante 			 host_flag | ASC_HOST_FLAG_ACK_INT);
   1997       1.1    dante 	ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_INT_ACK);
   1998       1.1    dante 
   1999       1.1    dante 	loop = 0;
   2000       1.1    dante 	while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_INT_PENDING) {
   2001       1.1    dante 		ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_INT_ACK);
   2002       1.1    dante 		if (loop++ > 3)
   2003       1.1    dante 			break;
   2004       1.1    dante 	}
   2005       1.1    dante 
   2006       1.1    dante 	AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B, host_flag);
   2007       1.1    dante }
   2008       1.1    dante 
   2009       1.1    dante 
   2010       1.1    dante static u_int32_t
   2011  1.13.2.1  nathanw AscGetMaxDmaCount(u_int16_t bus_type)
   2012       1.1    dante {
   2013       1.1    dante 	if (bus_type & ASC_IS_ISA)
   2014       1.1    dante 		return (ASC_MAX_ISA_DMA_COUNT);
   2015       1.1    dante 	else if (bus_type & (ASC_IS_EISA | ASC_IS_VL))
   2016       1.1    dante 		return (ASC_MAX_VL_DMA_COUNT);
   2017       1.1    dante 	return (ASC_MAX_PCI_DMA_COUNT);
   2018       1.1    dante }
   2019       1.1    dante 
   2020       1.1    dante 
   2021       1.9    dante u_int16_t
   2022  1.13.2.1  nathanw AscGetIsaDmaChannel(bus_space_tag_t iot, bus_space_handle_t ioh)
   2023       1.1    dante {
   2024       1.1    dante 	u_int16_t       channel;
   2025       1.1    dante 
   2026       1.1    dante 	channel = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0x0003;
   2027       1.1    dante 	if (channel == 0x03)
   2028       1.1    dante 		return (0);
   2029       1.1    dante 	else if (channel == 0x00)
   2030       1.1    dante 		return (7);
   2031       1.1    dante 	return (channel + 4);
   2032       1.1    dante }
   2033       1.1    dante 
   2034       1.1    dante 
   2035       1.1    dante static u_int16_t
   2036  1.13.2.1  nathanw AscSetIsaDmaChannel(bus_space_tag_t iot, bus_space_handle_t ioh,
   2037  1.13.2.1  nathanw 	u_int16_t dma_channel)
   2038       1.1    dante {
   2039       1.1    dante 	u_int16_t       cfg_lsw;
   2040       1.1    dante 	u_int8_t        value;
   2041       1.1    dante 
   2042       1.1    dante 	if ((dma_channel >= 5) && (dma_channel <= 7)) {
   2043       1.1    dante 		if (dma_channel == 7)
   2044       1.1    dante 			value = 0x00;
   2045       1.1    dante 		else
   2046       1.1    dante 			value = dma_channel - 4;
   2047       1.1    dante 		cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFFC;
   2048       1.1    dante 		cfg_lsw |= value;
   2049       1.1    dante 		ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
   2050       1.1    dante 		return (AscGetIsaDmaChannel(iot, ioh));
   2051       1.1    dante 	}
   2052       1.1    dante 	return (0);
   2053       1.1    dante }
   2054       1.1    dante 
   2055       1.1    dante 
   2056       1.1    dante static u_int8_t
   2057  1.13.2.1  nathanw AscGetIsaDmaSpeed(bus_space_tag_t iot, bus_space_handle_t ioh)
   2058       1.1    dante {
   2059       1.1    dante 	u_int8_t        speed_value;
   2060       1.1    dante 
   2061       1.1    dante 	AscSetBank(iot, ioh, 1);
   2062       1.1    dante 	speed_value = ASC_READ_CHIP_DMA_SPEED(iot, ioh);
   2063       1.1    dante 	speed_value &= 0x07;
   2064       1.1    dante 	AscSetBank(iot, ioh, 0);
   2065       1.1    dante 	return (speed_value);
   2066       1.1    dante }
   2067       1.1    dante 
   2068       1.1    dante 
   2069       1.1    dante static u_int8_t
   2070  1.13.2.1  nathanw AscSetIsaDmaSpeed(bus_space_tag_t iot, bus_space_handle_t ioh,
   2071  1.13.2.1  nathanw 	u_int8_t speed_value)
   2072       1.1    dante {
   2073       1.1    dante 	speed_value &= 0x07;
   2074       1.1    dante 	AscSetBank(iot, ioh, 1);
   2075       1.1    dante 	ASC_WRITE_CHIP_DMA_SPEED(iot, ioh, speed_value);
   2076       1.1    dante 	AscSetBank(iot, ioh, 0);
   2077       1.1    dante 	return (AscGetIsaDmaSpeed(iot, ioh));
   2078       1.1    dante }
   2079       1.1    dante 
   2080       1.1    dante 
   2081       1.1    dante /******************************************************************************/
   2082       1.1    dante /*                              Messages routines                             */
   2083       1.1    dante /******************************************************************************/
   2084       1.1    dante 
   2085       1.1    dante 
   2086       1.1    dante static void
   2087  1.13.2.1  nathanw AscHandleExtMsgIn(ASC_SOFTC *sc, u_int16_t halt_q_addr, u_int8_t q_cntl,
   2088  1.13.2.1  nathanw 	ASC_SCSI_BIT_ID_TYPE target_id, int tid_no, u_int8_t asyn_sdtr)
   2089       1.1    dante {
   2090       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2091       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2092       1.1    dante 	EXT_MSG         ext_msg;
   2093       1.1    dante 	u_int8_t        sdtr_data;
   2094       1.1    dante 	int             sdtr_accept;
   2095       1.1    dante 
   2096       1.1    dante 
   2097       1.1    dante 	AscMemWordCopyFromLram(iot, ioh, ASCV_MSGIN_BEG,
   2098       1.1    dante 			     (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
   2099       1.1    dante 
   2100       1.1    dante 	if (ext_msg.msg_type == MS_EXTEND &&
   2101       1.1    dante 	    ext_msg.msg_req == MS_SDTR_CODE &&
   2102       1.1    dante 	    ext_msg.msg_len == MS_SDTR_LEN) {
   2103       1.1    dante 		sdtr_accept = TRUE;
   2104       1.1    dante 
   2105       1.1    dante 		if (ext_msg.req_ack_offset > ASC_SYN_MAX_OFFSET) {
   2106       1.1    dante 			sdtr_accept = FALSE;
   2107       1.1    dante 			ext_msg.req_ack_offset = ASC_SYN_MAX_OFFSET;
   2108       1.1    dante 		}
   2109       1.1    dante 		if ((ext_msg.xfer_period <
   2110       1.1    dante 		     sc->sdtr_period_tbl[sc->host_init_sdtr_index]) ||
   2111       1.1    dante 		    (ext_msg.xfer_period >
   2112       1.1    dante 		     sc->sdtr_period_tbl[sc->max_sdtr_index])) {
   2113       1.1    dante 			sdtr_accept = FALSE;
   2114       1.1    dante 			ext_msg.xfer_period = sc->sdtr_period_tbl[sc->host_init_sdtr_index];
   2115       1.1    dante 		}
   2116       1.1    dante 		if (sdtr_accept) {
   2117       1.1    dante 			sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
   2118       1.1    dante 						   ext_msg.req_ack_offset);
   2119       1.1    dante 			if (sdtr_data == 0xFF) {
   2120       1.1    dante 				q_cntl |= ASC_QC_MSG_OUT;
   2121       1.1    dante 				sc->init_sdtr &= ~target_id;
   2122       1.1    dante 				sc->sdtr_done &= ~target_id;
   2123       1.1    dante 				AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
   2124       1.1    dante 				sc->sdtr_data[tid_no] = asyn_sdtr;
   2125       1.1    dante 			}
   2126       1.1    dante 		}
   2127       1.1    dante 		if (ext_msg.req_ack_offset == 0) {
   2128       1.1    dante 			q_cntl &= ~ASC_QC_MSG_OUT;
   2129       1.1    dante 			sc->init_sdtr &= ~target_id;
   2130       1.1    dante 			sc->sdtr_done &= ~target_id;
   2131       1.1    dante 			AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
   2132       1.1    dante 		} else {
   2133       1.1    dante 			if (sdtr_accept && (q_cntl & ASC_QC_MSG_OUT)) {
   2134       1.1    dante 				q_cntl &= ~ASC_QC_MSG_OUT;
   2135       1.1    dante 				sc->sdtr_done |= target_id;
   2136       1.1    dante 				sc->init_sdtr |= target_id;
   2137       1.1    dante 				sc->pci_fix_asyn_xfer &= ~target_id;
   2138       1.1    dante 				sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
   2139       1.1    dante 						    ext_msg.req_ack_offset);
   2140       1.1    dante 				AscSetChipSDTR(iot, ioh, sdtr_data, tid_no);
   2141       1.1    dante 				sc->sdtr_data[tid_no] = sdtr_data;
   2142       1.1    dante 			} else {
   2143       1.1    dante 				q_cntl |= ASC_QC_MSG_OUT;
   2144       1.1    dante 				AscMsgOutSDTR(sc, ext_msg.xfer_period,
   2145       1.1    dante 					      ext_msg.req_ack_offset);
   2146       1.1    dante 				sc->pci_fix_asyn_xfer &= ~target_id;
   2147       1.1    dante 				sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
   2148       1.1    dante 						    ext_msg.req_ack_offset);
   2149       1.1    dante 				AscSetChipSDTR(iot, ioh, sdtr_data, tid_no);
   2150       1.1    dante 				sc->sdtr_data[tid_no] = sdtr_data;
   2151       1.1    dante 				sc->sdtr_done |= target_id;
   2152       1.1    dante 				sc->init_sdtr |= target_id;
   2153       1.1    dante 			}
   2154       1.1    dante 		}
   2155       1.1    dante 	} else if (ext_msg.msg_type == MS_EXTEND &&
   2156       1.1    dante 		   ext_msg.msg_req == MS_WDTR_CODE &&
   2157       1.1    dante 		   ext_msg.msg_len == MS_WDTR_LEN) {
   2158       1.1    dante 		ext_msg.wdtr_width = 0;
   2159       1.1    dante 		AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
   2160       1.1    dante 			     (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
   2161       1.1    dante 		q_cntl |= ASC_QC_MSG_OUT;
   2162       1.1    dante 	} else {
   2163       1.1    dante 		ext_msg.msg_type = M1_MSG_REJECT;
   2164       1.1    dante 		AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
   2165       1.1    dante 			     (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
   2166       1.1    dante 		q_cntl |= ASC_QC_MSG_OUT;
   2167       1.1    dante 	}
   2168       1.1    dante 
   2169       1.1    dante 	AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
   2170       1.1    dante }
   2171       1.1    dante 
   2172       1.1    dante 
   2173       1.1    dante static u_int8_t
   2174  1.13.2.1  nathanw AscMsgOutSDTR(ASC_SOFTC *sc, u_int8_t sdtr_period, u_int8_t sdtr_offset)
   2175       1.1    dante {
   2176       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2177       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2178       1.1    dante 	EXT_MSG         sdtr_buf;
   2179       1.1    dante 	u_int8_t        sdtr_period_index;
   2180       1.1    dante 
   2181       1.1    dante 
   2182       1.1    dante 	sdtr_buf.msg_type = MS_EXTEND;
   2183       1.1    dante 	sdtr_buf.msg_len = MS_SDTR_LEN;
   2184       1.1    dante 	sdtr_buf.msg_req = MS_SDTR_CODE;
   2185       1.1    dante 	sdtr_buf.xfer_period = sdtr_period;
   2186       1.1    dante 	sdtr_offset &= ASC_SYN_MAX_OFFSET;
   2187       1.1    dante 	sdtr_buf.req_ack_offset = sdtr_offset;
   2188       1.1    dante 	if ((sdtr_period_index = AscGetSynPeriodIndex(sc, sdtr_period)) <=
   2189       1.1    dante 	    sc->max_sdtr_index) {
   2190       1.1    dante 		AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
   2191       1.1    dante 			    (u_int16_t *) & sdtr_buf, sizeof(EXT_MSG) >> 1);
   2192       1.1    dante 		return ((sdtr_period_index << 4) | sdtr_offset);
   2193       1.1    dante 	} else {
   2194       1.1    dante 		sdtr_buf.req_ack_offset = 0;
   2195       1.1    dante 		AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
   2196       1.1    dante 			    (u_int16_t *) & sdtr_buf, sizeof(EXT_MSG) >> 1);
   2197       1.1    dante 		return (0);
   2198       1.1    dante 	}
   2199       1.1    dante }
   2200       1.1    dante 
   2201       1.1    dante 
   2202       1.1    dante /******************************************************************************/
   2203       1.1    dante /*                                  SDTR routines                             */
   2204       1.1    dante /******************************************************************************/
   2205       1.1    dante 
   2206       1.1    dante 
   2207       1.1    dante static void
   2208  1.13.2.1  nathanw AscSetChipSDTR(bus_space_tag_t iot, bus_space_handle_t ioh,
   2209  1.13.2.1  nathanw 	u_int8_t sdtr_data, u_int8_t tid_no)
   2210       1.1    dante {
   2211       1.4    dante 	AscSetChipSynRegAtID(iot, ioh, tid_no, sdtr_data);
   2212       1.1    dante 	AscWriteLramByte(iot, ioh, tid_no + ASCV_SDTR_DONE_BEG, sdtr_data);
   2213       1.1    dante }
   2214       1.1    dante 
   2215       1.1    dante 
   2216       1.1    dante static u_int8_t
   2217  1.13.2.1  nathanw AscCalSDTRData(ASC_SOFTC *sc, u_int8_t sdtr_period, u_int8_t syn_offset)
   2218       1.1    dante {
   2219       1.1    dante 	u_int8_t        byte;
   2220       1.1    dante 	u_int8_t        sdtr_period_ix;
   2221       1.1    dante 
   2222       1.1    dante 	sdtr_period_ix = AscGetSynPeriodIndex(sc, sdtr_period);
   2223       1.1    dante 	if (sdtr_period_ix > sc->max_sdtr_index)
   2224       1.1    dante 		return (0xFF);
   2225       1.1    dante 
   2226       1.1    dante 	byte = (sdtr_period_ix << 4) | (syn_offset & ASC_SYN_MAX_OFFSET);
   2227       1.1    dante 	return (byte);
   2228       1.1    dante }
   2229       1.1    dante 
   2230       1.1    dante 
   2231       1.1    dante static u_int8_t
   2232  1.13.2.1  nathanw AscGetSynPeriodIndex(ASC_SOFTC *sc, u_int8_t syn_time)
   2233       1.1    dante {
   2234       1.1    dante 	u_int8_t       *period_table;
   2235       1.1    dante 	int             max_index;
   2236       1.1    dante 	int             min_index;
   2237       1.1    dante 	int             i;
   2238       1.1    dante 
   2239       1.1    dante 	period_table = sc->sdtr_period_tbl;
   2240       1.1    dante 	max_index = sc->max_sdtr_index;
   2241       1.1    dante 	min_index = sc->host_init_sdtr_index;
   2242       1.1    dante 	if ((syn_time <= period_table[max_index])) {
   2243       1.1    dante 		for (i = min_index; i < (max_index - 1); i++) {
   2244       1.1    dante 			if (syn_time <= period_table[i])
   2245       1.1    dante 				return (i);
   2246       1.1    dante 		}
   2247       1.1    dante 
   2248       1.1    dante 		return (max_index);
   2249       1.1    dante 	} else
   2250       1.1    dante 		return (max_index + 1);
   2251       1.1    dante }
   2252       1.1    dante 
   2253       1.1    dante 
   2254       1.1    dante /******************************************************************************/
   2255       1.1    dante /*                                 Queue routines                             */
   2256       1.1    dante /******************************************************************************/
   2257       1.1    dante 
   2258       1.1    dante /*
   2259       1.1    dante  * Send a command to the board
   2260       1.1    dante  */
   2261       1.1    dante int
   2262  1.13.2.1  nathanw AscExeScsiQueue(ASC_SOFTC *sc, ASC_SCSI_Q *scsiq)
   2263       1.1    dante {
   2264       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2265       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2266       1.1    dante 	ASC_SG_HEAD    *sg_head = scsiq->sg_head;
   2267       1.1    dante 	int             retval;
   2268       1.1    dante 	int             n_q_required;
   2269       1.1    dante 	int             disable_syn_offset_one_fix;
   2270       1.1    dante 	int             i;
   2271       1.1    dante 	u_int32_t       addr;
   2272       1.1    dante 	u_int16_t       sg_entry_cnt = 0;
   2273       1.1    dante 	u_int16_t       sg_entry_cnt_minus_one = 0;
   2274       1.1    dante 	u_int8_t        target_ix;
   2275       1.1    dante 	u_int8_t        tid_no;
   2276       1.1    dante 	u_int8_t        sdtr_data;
   2277       1.1    dante 	u_int8_t        extra_bytes;
   2278       1.1    dante 	u_int8_t        scsi_cmd;
   2279       1.1    dante 	u_int32_t       data_cnt;
   2280       1.1    dante 
   2281       1.1    dante 
   2282       1.1    dante 	scsiq->q1.q_no = 0;
   2283       1.1    dante 	if ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)
   2284       1.1    dante 		scsiq->q1.extra_bytes = 0;
   2285       1.1    dante 
   2286       1.1    dante 	retval = ASC_BUSY;
   2287       1.1    dante 	target_ix = scsiq->q2.target_ix;
   2288       1.1    dante 	tid_no = ASC_TIX_TO_TID(target_ix);
   2289       1.1    dante 	n_q_required = 1;
   2290       1.1    dante 
   2291       1.1    dante 	if (scsiq->cdbptr[0] == SCSICMD_RequestSense)
   2292       1.1    dante 		if ((sc->init_sdtr & scsiq->q1.target_id) != 0) {
   2293       1.1    dante 			sc->sdtr_done &= ~scsiq->q1.target_id;
   2294       1.1    dante 			sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
   2295       1.1    dante 			AscMsgOutSDTR(sc, sc->sdtr_period_tbl[(sdtr_data >> 4) &
   2296       1.1    dante 						  (sc->max_sdtr_index - 1)],
   2297       1.1    dante 				      sdtr_data & ASC_SYN_MAX_OFFSET);
   2298       1.1    dante 			scsiq->q1.cntl |= (ASC_QC_MSG_OUT | ASC_QC_URGENT);
   2299       1.1    dante 		}
   2300       1.1    dante 	/*
   2301       1.1    dante 	 * if there is just one segment into S/G list then
   2302       1.1    dante 	 * map it as it was a single request, filling
   2303       1.1    dante 	 * data_addr and data_cnt of ASC_SCSIQ structure.
   2304       1.1    dante 	 */
   2305       1.1    dante 	if ((scsiq->q1.cntl & ASC_QC_SG_HEAD) != 0) {
   2306       1.1    dante 		sg_entry_cnt = sg_head->entry_cnt;
   2307       1.1    dante 
   2308       1.1    dante 		if (sg_entry_cnt < 1)
   2309       1.1    dante 			panic("AscExeScsiQueue: Queue with QC_SG_HEAD set but %d segs.",
   2310       1.1    dante 			      sg_entry_cnt);
   2311       1.1    dante 
   2312       1.1    dante 		if (sg_entry_cnt > ASC_MAX_SG_LIST)
   2313       1.1    dante 			panic("AscExeScsiQueue: Queue with too many segs.");
   2314       1.1    dante 
   2315       1.1    dante 		if (sg_entry_cnt == 1) {
   2316       1.1    dante 			scsiq->q1.data_addr = sg_head->sg_list[0].addr;
   2317       1.1    dante 			scsiq->q1.data_cnt = sg_head->sg_list[0].bytes;
   2318       1.1    dante 			scsiq->q1.cntl &= ~(ASC_QC_SG_HEAD | ASC_QC_SG_SWAP_QUEUE);
   2319       1.1    dante 		}
   2320       1.1    dante 		sg_entry_cnt_minus_one = sg_entry_cnt - 1;
   2321       1.1    dante 	}
   2322       1.1    dante 	scsi_cmd = scsiq->cdbptr[0];
   2323       1.1    dante 	disable_syn_offset_one_fix = FALSE;
   2324       1.1    dante 	if ((sc->pci_fix_asyn_xfer & scsiq->q1.target_id) &&
   2325       1.1    dante 	    !(sc->pci_fix_asyn_xfer_always & scsiq->q1.target_id)) {
   2326       1.1    dante 		if (scsiq->q1.cntl & ASC_QC_SG_HEAD) {
   2327       1.1    dante 			data_cnt = 0;
   2328       1.1    dante 			for (i = 0; i < sg_entry_cnt; i++)
   2329       1.1    dante 				data_cnt += sg_head->sg_list[i].bytes;
   2330       1.1    dante 		} else {
   2331       1.1    dante 			data_cnt = scsiq->q1.data_cnt;
   2332       1.1    dante 		}
   2333       1.1    dante 
   2334       1.1    dante 		if (data_cnt != 0ul) {
   2335       1.1    dante 			if (data_cnt < 512ul) {
   2336       1.1    dante 				disable_syn_offset_one_fix = TRUE;
   2337       1.1    dante 			} else {
   2338       1.1    dante 				if (scsi_cmd == SCSICMD_Inquiry ||
   2339       1.1    dante 				    scsi_cmd == SCSICMD_RequestSense ||
   2340       1.1    dante 				    scsi_cmd == SCSICMD_ReadCapacity ||
   2341       1.1    dante 				    scsi_cmd == SCSICMD_ReadTOC ||
   2342       1.1    dante 				    scsi_cmd == SCSICMD_ModeSelect6 ||
   2343       1.1    dante 				    scsi_cmd == SCSICMD_ModeSense6 ||
   2344       1.1    dante 				    scsi_cmd == SCSICMD_ModeSelect10 ||
   2345       1.1    dante 				    scsi_cmd == SCSICMD_ModeSense10) {
   2346       1.1    dante 					disable_syn_offset_one_fix = TRUE;
   2347       1.1    dante 				}
   2348       1.1    dante 			}
   2349       1.1    dante 		}
   2350       1.1    dante 	}
   2351       1.1    dante 	if (disable_syn_offset_one_fix) {
   2352       1.1    dante 		scsiq->q2.tag_code &= ~M2_QTAG_MSG_SIMPLE;
   2353       1.1    dante 		scsiq->q2.tag_code |= (ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX |
   2354       1.1    dante 				       ASC_TAG_FLAG_DISABLE_DISCONNECT);
   2355       1.1    dante 	} else {
   2356       1.1    dante 		scsiq->q2.tag_code &= 0x23;
   2357       1.1    dante 	}
   2358       1.1    dante 
   2359       1.1    dante 	if ((scsiq->q1.cntl & ASC_QC_SG_HEAD) != 0) {
   2360       1.1    dante 		if (sc->bug_fix_cntl) {
   2361       1.1    dante 			if (sc->bug_fix_cntl & ASC_BUG_FIX_IF_NOT_DWB) {
   2362       1.1    dante 				if ((scsi_cmd == SCSICMD_Read6) || (scsi_cmd == SCSICMD_Read10)) {
   2363       1.1    dante 					addr = sg_head->sg_list[sg_entry_cnt_minus_one].addr +
   2364       1.1    dante 						sg_head->sg_list[sg_entry_cnt_minus_one].bytes;
   2365       1.1    dante 					extra_bytes = addr & 0x0003;
   2366       1.1    dante 					if ((extra_bytes != 0) &&
   2367       1.1    dante 					    ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)) {
   2368       1.1    dante 						scsiq->q2.tag_code |= ASC_TAG_FLAG_EXTRA_BYTES;
   2369       1.1    dante 						scsiq->q1.extra_bytes = extra_bytes;
   2370       1.1    dante 						sg_head->sg_list[sg_entry_cnt_minus_one].bytes -=
   2371       1.1    dante 							extra_bytes;
   2372       1.1    dante 					}
   2373       1.1    dante 				}
   2374       1.1    dante 			}
   2375       1.1    dante 		}
   2376       1.1    dante 		sg_head->entry_to_copy = sg_head->entry_cnt;
   2377       1.1    dante 		n_q_required = AscSgListToQueue(sg_entry_cnt);
   2378       1.1    dante 		if ((AscGetNumOfFreeQueue(sc, target_ix, n_q_required) >= n_q_required)
   2379       1.1    dante 		    || ((scsiq->q1.cntl & ASC_QC_URGENT) != 0)) {
   2380       1.1    dante 			retval = AscSendScsiQueue(sc, scsiq, n_q_required);
   2381       1.1    dante 		}
   2382       1.1    dante 	} else {
   2383       1.1    dante 		if (sc->bug_fix_cntl) {
   2384       1.1    dante 			if (sc->bug_fix_cntl & ASC_BUG_FIX_IF_NOT_DWB) {
   2385       1.1    dante 				if ((scsi_cmd == SCSICMD_Read6) || (scsi_cmd == SCSICMD_Read10)) {
   2386       1.1    dante 					addr = scsiq->q1.data_addr + scsiq->q1.data_cnt;
   2387       1.1    dante 					extra_bytes = addr & 0x0003;
   2388       1.1    dante 					if ((extra_bytes != 0) &&
   2389       1.1    dante 					    ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)) {
   2390       1.1    dante 						if ((scsiq->q1.data_cnt & 0x01FF) == 0) {
   2391       1.1    dante 							scsiq->q2.tag_code |= ASC_TAG_FLAG_EXTRA_BYTES;
   2392       1.1    dante 							scsiq->q1.data_cnt -= extra_bytes;
   2393       1.1    dante 							scsiq->q1.extra_bytes = extra_bytes;
   2394       1.1    dante 						}
   2395       1.1    dante 					}
   2396       1.1    dante 				}
   2397       1.1    dante 			}
   2398       1.1    dante 		}
   2399       1.1    dante 		n_q_required = 1;
   2400       1.1    dante 		if ((AscGetNumOfFreeQueue(sc, target_ix, 1) >= 1) ||
   2401       1.1    dante 		    ((scsiq->q1.cntl & ASC_QC_URGENT) != 0)) {
   2402       1.1    dante 			retval = AscSendScsiQueue(sc, scsiq, n_q_required);
   2403       1.1    dante 		}
   2404       1.1    dante 	}
   2405       1.1    dante 
   2406       1.1    dante 	return (retval);
   2407       1.1    dante }
   2408       1.1    dante 
   2409       1.1    dante 
   2410       1.1    dante static int
   2411  1.13.2.1  nathanw AscSendScsiQueue(ASC_SOFTC *sc, ASC_SCSI_Q *scsiq, u_int8_t n_q_required)
   2412       1.1    dante {
   2413       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2414       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2415       1.1    dante 	u_int8_t        free_q_head;
   2416       1.1    dante 	u_int8_t        next_qp;
   2417       1.1    dante 	u_int8_t        tid_no;
   2418       1.1    dante 	u_int8_t        target_ix;
   2419       1.1    dante 	int             retval;
   2420       1.1    dante 
   2421       1.1    dante 
   2422       1.1    dante 	target_ix = scsiq->q2.target_ix;
   2423       1.1    dante 	tid_no = ASC_TIX_TO_TID(target_ix);
   2424       1.1    dante 	retval = ASC_BUSY;
   2425       1.1    dante 	free_q_head = ASC_GET_VAR_FREE_QHEAD(iot, ioh);
   2426       1.1    dante 
   2427       1.1    dante 	if ((next_qp = AscAllocMultipleFreeQueue(iot, ioh, free_q_head, n_q_required))
   2428       1.1    dante 	    != ASC_QLINK_END) {
   2429       1.1    dante 		if (n_q_required > 1) {
   2430       1.1    dante 			sc->last_q_shortage = 0;
   2431       1.1    dante 			scsiq->sg_head->queue_cnt = n_q_required - 1;
   2432       1.1    dante 		}
   2433       1.1    dante 		scsiq->q1.q_no = free_q_head;
   2434       1.1    dante 
   2435       1.1    dante 		if ((retval = AscPutReadySgListQueue(sc, scsiq, free_q_head)) == ASC_NOERROR) {
   2436       1.1    dante 			ASC_PUT_VAR_FREE_QHEAD(iot, ioh, next_qp);
   2437       1.1    dante 			sc->cur_total_qng += n_q_required;
   2438       1.1    dante 			sc->cur_dvc_qng[tid_no]++;
   2439       1.1    dante 		}
   2440       1.1    dante 	}
   2441       1.1    dante 	return (retval);
   2442       1.1    dante }
   2443       1.1    dante 
   2444       1.1    dante 
   2445       1.1    dante static int
   2446  1.13.2.1  nathanw AscPutReadySgListQueue(ASC_SOFTC *sc, ASC_SCSI_Q *scsiq, u_int8_t q_no)
   2447       1.1    dante {
   2448       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2449       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2450       1.1    dante 	int             retval;
   2451       1.1    dante 	int             i;
   2452       1.1    dante 	ASC_SG_HEAD    *sg_head;
   2453       1.1    dante 	ASC_SG_LIST_Q   scsi_sg_q;
   2454       1.1    dante 	u_int32_t       saved_data_addr;
   2455       1.1    dante 	u_int32_t       saved_data_cnt;
   2456       1.1    dante 	u_int16_t       sg_list_dwords;
   2457       1.1    dante 	u_int16_t       sg_index;
   2458       1.1    dante 	u_int16_t       sg_entry_cnt;
   2459       1.1    dante 	u_int16_t       q_addr;
   2460       1.1    dante 	u_int8_t        next_qp;
   2461       1.1    dante 
   2462       1.1    dante 
   2463       1.1    dante 	saved_data_addr = scsiq->q1.data_addr;
   2464       1.1    dante 	saved_data_cnt = scsiq->q1.data_cnt;
   2465       1.1    dante 
   2466       1.1    dante 	if ((sg_head = scsiq->sg_head) != 0) {
   2467       1.1    dante 		scsiq->q1.data_addr = sg_head->sg_list[0].addr;
   2468       1.1    dante 		scsiq->q1.data_cnt = sg_head->sg_list[0].bytes;
   2469       1.1    dante 		sg_entry_cnt = sg_head->entry_cnt - 1;
   2470       1.1    dante 		if (sg_entry_cnt != 0) {
   2471       1.1    dante 			q_addr = ASC_QNO_TO_QADDR(q_no);
   2472       1.1    dante 			sg_index = 1;
   2473       1.1    dante 			scsiq->q1.sg_queue_cnt = sg_head->queue_cnt;
   2474       1.1    dante 			scsi_sg_q.sg_head_qp = q_no;
   2475       1.1    dante 			scsi_sg_q.cntl = ASC_QCSG_SG_XFER_LIST;
   2476       1.1    dante 
   2477       1.1    dante 			for (i = 0; i < sg_head->queue_cnt; i++) {
   2478       1.1    dante 				scsi_sg_q.seq_no = i + 1;
   2479       1.1    dante 				if (sg_entry_cnt > ASC_SG_LIST_PER_Q) {
   2480       1.1    dante 					sg_list_dwords = ASC_SG_LIST_PER_Q * 2;
   2481       1.1    dante 					sg_entry_cnt -= ASC_SG_LIST_PER_Q;
   2482       1.1    dante 					if (i == 0) {
   2483       1.1    dante 						scsi_sg_q.sg_list_cnt = ASC_SG_LIST_PER_Q;
   2484       1.1    dante 						scsi_sg_q.sg_cur_list_cnt = ASC_SG_LIST_PER_Q;
   2485       1.1    dante 					} else {
   2486       1.1    dante 						scsi_sg_q.sg_list_cnt = ASC_SG_LIST_PER_Q - 1;
   2487       1.1    dante 						scsi_sg_q.sg_cur_list_cnt = ASC_SG_LIST_PER_Q - 1;
   2488       1.1    dante 					}
   2489       1.1    dante 				} else {
   2490       1.1    dante 					scsi_sg_q.cntl |= ASC_QCSG_SG_XFER_END;
   2491       1.1    dante 					sg_list_dwords = sg_entry_cnt << 1;
   2492       1.1    dante 					if (i == 0) {
   2493       1.1    dante 						scsi_sg_q.sg_list_cnt = sg_entry_cnt;
   2494       1.1    dante 						scsi_sg_q.sg_cur_list_cnt = sg_entry_cnt;
   2495       1.1    dante 					} else {
   2496       1.1    dante 						scsi_sg_q.sg_list_cnt = sg_entry_cnt - 1;
   2497       1.1    dante 						scsi_sg_q.sg_cur_list_cnt = sg_entry_cnt - 1;
   2498       1.1    dante 					}
   2499       1.1    dante 
   2500       1.1    dante 					sg_entry_cnt = 0;
   2501       1.1    dante 				}
   2502       1.1    dante 
   2503       1.1    dante 				next_qp = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_FWD);
   2504       1.1    dante 				scsi_sg_q.q_no = next_qp;
   2505       1.1    dante 				q_addr = ASC_QNO_TO_QADDR(next_qp);
   2506       1.1    dante 
   2507       1.1    dante 				/*
   2508       1.1    dante 				 * Tell the board how many entries are in the S/G list
   2509       1.1    dante 				 */
   2510       1.1    dante 				AscMemWordCopyToLram(iot, ioh, q_addr + ASC_SCSIQ_SGHD_CPY_BEG,
   2511       1.7    dante 							(u_int16_t *) & scsi_sg_q,
   2512       1.7    dante 							sizeof(ASC_SG_LIST_Q) >> 1);
   2513       1.1    dante 				/*
   2514       1.1    dante 				 * Tell the board the addresses of the S/G list segments
   2515       1.1    dante 				 */
   2516       1.1    dante 				AscMemDWordCopyToLram(iot, ioh, q_addr + ASC_SGQ_LIST_BEG,
   2517       1.7    dante 							(u_int32_t *) & sg_head->sg_list[sg_index],
   2518       1.7    dante 							sg_list_dwords);
   2519       1.1    dante 				sg_index += ASC_SG_LIST_PER_Q;
   2520       1.1    dante 			}
   2521       1.1    dante 		}
   2522       1.1    dante 	}
   2523       1.1    dante 	retval = AscPutReadyQueue(sc, scsiq, q_no);
   2524       1.1    dante 	scsiq->q1.data_addr = saved_data_addr;
   2525       1.1    dante 	scsiq->q1.data_cnt = saved_data_cnt;
   2526       1.1    dante 	return (retval);
   2527       1.1    dante }
   2528       1.1    dante 
   2529       1.1    dante 
   2530       1.1    dante static int
   2531  1.13.2.1  nathanw AscPutReadyQueue(ASC_SOFTC *sc, ASC_SCSI_Q *scsiq, u_int8_t q_no)
   2532       1.1    dante {
   2533       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2534       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2535       1.1    dante 	u_int16_t       q_addr;
   2536       1.1    dante 	u_int8_t        tid_no;
   2537       1.1    dante 	u_int8_t        sdtr_data;
   2538       1.1    dante 	u_int8_t        syn_period_ix;
   2539       1.1    dante 	u_int8_t        syn_offset;
   2540       1.1    dante 
   2541       1.1    dante 
   2542       1.1    dante 	if (((sc->init_sdtr & scsiq->q1.target_id) != 0) &&
   2543       1.1    dante 	    ((sc->sdtr_done & scsiq->q1.target_id) == 0)) {
   2544       1.1    dante 		tid_no = ASC_TIX_TO_TID(scsiq->q2.target_ix);
   2545       1.1    dante 		sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
   2546       1.1    dante 		syn_period_ix = (sdtr_data >> 4) & (sc->max_sdtr_index - 1);
   2547       1.1    dante 		syn_offset = sdtr_data & ASC_SYN_MAX_OFFSET;
   2548       1.1    dante 		AscMsgOutSDTR(sc, sc->sdtr_period_tbl[syn_period_ix], syn_offset);
   2549       1.1    dante 		scsiq->q1.cntl |= ASC_QC_MSG_OUT;
   2550       1.1    dante 	}
   2551       1.1    dante 	q_addr = ASC_QNO_TO_QADDR(q_no);
   2552       1.1    dante 
   2553       1.1    dante 	if ((scsiq->q1.target_id & sc->use_tagged_qng) == 0) {
   2554       1.1    dante 		scsiq->q2.tag_code &= ~M2_QTAG_MSG_SIMPLE;
   2555       1.1    dante 	}
   2556       1.1    dante 	scsiq->q1.status = ASC_QS_FREE;
   2557       1.1    dante 	AscMemWordCopyToLram(iot, ioh, q_addr + ASC_SCSIQ_CDB_BEG,
   2558       1.1    dante 		       (u_int16_t *) scsiq->cdbptr, scsiq->q2.cdb_len >> 1);
   2559       1.1    dante 
   2560       1.7    dante 	AscPutSCSIQ(iot, ioh, q_addr + ASC_SCSIQ_CPY_BEG, scsiq);
   2561       1.1    dante 
   2562       1.1    dante 	/*
   2563       1.1    dante 	 * Let's start the command
   2564       1.1    dante 	 */
   2565       1.1    dante 	AscWriteLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
   2566       1.1    dante 			 (scsiq->q1.q_no << 8) | ASC_QS_READY);
   2567       1.1    dante 
   2568       1.1    dante 	return (ASC_NOERROR);
   2569       1.1    dante }
   2570       1.1    dante 
   2571       1.1    dante 
   2572       1.7    dante static void
   2573  1.13.2.1  nathanw AscPutSCSIQ(bus_space_tag_t iot, bus_space_handle_t ioh,
   2574  1.13.2.1  nathanw 	u_int16_t addr, ASC_SCSI_Q *scsiq)
   2575       1.7    dante {
   2576       1.7    dante 	u_int16_t	val;
   2577       1.7    dante 
   2578       1.7    dante 
   2579       1.7    dante 	ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
   2580       1.7    dante 
   2581       1.7    dante 	/* ASC_SCSIQ_1 */
   2582       1.7    dante 	val = MAKEWORD(scsiq->q1.cntl, scsiq->q1.sg_queue_cnt);
   2583       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2584       1.7    dante 	val = MAKEWORD(scsiq->q1.target_id, scsiq->q1.target_lun);
   2585       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2586       1.7    dante 	val = LO_WORD(scsiq->q1.data_addr);
   2587       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2588       1.7    dante 	val = HI_WORD(scsiq->q1.data_addr);
   2589       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2590       1.7    dante 	val = LO_WORD(scsiq->q1.data_cnt);
   2591       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2592       1.7    dante 	val = HI_WORD(scsiq->q1.data_cnt);
   2593       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2594       1.7    dante 	val = LO_WORD(scsiq->q1.sense_addr);
   2595       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2596       1.7    dante 	val = HI_WORD(scsiq->q1.sense_addr);
   2597       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2598       1.7    dante 	val = MAKEWORD(scsiq->q1.sense_len, scsiq->q1.extra_bytes);
   2599       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2600       1.7    dante 
   2601       1.7    dante 	/* ASC_SCSIQ_2 */
   2602       1.7    dante 	val = LO_WORD(scsiq->q2.ccb_ptr);
   2603       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2604       1.7    dante 	val = HI_WORD(scsiq->q2.ccb_ptr);
   2605       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2606       1.7    dante 	val = MAKEWORD(scsiq->q2.target_ix, scsiq->q2.flag);
   2607       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2608       1.7    dante 	val = MAKEWORD(scsiq->q2.cdb_len, scsiq->q2.tag_code);
   2609       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, val);
   2610       1.7    dante 	ASC_SET_CHIP_LRAM_DATA(iot, ioh, scsiq->q2.vm_id);
   2611       1.7    dante }
   2612       1.7    dante 
   2613       1.7    dante 
   2614       1.1    dante static int
   2615  1.13.2.1  nathanw AscSgListToQueue(int sg_list)
   2616       1.1    dante {
   2617       1.1    dante 	int             n_sg_list_qs;
   2618       1.1    dante 
   2619       1.1    dante 	n_sg_list_qs = ((sg_list - 1) / ASC_SG_LIST_PER_Q);
   2620       1.1    dante 	if (((sg_list - 1) % ASC_SG_LIST_PER_Q) != 0)
   2621       1.1    dante 		n_sg_list_qs++;
   2622       1.1    dante 
   2623       1.1    dante 	return (n_sg_list_qs + 1);
   2624       1.1    dante }
   2625       1.1    dante 
   2626       1.1    dante 
   2627       1.1    dante static u_int
   2628  1.13.2.1  nathanw AscGetNumOfFreeQueue(ASC_SOFTC *sc, u_int8_t target_ix, u_int8_t n_qs)
   2629       1.1    dante {
   2630       1.1    dante 	u_int           cur_used_qs;
   2631       1.1    dante 	u_int           cur_free_qs;
   2632       1.1    dante 
   2633       1.1    dante 
   2634       1.1    dante 	if (n_qs == 1) {
   2635       1.1    dante 		cur_used_qs = sc->cur_total_qng +
   2636       1.1    dante 			sc->last_q_shortage +
   2637       1.1    dante 			ASC_MIN_FREE_Q;
   2638       1.1    dante 	} else {
   2639       1.1    dante 		cur_used_qs = sc->cur_total_qng + ASC_MIN_FREE_Q;
   2640       1.1    dante 	}
   2641       1.1    dante 
   2642       1.1    dante 	if ((cur_used_qs + n_qs) <= sc->max_total_qng) {
   2643       1.1    dante 		cur_free_qs = sc->max_total_qng - cur_used_qs;
   2644       1.1    dante 		return (cur_free_qs);
   2645       1.1    dante 	}
   2646       1.1    dante 	if (n_qs > 1)
   2647       1.1    dante 		if ((n_qs > sc->last_q_shortage) &&
   2648       1.1    dante 		    (n_qs <= (sc->max_total_qng - ASC_MIN_FREE_Q))) {
   2649       1.1    dante 			sc->last_q_shortage = n_qs;
   2650       1.1    dante 		}
   2651       1.1    dante 	return (0);
   2652       1.1    dante }
   2653       1.1    dante 
   2654       1.1    dante 
   2655       1.1    dante static u_int8_t
   2656  1.13.2.1  nathanw AscAllocFreeQueue(bus_space_tag_t iot, bus_space_handle_t ioh,
   2657  1.13.2.1  nathanw 	u_int8_t free_q_head)
   2658       1.1    dante {
   2659       1.1    dante 	u_int16_t       q_addr;
   2660       1.1    dante 	u_int8_t        next_qp;
   2661       1.1    dante 	u_int8_t        q_status;
   2662       1.1    dante 
   2663       1.1    dante 
   2664       1.1    dante 	q_addr = ASC_QNO_TO_QADDR(free_q_head);
   2665       1.1    dante 	q_status = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
   2666       1.1    dante 	next_qp = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_FWD);
   2667       1.1    dante 	if (((q_status & ASC_QS_READY) == 0) && (next_qp != ASC_QLINK_END))
   2668       1.1    dante 		return (next_qp);
   2669       1.1    dante 
   2670       1.1    dante 	return (ASC_QLINK_END);
   2671       1.1    dante }
   2672       1.1    dante 
   2673       1.1    dante 
   2674       1.1    dante static u_int8_t
   2675  1.13.2.1  nathanw AscAllocMultipleFreeQueue(bus_space_tag_t iot, bus_space_handle_t ioh,
   2676  1.13.2.1  nathanw 	u_int8_t free_q_head, u_int8_t n_free_q)
   2677       1.1    dante {
   2678       1.1    dante 	u_int8_t        i;
   2679       1.1    dante 
   2680       1.1    dante 	for (i = 0; i < n_free_q; i++) {
   2681       1.1    dante 		free_q_head = AscAllocFreeQueue(iot, ioh, free_q_head);
   2682       1.1    dante 		if (free_q_head == ASC_QLINK_END)
   2683       1.1    dante 			break;
   2684       1.1    dante 	}
   2685       1.1    dante 
   2686       1.1    dante 	return (free_q_head);
   2687       1.1    dante }
   2688       1.1    dante 
   2689       1.1    dante 
   2690       1.1    dante static int
   2691  1.13.2.1  nathanw AscStopQueueExe(bus_space_tag_t iot, bus_space_handle_t ioh)
   2692       1.1    dante {
   2693       1.1    dante 	int             count = 0;
   2694       1.1    dante 
   2695       1.1    dante 	if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) == 0) {
   2696       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_REQ_RISC_STOP);
   2697       1.1    dante 		do {
   2698       1.1    dante 			if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) &
   2699       1.1    dante 			    ASC_STOP_ACK_RISC_STOP)
   2700       1.1    dante 				return (1);
   2701       1.1    dante 
   2702       1.1    dante 			DvcSleepMilliSecond(100);
   2703       1.1    dante 		} while (count++ < 20);
   2704       1.1    dante 	}
   2705       1.1    dante 	return (0);
   2706       1.1    dante }
   2707       1.1    dante 
   2708       1.1    dante 
   2709       1.1    dante static void
   2710  1.13.2.1  nathanw AscStartQueueExe(bus_space_tag_t iot, bus_space_handle_t ioh)
   2711       1.1    dante {
   2712       1.1    dante 
   2713       1.1    dante 	if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0)
   2714       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, 0);
   2715       1.1    dante }
   2716       1.1    dante 
   2717       1.1    dante 
   2718       1.1    dante static void
   2719  1.13.2.1  nathanw AscCleanUpBusyQueue(bus_space_tag_t iot, bus_space_handle_t ioh)
   2720       1.1    dante {
   2721       1.1    dante 	int             count = 0;
   2722       1.1    dante 	u_int8_t        stop_code;
   2723       1.1    dante 
   2724       1.1    dante 
   2725       1.1    dante 	if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0) {
   2726       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_CLEAN_UP_BUSY_Q);
   2727       1.1    dante 		do {
   2728       1.1    dante 			stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
   2729       1.1    dante 			if ((stop_code & ASC_STOP_CLEAN_UP_BUSY_Q) == 0)
   2730       1.1    dante 				break;
   2731       1.1    dante 
   2732       1.1    dante 			DvcSleepMilliSecond(100);
   2733       1.1    dante 		} while (count++ < 20);
   2734       1.1    dante 	}
   2735       1.1    dante }
   2736       1.1    dante 
   2737       1.1    dante 
   2738       1.1    dante static int
   2739  1.13.2.1  nathanw _AscWaitQDone(bus_space_tag_t iot, bus_space_handle_t ioh, ASC_SCSI_Q *scsiq)
   2740       1.1    dante {
   2741       1.1    dante 	u_int16_t       q_addr;
   2742       1.1    dante 	u_int8_t        q_status;
   2743       1.1    dante 	int             count = 0;
   2744       1.1    dante 
   2745       1.1    dante 	while (scsiq->q1.q_no == 0);
   2746       1.1    dante 
   2747       1.1    dante 	q_addr = ASC_QNO_TO_QADDR(scsiq->q1.q_no);
   2748       1.1    dante 	do {
   2749       1.1    dante 		q_status = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
   2750       1.1    dante 		DvcSleepMilliSecond(100L);
   2751       1.1    dante 		if (count++ > 30)
   2752       1.1    dante 			return (0);
   2753       1.1    dante 
   2754       1.1    dante 	} while ((q_status & ASC_QS_READY) != 0);
   2755       1.1    dante 
   2756       1.1    dante 	return (1);
   2757       1.1    dante }
   2758       1.1    dante 
   2759       1.1    dante 
   2760       1.1    dante static int
   2761  1.13.2.1  nathanw AscCleanUpDiscQueue(bus_space_tag_t iot, bus_space_handle_t ioh)
   2762       1.1    dante {
   2763       1.1    dante 	int             count;
   2764       1.1    dante 	u_int8_t        stop_code;
   2765       1.1    dante 
   2766       1.1    dante 	count = 0;
   2767       1.1    dante 	if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0) {
   2768       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_CLEAN_UP_DISC_Q);
   2769       1.1    dante 		do {
   2770       1.1    dante 			stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
   2771       1.1    dante 			if ((stop_code & ASC_STOP_CLEAN_UP_DISC_Q) == 0)
   2772       1.1    dante 				break;
   2773       1.1    dante 
   2774       1.1    dante 			DvcSleepMilliSecond(100);
   2775       1.1    dante 		} while (count++ < 20);
   2776       1.1    dante 	}
   2777       1.1    dante 	return (1);
   2778       1.1    dante }
   2779       1.1    dante 
   2780       1.1    dante 
   2781       1.1    dante /******************************************************************************/
   2782       1.1    dante /*                           Abort and Reset CCB routines                     */
   2783       1.1    dante /******************************************************************************/
   2784       1.1    dante 
   2785       1.1    dante 
   2786       1.1    dante int
   2787  1.13.2.1  nathanw AscAbortCCB(ASC_SOFTC *sc, ADV_CCB *ccb)
   2788       1.1    dante {
   2789       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2790       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2791       1.1    dante 	int             retval;
   2792       1.1    dante 	ASC_SCSI_BIT_ID_TYPE saved_unit_not_ready;
   2793       1.1    dante 
   2794       1.1    dante 
   2795       1.1    dante 	retval = -1;
   2796       1.1    dante 	saved_unit_not_ready = sc->unit_not_ready;
   2797       1.1    dante 	sc->unit_not_ready = 0xFF;
   2798       1.1    dante 	AscWaitISRDone(sc);
   2799       1.1    dante 	if (AscStopQueueExe(iot, ioh) == 1) {
   2800       1.1    dante 		if (AscRiscHaltedAbortCCB(sc, ccb) == 1) {
   2801       1.1    dante 			retval = 1;
   2802       1.1    dante 			AscCleanUpBusyQueue(iot, ioh);
   2803       1.1    dante 			AscStartQueueExe(iot, ioh);
   2804       1.1    dante 		} else {
   2805       1.1    dante 			retval = 0;
   2806       1.1    dante 			AscStartQueueExe(iot, ioh);
   2807       1.1    dante 		}
   2808       1.1    dante 	}
   2809       1.1    dante 	sc->unit_not_ready = saved_unit_not_ready;
   2810       1.1    dante 
   2811       1.1    dante 	return (retval);
   2812       1.1    dante }
   2813       1.1    dante 
   2814       1.1    dante 
   2815       1.1    dante static int
   2816  1.13.2.1  nathanw AscRiscHaltedAbortCCB(ASC_SOFTC *sc, ADV_CCB *ccb)
   2817       1.1    dante {
   2818       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2819       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2820       1.1    dante 	u_int16_t       q_addr;
   2821       1.1    dante 	u_int8_t        q_no;
   2822       1.1    dante 	ASC_QDONE_INFO  scsiq_buf;
   2823       1.1    dante 	ASC_QDONE_INFO *scsiq;
   2824       1.1    dante 	ASC_ISR_CALLBACK asc_isr_callback;
   2825       1.1    dante 	int             last_int_level;
   2826       1.1    dante 
   2827       1.1    dante 
   2828       1.1    dante 	asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
   2829       1.1    dante 	last_int_level = DvcEnterCritical();
   2830       1.1    dante 	scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
   2831       1.1    dante 
   2832       1.1    dante 	for (q_no = ASC_MIN_ACTIVE_QNO; q_no <= sc->max_total_qng; q_no++) {
   2833       1.1    dante 		q_addr = ASC_QNO_TO_QADDR(q_no);
   2834       1.1    dante 		scsiq->d2.ccb_ptr = AscReadLramDWord(iot, ioh,
   2835       1.1    dante 					       q_addr + ASC_SCSIQ_D_CCBPTR);
   2836       1.8    dante 		if (adv_ccb_phys_kv(sc, scsiq->d2.ccb_ptr) == ccb) {
   2837       1.1    dante 			_AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq, sc->max_dma_count);
   2838       1.1    dante 			if (((scsiq->q_status & ASC_QS_READY) != 0)
   2839       1.1    dante 			    && ((scsiq->q_status & ASC_QS_ABORTED) == 0)
   2840       1.1    dante 			  && ((scsiq->cntl & ASC_QCSG_SG_XFER_LIST) == 0)) {
   2841       1.1    dante 				scsiq->q_status |= ASC_QS_ABORTED;
   2842       1.1    dante 				scsiq->d3.done_stat = ASC_QD_ABORTED_BY_HOST;
   2843       1.1    dante 				AscWriteLramDWord(iot, ioh, q_addr + ASC_SCSIQ_D_CCBPTR, 0L);
   2844       1.1    dante 				AscWriteLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
   2845       1.1    dante 						 scsiq->q_status);
   2846       1.1    dante 				(*asc_isr_callback) (sc, scsiq);
   2847       1.1    dante 				return (1);
   2848       1.1    dante 			}
   2849       1.1    dante 		}
   2850       1.1    dante 	}
   2851       1.1    dante 
   2852       1.1    dante 	DvcLeaveCritical(last_int_level);
   2853       1.1    dante 	return (0);
   2854       1.1    dante }
   2855       1.1    dante 
   2856       1.1    dante 
   2857       1.1    dante static int
   2858  1.13.2.1  nathanw AscRiscHaltedAbortTIX(ASC_SOFTC *sc, u_int8_t target_ix)
   2859       1.1    dante {
   2860       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2861       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2862       1.1    dante 	u_int16_t       q_addr;
   2863       1.1    dante 	u_int8_t        q_no;
   2864       1.1    dante 	ASC_QDONE_INFO  scsiq_buf;
   2865       1.1    dante 	ASC_QDONE_INFO *scsiq;
   2866       1.1    dante 	ASC_ISR_CALLBACK asc_isr_callback;
   2867       1.1    dante 	int             last_int_level;
   2868       1.1    dante 
   2869       1.1    dante 
   2870       1.1    dante 	asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
   2871       1.1    dante 	last_int_level = DvcEnterCritical();
   2872       1.1    dante 	scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
   2873       1.1    dante 	for (q_no = ASC_MIN_ACTIVE_QNO; q_no <= sc->max_total_qng; q_no++) {
   2874       1.1    dante 		q_addr = ASC_QNO_TO_QADDR(q_no);
   2875       1.1    dante 		_AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq, sc->max_dma_count);
   2876       1.1    dante 		if (((scsiq->q_status & ASC_QS_READY) != 0) &&
   2877       1.1    dante 		    ((scsiq->q_status & ASC_QS_ABORTED) == 0) &&
   2878       1.1    dante 		    ((scsiq->cntl & ASC_QCSG_SG_XFER_LIST) == 0)) {
   2879       1.1    dante 			if (scsiq->d2.target_ix == target_ix) {
   2880       1.1    dante 				scsiq->q_status |= ASC_QS_ABORTED;
   2881       1.1    dante 				scsiq->d3.done_stat = ASC_QD_ABORTED_BY_HOST;
   2882       1.1    dante 				AscWriteLramDWord(iot, ioh, q_addr + ASC_SCSIQ_D_CCBPTR, 0L);
   2883       1.1    dante 				AscWriteLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
   2884       1.1    dante 						 scsiq->q_status);
   2885       1.1    dante 				(*asc_isr_callback) (sc, scsiq);
   2886       1.1    dante 			}
   2887       1.1    dante 		}
   2888       1.1    dante 	}
   2889       1.1    dante 	DvcLeaveCritical(last_int_level);
   2890       1.1    dante 	return (1);
   2891       1.1    dante }
   2892       1.1    dante 
   2893       1.1    dante 
   2894       1.1    dante /*
   2895       1.1    dante  * AscResetDevice calls _AscWaitQDone which requires interrupt enabled,
   2896       1.1    dante  * so we cannot use this function with the actual NetBSD SCSI layer
   2897       1.1    dante  * because at boot time interrupts are disabled.
   2898       1.1    dante  */
   2899       1.1    dante int
   2900  1.13.2.1  nathanw AscResetDevice(ASC_SOFTC *sc, u_char target_ix)
   2901       1.1    dante {
   2902       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2903       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2904       1.1    dante 	int             retval;
   2905       1.1    dante 	u_int8_t        tid_no;
   2906       1.1    dante 	ASC_SCSI_BIT_ID_TYPE target_id;
   2907       1.1    dante 	int             i;
   2908       1.1    dante 	ASC_SCSI_REQ_Q  scsiq_buf;
   2909       1.1    dante 	ASC_SCSI_REQ_Q *scsiq;
   2910       1.1    dante 	u_int8_t       *buf;
   2911       1.1    dante 	ASC_SCSI_BIT_ID_TYPE saved_unit_not_ready;
   2912       1.1    dante 
   2913       1.1    dante 
   2914       1.1    dante 	tid_no = ASC_TIX_TO_TID(target_ix);
   2915       1.1    dante 	target_id = ASC_TID_TO_TARGET_ID(tid_no);
   2916       1.1    dante 	saved_unit_not_ready = sc->unit_not_ready;
   2917       1.1    dante 	sc->unit_not_ready = target_id;
   2918       1.1    dante 	retval = ASC_ERROR;
   2919       1.1    dante 
   2920       1.1    dante 	AscWaitTixISRDone(sc, target_ix);
   2921       1.1    dante 
   2922       1.1    dante 	if (AscStopQueueExe(iot, ioh) == 1) {
   2923       1.1    dante 		if (AscRiscHaltedAbortTIX(sc, target_ix) == 1) {
   2924       1.1    dante 			AscCleanUpBusyQueue(iot, ioh);
   2925       1.1    dante 			AscStartQueueExe(iot, ioh);
   2926       1.1    dante 			AscWaitTixISRDone(sc, target_ix);
   2927       1.1    dante 			retval = ASC_NOERROR;
   2928       1.1    dante 			scsiq = (ASC_SCSI_REQ_Q *) & scsiq_buf;
   2929       1.1    dante 			buf = (u_char *) & scsiq_buf;
   2930       1.1    dante 			for (i = 0; i < sizeof(ASC_SCSI_REQ_Q); i++)
   2931       1.1    dante 				*buf++ = 0x00;
   2932       1.1    dante 			scsiq->q1.status = (u_char) ASC_QS_READY;
   2933       1.1    dante 			scsiq->q2.cdb_len = 6;
   2934       1.1    dante 			scsiq->q2.tag_code = M2_QTAG_MSG_SIMPLE;
   2935       1.1    dante 			scsiq->q1.target_id = target_id;
   2936       1.1    dante 			scsiq->q2.target_ix = ASC_TIDLUN_TO_IX(tid_no, 0);
   2937       1.8    dante 			scsiq->cdbptr = scsiq->cdb;
   2938       1.1    dante 			scsiq->q1.cntl = ASC_QC_NO_CALLBACK | ASC_QC_MSG_OUT | ASC_QC_URGENT;
   2939       1.1    dante 			AscWriteLramByte(iot, ioh, ASCV_MSGOUT_BEG, M1_BUS_DVC_RESET);
   2940       1.1    dante 			sc->unit_not_ready &= ~target_id;
   2941       1.1    dante 			sc->sdtr_done |= target_id;
   2942       1.1    dante 			if (AscExeScsiQueue(sc, (ASC_SCSI_Q *) scsiq) == ASC_NOERROR) {
   2943       1.1    dante 				sc->unit_not_ready = target_id;
   2944       1.1    dante 				DvcSleepMilliSecond(1000);
   2945       1.1    dante 				_AscWaitQDone(iot, ioh, (ASC_SCSI_Q *) scsiq);
   2946       1.1    dante 				if (AscStopQueueExe(iot, ioh) == ASC_NOERROR) {
   2947       1.1    dante 					AscCleanUpDiscQueue(iot, ioh);
   2948       1.1    dante 					AscStartQueueExe(iot, ioh);
   2949       1.1    dante 					if (sc->pci_fix_asyn_xfer & target_id)
   2950       1.1    dante 						AscSetRunChipSynRegAtID(iot, ioh, tid_no,
   2951       1.7    dante 								ASYN_SDTR_DATA_FIX_PCI_REV_AB);
   2952       1.1    dante 					AscWaitTixISRDone(sc, target_ix);
   2953       1.1    dante 				}
   2954       1.1    dante 			} else
   2955       1.1    dante 				retval = ASC_BUSY;
   2956       1.1    dante 			sc->sdtr_done &= ~target_id;
   2957       1.1    dante 		} else {
   2958       1.1    dante 			retval = ASC_ERROR;
   2959       1.1    dante 			AscStartQueueExe(iot, ioh);
   2960       1.1    dante 		}
   2961       1.1    dante 	}
   2962       1.1    dante 	sc->unit_not_ready = saved_unit_not_ready;
   2963       1.1    dante 	return (retval);
   2964       1.1    dante }
   2965       1.1    dante 
   2966       1.1    dante 
   2967       1.1    dante int
   2968  1.13.2.1  nathanw AscResetBus(ASC_SOFTC *sc)
   2969       1.1    dante {
   2970       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   2971       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   2972       1.1    dante 	int             retval;
   2973       1.1    dante 	int             i;
   2974       1.1    dante 
   2975       1.1    dante 
   2976       1.1    dante 	sc->unit_not_ready = 0xFF;
   2977       1.1    dante 	retval = ASC_NOERROR;
   2978       1.1    dante 
   2979       1.1    dante 	AscWaitISRDone(sc);
   2980       1.1    dante 	AscStopQueueExe(iot, ioh);
   2981       1.1    dante 	sc->sdtr_done = 0;
   2982       1.1    dante 	AscResetChipAndScsiBus(iot, ioh);
   2983       1.1    dante 	DvcSleepMilliSecond((u_long) ((u_int16_t) sc->scsi_reset_wait * 1000));
   2984       1.1    dante 	AscReInitLram(sc);
   2985       1.1    dante 	for (i = 0; i <= ASC_MAX_TID; i++) {
   2986       1.1    dante 		sc->cur_dvc_qng[i] = 0;
   2987       1.1    dante 		if (sc->pci_fix_asyn_xfer & (ASC_SCSI_BIT_ID_TYPE) (0x01 << i))
   2988       1.4    dante 			AscSetChipSynRegAtID(iot, ioh, i, ASYN_SDTR_DATA_FIX_PCI_REV_AB);
   2989       1.1    dante 	}
   2990       1.1    dante 
   2991       1.1    dante 	ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
   2992       1.1    dante 	if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR)
   2993       1.1    dante 		retval = ASC_ERROR;
   2994       1.1    dante 
   2995       1.1    dante 	if (AscStartChip(iot, ioh) == 0)
   2996       1.1    dante 		retval = ASC_ERROR;
   2997       1.1    dante 
   2998       1.1    dante 	AscStartQueueExe(iot, ioh);
   2999       1.1    dante 	sc->unit_not_ready = 0;
   3000       1.1    dante 	sc->queue_full_or_busy = 0;
   3001       1.1    dante 	return (retval);
   3002       1.1    dante }
   3003       1.1    dante 
   3004       1.1    dante 
   3005       1.1    dante /******************************************************************************/
   3006       1.1    dante /*                            Error Handling routines                         */
   3007       1.1    dante /******************************************************************************/
   3008       1.1    dante 
   3009       1.1    dante 
   3010       1.1    dante static int
   3011  1.13.2.1  nathanw AscSetLibErrorCode(ASC_SOFTC *sc, u_int16_t err_code)
   3012       1.1    dante {
   3013       1.1    dante 	/*
   3014       1.1    dante 	 * if(sc->err_code == 0) { sc->err_code = err_code;
   3015       1.7    dante 	 */ AscWriteLramWord(sc->sc_iot, sc->sc_ioh, ASCV_ASCDVC_ERR_CODE_W,
   3016       1.1    dante 			       err_code);
   3017       1.1    dante 	/*
   3018       1.1    dante 	 * }
   3019       1.1    dante 	 */
   3020       1.1    dante 	return (err_code);
   3021       1.1    dante }
   3022       1.1    dante 
   3023       1.1    dante 
   3024       1.1    dante /******************************************************************************/
   3025       1.1    dante /*                            Handle bugged borads routines                   */
   3026       1.1    dante /******************************************************************************/
   3027       1.1    dante 
   3028       1.1    dante 
   3029       1.1    dante void
   3030  1.13.2.1  nathanw AscInquiryHandling(ASC_SOFTC *sc, u_int8_t tid_no, ASC_SCSI_INQUIRY *inq)
   3031       1.1    dante {
   3032       1.1    dante 	bus_space_tag_t iot = sc->sc_iot;
   3033       1.1    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   3034       1.1    dante 	ASC_SCSI_BIT_ID_TYPE tid_bit = ASC_TIX_TO_TARGET_ID(tid_no);
   3035       1.1    dante 	ASC_SCSI_BIT_ID_TYPE orig_init_sdtr, orig_use_tagged_qng;
   3036       1.1    dante 
   3037       1.1    dante 	orig_init_sdtr = sc->init_sdtr;
   3038       1.1    dante 	orig_use_tagged_qng = sc->use_tagged_qng;
   3039       1.1    dante 
   3040       1.1    dante 	sc->init_sdtr &= ~tid_bit;
   3041       1.1    dante 	sc->can_tagged_qng &= ~tid_bit;
   3042       1.1    dante 	sc->use_tagged_qng &= ~tid_bit;
   3043       1.1    dante 
   3044       1.1    dante 	if (inq->byte3.rsp_data_fmt >= 2 || inq->byte2.ansi_apr_ver >= 2) {
   3045       1.1    dante 		if ((sc->sdtr_enable & tid_bit) && inq->byte7.Sync)
   3046       1.1    dante 			sc->init_sdtr |= tid_bit;
   3047       1.1    dante 
   3048       1.1    dante 		if ((sc->cmd_qng_enabled & tid_bit) && inq->byte7.CmdQue)
   3049       1.1    dante 			if (AscTagQueuingSafe(inq)) {
   3050       1.1    dante 				sc->use_tagged_qng |= tid_bit;
   3051       1.1    dante 				sc->can_tagged_qng |= tid_bit;
   3052       1.1    dante 			}
   3053       1.1    dante 	}
   3054       1.1    dante 	if (orig_use_tagged_qng != sc->use_tagged_qng) {
   3055       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_DISC_ENABLE_B,
   3056       1.1    dante 				 sc->disc_enable);
   3057       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_USE_TAGGED_QNG_B,
   3058       1.1    dante 				 sc->use_tagged_qng);
   3059       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_CAN_TAGGED_QNG_B,
   3060       1.1    dante 				 sc->can_tagged_qng);
   3061       1.1    dante 
   3062       1.1    dante 		sc->max_dvc_qng[tid_no] =
   3063       1.1    dante 			sc->max_tag_qng[tid_no];
   3064       1.1    dante 		AscWriteLramByte(iot, ioh, ASCV_MAX_DVC_QNG_BEG + tid_no,
   3065       1.1    dante 				 sc->max_dvc_qng[tid_no]);
   3066       1.1    dante 	}
   3067       1.1    dante 	if (orig_init_sdtr != sc->init_sdtr)
   3068       1.1    dante 		AscAsyncFix(sc, tid_no, inq);
   3069       1.1    dante }
   3070       1.1    dante 
   3071       1.1    dante 
   3072       1.1    dante static int
   3073  1.13.2.1  nathanw AscTagQueuingSafe(ASC_SCSI_INQUIRY *inq)
   3074       1.1    dante {
   3075       1.1    dante 	if ((inq->add_len >= 32) &&
   3076       1.1    dante 	    (AscCompareString(inq->vendor_id, "QUANTUM XP34301", 15) == 0) &&
   3077       1.1    dante 	    (AscCompareString(inq->product_rev_level, "1071", 4) == 0)) {
   3078       1.1    dante 		return 0;
   3079       1.1    dante 	}
   3080       1.1    dante 	return 1;
   3081       1.1    dante }
   3082       1.1    dante 
   3083       1.1    dante 
   3084       1.1    dante static void
   3085  1.13.2.1  nathanw AscAsyncFix(ASC_SOFTC *sc, u_int8_t tid_no, ASC_SCSI_INQUIRY *inq)
   3086       1.1    dante {
   3087       1.1    dante 	u_int8_t        dvc_type;
   3088       1.1    dante 	ASC_SCSI_BIT_ID_TYPE tid_bits;
   3089       1.1    dante 
   3090       1.1    dante 
   3091       1.1    dante 	dvc_type = inq->byte0.peri_dvc_type;
   3092       1.1    dante 	tid_bits = ASC_TIX_TO_TARGET_ID(tid_no);
   3093       1.1    dante 
   3094       1.1    dante 	if (sc->bug_fix_cntl & ASC_BUG_FIX_ASYN_USE_SYN) {
   3095       1.1    dante 		if (!(sc->init_sdtr & tid_bits)) {
   3096       1.1    dante 			if ((dvc_type == SCSI_TYPE_CDROM) &&
   3097       1.1    dante 			(AscCompareString(inq->vendor_id, "HP ", 3) == 0)) {
   3098       1.1    dante 				sc->pci_fix_asyn_xfer_always |= tid_bits;
   3099       1.1    dante 			}
   3100       1.1    dante 			sc->pci_fix_asyn_xfer |= tid_bits;
   3101       1.1    dante 			if ((dvc_type == SCSI_TYPE_PROC) ||
   3102       1.1    dante 			    (dvc_type == SCSI_TYPE_SCANNER)) {
   3103       1.1    dante 				sc->pci_fix_asyn_xfer &= ~tid_bits;
   3104       1.1    dante 			}
   3105       1.1    dante 			if ((dvc_type == SCSI_TYPE_SASD) &&
   3106       1.1    dante 			    (AscCompareString(inq->vendor_id, "TANDBERG", 8) == 0) &&
   3107       1.1    dante 			    (AscCompareString(inq->product_id, " TDC 36", 7) == 0)) {
   3108       1.1    dante 				sc->pci_fix_asyn_xfer &= ~tid_bits;
   3109       1.1    dante 			}
   3110       1.1    dante 			if ((dvc_type == SCSI_TYPE_SASD) &&
   3111       1.1    dante 			    (AscCompareString(inq->vendor_id, "WANGTEK ", 8) == 0)) {
   3112       1.1    dante 				sc->pci_fix_asyn_xfer &= ~tid_bits;
   3113       1.1    dante 			}
   3114       1.1    dante 			if ((dvc_type == SCSI_TYPE_CDROM) &&
   3115       1.1    dante 			    (AscCompareString(inq->vendor_id, "NEC	 ", 8) == 0) &&
   3116       1.1    dante 			    (AscCompareString(inq->product_id, "CD-ROM DRIVE	", 16) == 0)) {
   3117       1.1    dante 				sc->pci_fix_asyn_xfer &= ~tid_bits;
   3118       1.1    dante 			}
   3119       1.1    dante 			if ((dvc_type == SCSI_TYPE_CDROM) &&
   3120       1.1    dante 			    (AscCompareString(inq->vendor_id, "YAMAHA", 6) == 0) &&
   3121       1.1    dante 			    (AscCompareString(inq->product_id, "CDR400", 6) == 0)) {
   3122       1.1    dante 				sc->pci_fix_asyn_xfer &= ~tid_bits;
   3123       1.1    dante 			}
   3124       1.1    dante 			if (sc->pci_fix_asyn_xfer & tid_bits) {
   3125       1.1    dante 				AscSetRunChipSynRegAtID(sc->sc_iot, sc->sc_ioh, tid_no,
   3126       1.1    dante 					     ASYN_SDTR_DATA_FIX_PCI_REV_AB);
   3127       1.1    dante 			}
   3128       1.1    dante 		}
   3129       1.1    dante 	}
   3130       1.1    dante }
   3131       1.1    dante 
   3132       1.1    dante 
   3133       1.1    dante /******************************************************************************/
   3134       1.1    dante /*                              Miscellaneous routines                        */
   3135       1.1    dante /******************************************************************************/
   3136       1.1    dante 
   3137       1.1    dante 
   3138       1.1    dante static int
   3139  1.13.2.1  nathanw AscCompareString(u_char *str1, u_char *str2, int len)
   3140       1.1    dante {
   3141       1.1    dante 	int             i;
   3142       1.1    dante 	int             diff;
   3143       1.1    dante 
   3144       1.1    dante 	for (i = 0; i < len; i++) {
   3145       1.1    dante 		diff = (int) (str1[i] - str2[i]);
   3146       1.1    dante 		if (diff != 0)
   3147       1.1    dante 			return (diff);
   3148       1.1    dante 	}
   3149       1.1    dante 
   3150       1.1    dante 	return (0);
   3151       1.1    dante }
   3152       1.1    dante 
   3153       1.1    dante 
   3154       1.1    dante /******************************************************************************/
   3155       1.1    dante /*                            Device oriented routines                        */
   3156       1.1    dante /******************************************************************************/
   3157       1.1    dante 
   3158       1.1    dante 
   3159       1.1    dante static int
   3160       1.1    dante DvcEnterCritical(void)
   3161       1.1    dante {
   3162       1.1    dante 	int             s;
   3163       1.1    dante 
   3164       1.1    dante 	s = splbio();
   3165       1.1    dante 	return (s);
   3166       1.1    dante }
   3167       1.1    dante 
   3168       1.1    dante 
   3169       1.1    dante static void
   3170  1.13.2.1  nathanw DvcLeaveCritical(int s)
   3171       1.1    dante {
   3172       1.1    dante 
   3173       1.1    dante 	splx(s);
   3174       1.1    dante }
   3175       1.1    dante 
   3176       1.1    dante 
   3177       1.1    dante static void
   3178  1.13.2.1  nathanw DvcSleepMilliSecond(u_int32_t n)
   3179       1.1    dante {
   3180       1.1    dante 
   3181       1.1    dante 	DELAY(n * 1000);
   3182       1.1    dante }
   3183       1.1    dante 
   3184       1.1    dante #ifdef UNUSED
   3185       1.1    dante static void
   3186  1.13.2.1  nathanw DvcDelayMicroSecond(u_int32_t n)
   3187       1.1    dante {
   3188       1.1    dante 
   3189       1.1    dante 	DELAY(n);
   3190       1.1    dante }
   3191       1.1    dante #endif
   3192       1.1    dante 
   3193       1.1    dante static void
   3194  1.13.2.1  nathanw DvcDelayNanoSecond(u_int32_t n)
   3195       1.1    dante {
   3196       1.1    dante 
   3197       1.1    dante 	DELAY((n + 999) / 1000);
   3198       1.1    dante }
   3199