advlib.c revision 1.2 1 1.1 dante /*
2 1.1 dante * Low level routines for the Advanced Systems Inc. SCSI controllers chips
3 1.1 dante *
4 1.1 dante * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 dante * All rights reserved.
6 1.1 dante *
7 1.1 dante * Author: Baldassare Dante Profeta <dante (at) mclink.it>
8 1.1 dante *
9 1.1 dante * Redistribution and use in source and binary forms, with or without
10 1.1 dante * modification, are permitted provided that the following conditions
11 1.1 dante * are met:
12 1.1 dante * 1. Redistributions of source code must retain the above copyright
13 1.1 dante * notice, this list of conditions and the following disclaimer.
14 1.1 dante * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 dante * notice, this list of conditions and the following disclaimer in the
16 1.1 dante * documentation and/or other materials provided with the distribution.
17 1.1 dante * 3. All advertising materials mentioning features or use of this software
18 1.1 dante * must display the following acknowledgement:
19 1.1 dante * This product includes software developed by the NetBSD
20 1.1 dante * Foundation, Inc. and its contributors.
21 1.1 dante * 4. Neither the name of The NetBSD Foundation nor the names of its
22 1.1 dante * contributors may be used to endorse or promote products derived
23 1.1 dante * from this software without specific prior written permission.
24 1.1 dante *
25 1.1 dante * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
26 1.1 dante * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 dante * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 dante * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
29 1.1 dante * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 dante * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 dante * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 dante * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 dante * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 dante * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 dante * POSSIBILITY OF SUCH DAMAGE.
36 1.1 dante */
37 1.1 dante /*
38 1.1 dante * Ported from:
39 1.1 dante */
40 1.1 dante /*
41 1.1 dante * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
42 1.1 dante *
43 1.1 dante * Copyright (c) 1995-1998 Advanced System Products, Inc.
44 1.1 dante * All Rights Reserved.
45 1.1 dante *
46 1.1 dante * Redistribution and use in source and binary forms, with or without
47 1.1 dante * modification, are permitted provided that redistributions of source
48 1.1 dante * code retain the above copyright notice and this comment without
49 1.1 dante * modification.
50 1.1 dante *
51 1.1 dante */
52 1.1 dante
53 1.1 dante #include <sys/types.h>
54 1.1 dante #include <sys/param.h>
55 1.1 dante #include <sys/systm.h>
56 1.1 dante #include <sys/malloc.h>
57 1.1 dante #include <sys/kernel.h>
58 1.1 dante #include <sys/queue.h>
59 1.1 dante #include <sys/device.h>
60 1.1 dante
61 1.1 dante #include <machine/bus.h>
62 1.1 dante #include <machine/intr.h>
63 1.1 dante
64 1.1 dante #include <dev/scsipi/scsi_all.h>
65 1.1 dante #include <dev/scsipi/scsipi_all.h>
66 1.1 dante #include <dev/scsipi/scsiconf.h>
67 1.1 dante
68 1.1 dante #include <vm/vm.h>
69 1.1 dante #include <vm/vm_param.h>
70 1.1 dante #include <vm/pmap.h>
71 1.1 dante
72 1.1 dante #include <dev/ic/adv.h>
73 1.1 dante #include <dev/ic/advlib.h>
74 1.1 dante #include <dev/ic/advmcode.h>
75 1.1 dante
76 1.1 dante
77 1.1 dante /******************************************************************************/
78 1.1 dante /* Static functions */
79 1.1 dante /******************************************************************************/
80 1.1 dante
81 1.1 dante /* Initializzation routines */
82 1.1 dante static u_int32_t AscLoadMicroCode __P((bus_space_tag_t, bus_space_handle_t,
83 1.1 dante u_int16_t, u_int16_t *, u_int16_t));
84 1.1 dante static void AscInitLram __P((ASC_SOFTC *));
85 1.1 dante static void AscInitQLinkVar __P((ASC_SOFTC *));
86 1.1 dante static int AscResetChipAndScsiBus __P((bus_space_tag_t, bus_space_handle_t));
87 1.1 dante static u_int16_t AscGetChipBusType __P((bus_space_tag_t, bus_space_handle_t));
88 1.1 dante
89 1.1 dante /* Chip register routines */
90 1.1 dante static void AscSetBank __P((bus_space_tag_t, bus_space_handle_t, u_int8_t));
91 1.1 dante
92 1.1 dante /* RISC Chip routines */
93 1.1 dante static int AscStartChip __P((bus_space_tag_t, bus_space_handle_t));
94 1.1 dante static int AscStopChip __P((bus_space_tag_t, bus_space_handle_t));
95 1.1 dante static u_int8_t AscSetChipScsiID __P((bus_space_tag_t, bus_space_handle_t,
96 1.1 dante u_int8_t));
97 1.1 dante static u_int8_t AscGetChipScsiCtrl __P((bus_space_tag_t, bus_space_handle_t));
98 1.1 dante static u_int8_t AscGetChipVersion __P((bus_space_tag_t, bus_space_handle_t,
99 1.1 dante u_int16_t));
100 1.1 dante static int AscSetRunChipSynRegAtID __P((bus_space_tag_t, bus_space_handle_t,
101 1.1 dante u_int8_t, u_int8_t));
102 1.1 dante static int ASC_SET_CHIP_SYNRegAtID __P((bus_space_tag_t, bus_space_handle_t,
103 1.1 dante u_int8_t, u_int8_t));
104 1.1 dante static int AscHostReqRiscHalt __P((bus_space_tag_t, bus_space_handle_t));
105 1.1 dante static int AscIsChipHalted __P((bus_space_tag_t, bus_space_handle_t));
106 1.1 dante static void AscSetChipIH __P((bus_space_tag_t, bus_space_handle_t, u_int16_t));
107 1.1 dante
108 1.1 dante /* Lram routines */
109 1.1 dante static u_int8_t AscReadLramByte __P((bus_space_tag_t, bus_space_handle_t,
110 1.1 dante u_int16_t));
111 1.1 dante static void AscWriteLramByte __P((bus_space_tag_t, bus_space_handle_t,
112 1.1 dante u_int16_t, u_int8_t));
113 1.1 dante static u_int16_t AscReadLramWord __P((bus_space_tag_t, bus_space_handle_t,
114 1.1 dante u_int16_t));
115 1.1 dante static void AscWriteLramWord __P((bus_space_tag_t, bus_space_handle_t,
116 1.1 dante u_int16_t, u_int16_t));
117 1.1 dante static u_int32_t AscReadLramDWord __P((bus_space_tag_t, bus_space_handle_t,
118 1.1 dante u_int16_t));
119 1.1 dante static void AscWriteLramDWord __P((bus_space_tag_t, bus_space_handle_t,
120 1.1 dante u_int16_t, u_int32_t));
121 1.1 dante static void AscMemWordSetLram __P((bus_space_tag_t, bus_space_handle_t,
122 1.1 dante u_int16_t, u_int16_t, int));
123 1.1 dante static void AscMemWordCopyToLram __P((bus_space_tag_t, bus_space_handle_t,
124 1.1 dante u_int16_t, u_int16_t *, int));
125 1.1 dante static void AscMemWordCopyFromLram __P((bus_space_tag_t, bus_space_handle_t,
126 1.1 dante u_int16_t, u_int16_t *, int));
127 1.1 dante static void AscMemDWordCopyToLram __P((bus_space_tag_t, bus_space_handle_t,
128 1.1 dante u_int16_t, u_int32_t *, int));
129 1.1 dante static u_int32_t AscMemSumLramWord __P((bus_space_tag_t, bus_space_handle_t,
130 1.1 dante u_int16_t, int));
131 1.1 dante static int AscTestExternalLram __P((bus_space_tag_t, bus_space_handle_t));
132 1.1 dante
133 1.1 dante /* MicroCode routines */
134 1.1 dante static u_int16_t AscInitMicroCodeVar __P((ASC_SOFTC *));
135 1.1 dante static u_int32_t AscGetOnePhyAddr __P((ASC_SOFTC *, u_int8_t *, u_int32_t));
136 1.1 dante
137 1.1 dante /* EEProm routines */
138 1.1 dante static int AscWriteEEPCmdReg __P((bus_space_tag_t, bus_space_handle_t,
139 1.1 dante u_int8_t));
140 1.1 dante static int AscWriteEEPDataReg __P((bus_space_tag_t, bus_space_handle_t,
141 1.1 dante u_int16_t));
142 1.1 dante static void AscWaitEEPRead __P((void));
143 1.1 dante static void AscWaitEEPWrite __P((void));
144 1.1 dante static u_int16_t AscReadEEPWord __P((bus_space_tag_t, bus_space_handle_t,
145 1.1 dante u_int8_t));
146 1.1 dante static u_int16_t AscWriteEEPWord __P((bus_space_tag_t, bus_space_handle_t,
147 1.1 dante u_int8_t, u_int16_t));
148 1.1 dante static u_int16_t AscGetEEPConfig __P((bus_space_tag_t, bus_space_handle_t,
149 1.1 dante ASCEEP_CONFIG *, u_int16_t));
150 1.1 dante static int AscSetEEPConfig __P((bus_space_tag_t, bus_space_handle_t,
151 1.1 dante ASCEEP_CONFIG *, u_int16_t));
152 1.1 dante static int AscSetEEPConfigOnce __P((bus_space_tag_t, bus_space_handle_t,
153 1.1 dante ASCEEP_CONFIG *, u_int16_t));
154 1.1 dante
155 1.1 dante /* Interrupt routines */
156 1.1 dante static void AscIsrChipHalted __P((ASC_SOFTC *));
157 1.1 dante static int AscIsrQDone __P((ASC_SOFTC *));
158 1.1 dante static int AscWaitTixISRDone __P((ASC_SOFTC *, u_int8_t));
159 1.1 dante static int AscWaitISRDone __P((ASC_SOFTC *));
160 1.1 dante static u_int8_t _AscCopyLramScsiDoneQ __P((bus_space_tag_t, bus_space_handle_t,
161 1.1 dante u_int16_t, ASC_QDONE_INFO *,
162 1.1 dante u_int32_t));
163 1.1 dante static void AscToggleIRQAct __P((bus_space_tag_t, bus_space_handle_t));
164 1.1 dante static void AscDisableInterrupt __P((bus_space_tag_t, bus_space_handle_t));
165 1.1 dante static void AscEnableInterrupt __P((bus_space_tag_t, bus_space_handle_t));
166 1.1 dante static u_int8_t AscGetChipIRQ __P((bus_space_tag_t, bus_space_handle_t,
167 1.1 dante u_int16_t));
168 1.1 dante static u_int8_t AscSetChipIRQ __P((bus_space_tag_t, bus_space_handle_t,
169 1.1 dante u_int8_t, u_int16_t));
170 1.1 dante static void AscAckInterrupt __P((bus_space_tag_t, bus_space_handle_t));
171 1.1 dante static u_int32_t AscGetMaxDmaCount __P((u_int16_t));
172 1.1 dante static u_int16_t AscGetIsaDmaChannel __P((bus_space_tag_t, bus_space_handle_t));
173 1.1 dante static u_int16_t AscSetIsaDmaChannel __P((bus_space_tag_t, bus_space_handle_t,
174 1.1 dante u_int16_t));
175 1.1 dante static u_int8_t AscGetIsaDmaSpeed __P((bus_space_tag_t, bus_space_handle_t));
176 1.1 dante static u_int8_t AscSetIsaDmaSpeed __P((bus_space_tag_t, bus_space_handle_t,
177 1.1 dante u_int8_t));
178 1.1 dante
179 1.1 dante /* Messages routines */
180 1.1 dante static void AscHandleExtMsgIn __P((ASC_SOFTC *, u_int16_t, u_int8_t,
181 1.1 dante ASC_SCSI_BIT_ID_TYPE, int, u_int8_t));
182 1.1 dante static u_int8_t AscMsgOutSDTR __P((ASC_SOFTC *, u_int8_t, u_int8_t));
183 1.1 dante
184 1.1 dante /* SDTR routines */
185 1.1 dante static void AscSetChipSDTR __P((bus_space_tag_t, bus_space_handle_t,
186 1.1 dante u_int8_t, u_int8_t));
187 1.1 dante static u_int8_t AscCalSDTRData __P((ASC_SOFTC *, u_int8_t, u_int8_t));
188 1.1 dante static u_int8_t AscGetSynPeriodIndex __P((ASC_SOFTC *, u_int8_t));
189 1.1 dante
190 1.1 dante /* Queue routines */
191 1.1 dante static int AscSendScsiQueue __P((ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t));
192 1.1 dante static int AscSgListToQueue __P((int));
193 1.1 dante static u_int AscGetNumOfFreeQueue __P((ASC_SOFTC *, u_int8_t, u_int8_t));
194 1.1 dante static int AscPutReadyQueue __P((ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t));
195 1.1 dante static int AscPutReadySgListQueue __P((ASC_SOFTC *, ASC_SCSI_Q *, u_int8_t));
196 1.1 dante static u_int8_t AscAllocFreeQueue __P((bus_space_tag_t, bus_space_handle_t,
197 1.1 dante u_int8_t));
198 1.1 dante static u_int8_t AscAllocMultipleFreeQueue __P((bus_space_tag_t,
199 1.1 dante bus_space_handle_t,
200 1.1 dante u_int8_t, u_int8_t));
201 1.1 dante static int AscStopQueueExe __P((bus_space_tag_t, bus_space_handle_t));
202 1.1 dante static void AscStartQueueExe __P((bus_space_tag_t, bus_space_handle_t));
203 1.1 dante static void AscCleanUpBusyQueue __P((bus_space_tag_t, bus_space_handle_t));
204 1.1 dante static int _AscWaitQDone __P((bus_space_tag_t, bus_space_handle_t,
205 1.1 dante ASC_SCSI_Q *));
206 1.1 dante static int AscCleanUpDiscQueue __P((bus_space_tag_t, bus_space_handle_t));
207 1.1 dante
208 1.1 dante /* Abort and Reset CCB routines */
209 1.1 dante static int AscRiscHaltedAbortCCB __P((ASC_SOFTC *, u_int32_t));
210 1.1 dante static int AscRiscHaltedAbortTIX __P((ASC_SOFTC *, u_int8_t));
211 1.1 dante
212 1.1 dante /* Error Handling routines */
213 1.1 dante static int AscSetLibErrorCode __P((ASC_SOFTC *, u_int16_t));
214 1.1 dante
215 1.1 dante /* Handle bugged borads routines */
216 1.1 dante static int AscTagQueuingSafe __P((ASC_SCSI_INQUIRY *));
217 1.1 dante static void AscAsyncFix __P((ASC_SOFTC *, u_int8_t, ASC_SCSI_INQUIRY *));
218 1.1 dante
219 1.1 dante /* Miscellaneous routines */
220 1.1 dante static int AscCompareString __P((u_char *, u_char *, int));
221 1.1 dante
222 1.1 dante /* Device oriented routines */
223 1.1 dante static int DvcEnterCritical __P((void));
224 1.1 dante static void DvcLeaveCritical __P((int));
225 1.1 dante static void DvcSleepMilliSecond __P((u_int32_t));
226 1.1 dante //static void DvcDelayMicroSecond __P((u_int32_t));
227 1.1 dante static void DvcDelayNanoSecond __P((u_int32_t));
228 1.1 dante static u_int32_t DvcGetSGList __P((ASC_SOFTC *, u_int8_t *, u_int32_t,
229 1.1 dante ASC_SG_HEAD *));
230 1.1 dante static void DvcPutScsiQ __P((bus_space_tag_t, bus_space_handle_t,
231 1.1 dante u_int16_t, u_int16_t *, int));
232 1.1 dante static void DvcGetQinfo __P((bus_space_tag_t, bus_space_handle_t,
233 1.1 dante u_int16_t, u_int16_t *, int words));
234 1.1 dante
235 1.1 dante
236 1.1 dante /******************************************************************************/
237 1.1 dante /* Initializzation routines */
238 1.1 dante /******************************************************************************/
239 1.1 dante
240 1.1 dante /*
241 1.1 dante * This function perform the following steps:
242 1.1 dante * - initialize ASC_SOFTC structure with defaults values.
243 1.1 dante * - inquire board registers to know what kind of board it is.
244 1.1 dante * - keep track of bugged borads.
245 1.1 dante */
246 1.1 dante void
247 1.1 dante AscInitASC_SOFTC(sc)
248 1.1 dante ASC_SOFTC *sc;
249 1.1 dante {
250 1.1 dante bus_space_tag_t iot = sc->sc_iot;
251 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
252 1.1 dante int i;
253 1.1 dante u_int8_t chip_version;
254 1.1 dante
255 1.1 dante
256 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
257 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, 0);
258 1.1 dante
259 1.1 dante sc->bug_fix_cntl = 0;
260 1.1 dante sc->pci_fix_asyn_xfer = 0;
261 1.1 dante sc->pci_fix_asyn_xfer_always = 0;
262 1.1 dante sc->sdtr_done = 0;
263 1.1 dante sc->cur_total_qng = 0;
264 1.1 dante sc->last_q_shortage = 0;
265 1.1 dante sc->use_tagged_qng = 0;
266 1.1 dante sc->unit_not_ready = 0;
267 1.1 dante sc->queue_full_or_busy = 0;
268 1.1 dante sc->host_init_sdtr_index = 0;
269 1.1 dante sc->can_tagged_qng = 0;
270 1.1 dante sc->cmd_qng_enabled = 0;
271 1.1 dante sc->dvc_cntl = ASC_DEF_DVC_CNTL;
272 1.1 dante sc->init_sdtr = 0;
273 1.1 dante sc->max_total_qng = ASC_DEF_MAX_TOTAL_QNG;
274 1.1 dante sc->scsi_reset_wait = 3;
275 1.1 dante sc->start_motor = ASC_SCSI_WIDTH_BIT_SET;
276 1.1 dante sc->max_dma_count = AscGetMaxDmaCount(sc->bus_type);
277 1.1 dante sc->sdtr_enable = ASC_SCSI_WIDTH_BIT_SET;
278 1.1 dante sc->disc_enable = ASC_SCSI_WIDTH_BIT_SET;
279 1.1 dante sc->chip_scsi_id = ASC_DEF_CHIP_SCSI_ID;
280 1.1 dante sc->lib_serial_no = ASC_LIB_SERIAL_NUMBER;
281 1.1 dante sc->lib_version = (ASC_LIB_VERSION_MAJOR << 8) | ASC_LIB_VERSION_MINOR;
282 1.1 dante chip_version = AscGetChipVersion(iot, ioh, sc->bus_type);
283 1.1 dante sc->chip_version = chip_version;
284 1.1 dante if ((sc->bus_type & ASC_IS_PCI) &&
285 1.1 dante (chip_version >= ASC_CHIP_VER_PCI_ULTRA_3150)) {
286 1.1 dante sc->bus_type = ASC_IS_PCI_ULTRA;
287 1.1 dante sc->sdtr_period_tbl[0] = SYN_ULTRA_XFER_NS_0;
288 1.1 dante sc->sdtr_period_tbl[1] = SYN_ULTRA_XFER_NS_1;
289 1.1 dante sc->sdtr_period_tbl[2] = SYN_ULTRA_XFER_NS_2;
290 1.1 dante sc->sdtr_period_tbl[3] = SYN_ULTRA_XFER_NS_3;
291 1.1 dante sc->sdtr_period_tbl[4] = SYN_ULTRA_XFER_NS_4;
292 1.1 dante sc->sdtr_period_tbl[5] = SYN_ULTRA_XFER_NS_5;
293 1.1 dante sc->sdtr_period_tbl[6] = SYN_ULTRA_XFER_NS_6;
294 1.1 dante sc->sdtr_period_tbl[7] = SYN_ULTRA_XFER_NS_7;
295 1.1 dante sc->sdtr_period_tbl[8] = SYN_ULTRA_XFER_NS_8;
296 1.1 dante sc->sdtr_period_tbl[9] = SYN_ULTRA_XFER_NS_9;
297 1.1 dante sc->sdtr_period_tbl[10] = SYN_ULTRA_XFER_NS_10;
298 1.1 dante sc->sdtr_period_tbl[11] = SYN_ULTRA_XFER_NS_11;
299 1.1 dante sc->sdtr_period_tbl[12] = SYN_ULTRA_XFER_NS_12;
300 1.1 dante sc->sdtr_period_tbl[13] = SYN_ULTRA_XFER_NS_13;
301 1.1 dante sc->sdtr_period_tbl[14] = SYN_ULTRA_XFER_NS_14;
302 1.1 dante sc->sdtr_period_tbl[15] = SYN_ULTRA_XFER_NS_15;
303 1.1 dante sc->max_sdtr_index = 15;
304 1.1 dante if (chip_version == ASC_CHIP_VER_PCI_ULTRA_3150)
305 1.1 dante ASC_SET_EXTRA_CONTROL(iot, ioh,
306 1.1 dante (SEC_ACTIVE_NEGATE | SEC_SLEW_RATE));
307 1.1 dante else if (chip_version >= ASC_CHIP_VER_PCI_ULTRA_3050)
308 1.1 dante ASC_SET_EXTRA_CONTROL(iot, ioh,
309 1.1 dante (SEC_ACTIVE_NEGATE | SEC_ENABLE_FILTER));
310 1.1 dante } else {
311 1.1 dante sc->sdtr_period_tbl[0] = SYN_XFER_NS_0;
312 1.1 dante sc->sdtr_period_tbl[1] = SYN_XFER_NS_1;
313 1.1 dante sc->sdtr_period_tbl[2] = SYN_XFER_NS_2;
314 1.1 dante sc->sdtr_period_tbl[3] = SYN_XFER_NS_3;
315 1.1 dante sc->sdtr_period_tbl[4] = SYN_XFER_NS_4;
316 1.1 dante sc->sdtr_period_tbl[5] = SYN_XFER_NS_5;
317 1.1 dante sc->sdtr_period_tbl[6] = SYN_XFER_NS_6;
318 1.1 dante sc->sdtr_period_tbl[7] = SYN_XFER_NS_7;
319 1.1 dante sc->max_sdtr_index = 7;
320 1.1 dante }
321 1.1 dante
322 1.1 dante if (sc->bus_type == ASC_IS_PCI)
323 1.1 dante ASC_SET_EXTRA_CONTROL(iot, ioh,
324 1.1 dante (SEC_ACTIVE_NEGATE | SEC_SLEW_RATE));
325 1.1 dante
326 1.1 dante sc->isa_dma_speed = ASC_DEF_ISA_DMA_SPEED;
327 1.1 dante if (AscGetChipBusType(iot, ioh) == ASC_IS_ISAPNP) {
328 1.1 dante ASC_SET_CHIP_IFC(iot, ioh, ASC_IFC_INIT_DEFAULT);
329 1.1 dante sc->bus_type = ASC_IS_ISAPNP;
330 1.1 dante }
331 1.1 dante if ((sc->bus_type & ASC_IS_ISA) != 0)
332 1.1 dante sc->isa_dma_channel = AscGetIsaDmaChannel(iot, ioh);
333 1.1 dante
334 1.1 dante for (i = 0; i <= ASC_MAX_TID; i++) {
335 1.1 dante sc->cur_dvc_qng[i] = 0;
336 1.1 dante sc->max_dvc_qng[i] = ASC_MAX_SCSI1_QNG;
337 1.1 dante sc->max_tag_qng[i] = ASC_MAX_INRAM_TAG_QNG;
338 1.1 dante }
339 1.1 dante }
340 1.1 dante
341 1.1 dante
342 1.1 dante /*
343 1.1 dante * This function initialize some ASC_SOFTC fields with values read from
344 1.1 dante * on-board EEProm.
345 1.1 dante */
346 1.1 dante u_int16_t
347 1.1 dante AscInitFromEEP(sc)
348 1.1 dante ASC_SOFTC *sc;
349 1.1 dante {
350 1.1 dante bus_space_tag_t iot = sc->sc_iot;
351 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
352 1.1 dante ASCEEP_CONFIG eep_config_buf;
353 1.1 dante ASCEEP_CONFIG *eep_config;
354 1.1 dante u_int16_t chksum;
355 1.1 dante u_int16_t warn_code;
356 1.1 dante u_int16_t cfg_msw, cfg_lsw;
357 1.1 dante int i;
358 1.1 dante int write_eep = 0;
359 1.1 dante
360 1.1 dante
361 1.1 dante warn_code = 0;
362 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0x00FE);
363 1.1 dante AscStopQueueExe(iot, ioh);
364 1.1 dante if ((AscStopChip(iot, ioh) == FALSE) ||
365 1.1 dante (AscGetChipScsiCtrl(iot, ioh) != 0)) {
366 1.1 dante AscResetChipAndScsiBus(iot, ioh);
367 1.1 dante DvcSleepMilliSecond(sc->scsi_reset_wait * 1000);
368 1.1 dante }
369 1.1 dante if (AscIsChipHalted(iot, ioh) == FALSE)
370 1.1 dante return (-1);
371 1.1 dante
372 1.1 dante ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
373 1.1 dante if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR)
374 1.1 dante return (-2);
375 1.1 dante
376 1.1 dante eep_config = (ASCEEP_CONFIG *) & eep_config_buf;
377 1.1 dante cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
378 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
379 1.1 dante if ((cfg_msw & ASC_CFG_MSW_CLR_MASK) != 0) {
380 1.1 dante cfg_msw &= (~(ASC_CFG_MSW_CLR_MASK));
381 1.1 dante warn_code |= ASC_WARN_CFG_MSW_RECOVER;
382 1.1 dante ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
383 1.1 dante }
384 1.1 dante chksum = AscGetEEPConfig(iot, ioh, eep_config, sc->bus_type);
385 1.1 dante if (chksum == 0)
386 1.1 dante chksum = 0xAA55;
387 1.1 dante
388 1.1 dante if (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_AUTO_CONFIG) {
389 1.1 dante warn_code |= ASC_WARN_AUTO_CONFIG;
390 1.1 dante if (sc->chip_version == 3) {
391 1.1 dante if (eep_config->cfg_lsw != cfg_lsw) {
392 1.1 dante warn_code |= ASC_WARN_EEPROM_RECOVER;
393 1.1 dante eep_config->cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
394 1.1 dante }
395 1.1 dante if (eep_config->cfg_msw != cfg_msw) {
396 1.1 dante warn_code |= ASC_WARN_EEPROM_RECOVER;
397 1.1 dante eep_config->cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
398 1.1 dante }
399 1.1 dante }
400 1.1 dante }
401 1.1 dante eep_config->cfg_msw &= ~ASC_CFG_MSW_CLR_MASK;
402 1.1 dante eep_config->cfg_lsw |= ASC_CFG0_HOST_INT_ON;
403 1.1 dante
404 1.1 dante if (chksum != eep_config->chksum) {
405 1.1 dante if (AscGetChipVersion(iot, ioh, sc->bus_type) ==
406 1.1 dante ASC_CHIP_VER_PCI_ULTRA_3050) {
407 1.1 dante eep_config->init_sdtr = 0xFF;
408 1.1 dante eep_config->disc_enable = 0xFF;
409 1.1 dante eep_config->start_motor = 0xFF;
410 1.1 dante eep_config->use_cmd_qng = 0;
411 1.1 dante eep_config->max_total_qng = 0xF0;
412 1.1 dante eep_config->max_tag_qng = 0x20;
413 1.1 dante eep_config->cntl = 0xBFFF;
414 1.1 dante eep_config->chip_scsi_id = 7;
415 1.1 dante eep_config->no_scam = 0;
416 1.1 dante eep_config->adapter_info[0] = 0;
417 1.1 dante eep_config->adapter_info[1] = 0;
418 1.1 dante eep_config->adapter_info[2] = 0;
419 1.1 dante eep_config->adapter_info[3] = 0;
420 1.1 dante eep_config->adapter_info[4] = 0;
421 1.1 dante /* Indicate EEPROM-less board. */
422 1.1 dante eep_config->adapter_info[5] = 0xBB;
423 1.1 dante } else {
424 1.1 dante write_eep = 1;
425 1.1 dante warn_code |= ASC_WARN_EEPROM_CHKSUM;
426 1.1 dante }
427 1.1 dante }
428 1.1 dante sc->sdtr_enable = eep_config->init_sdtr;
429 1.1 dante sc->disc_enable = eep_config->disc_enable;
430 1.1 dante sc->cmd_qng_enabled = eep_config->use_cmd_qng;
431 1.1 dante sc->isa_dma_speed = eep_config->isa_dma_speed;
432 1.1 dante sc->start_motor = eep_config->start_motor;
433 1.1 dante sc->dvc_cntl = eep_config->cntl;
434 1.1 dante sc->adapter_info[0] = eep_config->adapter_info[0];
435 1.1 dante sc->adapter_info[1] = eep_config->adapter_info[1];
436 1.1 dante sc->adapter_info[2] = eep_config->adapter_info[2];
437 1.1 dante sc->adapter_info[3] = eep_config->adapter_info[3];
438 1.1 dante sc->adapter_info[4] = eep_config->adapter_info[4];
439 1.1 dante sc->adapter_info[5] = eep_config->adapter_info[5];
440 1.1 dante
441 1.1 dante if (!AscTestExternalLram(iot, ioh)) {
442 1.1 dante if (((sc->bus_type & ASC_IS_PCI_ULTRA) == ASC_IS_PCI_ULTRA)) {
443 1.1 dante eep_config->max_total_qng = ASC_MAX_PCI_ULTRA_INRAM_TOTAL_QNG;
444 1.1 dante eep_config->max_tag_qng = ASC_MAX_PCI_ULTRA_INRAM_TAG_QNG;
445 1.1 dante } else {
446 1.1 dante eep_config->cfg_msw |= 0x0800;
447 1.1 dante cfg_msw |= 0x0800;
448 1.1 dante ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
449 1.1 dante eep_config->max_total_qng = ASC_MAX_PCI_INRAM_TOTAL_QNG;
450 1.1 dante eep_config->max_tag_qng = ASC_MAX_INRAM_TAG_QNG;
451 1.1 dante }
452 1.1 dante }
453 1.1 dante if (eep_config->max_total_qng < ASC_MIN_TOTAL_QNG)
454 1.1 dante eep_config->max_total_qng = ASC_MIN_TOTAL_QNG;
455 1.1 dante
456 1.1 dante if (eep_config->max_total_qng > ASC_MAX_TOTAL_QNG)
457 1.1 dante eep_config->max_total_qng = ASC_MAX_TOTAL_QNG;
458 1.1 dante
459 1.1 dante if (eep_config->max_tag_qng > eep_config->max_total_qng)
460 1.1 dante eep_config->max_tag_qng = eep_config->max_total_qng;
461 1.1 dante
462 1.1 dante if (eep_config->max_tag_qng < ASC_MIN_TAG_Q_PER_DVC)
463 1.1 dante eep_config->max_tag_qng = ASC_MIN_TAG_Q_PER_DVC;
464 1.1 dante
465 1.1 dante sc->max_total_qng = eep_config->max_total_qng;
466 1.1 dante if ((eep_config->use_cmd_qng & eep_config->disc_enable) !=
467 1.1 dante eep_config->use_cmd_qng) {
468 1.1 dante eep_config->disc_enable = eep_config->use_cmd_qng;
469 1.1 dante warn_code |= ASC_WARN_CMD_QNG_CONFLICT;
470 1.1 dante }
471 1.1 dante if (sc->bus_type & (ASC_IS_ISA | ASC_IS_VL | ASC_IS_EISA))
472 1.1 dante sc->irq_no = AscGetChipIRQ(iot, ioh, sc->bus_type);
473 1.1 dante
474 1.1 dante eep_config->chip_scsi_id &= ASC_MAX_TID;
475 1.1 dante sc->chip_scsi_id = eep_config->chip_scsi_id;
476 1.1 dante if (((sc->bus_type & ASC_IS_PCI_ULTRA) == ASC_IS_PCI_ULTRA) &&
477 1.1 dante !(sc->dvc_cntl & ASC_CNTL_SDTR_ENABLE_ULTRA)) {
478 1.1 dante sc->host_init_sdtr_index = ASC_SDTR_ULTRA_PCI_10MB_INDEX;
479 1.1 dante }
480 1.1 dante for (i = 0; i <= ASC_MAX_TID; i++) {
481 1.1 dante sc->max_tag_qng[i] = eep_config->max_tag_qng;
482 1.1 dante sc->sdtr_period_offset[i] = ASC_DEF_SDTR_OFFSET |
483 1.1 dante (sc->host_init_sdtr_index << 4);
484 1.1 dante }
485 1.1 dante
486 1.1 dante eep_config->cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
487 1.1 dante if (write_eep)
488 1.1 dante AscSetEEPConfig(iot, ioh, eep_config, sc->bus_type);
489 1.1 dante
490 1.1 dante return (warn_code);
491 1.1 dante }
492 1.1 dante
493 1.1 dante
494 1.1 dante u_int16_t
495 1.1 dante AscInitFromASC_SOFTC(sc)
496 1.1 dante ASC_SOFTC *sc;
497 1.1 dante {
498 1.1 dante bus_space_tag_t iot = sc->sc_iot;
499 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
500 1.1 dante u_int16_t cfg_msw;
501 1.1 dante u_int16_t warn_code;
502 1.1 dante u_int16_t pci_device_id = sc->pci_device_id;
503 1.1 dante
504 1.1 dante
505 1.1 dante warn_code = 0;
506 1.1 dante cfg_msw = ASC_GET_CHIP_CFG_MSW(iot, ioh);
507 1.1 dante
508 1.1 dante if ((cfg_msw & ASC_CFG_MSW_CLR_MASK) != 0) {
509 1.1 dante cfg_msw &= (~(ASC_CFG_MSW_CLR_MASK));
510 1.1 dante warn_code |= ASC_WARN_CFG_MSW_RECOVER;
511 1.1 dante ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
512 1.1 dante }
513 1.1 dante if ((sc->cmd_qng_enabled & sc->disc_enable) != sc->cmd_qng_enabled) {
514 1.1 dante sc->disc_enable = sc->cmd_qng_enabled;
515 1.1 dante warn_code |= ASC_WARN_CMD_QNG_CONFLICT;
516 1.1 dante }
517 1.1 dante if (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_AUTO_CONFIG) {
518 1.1 dante warn_code |= ASC_WARN_AUTO_CONFIG;
519 1.1 dante }
520 1.1 dante if ((sc->bus_type & (ASC_IS_ISA | ASC_IS_VL)) != 0) {
521 1.1 dante AscSetChipIRQ(iot, ioh, sc->irq_no, sc->bus_type);
522 1.1 dante }
523 1.1 dante if (sc->bus_type & ASC_IS_PCI) {
524 1.1 dante cfg_msw &= 0xFFC0;
525 1.1 dante ASC_SET_CHIP_CFG_MSW(iot, ioh, cfg_msw);
526 1.1 dante
527 1.1 dante if ((sc->bus_type & ASC_IS_PCI_ULTRA) != ASC_IS_PCI_ULTRA) {
528 1.1 dante if ((pci_device_id == ASC_PCI_DEVICE_ID_REV_A) ||
529 1.1 dante (pci_device_id == ASC_PCI_DEVICE_ID_REV_B)) {
530 1.1 dante sc->bug_fix_cntl |= ASC_BUG_FIX_IF_NOT_DWB;
531 1.1 dante sc->bug_fix_cntl |= ASC_BUG_FIX_ASYN_USE_SYN;
532 1.1 dante }
533 1.1 dante }
534 1.1 dante } else if (sc->bus_type == ASC_IS_ISAPNP) {
535 1.1 dante if (AscGetChipVersion(iot, ioh, sc->bus_type) ==
536 1.1 dante ASC_CHIP_VER_ASYN_BUG) {
537 1.1 dante sc->bug_fix_cntl |= ASC_BUG_FIX_ASYN_USE_SYN;
538 1.1 dante }
539 1.1 dante }
540 1.1 dante AscSetChipScsiID(iot, ioh, sc->chip_scsi_id);
541 1.1 dante
542 1.1 dante if (sc->bus_type & ASC_IS_ISA) {
543 1.1 dante AscSetIsaDmaChannel(iot, ioh, sc->isa_dma_channel);
544 1.1 dante AscSetIsaDmaSpeed(iot, ioh, sc->isa_dma_speed);
545 1.1 dante }
546 1.1 dante return (warn_code);
547 1.1 dante }
548 1.1 dante
549 1.1 dante
550 1.1 dante /*
551 1.1 dante * - Initialize RISC chip
552 1.1 dante * - Intialize Lram
553 1.1 dante * - Load uCode into Lram
554 1.1 dante * - Enable Interrupts
555 1.1 dante */
556 1.1 dante int
557 1.1 dante AscInitDriver(sc)
558 1.1 dante ASC_SOFTC *sc;
559 1.1 dante {
560 1.1 dante bus_space_tag_t iot = sc->sc_iot;
561 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
562 1.1 dante u_int32_t chksum;
563 1.1 dante
564 1.1 dante
565 1.1 dante if (!AscFindSignature(iot, ioh))
566 1.1 dante return (1);
567 1.1 dante
568 1.1 dante AscDisableInterrupt(iot, ioh);
569 1.1 dante
570 1.1 dante AscInitLram(sc);
571 1.1 dante chksum = AscLoadMicroCode(iot, ioh, 0, (u_int16_t *) asc_mcode,
572 1.1 dante asc_mcode_size);
573 1.1 dante if (chksum != asc_mcode_chksum)
574 1.1 dante return (2);
575 1.1 dante
576 1.1 dante if (AscInitMicroCodeVar(sc) == 0)
577 1.1 dante return (3);
578 1.1 dante
579 1.1 dante AscEnableInterrupt(iot, ioh);
580 1.1 dante
581 1.1 dante return (0);
582 1.1 dante }
583 1.1 dante
584 1.1 dante
585 1.1 dante int
586 1.1 dante AscFindSignature(iot, ioh)
587 1.1 dante bus_space_tag_t iot;
588 1.1 dante bus_space_handle_t ioh;
589 1.1 dante {
590 1.1 dante u_int16_t sig_word;
591 1.1 dante
592 1.1 dante if (ASC_GET_CHIP_SIGNATURE_BYTE(iot, ioh) == ASC_1000_ID1B) {
593 1.1 dante sig_word = ASC_GET_CHIP_SIGNATURE_WORD(iot, ioh);
594 1.1 dante if (sig_word == ASC_1000_ID0W ||
595 1.1 dante sig_word == ASC_1000_ID0W_FIX)
596 1.1 dante return (1);
597 1.1 dante }
598 1.1 dante return (0);
599 1.1 dante }
600 1.1 dante
601 1.1 dante
602 1.1 dante static u_int32_t
603 1.1 dante AscLoadMicroCode(iot, ioh, s_addr, mcode_buf, mcode_size)
604 1.1 dante bus_space_tag_t iot;
605 1.1 dante bus_space_handle_t ioh;
606 1.1 dante u_int16_t s_addr;
607 1.1 dante u_int16_t *mcode_buf;
608 1.1 dante u_int16_t mcode_size;
609 1.1 dante {
610 1.1 dante u_int32_t chksum;
611 1.1 dante u_int16_t mcode_word_size;
612 1.1 dante u_int16_t mcode_chksum;
613 1.1 dante
614 1.1 dante mcode_word_size = mcode_size >> 1;
615 1.1 dante /* clear board memory */
616 1.1 dante AscMemWordSetLram(iot, ioh, s_addr, 0, mcode_word_size);
617 1.1 dante /* copy uCode to board memory */
618 1.1 dante AscMemWordCopyToLram(iot, ioh, s_addr, mcode_buf, mcode_word_size);
619 1.1 dante chksum = AscMemSumLramWord(iot, ioh, s_addr, mcode_word_size);
620 1.1 dante mcode_chksum = AscMemSumLramWord(iot, ioh, ASC_CODE_SEC_BEG,
621 1.1 dante ((mcode_size - s_addr - ASC_CODE_SEC_BEG) >> 1));
622 1.1 dante AscWriteLramWord(iot, ioh, ASCV_MCODE_CHKSUM_W, mcode_chksum);
623 1.1 dante AscWriteLramWord(iot, ioh, ASCV_MCODE_SIZE_W, mcode_size);
624 1.1 dante
625 1.1 dante return (chksum);
626 1.1 dante }
627 1.1 dante
628 1.1 dante
629 1.1 dante static void
630 1.1 dante AscInitLram(sc)
631 1.1 dante ASC_SOFTC *sc;
632 1.1 dante {
633 1.1 dante bus_space_tag_t iot = sc->sc_iot;
634 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
635 1.1 dante u_int8_t i;
636 1.1 dante u_int16_t s_addr;
637 1.1 dante
638 1.1 dante
639 1.1 dante AscMemWordSetLram(iot, ioh, ASC_QADR_BEG, 0,
640 1.1 dante (((sc->max_total_qng + 2 + 1) * 64) >> 1));
641 1.1 dante
642 1.1 dante i = ASC_MIN_ACTIVE_QNO;
643 1.1 dante s_addr = ASC_QADR_BEG + ASC_QBLK_SIZE;
644 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i + 1);
645 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, sc->max_total_qng);
646 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
647 1.1 dante i++;
648 1.1 dante s_addr += ASC_QBLK_SIZE;
649 1.1 dante for (; i < sc->max_total_qng; i++, s_addr += ASC_QBLK_SIZE) {
650 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i + 1);
651 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, i - 1);
652 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
653 1.1 dante }
654 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, ASC_QLINK_END);
655 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, sc->max_total_qng - 1);
656 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, sc->max_total_qng);
657 1.1 dante i++;
658 1.1 dante s_addr += ASC_QBLK_SIZE;
659 1.1 dante for (; i <= (u_int8_t) (sc->max_total_qng + 3); i++, s_addr += ASC_QBLK_SIZE) {
660 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_FWD, i);
661 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_BWD, i);
662 1.1 dante AscWriteLramByte(iot, ioh, s_addr + ASC_SCSIQ_B_QNO, i);
663 1.1 dante }
664 1.1 dante }
665 1.1 dante
666 1.1 dante
667 1.1 dante void
668 1.1 dante AscReInitLram(sc)
669 1.1 dante ASC_SOFTC *sc;
670 1.1 dante {
671 1.1 dante
672 1.1 dante AscInitLram(sc);
673 1.1 dante AscInitQLinkVar(sc);
674 1.1 dante }
675 1.1 dante
676 1.1 dante
677 1.1 dante static void
678 1.1 dante AscInitQLinkVar(sc)
679 1.1 dante ASC_SOFTC *sc;
680 1.1 dante {
681 1.1 dante bus_space_tag_t iot = sc->sc_iot;
682 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
683 1.1 dante u_int8_t i;
684 1.1 dante u_int16_t lram_addr;
685 1.1 dante
686 1.1 dante
687 1.1 dante ASC_PUT_RISC_VAR_FREE_QHEAD(iot, ioh, 1);
688 1.1 dante ASC_PUT_RISC_VAR_DONE_QTAIL(iot, ioh, sc->max_total_qng);
689 1.1 dante ASC_PUT_VAR_FREE_QHEAD(iot, ioh, 1);
690 1.1 dante ASC_PUT_VAR_DONE_QTAIL(iot, ioh, sc->max_total_qng);
691 1.1 dante AscWriteLramByte(iot, ioh, ASCV_BUSY_QHEAD_B, sc->max_total_qng + 1);
692 1.1 dante AscWriteLramByte(iot, ioh, ASCV_DISC1_QHEAD_B, sc->max_total_qng + 2);
693 1.1 dante AscWriteLramByte(iot, ioh, ASCV_TOTAL_READY_Q_B, sc->max_total_qng);
694 1.1 dante AscWriteLramWord(iot, ioh, ASCV_ASCDVC_ERR_CODE_W, 0);
695 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
696 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, 0);
697 1.1 dante AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, 0);
698 1.1 dante AscWriteLramByte(iot, ioh, ASCV_WTM_FLAG_B, 0);
699 1.1 dante ASC_PUT_QDONE_IN_PROGRESS(iot, ioh, 0);
700 1.1 dante lram_addr = ASC_QADR_BEG;
701 1.1 dante for (i = 0; i < 32; i++, lram_addr += 2)
702 1.1 dante AscWriteLramWord(iot, ioh, lram_addr, 0);
703 1.1 dante }
704 1.1 dante
705 1.1 dante
706 1.1 dante static int
707 1.1 dante AscResetChipAndScsiBus(bus_space_tag_t iot,
708 1.1 dante bus_space_handle_t ioh)
709 1.1 dante {
710 1.1 dante while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_SCSI_RESET_ACTIVE);
711 1.1 dante
712 1.1 dante AscStopChip(iot, ioh);
713 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_CHIP_RESET | ASC_CC_SCSI_RESET | ASC_CC_HALT);
714 1.1 dante
715 1.1 dante DvcDelayNanoSecond(60000);
716 1.1 dante
717 1.1 dante AscSetChipIH(iot, ioh, ASC_INS_RFLAG_WTM);
718 1.1 dante AscSetChipIH(iot, ioh, ASC_INS_HALT);
719 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_CHIP_RESET | ASC_CC_HALT);
720 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
721 1.1 dante
722 1.1 dante DvcSleepMilliSecond(200);
723 1.1 dante
724 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
725 1.1 dante AscStartChip(iot, ioh);
726 1.1 dante
727 1.1 dante DvcSleepMilliSecond(200);
728 1.1 dante
729 1.1 dante return (AscIsChipHalted(iot, ioh));
730 1.1 dante }
731 1.1 dante
732 1.1 dante
733 1.1 dante static u_int16_t
734 1.1 dante AscGetChipBusType(iot, ioh)
735 1.1 dante bus_space_tag_t iot;
736 1.1 dante bus_space_handle_t ioh;
737 1.1 dante {
738 1.1 dante u_int16_t chip_ver;
739 1.1 dante
740 1.1 dante chip_ver = ASC_GET_CHIP_VER_NO(iot, ioh);
741 1.1 dante if ((chip_ver >= ASC_CHIP_MIN_VER_VL) &&
742 1.1 dante (chip_ver <= ASC_CHIP_MAX_VER_VL)) {
743 1.1 dante /*
744 1.1 dante * if(((iop_base & 0x0C30) == 0x0C30) || ((iop_base & 0x0C50)
745 1.1 dante * == 0x0C50)) return (ASC_IS_EISA);
746 1.1 dante */
747 1.1 dante return (ASC_IS_VL);
748 1.1 dante }
749 1.1 dante if ((chip_ver >= ASC_CHIP_MIN_VER_ISA) &&
750 1.1 dante (chip_ver <= ASC_CHIP_MAX_VER_ISA)) {
751 1.1 dante if (chip_ver >= ASC_CHIP_MIN_VER_ISA_PNP)
752 1.1 dante return (ASC_IS_ISAPNP);
753 1.1 dante
754 1.1 dante return (ASC_IS_ISA);
755 1.1 dante } else if ((chip_ver >= ASC_CHIP_MIN_VER_PCI) &&
756 1.1 dante (chip_ver <= ASC_CHIP_MAX_VER_PCI))
757 1.1 dante return (ASC_IS_PCI);
758 1.1 dante
759 1.1 dante return (0);
760 1.1 dante }
761 1.1 dante
762 1.1 dante
763 1.1 dante /******************************************************************************/
764 1.1 dante /* Chip register routines */
765 1.1 dante /******************************************************************************/
766 1.1 dante
767 1.1 dante
768 1.1 dante static void
769 1.1 dante AscSetBank(iot, ioh, bank)
770 1.1 dante bus_space_tag_t iot;
771 1.1 dante bus_space_handle_t ioh;
772 1.1 dante u_int8_t bank;
773 1.1 dante {
774 1.1 dante u_int8_t val;
775 1.1 dante
776 1.1 dante val = ASC_GET_CHIP_CONTROL(iot, ioh) &
777 1.1 dante (~(ASC_CC_SINGLE_STEP | ASC_CC_TEST |
778 1.1 dante ASC_CC_DIAG | ASC_CC_SCSI_RESET |
779 1.1 dante ASC_CC_CHIP_RESET));
780 1.1 dante
781 1.1 dante switch (bank) {
782 1.1 dante case 1:
783 1.1 dante val |= ASC_CC_BANK_ONE;
784 1.1 dante break;
785 1.1 dante
786 1.1 dante case 2:
787 1.1 dante val |= ASC_CC_DIAG | ASC_CC_BANK_ONE;
788 1.1 dante break;
789 1.1 dante
790 1.1 dante default:
791 1.1 dante val &= ~ASC_CC_BANK_ONE;
792 1.1 dante }
793 1.1 dante
794 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, val);
795 1.1 dante return;
796 1.1 dante }
797 1.1 dante
798 1.1 dante
799 1.1 dante /******************************************************************************/
800 1.1 dante /* Chip routines */
801 1.1 dante /******************************************************************************/
802 1.1 dante
803 1.1 dante
804 1.1 dante static int
805 1.1 dante AscStartChip(iot, ioh)
806 1.1 dante bus_space_tag_t iot;
807 1.1 dante bus_space_handle_t ioh;
808 1.1 dante {
809 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, 0);
810 1.1 dante if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) != 0)
811 1.1 dante return (0);
812 1.1 dante
813 1.1 dante return (1);
814 1.1 dante }
815 1.1 dante
816 1.1 dante
817 1.1 dante static int
818 1.1 dante AscStopChip(iot, ioh)
819 1.1 dante bus_space_tag_t iot;
820 1.1 dante bus_space_handle_t ioh;
821 1.1 dante {
822 1.1 dante u_int8_t cc_val;
823 1.1 dante
824 1.1 dante cc_val = ASC_GET_CHIP_CONTROL(iot, ioh) &
825 1.1 dante (~(ASC_CC_SINGLE_STEP | ASC_CC_TEST | ASC_CC_DIAG));
826 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, cc_val | ASC_CC_HALT);
827 1.1 dante AscSetChipIH(iot, ioh, ASC_INS_HALT);
828 1.1 dante AscSetChipIH(iot, ioh, ASC_INS_RFLAG_WTM);
829 1.1 dante if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) == 0)
830 1.1 dante return (0);
831 1.1 dante
832 1.1 dante return (1);
833 1.1 dante }
834 1.1 dante
835 1.1 dante
836 1.1 dante static u_int8_t
837 1.1 dante AscGetChipVersion(iot, ioh, bus_type)
838 1.1 dante bus_space_tag_t iot;
839 1.1 dante bus_space_handle_t ioh;
840 1.1 dante u_int16_t bus_type;
841 1.1 dante {
842 1.1 dante if (bus_type & ASC_IS_EISA) {
843 1.1 dante /*
844 1.1 dante * u_int16_t eisa_iop; u_int8_t revision;
845 1.1 dante *
846 1.1 dante * eisa_iop = ASC_GET_EISA_SLOT(iop_base) |
847 1.1 dante * ASC_EISA_REV_IOP_MASK; revision = inp(eisa_iop);
848 1.1 dante * return((ASC_CHIP_MIN_VER_EISA - 1) + revision);
849 1.1 dante */
850 1.1 dante }
851 1.1 dante return (ASC_GET_CHIP_VER_NO(iot, ioh));
852 1.1 dante }
853 1.1 dante
854 1.1 dante
855 1.1 dante static u_int8_t
856 1.1 dante AscSetChipScsiID(iot, ioh, new_id)
857 1.1 dante bus_space_tag_t iot;
858 1.1 dante bus_space_handle_t ioh;
859 1.1 dante u_int8_t new_id;
860 1.1 dante {
861 1.1 dante u_int16_t cfg_lsw;
862 1.1 dante
863 1.1 dante if (ASC_GET_CHIP_SCSI_ID(iot, ioh) == new_id)
864 1.1 dante return (new_id);
865 1.1 dante
866 1.1 dante cfg_lsw = ASC_GET_CHIP_SCSI_ID(iot, ioh);
867 1.1 dante cfg_lsw &= 0xF8FF;
868 1.1 dante cfg_lsw |= (new_id & ASC_MAX_TID) << 8;
869 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
870 1.1 dante return (ASC_GET_CHIP_SCSI_ID(iot, ioh));
871 1.1 dante }
872 1.1 dante
873 1.1 dante
874 1.1 dante static u_int8_t
875 1.1 dante AscGetChipScsiCtrl(iot, ioh)
876 1.1 dante bus_space_tag_t iot;
877 1.1 dante bus_space_handle_t ioh;
878 1.1 dante {
879 1.1 dante u_int8_t scsi_ctrl;
880 1.1 dante
881 1.1 dante AscSetBank(iot, ioh, 1);
882 1.1 dante scsi_ctrl = bus_space_read_1(iot, ioh, ASC_IOP_REG_SC);
883 1.1 dante AscSetBank(iot, ioh, 0);
884 1.1 dante return (scsi_ctrl);
885 1.1 dante }
886 1.1 dante
887 1.1 dante
888 1.1 dante static int
889 1.1 dante AscSetRunChipSynRegAtID(iot, ioh, tid_no, sdtr_data)
890 1.1 dante bus_space_tag_t iot;
891 1.1 dante bus_space_handle_t ioh;
892 1.1 dante u_int8_t tid_no;
893 1.1 dante u_int8_t sdtr_data;
894 1.1 dante {
895 1.1 dante int retval = FALSE;
896 1.1 dante
897 1.1 dante if (AscHostReqRiscHalt(iot, ioh)) {
898 1.1 dante retval = ASC_SET_CHIP_SYNRegAtID(iot, ioh, tid_no, sdtr_data);
899 1.1 dante AscStartChip(iot, ioh);
900 1.1 dante }
901 1.1 dante return (retval);
902 1.1 dante }
903 1.1 dante
904 1.1 dante
905 1.1 dante static int
906 1.1 dante ASC_SET_CHIP_SYNRegAtID(iot, ioh, id, sdtr_data)
907 1.1 dante bus_space_tag_t iot;
908 1.1 dante bus_space_handle_t ioh;
909 1.1 dante u_int8_t id;
910 1.1 dante u_int8_t sdtr_data;
911 1.1 dante {
912 1.1 dante ASC_SCSI_BIT_ID_TYPE org_id;
913 1.1 dante int i;
914 1.1 dante int sta = TRUE;
915 1.1 dante
916 1.1 dante AscSetBank(iot, ioh, 1);
917 1.1 dante org_id = ASC_READ_CHIP_DVC_ID(iot, ioh);
918 1.1 dante for (i = 0; i <= ASC_MAX_TID; i++)
919 1.1 dante if (org_id == (0x01 << i))
920 1.1 dante break;
921 1.1 dante
922 1.1 dante org_id = i;
923 1.1 dante ASC_WRITE_CHIP_DVC_ID(iot, ioh, id);
924 1.1 dante if (ASC_READ_CHIP_DVC_ID(iot, ioh) == (0x01 << id)) {
925 1.1 dante AscSetBank(iot, ioh, 0);
926 1.1 dante ASC_SET_CHIP_SYN(iot, ioh, sdtr_data);
927 1.1 dante if (ASC_GET_CHIP_SYN(iot, ioh) != sdtr_data)
928 1.1 dante sta = FALSE;
929 1.1 dante } else
930 1.1 dante sta = FALSE;
931 1.1 dante
932 1.1 dante AscSetBank(iot, ioh, 1);
933 1.1 dante ASC_WRITE_CHIP_DVC_ID(iot, ioh, org_id);
934 1.1 dante AscSetBank(iot, ioh, 0);
935 1.1 dante return (sta);
936 1.1 dante }
937 1.1 dante
938 1.1 dante
939 1.1 dante static int
940 1.1 dante AscHostReqRiscHalt(iot, ioh)
941 1.1 dante bus_space_tag_t iot;
942 1.1 dante bus_space_handle_t ioh;
943 1.1 dante {
944 1.1 dante int count = 0;
945 1.1 dante int retval = 0;
946 1.1 dante u_int8_t saved_stop_code;
947 1.1 dante
948 1.1 dante
949 1.1 dante if (AscIsChipHalted(iot, ioh))
950 1.1 dante return (1);
951 1.1 dante saved_stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
952 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B,
953 1.1 dante ASC_STOP_HOST_REQ_RISC_HALT | ASC_STOP_REQ_RISC_STOP);
954 1.1 dante
955 1.1 dante do {
956 1.1 dante if (AscIsChipHalted(iot, ioh)) {
957 1.1 dante retval = 1;
958 1.1 dante break;
959 1.1 dante }
960 1.1 dante DvcSleepMilliSecond(100);
961 1.1 dante } while (count++ < 20);
962 1.1 dante
963 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, saved_stop_code);
964 1.1 dante
965 1.1 dante return (retval);
966 1.1 dante }
967 1.1 dante
968 1.1 dante
969 1.1 dante static int
970 1.1 dante AscIsChipHalted(iot, ioh)
971 1.1 dante bus_space_tag_t iot;
972 1.1 dante bus_space_handle_t ioh;
973 1.1 dante {
974 1.1 dante if ((ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_HALTED) != 0)
975 1.1 dante if ((ASC_GET_CHIP_CONTROL(iot, ioh) & ASC_CC_HALT) != 0)
976 1.1 dante return (1);
977 1.1 dante
978 1.1 dante return (0);
979 1.1 dante }
980 1.1 dante
981 1.1 dante
982 1.1 dante static void
983 1.1 dante AscSetChipIH(iot, ioh, ins_code)
984 1.1 dante bus_space_tag_t iot;
985 1.1 dante bus_space_handle_t ioh;
986 1.1 dante u_int16_t ins_code;
987 1.1 dante {
988 1.1 dante AscSetBank(iot, ioh, 1);
989 1.1 dante ASC_WRITE_CHIP_IH(iot, ioh, ins_code);
990 1.1 dante AscSetBank(iot, ioh, 0);
991 1.1 dante
992 1.1 dante return;
993 1.1 dante }
994 1.1 dante
995 1.1 dante
996 1.1 dante /******************************************************************************/
997 1.1 dante /* Lram routines */
998 1.1 dante /******************************************************************************/
999 1.1 dante
1000 1.1 dante
1001 1.1 dante static u_int8_t
1002 1.1 dante AscReadLramByte(iot, ioh, addr)
1003 1.1 dante bus_space_tag_t iot;
1004 1.1 dante bus_space_handle_t ioh;
1005 1.1 dante u_int16_t addr;
1006 1.1 dante {
1007 1.1 dante u_int8_t byte_data;
1008 1.1 dante u_int16_t word_data;
1009 1.1 dante
1010 1.1 dante
1011 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr & 0xFFFE);
1012 1.1 dante word_data = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
1013 1.1 dante #if BYTE_ORDER == BIG_ENDIAN
1014 1.1 dante if (addr & 1)
1015 1.1 dante //odd address
1016 1.1 dante byte_data = (u_int8_t) (word_data & 0xFF);
1017 1.1 dante else
1018 1.1 dante byte_data = (u_int8_t) ((word_data >> 8) & 0xFF);
1019 1.1 dante #else
1020 1.1 dante if (addr & 1)
1021 1.1 dante //odd address
1022 1.1 dante byte_data = (u_int8_t) ((word_data >> 8) & 0xFF);
1023 1.1 dante else
1024 1.1 dante byte_data = (u_int8_t) (word_data & 0xFF);
1025 1.1 dante #endif
1026 1.1 dante return (byte_data);
1027 1.1 dante }
1028 1.1 dante
1029 1.1 dante
1030 1.1 dante static void
1031 1.1 dante AscWriteLramByte(iot, ioh, addr, data)
1032 1.1 dante bus_space_tag_t iot;
1033 1.1 dante bus_space_handle_t ioh;
1034 1.1 dante u_int16_t addr;
1035 1.1 dante u_int8_t data;
1036 1.1 dante {
1037 1.1 dante u_int16_t word_data;
1038 1.1 dante
1039 1.1 dante
1040 1.1 dante word_data = AscReadLramWord(iot, ioh, addr & 0xFFFE);
1041 1.1 dante #if BYTE_ORDER == BIG_ENDIAN
1042 1.1 dante if (addr & 1)
1043 1.1 dante //odd address
1044 1.1 dante {
1045 1.1 dante word_data &= 0xFF00;
1046 1.1 dante word_data |= ((u_int16_t) data) & 0x00FF;
1047 1.1 dante } else {
1048 1.1 dante word_data &= 0xFF00;
1049 1.1 dante word_data |= (((u_int16_t) data) << 8) & 0xFF00;
1050 1.1 dante }
1051 1.1 dante #else
1052 1.1 dante if (addr & 1)
1053 1.1 dante //odd address
1054 1.1 dante {
1055 1.1 dante word_data &= 0x00FF;
1056 1.1 dante word_data |= (((u_int16_t) data) << 8) & 0xFF00;
1057 1.1 dante } else {
1058 1.1 dante word_data &= 0xFF00;
1059 1.1 dante word_data |= ((u_int16_t) data) & 0x00FF;
1060 1.1 dante }
1061 1.1 dante #endif
1062 1.1 dante AscWriteLramWord(iot, ioh, addr, word_data);
1063 1.1 dante }
1064 1.1 dante
1065 1.1 dante
1066 1.1 dante static u_int16_t
1067 1.1 dante AscReadLramWord(iot, ioh, addr)
1068 1.1 dante bus_space_tag_t iot;
1069 1.1 dante bus_space_handle_t ioh;
1070 1.1 dante u_int16_t addr;
1071 1.1 dante {
1072 1.1 dante
1073 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
1074 1.1 dante return (ASC_GET_CHIP_LRAM_DATA(iot, ioh));
1075 1.1 dante }
1076 1.1 dante
1077 1.1 dante
1078 1.1 dante static void
1079 1.1 dante AscWriteLramWord(iot, ioh, addr, data)
1080 1.1 dante bus_space_tag_t iot;
1081 1.1 dante bus_space_handle_t ioh;
1082 1.1 dante u_int16_t addr;
1083 1.1 dante u_int16_t data;
1084 1.1 dante {
1085 1.1 dante
1086 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
1087 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, data);
1088 1.1 dante }
1089 1.1 dante
1090 1.1 dante
1091 1.1 dante static u_int32_t
1092 1.1 dante AscReadLramDWord(iot, ioh, addr)
1093 1.1 dante bus_space_tag_t iot;
1094 1.1 dante bus_space_handle_t ioh;
1095 1.1 dante u_int16_t addr;
1096 1.1 dante {
1097 1.1 dante u_int16_t low_word, hi_word;
1098 1.1 dante
1099 1.1 dante
1100 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
1101 1.1 dante low_word = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
1102 1.1 dante hi_word = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
1103 1.1 dante
1104 1.1 dante return ((((u_int32_t) hi_word) << 16) | (u_int32_t) low_word);
1105 1.1 dante }
1106 1.1 dante
1107 1.1 dante
1108 1.1 dante static void
1109 1.1 dante AscWriteLramDWord(iot, ioh, addr, data)
1110 1.1 dante bus_space_tag_t iot;
1111 1.1 dante bus_space_handle_t ioh;
1112 1.1 dante u_int16_t addr;
1113 1.1 dante u_int32_t data;
1114 1.1 dante {
1115 1.1 dante
1116 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr);
1117 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, (u_int16_t) (data & 0x0000FFFF));
1118 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, (u_int16_t) (data >> 16));
1119 1.1 dante }
1120 1.1 dante
1121 1.1 dante
1122 1.1 dante static void
1123 1.1 dante AscMemWordSetLram(iot, ioh, s_addr, s_words, count)
1124 1.1 dante bus_space_tag_t iot;
1125 1.1 dante bus_space_handle_t ioh;
1126 1.1 dante u_int16_t s_addr;
1127 1.1 dante u_int16_t s_words;
1128 1.1 dante int count;
1129 1.1 dante {
1130 1.1 dante int i;
1131 1.1 dante
1132 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
1133 1.1 dante for (i = 0; i < count; i++)
1134 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, s_words);
1135 1.1 dante }
1136 1.1 dante
1137 1.1 dante
1138 1.1 dante static void
1139 1.1 dante AscMemWordCopyToLram(iot, ioh, s_addr, s_buffer, words)
1140 1.1 dante bus_space_tag_t iot;
1141 1.1 dante bus_space_handle_t ioh;
1142 1.1 dante u_int16_t s_addr;
1143 1.1 dante u_int16_t *s_buffer;
1144 1.1 dante int words;
1145 1.1 dante {
1146 1.1 dante int i;
1147 1.1 dante
1148 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
1149 1.1 dante for (i = 0; i < words; i++, s_buffer++)
1150 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, *s_buffer);
1151 1.1 dante }
1152 1.1 dante
1153 1.1 dante
1154 1.1 dante static void
1155 1.1 dante AscMemWordCopyFromLram(iot, ioh, s_addr, s_buffer, words)
1156 1.1 dante bus_space_tag_t iot;
1157 1.1 dante bus_space_handle_t ioh;
1158 1.1 dante u_int16_t s_addr;
1159 1.1 dante u_int16_t *s_buffer;
1160 1.1 dante int words;
1161 1.1 dante {
1162 1.1 dante int i;
1163 1.1 dante
1164 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
1165 1.1 dante for (i = 0; i < words; i++, s_buffer++)
1166 1.1 dante *s_buffer = ASC_GET_CHIP_LRAM_DATA(iot, ioh);
1167 1.1 dante }
1168 1.1 dante
1169 1.1 dante
1170 1.1 dante static void
1171 1.1 dante AscMemDWordCopyToLram(iot, ioh, s_addr, s_buffer, dwords)
1172 1.1 dante bus_space_tag_t iot;
1173 1.1 dante bus_space_handle_t ioh;
1174 1.1 dante u_int16_t s_addr;
1175 1.1 dante u_int32_t *s_buffer;
1176 1.1 dante int dwords;
1177 1.1 dante {
1178 1.1 dante int i;
1179 1.1 dante int words;
1180 1.1 dante u_int16_t *pw;
1181 1.1 dante
1182 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
1183 1.1 dante
1184 1.1 dante pw = (u_int16_t *) s_buffer;
1185 1.1 dante words = dwords << 1;
1186 1.1 dante for (i = 0; i < words; i++, pw++)
1187 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, *pw);
1188 1.1 dante }
1189 1.1 dante
1190 1.1 dante
1191 1.1 dante static u_int32_t
1192 1.1 dante AscMemSumLramWord(iot, ioh, s_addr, words)
1193 1.1 dante bus_space_tag_t iot;
1194 1.1 dante bus_space_handle_t ioh;
1195 1.1 dante u_int16_t s_addr;
1196 1.1 dante int words;
1197 1.1 dante {
1198 1.1 dante u_int32_t sum = 0L;
1199 1.1 dante u_int16_t i;
1200 1.1 dante
1201 1.1 dante
1202 1.1 dante for (i = 0; i < words; i++, s_addr += 2)
1203 1.1 dante sum += AscReadLramWord(iot, ioh, s_addr);
1204 1.1 dante
1205 1.1 dante return (sum);
1206 1.1 dante }
1207 1.1 dante
1208 1.1 dante
1209 1.1 dante static int
1210 1.1 dante AscTestExternalLram(iot, ioh)
1211 1.1 dante bus_space_tag_t iot;
1212 1.1 dante bus_space_handle_t ioh;
1213 1.1 dante {
1214 1.1 dante u_int16_t q_addr;
1215 1.1 dante u_int16_t saved_word;
1216 1.1 dante int retval;
1217 1.1 dante
1218 1.1 dante
1219 1.1 dante retval = 0;
1220 1.1 dante q_addr = ASC_QNO_TO_QADDR(241);
1221 1.1 dante saved_word = AscReadLramWord(iot, ioh, q_addr);
1222 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, q_addr);
1223 1.1 dante ASC_SET_CHIP_LRAM_DATA(iot, ioh, 0x55AA);
1224 1.1 dante DvcSleepMilliSecond(10);
1225 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, q_addr);
1226 1.1 dante
1227 1.1 dante if (ASC_GET_CHIP_LRAM_DATA(iot, ioh) == 0x55AA) {
1228 1.1 dante retval = 1;
1229 1.1 dante AscWriteLramWord(iot, ioh, q_addr, saved_word);
1230 1.1 dante }
1231 1.1 dante return (retval);
1232 1.1 dante }
1233 1.1 dante
1234 1.1 dante
1235 1.1 dante /******************************************************************************/
1236 1.1 dante /* MicroCode routines */
1237 1.1 dante /******************************************************************************/
1238 1.1 dante
1239 1.1 dante
1240 1.1 dante static u_int16_t
1241 1.1 dante AscInitMicroCodeVar(sc)
1242 1.1 dante ASC_SOFTC *sc;
1243 1.1 dante {
1244 1.1 dante bus_space_tag_t iot = sc->sc_iot;
1245 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
1246 1.1 dante u_int32_t phy_addr;
1247 1.1 dante int i;
1248 1.1 dante
1249 1.1 dante
1250 1.1 dante for (i = 0; i <= ASC_MAX_TID; i++)
1251 1.1 dante ASC_PUT_MCODE_INIT_SDTR_AT_ID(iot, ioh, i,
1252 1.1 dante sc->sdtr_period_offset[i]);
1253 1.1 dante
1254 1.1 dante AscInitQLinkVar(sc);
1255 1.1 dante AscWriteLramByte(iot, ioh, ASCV_DISC_ENABLE_B, sc->disc_enable);
1256 1.1 dante AscWriteLramByte(iot, ioh, ASCV_HOSTSCSI_ID_B,
1257 1.1 dante ASC_TID_TO_TARGET_ID(sc->chip_scsi_id));
1258 1.1 dante
1259 1.1 dante if ((phy_addr = AscGetOnePhyAddr(sc, sc->overrun_buf,
1260 1.1 dante ASC_OVERRUN_BSIZE)) == 0L) {
1261 1.1 dante return (0);
1262 1.1 dante } else {
1263 1.1 dante phy_addr = (phy_addr & 0xFFFFFFF8ul) + 8;
1264 1.1 dante AscWriteLramDWord(iot, ioh, ASCV_OVERRUN_PADDR_D, phy_addr);
1265 1.1 dante AscWriteLramDWord(iot, ioh, ASCV_OVERRUN_BSIZE_D,
1266 1.1 dante ASC_OVERRUN_BSIZE - 8);
1267 1.1 dante }
1268 1.1 dante
1269 1.1 dante sc->mcode_date = AscReadLramWord(iot, ioh, ASCV_MC_DATE_W);
1270 1.1 dante sc->mcode_version = AscReadLramWord(iot, ioh, ASCV_MC_VER_W);
1271 1.1 dante ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
1272 1.1 dante
1273 1.1 dante if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR) {
1274 1.1 dante return (0);
1275 1.1 dante }
1276 1.1 dante if (AscStartChip(iot, ioh) != 1) {
1277 1.1 dante return (0);
1278 1.1 dante }
1279 1.1 dante return (1);
1280 1.1 dante }
1281 1.1 dante
1282 1.1 dante
1283 1.1 dante static u_int32_t
1284 1.1 dante AscGetOnePhyAddr(sc, buf_addr, buf_size)
1285 1.1 dante ASC_SOFTC *sc;
1286 1.1 dante u_int8_t *buf_addr;
1287 1.1 dante u_int32_t buf_size;
1288 1.1 dante {
1289 1.1 dante ASC_MIN_SG_HEAD sg_head;
1290 1.1 dante
1291 1.1 dante sg_head.entry_cnt = ASC_MIN_SG_LIST;
1292 1.1 dante if (DvcGetSGList(sc, buf_addr, buf_size, (ASC_SG_HEAD *) & sg_head) !=
1293 1.1 dante buf_size) {
1294 1.1 dante return (0L);
1295 1.1 dante }
1296 1.1 dante if (sg_head.entry_cnt > 1) {
1297 1.1 dante return (0L);
1298 1.1 dante }
1299 1.1 dante return (sg_head.sg_list[0].addr);
1300 1.1 dante }
1301 1.1 dante /******************************************************************************/
1302 1.1 dante /* EEProm routines */
1303 1.1 dante /******************************************************************************/
1304 1.1 dante
1305 1.1 dante
1306 1.1 dante static int
1307 1.1 dante AscWriteEEPCmdReg(iot, ioh, cmd_reg)
1308 1.1 dante bus_space_tag_t iot;
1309 1.1 dante bus_space_handle_t ioh;
1310 1.1 dante u_int8_t cmd_reg;
1311 1.1 dante {
1312 1.1 dante u_int8_t read_back;
1313 1.1 dante int retry;
1314 1.1 dante
1315 1.1 dante retry = 0;
1316 1.1 dante
1317 1.1 dante while (TRUE) {
1318 1.1 dante ASC_SET_CHIP_EEP_CMD(iot, ioh, cmd_reg);
1319 1.1 dante DvcSleepMilliSecond(1);
1320 1.1 dante read_back = ASC_GET_CHIP_EEP_CMD(iot, ioh);
1321 1.1 dante if (read_back == cmd_reg)
1322 1.1 dante return (1);
1323 1.1 dante
1324 1.1 dante if (retry++ > ASC_EEP_MAX_RETRY)
1325 1.1 dante return (0);
1326 1.1 dante }
1327 1.1 dante }
1328 1.1 dante
1329 1.1 dante
1330 1.1 dante static int
1331 1.1 dante AscWriteEEPDataReg(iot, ioh, data_reg)
1332 1.1 dante bus_space_tag_t iot;
1333 1.1 dante bus_space_handle_t ioh;
1334 1.1 dante u_int16_t data_reg;
1335 1.1 dante {
1336 1.1 dante u_int16_t read_back;
1337 1.1 dante int retry;
1338 1.1 dante
1339 1.1 dante retry = 0;
1340 1.1 dante while (TRUE) {
1341 1.1 dante ASC_SET_CHIP_EEP_DATA(iot, ioh, data_reg);
1342 1.1 dante DvcSleepMilliSecond(1);
1343 1.1 dante read_back = ASC_GET_CHIP_EEP_DATA(iot, ioh);
1344 1.1 dante if (read_back == data_reg)
1345 1.1 dante return (1);
1346 1.1 dante
1347 1.1 dante if (retry++ > ASC_EEP_MAX_RETRY)
1348 1.1 dante return (0);
1349 1.1 dante }
1350 1.1 dante }
1351 1.1 dante
1352 1.1 dante
1353 1.1 dante static void
1354 1.1 dante AscWaitEEPRead(void)
1355 1.1 dante {
1356 1.1 dante
1357 1.1 dante DvcSleepMilliSecond(1);
1358 1.1 dante }
1359 1.1 dante
1360 1.1 dante
1361 1.1 dante static void
1362 1.1 dante AscWaitEEPWrite(void)
1363 1.1 dante {
1364 1.1 dante
1365 1.1 dante DvcSleepMilliSecond(1);
1366 1.1 dante }
1367 1.1 dante
1368 1.1 dante
1369 1.1 dante static u_int16_t
1370 1.1 dante AscReadEEPWord(iot, ioh, addr)
1371 1.1 dante bus_space_tag_t iot;
1372 1.1 dante bus_space_handle_t ioh;
1373 1.1 dante u_int8_t addr;
1374 1.1 dante {
1375 1.1 dante u_int16_t read_wval;
1376 1.1 dante u_int8_t cmd_reg;
1377 1.1 dante
1378 1.1 dante AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_DISABLE);
1379 1.1 dante AscWaitEEPRead();
1380 1.1 dante cmd_reg = addr | ASC_EEP_CMD_READ;
1381 1.1 dante AscWriteEEPCmdReg(iot, ioh, cmd_reg);
1382 1.1 dante AscWaitEEPRead();
1383 1.1 dante read_wval = ASC_GET_CHIP_EEP_DATA(iot, ioh);
1384 1.1 dante AscWaitEEPRead();
1385 1.1 dante
1386 1.1 dante return (read_wval);
1387 1.1 dante }
1388 1.1 dante
1389 1.1 dante
1390 1.1 dante static u_int16_t
1391 1.1 dante AscWriteEEPWord(iot, ioh, addr, word_val)
1392 1.1 dante bus_space_tag_t iot;
1393 1.1 dante bus_space_handle_t ioh;
1394 1.1 dante u_int8_t addr;
1395 1.1 dante u_int16_t word_val;
1396 1.1 dante {
1397 1.1 dante u_int16_t read_wval;
1398 1.1 dante
1399 1.1 dante read_wval = AscReadEEPWord(iot, ioh, addr);
1400 1.1 dante if (read_wval != word_val) {
1401 1.1 dante AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_ABLE);
1402 1.1 dante AscWaitEEPRead();
1403 1.1 dante AscWriteEEPDataReg(iot, ioh, word_val);
1404 1.1 dante AscWaitEEPRead();
1405 1.1 dante AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE | addr);
1406 1.1 dante AscWaitEEPWrite();
1407 1.1 dante AscWriteEEPCmdReg(iot, ioh, ASC_EEP_CMD_WRITE_DISABLE);
1408 1.1 dante AscWaitEEPRead();
1409 1.1 dante return (AscReadEEPWord(iot, ioh, addr));
1410 1.1 dante }
1411 1.1 dante return (read_wval);
1412 1.1 dante }
1413 1.1 dante
1414 1.1 dante
1415 1.1 dante static u_int16_t
1416 1.1 dante AscGetEEPConfig(iot, ioh, cfg_buf, bus_type)
1417 1.1 dante bus_space_tag_t iot;
1418 1.1 dante bus_space_handle_t ioh;
1419 1.1 dante ASCEEP_CONFIG *cfg_buf;
1420 1.1 dante u_int16_t bus_type;
1421 1.1 dante {
1422 1.1 dante u_int16_t wval;
1423 1.1 dante u_int16_t sum;
1424 1.1 dante u_int16_t *wbuf;
1425 1.1 dante int cfg_beg;
1426 1.1 dante int cfg_end;
1427 1.1 dante int s_addr;
1428 1.1 dante int isa_pnp_wsize;
1429 1.1 dante
1430 1.1 dante
1431 1.1 dante wbuf = (u_int16_t *) cfg_buf;
1432 1.1 dante sum = 0;
1433 1.1 dante isa_pnp_wsize = 0;
1434 1.1 dante
1435 1.1 dante for (s_addr = 0; s_addr < (2 + isa_pnp_wsize); s_addr++, wbuf++) {
1436 1.1 dante wval = AscReadEEPWord(iot, ioh, s_addr);
1437 1.1 dante sum += wval;
1438 1.1 dante *wbuf = wval;
1439 1.1 dante }
1440 1.1 dante
1441 1.1 dante if (bus_type & ASC_IS_VL) {
1442 1.1 dante cfg_beg = ASC_EEP_DVC_CFG_BEG_VL;
1443 1.1 dante cfg_end = ASC_EEP_MAX_DVC_ADDR_VL;
1444 1.1 dante } else {
1445 1.1 dante cfg_beg = ASC_EEP_DVC_CFG_BEG;
1446 1.1 dante cfg_end = ASC_EEP_MAX_DVC_ADDR;
1447 1.1 dante }
1448 1.1 dante
1449 1.1 dante for (s_addr = cfg_beg; s_addr <= (cfg_end - 1); s_addr++, wbuf++) {
1450 1.1 dante wval = AscReadEEPWord(iot, ioh, s_addr);
1451 1.1 dante sum += wval;
1452 1.1 dante *wbuf = wval;
1453 1.1 dante }
1454 1.1 dante
1455 1.1 dante *wbuf = AscReadEEPWord(iot, ioh, s_addr);
1456 1.1 dante
1457 1.1 dante return (sum);
1458 1.1 dante }
1459 1.1 dante
1460 1.1 dante
1461 1.1 dante static int
1462 1.1 dante AscSetEEPConfig(iot, ioh, cfg_buf, bus_type)
1463 1.1 dante bus_space_tag_t iot;
1464 1.1 dante bus_space_handle_t ioh;
1465 1.1 dante ASCEEP_CONFIG *cfg_buf;
1466 1.1 dante u_int16_t bus_type;
1467 1.1 dante {
1468 1.1 dante int retry;
1469 1.1 dante int n_error;
1470 1.1 dante
1471 1.1 dante retry = 0;
1472 1.1 dante while (TRUE) {
1473 1.1 dante if ((n_error = AscSetEEPConfigOnce(iot, ioh, cfg_buf, bus_type)) == 0)
1474 1.1 dante break;
1475 1.1 dante
1476 1.1 dante if (++retry > ASC_EEP_MAX_RETRY)
1477 1.1 dante break;
1478 1.1 dante }
1479 1.1 dante
1480 1.1 dante return (n_error);
1481 1.1 dante }
1482 1.1 dante
1483 1.1 dante
1484 1.1 dante static int
1485 1.1 dante AscSetEEPConfigOnce(iot, ioh, cfg_buf, bus_type)
1486 1.1 dante bus_space_tag_t iot;
1487 1.1 dante bus_space_handle_t ioh;
1488 1.1 dante ASCEEP_CONFIG *cfg_buf;
1489 1.1 dante u_int16_t bus_type;
1490 1.1 dante {
1491 1.1 dante int n_error;
1492 1.1 dante u_int16_t *wbuf;
1493 1.1 dante u_int16_t sum;
1494 1.1 dante int s_addr;
1495 1.1 dante int cfg_beg;
1496 1.1 dante int cfg_end;
1497 1.1 dante
1498 1.1 dante wbuf = (u_int16_t *) cfg_buf;
1499 1.1 dante n_error = 0;
1500 1.1 dante sum = 0;
1501 1.1 dante
1502 1.1 dante for (s_addr = 0; s_addr < 2; s_addr++, wbuf++) {
1503 1.1 dante sum += *wbuf;
1504 1.1 dante if (*wbuf != AscWriteEEPWord(iot, ioh, s_addr, *wbuf))
1505 1.1 dante n_error++;
1506 1.1 dante }
1507 1.1 dante
1508 1.1 dante if (bus_type & ASC_IS_VL) {
1509 1.1 dante cfg_beg = ASC_EEP_DVC_CFG_BEG_VL;
1510 1.1 dante cfg_end = ASC_EEP_MAX_DVC_ADDR_VL;
1511 1.1 dante } else {
1512 1.1 dante cfg_beg = ASC_EEP_DVC_CFG_BEG;
1513 1.1 dante cfg_end = ASC_EEP_MAX_DVC_ADDR;
1514 1.1 dante }
1515 1.1 dante
1516 1.1 dante for (s_addr = cfg_beg; s_addr <= (cfg_end - 1); s_addr++, wbuf++) {
1517 1.1 dante sum += *wbuf;
1518 1.1 dante if (*wbuf != AscWriteEEPWord(iot, ioh, s_addr, *wbuf))
1519 1.1 dante n_error++;
1520 1.1 dante }
1521 1.1 dante
1522 1.1 dante *wbuf = sum;
1523 1.1 dante if (sum != AscWriteEEPWord(iot, ioh, s_addr, sum))
1524 1.1 dante n_error++;
1525 1.1 dante
1526 1.1 dante wbuf = (u_int16_t *) cfg_buf;
1527 1.1 dante for (s_addr = 0; s_addr < 2; s_addr++, wbuf++)
1528 1.1 dante if (*wbuf != AscReadEEPWord(iot, ioh, s_addr))
1529 1.1 dante n_error++;
1530 1.1 dante
1531 1.1 dante for (s_addr = cfg_beg; s_addr <= cfg_end; s_addr++, wbuf++)
1532 1.1 dante if (*wbuf != AscReadEEPWord(iot, ioh, s_addr))
1533 1.1 dante n_error++;
1534 1.1 dante
1535 1.1 dante return (n_error);
1536 1.1 dante }
1537 1.1 dante
1538 1.1 dante
1539 1.1 dante /******************************************************************************/
1540 1.1 dante /* Interrupt routines */
1541 1.1 dante /******************************************************************************/
1542 1.1 dante
1543 1.1 dante
1544 1.1 dante int
1545 1.1 dante AscISR(sc)
1546 1.1 dante ASC_SOFTC *sc;
1547 1.1 dante {
1548 1.1 dante bus_space_tag_t iot = sc->sc_iot;
1549 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
1550 1.1 dante u_int16_t chipstat;
1551 1.1 dante u_int16_t saved_ram_addr;
1552 1.1 dante u_int8_t ctrl_reg;
1553 1.1 dante u_int8_t saved_ctrl_reg;
1554 1.1 dante int int_pending;
1555 1.1 dante int status;
1556 1.1 dante u_int8_t host_flag;
1557 1.1 dante
1558 1.1 dante
1559 1.1 dante int_pending = FALSE;
1560 1.1 dante
1561 1.1 dante ctrl_reg = ASC_GET_CHIP_CONTROL(iot, ioh);
1562 1.1 dante saved_ctrl_reg = ctrl_reg & (~(ASC_CC_SCSI_RESET | ASC_CC_CHIP_RESET |
1563 1.1 dante ASC_CC_SINGLE_STEP | ASC_CC_DIAG | ASC_CC_TEST));
1564 1.1 dante chipstat = ASC_GET_CHIP_STATUS(iot, ioh);
1565 1.1 dante if (chipstat & ASC_CSW_SCSI_RESET_LATCH)
1566 1.1 dante if (!(sc->bus_type & (ASC_IS_VL | ASC_IS_EISA))) {
1567 1.1 dante int_pending = TRUE;
1568 1.1 dante sc->sdtr_done = 0;
1569 1.1 dante saved_ctrl_reg &= (u_int8_t) (~ASC_CC_HALT);
1570 1.1 dante
1571 1.1 dante while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_SCSI_RESET_ACTIVE);
1572 1.1 dante
1573 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, (ASC_CC_CHIP_RESET | ASC_CC_HALT));
1574 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
1575 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
1576 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, 0);
1577 1.1 dante chipstat = ASC_GET_CHIP_STATUS(iot, ioh);
1578 1.1 dante }
1579 1.1 dante saved_ram_addr = ASC_GET_CHIP_LRAM_ADDR(iot, ioh);
1580 1.1 dante host_flag = AscReadLramByte(iot, ioh, ASCV_HOST_FLAG_B) &
1581 1.1 dante (u_int8_t) (~ASC_HOST_FLAG_IN_ISR);
1582 1.1 dante AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B,
1583 1.1 dante (host_flag | ASC_HOST_FLAG_IN_ISR));
1584 1.1 dante
1585 1.1 dante if ((chipstat & ASC_CSW_INT_PENDING) || (int_pending)) {
1586 1.1 dante AscAckInterrupt(iot, ioh);
1587 1.1 dante int_pending = TRUE;
1588 1.1 dante
1589 1.1 dante if ((chipstat & ASC_CSW_HALTED) &&
1590 1.1 dante (ctrl_reg & ASC_CC_SINGLE_STEP)) {
1591 1.1 dante AscIsrChipHalted(sc);
1592 1.1 dante saved_ctrl_reg &= ~ASC_CC_HALT;
1593 1.1 dante } else {
1594 1.1 dante if (sc->dvc_cntl & ASC_CNTL_INT_MULTI_Q) {
1595 1.1 dante while (((status = AscIsrQDone(sc)) & 0x01) != 0);
1596 1.1 dante } else {
1597 1.1 dante do {
1598 1.1 dante if ((status = AscIsrQDone(sc)) == 1)
1599 1.1 dante break;
1600 1.1 dante } while (status == 0x11);
1601 1.1 dante }
1602 1.1 dante
1603 1.1 dante if (status & 0x80)
1604 1.1 dante int_pending = -1;
1605 1.1 dante }
1606 1.1 dante }
1607 1.1 dante AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B, host_flag);
1608 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, saved_ram_addr);
1609 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, saved_ctrl_reg);
1610 1.1 dante
1611 1.1 dante return (1);
1612 1.1 dante /* return(int_pending); */
1613 1.1 dante }
1614 1.1 dante
1615 1.1 dante
1616 1.1 dante static int
1617 1.1 dante AscIsrQDone(sc)
1618 1.1 dante ASC_SOFTC *sc;
1619 1.1 dante {
1620 1.1 dante u_int8_t next_qp;
1621 1.1 dante u_int8_t n_q_used;
1622 1.1 dante u_int8_t sg_list_qp;
1623 1.1 dante u_int8_t sg_queue_cnt;
1624 1.1 dante u_int8_t q_cnt;
1625 1.1 dante u_int8_t done_q_tail;
1626 1.1 dante u_int8_t tid_no;
1627 1.1 dante ASC_SCSI_BIT_ID_TYPE scsi_busy;
1628 1.1 dante ASC_SCSI_BIT_ID_TYPE target_id;
1629 1.1 dante bus_space_tag_t iot = sc->sc_iot;
1630 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
1631 1.1 dante u_int16_t q_addr;
1632 1.1 dante u_int16_t sg_q_addr;
1633 1.1 dante u_int8_t cur_target_qng;
1634 1.1 dante ASC_QDONE_INFO scsiq_buf;
1635 1.1 dante ASC_QDONE_INFO *scsiq;
1636 1.1 dante ASC_ISR_CALLBACK asc_isr_callback;
1637 1.1 dante
1638 1.1 dante
1639 1.1 dante asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
1640 1.1 dante n_q_used = 1;
1641 1.1 dante scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
1642 1.1 dante done_q_tail = ASC_GET_VAR_DONE_QTAIL(iot, ioh);
1643 1.1 dante q_addr = ASC_QNO_TO_QADDR(done_q_tail);
1644 1.1 dante next_qp = AscReadLramByte(iot, ioh, (q_addr + ASC_SCSIQ_B_FWD));
1645 1.1 dante
1646 1.1 dante if (next_qp != ASC_QLINK_END) {
1647 1.1 dante ASC_PUT_VAR_DONE_QTAIL(iot, ioh, next_qp);
1648 1.1 dante q_addr = ASC_QNO_TO_QADDR(next_qp);
1649 1.1 dante sg_queue_cnt = _AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq,
1650 1.1 dante sc->max_dma_count);
1651 1.1 dante AscWriteLramByte(iot, ioh, (q_addr + ASC_SCSIQ_B_STATUS),
1652 1.1 dante (scsiq->q_status & ~(ASC_QS_READY | ASC_QS_ABORTED)));
1653 1.1 dante tid_no = ASC_TIX_TO_TID(scsiq->d2.target_ix);
1654 1.1 dante target_id = ASC_TIX_TO_TARGET_ID(scsiq->d2.target_ix);
1655 1.1 dante if ((scsiq->cntl & ASC_QC_SG_HEAD) != 0) {
1656 1.1 dante sg_q_addr = q_addr;
1657 1.1 dante sg_list_qp = next_qp;
1658 1.1 dante for (q_cnt = 0; q_cnt < sg_queue_cnt; q_cnt++) {
1659 1.1 dante sg_list_qp = AscReadLramByte(iot, ioh,
1660 1.1 dante sg_q_addr + ASC_SCSIQ_B_FWD);
1661 1.1 dante sg_q_addr = ASC_QNO_TO_QADDR(sg_list_qp);
1662 1.1 dante if (sg_list_qp == ASC_QLINK_END) {
1663 1.1 dante AscSetLibErrorCode(sc, ASCQ_ERR_SG_Q_LINKS);
1664 1.1 dante scsiq->d3.done_stat = ASC_QD_WITH_ERROR;
1665 1.1 dante scsiq->d3.host_stat = ASC_QHSTA_D_QDONE_SG_LIST_CORRUPTED;
1666 1.1 dante panic("AscIsrQDone: Corrupted SG list encountered");
1667 1.1 dante }
1668 1.1 dante AscWriteLramByte(iot, ioh,
1669 1.1 dante sg_q_addr + ASC_SCSIQ_B_STATUS, ASC_QS_FREE);
1670 1.1 dante }
1671 1.1 dante n_q_used = sg_queue_cnt + 1;
1672 1.1 dante ASC_PUT_VAR_DONE_QTAIL(iot, ioh, sg_list_qp);
1673 1.1 dante }
1674 1.1 dante if (sc->queue_full_or_busy & target_id) {
1675 1.1 dante cur_target_qng = AscReadLramByte(iot, ioh,
1676 1.1 dante ASC_QADR_BEG + scsiq->d2.target_ix);
1677 1.1 dante
1678 1.1 dante if (cur_target_qng < sc->max_dvc_qng[tid_no]) {
1679 1.1 dante scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
1680 1.1 dante scsi_busy &= ~target_id;
1681 1.1 dante AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
1682 1.1 dante sc->queue_full_or_busy &= ~target_id;
1683 1.1 dante }
1684 1.1 dante }
1685 1.1 dante if (sc->cur_total_qng >= n_q_used) {
1686 1.1 dante sc->cur_total_qng -= n_q_used;
1687 1.1 dante if (sc->cur_dvc_qng[tid_no] != 0)
1688 1.1 dante sc->cur_dvc_qng[tid_no]--;
1689 1.1 dante } else {
1690 1.1 dante AscSetLibErrorCode(sc, ASCQ_ERR_CUR_QNG);
1691 1.1 dante scsiq->d3.done_stat = ASC_QD_WITH_ERROR;
1692 1.1 dante panic("AscIsrQDone: Attempting to free more queues than are active");
1693 1.1 dante }
1694 1.1 dante
1695 1.1 dante if ((scsiq->d2.ccb_ptr == 0UL) || ((scsiq->q_status & ASC_QS_ABORTED) != 0)) {
1696 1.1 dante return (0x11);
1697 1.1 dante } else if (scsiq->q_status == ASC_QS_DONE) {
1698 1.1 dante scsiq->remain_bytes += scsiq->extra_bytes;
1699 1.1 dante
1700 1.1 dante if (scsiq->d3.done_stat == ASC_QD_WITH_ERROR) {
1701 1.1 dante if (scsiq->d3.host_stat == ASC_QHSTA_M_DATA_OVER_RUN) {
1702 1.1 dante if ((scsiq->cntl & (ASC_QC_DATA_IN | ASC_QC_DATA_OUT)) == 0) {
1703 1.1 dante scsiq->d3.done_stat = ASC_QD_NO_ERROR;
1704 1.1 dante scsiq->d3.host_stat = ASC_QHSTA_NO_ERROR;
1705 1.1 dante }
1706 1.1 dante } else if (scsiq->d3.host_stat == ASC_QHSTA_M_HUNG_REQ_SCSI_BUS_RESET) {
1707 1.1 dante AscStopChip(iot, ioh);
1708 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, (ASC_CC_SCSI_RESET | ASC_CC_HALT));
1709 1.1 dante DvcDelayNanoSecond(60000);
1710 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, ASC_CC_HALT);
1711 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_CLR_SCSI_RESET_INT);
1712 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, 0);
1713 1.1 dante ASC_SET_CHIP_CONTROL(iot, ioh, 0);
1714 1.1 dante }
1715 1.1 dante }
1716 1.1 dante (*asc_isr_callback) (sc, scsiq);
1717 1.1 dante
1718 1.1 dante return (1);
1719 1.1 dante } else {
1720 1.1 dante AscSetLibErrorCode(sc, ASCQ_ERR_Q_STATUS);
1721 1.1 dante panic("AscIsrQDone: completed scsiq with unknown status");
1722 1.1 dante
1723 1.1 dante return (0x80);
1724 1.1 dante }
1725 1.1 dante }
1726 1.1 dante return (0);
1727 1.1 dante }
1728 1.1 dante
1729 1.1 dante
1730 1.1 dante /*
1731 1.1 dante * handle all the conditions that may halt the board
1732 1.1 dante * waiting us to intervene
1733 1.1 dante */
1734 1.1 dante static void
1735 1.1 dante AscIsrChipHalted(sc)
1736 1.1 dante ASC_SOFTC *sc;
1737 1.1 dante {
1738 1.1 dante bus_space_tag_t iot = sc->sc_iot;
1739 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
1740 1.1 dante EXT_MSG out_msg;
1741 1.1 dante u_int16_t int_halt_code;
1742 1.1 dante u_int16_t halt_q_addr;
1743 1.1 dante u_int8_t halt_qp;
1744 1.1 dante u_int8_t target_ix;
1745 1.1 dante u_int8_t tag_code;
1746 1.1 dante u_int8_t q_status;
1747 1.1 dante u_int8_t q_cntl;
1748 1.1 dante u_int8_t tid_no;
1749 1.1 dante u_int8_t cur_dvc_qng;
1750 1.1 dante u_int8_t asyn_sdtr;
1751 1.1 dante u_int8_t scsi_status;
1752 1.1 dante u_int8_t sdtr_data;
1753 1.1 dante ASC_SCSI_BIT_ID_TYPE scsi_busy;
1754 1.1 dante ASC_SCSI_BIT_ID_TYPE target_id;
1755 1.1 dante
1756 1.1 dante
1757 1.1 dante int_halt_code = AscReadLramWord(iot, ioh, ASCV_HALTCODE_W);
1758 1.1 dante
1759 1.1 dante halt_qp = AscReadLramByte(iot, ioh, ASCV_CURCDB_B);
1760 1.1 dante halt_q_addr = ASC_QNO_TO_QADDR(halt_qp);
1761 1.1 dante target_ix = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TARGET_IX);
1762 1.1 dante q_cntl = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL);
1763 1.1 dante tid_no = ASC_TIX_TO_TID(target_ix);
1764 1.1 dante target_id = ASC_TID_TO_TARGET_ID(tid_no);
1765 1.1 dante
1766 1.1 dante if (sc->pci_fix_asyn_xfer & target_id)
1767 1.1 dante asyn_sdtr = ASYN_SDTR_DATA_FIX_PCI_REV_AB;
1768 1.1 dante else
1769 1.1 dante asyn_sdtr = 0;
1770 1.1 dante
1771 1.1 dante if (int_halt_code == ASC_HALT_DISABLE_ASYN_USE_SYN_FIX) {
1772 1.1 dante if (sc->pci_fix_asyn_xfer & target_id) {
1773 1.1 dante AscSetChipSDTR(iot, ioh, 0, tid_no);
1774 1.1 dante sc->sdtr_data[tid_no] = 0;
1775 1.1 dante }
1776 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1777 1.1 dante } else if (int_halt_code == ASC_HALT_ENABLE_ASYN_USE_SYN_FIX) {
1778 1.1 dante if (sc->pci_fix_asyn_xfer & target_id) {
1779 1.1 dante AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
1780 1.1 dante sc->sdtr_data[tid_no] = asyn_sdtr;
1781 1.1 dante }
1782 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1783 1.1 dante } else if (int_halt_code == ASC_HALT_EXTMSG_IN) {
1784 1.1 dante AscHandleExtMsgIn(sc, halt_q_addr, q_cntl, target_id,
1785 1.1 dante tid_no, asyn_sdtr);
1786 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1787 1.1 dante } else if (int_halt_code == ASC_HALT_CHK_CONDITION) {
1788 1.1 dante q_cntl |= ASC_QC_REQ_SENSE;
1789 1.1 dante
1790 1.1 dante if (sc->init_sdtr & target_id) {
1791 1.1 dante sc->sdtr_done &= ~target_id;
1792 1.1 dante
1793 1.1 dante sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
1794 1.1 dante q_cntl |= ASC_QC_MSG_OUT;
1795 1.1 dante AscMsgOutSDTR(sc, sc->sdtr_period_tbl[(sdtr_data >> 4) &
1796 1.1 dante (sc->max_sdtr_index - 1)],
1797 1.1 dante (sdtr_data & ASC_SYN_MAX_OFFSET));
1798 1.1 dante }
1799 1.1 dante AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
1800 1.1 dante
1801 1.1 dante tag_code = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TAG_CODE);
1802 1.1 dante tag_code &= 0xDC;
1803 1.1 dante
1804 1.1 dante if ((sc->pci_fix_asyn_xfer & target_id) &&
1805 1.1 dante !(sc->pci_fix_asyn_xfer_always & target_id)) {
1806 1.1 dante tag_code |= (ASC_TAG_FLAG_DISABLE_DISCONNECT |
1807 1.1 dante ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX);
1808 1.1 dante }
1809 1.1 dante AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_TAG_CODE, tag_code);
1810 1.1 dante
1811 1.1 dante q_status = AscReadLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_STATUS);
1812 1.1 dante q_status |= ASC_QS_READY | ASC_QS_BUSY;
1813 1.1 dante
1814 1.1 dante AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_STATUS, q_status);
1815 1.1 dante
1816 1.1 dante scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
1817 1.1 dante scsi_busy &= ~target_id;
1818 1.1 dante AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
1819 1.1 dante
1820 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1821 1.1 dante } else if (int_halt_code == ASC_HALT_SDTR_REJECTED) {
1822 1.1 dante AscMemWordCopyFromLram(iot, ioh, ASCV_MSGOUT_BEG,
1823 1.1 dante (u_int16_t *) & out_msg, sizeof(EXT_MSG) >> 1);
1824 1.1 dante
1825 1.1 dante if ((out_msg.msg_type == MS_EXTEND) &&
1826 1.1 dante (out_msg.msg_len == MS_SDTR_LEN) &&
1827 1.1 dante (out_msg.msg_req == MS_SDTR_CODE)) {
1828 1.1 dante
1829 1.1 dante sc->init_sdtr &= ~target_id;
1830 1.1 dante sc->sdtr_done &= ~target_id;
1831 1.1 dante AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
1832 1.1 dante sc->sdtr_data[tid_no] = asyn_sdtr;
1833 1.1 dante }
1834 1.1 dante q_cntl &= ~ASC_QC_MSG_OUT;
1835 1.1 dante AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
1836 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1837 1.1 dante } else if (int_halt_code == ASC_HALT_SS_QUEUE_FULL) {
1838 1.1 dante scsi_status = AscReadLramByte(iot, ioh,
1839 1.1 dante halt_q_addr + ASC_SCSIQ_SCSI_STATUS);
1840 1.1 dante cur_dvc_qng = AscReadLramByte(iot, ioh, target_ix + ASC_QADR_BEG);
1841 1.1 dante
1842 1.1 dante if ((cur_dvc_qng > 0) && (sc->cur_dvc_qng[tid_no] > 0)) {
1843 1.1 dante scsi_busy = AscReadLramByte(iot, ioh, ASCV_SCSIBUSY_B);
1844 1.1 dante scsi_busy |= target_id;
1845 1.1 dante AscWriteLramByte(iot, ioh, ASCV_SCSIBUSY_B, scsi_busy);
1846 1.1 dante sc->queue_full_or_busy |= target_id;
1847 1.1 dante
1848 1.1 dante if (scsi_status == SS_QUEUE_FULL) {
1849 1.1 dante if (cur_dvc_qng > ASC_MIN_TAGGED_CMD) {
1850 1.1 dante cur_dvc_qng -= 1;
1851 1.1 dante sc->max_dvc_qng[tid_no] = cur_dvc_qng;
1852 1.1 dante
1853 1.1 dante AscWriteLramByte(iot, ioh,
1854 1.1 dante tid_no + ASCV_MAX_DVC_QNG_BEG, cur_dvc_qng);
1855 1.1 dante
1856 1.1 dante #if ASC_QUEUE_FLOW_CONTROL
1857 1.1 dante if ((sc->device[tid_no] != NULL) &&
1858 1.1 dante (sc->device[tid_no]->queue_curr_depth > cur_dvc_qng)) {
1859 1.1 dante sc->device[tid_no]->queue_curr_depth = cur_dvc_qng;
1860 1.1 dante }
1861 1.1 dante #endif /* ASC_QUEUE_FLOW_CONTROL */
1862 1.1 dante }
1863 1.1 dante }
1864 1.1 dante }
1865 1.1 dante AscWriteLramWord(iot, ioh, ASCV_HALTCODE_W, 0);
1866 1.1 dante }
1867 1.1 dante return;
1868 1.1 dante }
1869 1.1 dante
1870 1.1 dante
1871 1.1 dante static int
1872 1.1 dante AscWaitTixISRDone(sc, target_ix)
1873 1.1 dante ASC_SOFTC *sc;
1874 1.1 dante u_int8_t target_ix;
1875 1.1 dante {
1876 1.1 dante u_int8_t cur_req;
1877 1.1 dante u_int8_t tid_no;
1878 1.1 dante int i = 0;
1879 1.1 dante
1880 1.1 dante tid_no = ASC_TIX_TO_TID(target_ix);
1881 1.1 dante while (i++ < 10) {
1882 1.1 dante if ((cur_req = sc->cur_dvc_qng[tid_no]) == 0)
1883 1.1 dante break;
1884 1.1 dante
1885 1.1 dante DvcSleepMilliSecond(1000L);
1886 1.1 dante if (sc->cur_dvc_qng[tid_no] == cur_req)
1887 1.1 dante break;
1888 1.1 dante }
1889 1.1 dante return (1);
1890 1.1 dante }
1891 1.1 dante
1892 1.1 dante static int
1893 1.1 dante AscWaitISRDone(sc)
1894 1.1 dante ASC_SOFTC *sc;
1895 1.1 dante {
1896 1.1 dante int tid;
1897 1.1 dante
1898 1.1 dante for (tid = 0; tid <= ASC_MAX_TID; tid++)
1899 1.1 dante AscWaitTixISRDone(sc, ASC_TID_TO_TIX(tid));
1900 1.1 dante
1901 1.1 dante return (1);
1902 1.1 dante }
1903 1.1 dante
1904 1.1 dante
1905 1.1 dante static u_int8_t
1906 1.1 dante _AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq, max_dma_count)
1907 1.1 dante bus_space_tag_t iot;
1908 1.1 dante bus_space_handle_t ioh;
1909 1.1 dante u_int16_t q_addr;
1910 1.1 dante ASC_QDONE_INFO *scsiq;
1911 1.1 dante u_int32_t max_dma_count;
1912 1.1 dante {
1913 1.1 dante u_int16_t _val;
1914 1.1 dante u_int8_t sg_queue_cnt;
1915 1.1 dante
1916 1.1 dante DvcGetQinfo(iot, ioh, q_addr + ASC_SCSIQ_DONE_INFO_BEG, (u_int16_t *) scsiq,
1917 1.1 dante ((sizeof(ASC_SCSIQ_2) + sizeof(ASC_SCSIQ_3)) / 2));
1918 1.1 dante _val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
1919 1.1 dante scsiq->q_status = _val;
1920 1.1 dante scsiq->q_no = (_val >> 8);
1921 1.1 dante _val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_CNTL);
1922 1.1 dante scsiq->cntl = _val;
1923 1.1 dante sg_queue_cnt = (_val >> 8);
1924 1.1 dante _val = AscReadLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_SENSE_LEN);
1925 1.1 dante scsiq->sense_len = _val;
1926 1.1 dante scsiq->extra_bytes = (_val >> 8);
1927 1.1 dante scsiq->remain_bytes = AscReadLramWord(iot, ioh,
1928 1.1 dante q_addr + ASC_SCSIQ_DW_REMAIN_XFER_CNT);
1929 1.1 dante scsiq->remain_bytes &= max_dma_count;
1930 1.1 dante
1931 1.1 dante return (sg_queue_cnt);
1932 1.1 dante }
1933 1.1 dante
1934 1.1 dante
1935 1.1 dante static void
1936 1.1 dante AscToggleIRQAct(iot, ioh)
1937 1.1 dante bus_space_tag_t iot;
1938 1.1 dante bus_space_handle_t ioh;
1939 1.1 dante {
1940 1.1 dante
1941 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_IRQ_ACT);
1942 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, 0);
1943 1.1 dante }
1944 1.1 dante
1945 1.1 dante
1946 1.1 dante static void
1947 1.1 dante AscDisableInterrupt(iot, ioh)
1948 1.1 dante bus_space_tag_t iot;
1949 1.1 dante bus_space_handle_t ioh;
1950 1.1 dante {
1951 1.1 dante u_int16_t cfg;
1952 1.1 dante
1953 1.1 dante cfg = ASC_GET_CHIP_CFG_LSW(iot, ioh);
1954 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg & (~ASC_CFG0_HOST_INT_ON));
1955 1.1 dante }
1956 1.1 dante
1957 1.1 dante
1958 1.1 dante static void
1959 1.1 dante AscEnableInterrupt(iot, ioh)
1960 1.1 dante bus_space_tag_t iot;
1961 1.1 dante bus_space_handle_t ioh;
1962 1.1 dante {
1963 1.1 dante u_int16_t cfg;
1964 1.1 dante
1965 1.1 dante cfg = ASC_GET_CHIP_CFG_LSW(iot, ioh);
1966 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg | ASC_CFG0_HOST_INT_ON);
1967 1.1 dante }
1968 1.1 dante
1969 1.1 dante
1970 1.1 dante static u_int8_t
1971 1.1 dante AscGetChipIRQ(iot, ioh, bus_type)
1972 1.1 dante bus_space_tag_t iot;
1973 1.1 dante bus_space_handle_t ioh;
1974 1.1 dante u_int16_t bus_type;
1975 1.1 dante {
1976 1.1 dante u_int16_t cfg_lsw;
1977 1.1 dante u_int8_t chip_irq;
1978 1.1 dante
1979 1.1 dante
1980 1.1 dante if (bus_type & ASC_IS_EISA) {
1981 1.1 dante /*
1982 1.1 dante * cfg_lsw = AscGetEisaChipCfg(iot, ioh); chip_irq =
1983 1.1 dante * ((cfg_lsw >> 8) & 0x07) + 10; if((chip_irq == 13) ||
1984 1.1 dante * (chip_irq > 15)) return (0); return(chip_irq);
1985 1.1 dante */
1986 1.1 dante }
1987 1.1 dante if ((bus_type & ASC_IS_VL) != 0) {
1988 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
1989 1.1 dante chip_irq = (cfg_lsw >> 2) & 0x07;
1990 1.1 dante if ((chip_irq == 0) ||
1991 1.1 dante (chip_irq == 4) ||
1992 1.1 dante (chip_irq == 7)) {
1993 1.1 dante return (0);
1994 1.1 dante }
1995 1.1 dante return (chip_irq + (ASC_MIN_IRQ_NO - 1));
1996 1.1 dante }
1997 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh);
1998 1.1 dante chip_irq = (cfg_lsw >> 2) & 0x03;
1999 1.1 dante if (chip_irq == 3)
2000 1.1 dante chip_irq += 2;
2001 1.1 dante return (chip_irq + ASC_MIN_IRQ_NO);
2002 1.1 dante }
2003 1.1 dante
2004 1.1 dante
2005 1.1 dante static u_int8_t
2006 1.1 dante AscSetChipIRQ(iot, ioh, irq_no, bus_type)
2007 1.1 dante bus_space_tag_t iot;
2008 1.1 dante bus_space_handle_t ioh;
2009 1.1 dante u_int8_t irq_no;
2010 1.1 dante u_int16_t bus_type;
2011 1.1 dante {
2012 1.1 dante u_int16_t cfg_lsw;
2013 1.1 dante
2014 1.1 dante
2015 1.1 dante if (bus_type & ASC_IS_VL) {
2016 1.2 thorpej if (irq_no) {
2017 1.1 dante if ((irq_no < ASC_MIN_IRQ_NO) || (irq_no > ASC_MAX_IRQ_NO))
2018 1.1 dante irq_no = 0;
2019 1.1 dante else
2020 1.1 dante irq_no -= ASC_MIN_IRQ_NO - 1;
2021 1.2 thorpej }
2022 1.1 dante
2023 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFE3;
2024 1.1 dante cfg_lsw |= 0x0010;
2025 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
2026 1.1 dante AscToggleIRQAct(iot, ioh);
2027 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFE0;
2028 1.1 dante cfg_lsw |= (irq_no & 0x07) << 2;
2029 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
2030 1.1 dante AscToggleIRQAct(iot, ioh);
2031 1.1 dante
2032 1.1 dante return (AscGetChipIRQ(iot, ioh, bus_type));
2033 1.1 dante }
2034 1.1 dante if (bus_type & ASC_IS_ISA) {
2035 1.1 dante if (irq_no == 15)
2036 1.1 dante irq_no -= 2;
2037 1.1 dante irq_no -= ASC_MIN_IRQ_NO;
2038 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFF3;
2039 1.1 dante cfg_lsw |= (irq_no & 0x03) << 2;
2040 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
2041 1.1 dante
2042 1.1 dante return (AscGetChipIRQ(iot, ioh, bus_type));
2043 1.1 dante }
2044 1.1 dante return (0);
2045 1.1 dante }
2046 1.1 dante
2047 1.1 dante
2048 1.1 dante static void
2049 1.1 dante AscAckInterrupt(iot, ioh)
2050 1.1 dante bus_space_tag_t iot;
2051 1.1 dante bus_space_handle_t ioh;
2052 1.1 dante {
2053 1.1 dante u_int8_t host_flag;
2054 1.1 dante u_int8_t risc_flag;
2055 1.1 dante u_int16_t loop;
2056 1.1 dante
2057 1.1 dante
2058 1.1 dante loop = 0;
2059 1.1 dante do {
2060 1.1 dante risc_flag = AscReadLramByte(iot, ioh, ASCV_RISC_FLAG_B);
2061 1.1 dante if (loop++ > 0x7FFF)
2062 1.1 dante break;
2063 1.1 dante } while ((risc_flag & ASC_RISC_FLAG_GEN_INT) != 0);
2064 1.1 dante
2065 1.1 dante host_flag = AscReadLramByte(iot, ioh, ASCV_HOST_FLAG_B) &
2066 1.1 dante (~ASC_HOST_FLAG_ACK_INT);
2067 1.1 dante AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B,
2068 1.1 dante host_flag | ASC_HOST_FLAG_ACK_INT);
2069 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_INT_ACK);
2070 1.1 dante
2071 1.1 dante loop = 0;
2072 1.1 dante while (ASC_GET_CHIP_STATUS(iot, ioh) & ASC_CSW_INT_PENDING) {
2073 1.1 dante ASC_SET_CHIP_STATUS(iot, ioh, ASC_CIW_INT_ACK);
2074 1.1 dante if (loop++ > 3)
2075 1.1 dante break;
2076 1.1 dante }
2077 1.1 dante
2078 1.1 dante AscWriteLramByte(iot, ioh, ASCV_HOST_FLAG_B, host_flag);
2079 1.1 dante }
2080 1.1 dante
2081 1.1 dante
2082 1.1 dante static u_int32_t
2083 1.1 dante AscGetMaxDmaCount(bus_type)
2084 1.1 dante u_int16_t bus_type;
2085 1.1 dante {
2086 1.1 dante if (bus_type & ASC_IS_ISA)
2087 1.1 dante return (ASC_MAX_ISA_DMA_COUNT);
2088 1.1 dante else if (bus_type & (ASC_IS_EISA | ASC_IS_VL))
2089 1.1 dante return (ASC_MAX_VL_DMA_COUNT);
2090 1.1 dante return (ASC_MAX_PCI_DMA_COUNT);
2091 1.1 dante }
2092 1.1 dante
2093 1.1 dante
2094 1.1 dante static u_int16_t
2095 1.1 dante AscGetIsaDmaChannel(iot, ioh)
2096 1.1 dante bus_space_tag_t iot;
2097 1.1 dante bus_space_handle_t ioh;
2098 1.1 dante {
2099 1.1 dante u_int16_t channel;
2100 1.1 dante
2101 1.1 dante channel = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0x0003;
2102 1.1 dante if (channel == 0x03)
2103 1.1 dante return (0);
2104 1.1 dante else if (channel == 0x00)
2105 1.1 dante return (7);
2106 1.1 dante return (channel + 4);
2107 1.1 dante }
2108 1.1 dante
2109 1.1 dante
2110 1.1 dante static u_int16_t
2111 1.1 dante AscSetIsaDmaChannel(iot, ioh, dma_channel)
2112 1.1 dante bus_space_tag_t iot;
2113 1.1 dante bus_space_handle_t ioh;
2114 1.1 dante u_int16_t dma_channel;
2115 1.1 dante {
2116 1.1 dante u_int16_t cfg_lsw;
2117 1.1 dante u_int8_t value;
2118 1.1 dante
2119 1.1 dante if ((dma_channel >= 5) && (dma_channel <= 7)) {
2120 1.1 dante if (dma_channel == 7)
2121 1.1 dante value = 0x00;
2122 1.1 dante else
2123 1.1 dante value = dma_channel - 4;
2124 1.1 dante cfg_lsw = ASC_GET_CHIP_CFG_LSW(iot, ioh) & 0xFFFC;
2125 1.1 dante cfg_lsw |= value;
2126 1.1 dante ASC_SET_CHIP_CFG_LSW(iot, ioh, cfg_lsw);
2127 1.1 dante return (AscGetIsaDmaChannel(iot, ioh));
2128 1.1 dante }
2129 1.1 dante return (0);
2130 1.1 dante }
2131 1.1 dante
2132 1.1 dante
2133 1.1 dante static u_int8_t
2134 1.1 dante AscGetIsaDmaSpeed(iot, ioh)
2135 1.1 dante bus_space_tag_t iot;
2136 1.1 dante bus_space_handle_t ioh;
2137 1.1 dante {
2138 1.1 dante u_int8_t speed_value;
2139 1.1 dante
2140 1.1 dante AscSetBank(iot, ioh, 1);
2141 1.1 dante speed_value = ASC_READ_CHIP_DMA_SPEED(iot, ioh);
2142 1.1 dante speed_value &= 0x07;
2143 1.1 dante AscSetBank(iot, ioh, 0);
2144 1.1 dante return (speed_value);
2145 1.1 dante }
2146 1.1 dante
2147 1.1 dante
2148 1.1 dante static u_int8_t
2149 1.1 dante AscSetIsaDmaSpeed(iot, ioh, speed_value)
2150 1.1 dante bus_space_tag_t iot;
2151 1.1 dante bus_space_handle_t ioh;
2152 1.1 dante u_int8_t speed_value;
2153 1.1 dante {
2154 1.1 dante speed_value &= 0x07;
2155 1.1 dante AscSetBank(iot, ioh, 1);
2156 1.1 dante ASC_WRITE_CHIP_DMA_SPEED(iot, ioh, speed_value);
2157 1.1 dante AscSetBank(iot, ioh, 0);
2158 1.1 dante return (AscGetIsaDmaSpeed(iot, ioh));
2159 1.1 dante }
2160 1.1 dante
2161 1.1 dante
2162 1.1 dante /******************************************************************************/
2163 1.1 dante /* Messages routines */
2164 1.1 dante /******************************************************************************/
2165 1.1 dante
2166 1.1 dante
2167 1.1 dante static void
2168 1.1 dante AscHandleExtMsgIn(sc, halt_q_addr, q_cntl, target_id, tid_no, asyn_sdtr)
2169 1.1 dante ASC_SOFTC *sc;
2170 1.1 dante u_int16_t halt_q_addr;
2171 1.1 dante u_int8_t q_cntl;
2172 1.1 dante ASC_SCSI_BIT_ID_TYPE target_id;
2173 1.1 dante int tid_no;
2174 1.1 dante u_int8_t asyn_sdtr;
2175 1.1 dante {
2176 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2177 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2178 1.1 dante EXT_MSG ext_msg;
2179 1.1 dante u_int8_t sdtr_data;
2180 1.1 dante int sdtr_accept;
2181 1.1 dante
2182 1.1 dante
2183 1.1 dante AscMemWordCopyFromLram(iot, ioh, ASCV_MSGIN_BEG,
2184 1.1 dante (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
2185 1.1 dante
2186 1.1 dante if (ext_msg.msg_type == MS_EXTEND &&
2187 1.1 dante ext_msg.msg_req == MS_SDTR_CODE &&
2188 1.1 dante ext_msg.msg_len == MS_SDTR_LEN) {
2189 1.1 dante sdtr_accept = TRUE;
2190 1.1 dante
2191 1.1 dante if (ext_msg.req_ack_offset > ASC_SYN_MAX_OFFSET) {
2192 1.1 dante sdtr_accept = FALSE;
2193 1.1 dante ext_msg.req_ack_offset = ASC_SYN_MAX_OFFSET;
2194 1.1 dante }
2195 1.1 dante if ((ext_msg.xfer_period <
2196 1.1 dante sc->sdtr_period_tbl[sc->host_init_sdtr_index]) ||
2197 1.1 dante (ext_msg.xfer_period >
2198 1.1 dante sc->sdtr_period_tbl[sc->max_sdtr_index])) {
2199 1.1 dante sdtr_accept = FALSE;
2200 1.1 dante ext_msg.xfer_period = sc->sdtr_period_tbl[sc->host_init_sdtr_index];
2201 1.1 dante }
2202 1.1 dante if (sdtr_accept) {
2203 1.1 dante sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
2204 1.1 dante ext_msg.req_ack_offset);
2205 1.1 dante if (sdtr_data == 0xFF) {
2206 1.1 dante q_cntl |= ASC_QC_MSG_OUT;
2207 1.1 dante sc->init_sdtr &= ~target_id;
2208 1.1 dante sc->sdtr_done &= ~target_id;
2209 1.1 dante AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
2210 1.1 dante sc->sdtr_data[tid_no] = asyn_sdtr;
2211 1.1 dante }
2212 1.1 dante }
2213 1.1 dante if (ext_msg.req_ack_offset == 0) {
2214 1.1 dante q_cntl &= ~ASC_QC_MSG_OUT;
2215 1.1 dante sc->init_sdtr &= ~target_id;
2216 1.1 dante sc->sdtr_done &= ~target_id;
2217 1.1 dante AscSetChipSDTR(iot, ioh, asyn_sdtr, tid_no);
2218 1.1 dante } else {
2219 1.1 dante if (sdtr_accept && (q_cntl & ASC_QC_MSG_OUT)) {
2220 1.1 dante q_cntl &= ~ASC_QC_MSG_OUT;
2221 1.1 dante sc->sdtr_done |= target_id;
2222 1.1 dante sc->init_sdtr |= target_id;
2223 1.1 dante sc->pci_fix_asyn_xfer &= ~target_id;
2224 1.1 dante sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
2225 1.1 dante ext_msg.req_ack_offset);
2226 1.1 dante AscSetChipSDTR(iot, ioh, sdtr_data, tid_no);
2227 1.1 dante sc->sdtr_data[tid_no] = sdtr_data;
2228 1.1 dante } else {
2229 1.1 dante q_cntl |= ASC_QC_MSG_OUT;
2230 1.1 dante AscMsgOutSDTR(sc, ext_msg.xfer_period,
2231 1.1 dante ext_msg.req_ack_offset);
2232 1.1 dante sc->pci_fix_asyn_xfer &= ~target_id;
2233 1.1 dante sdtr_data = AscCalSDTRData(sc, ext_msg.xfer_period,
2234 1.1 dante ext_msg.req_ack_offset);
2235 1.1 dante AscSetChipSDTR(iot, ioh, sdtr_data, tid_no);
2236 1.1 dante sc->sdtr_data[tid_no] = sdtr_data;
2237 1.1 dante sc->sdtr_done |= target_id;
2238 1.1 dante sc->init_sdtr |= target_id;
2239 1.1 dante }
2240 1.1 dante }
2241 1.1 dante } else if (ext_msg.msg_type == MS_EXTEND &&
2242 1.1 dante ext_msg.msg_req == MS_WDTR_CODE &&
2243 1.1 dante ext_msg.msg_len == MS_WDTR_LEN) {
2244 1.1 dante ext_msg.wdtr_width = 0;
2245 1.1 dante AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
2246 1.1 dante (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
2247 1.1 dante q_cntl |= ASC_QC_MSG_OUT;
2248 1.1 dante } else {
2249 1.1 dante ext_msg.msg_type = M1_MSG_REJECT;
2250 1.1 dante AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
2251 1.1 dante (u_int16_t *) & ext_msg, sizeof(EXT_MSG) >> 1);
2252 1.1 dante q_cntl |= ASC_QC_MSG_OUT;
2253 1.1 dante }
2254 1.1 dante
2255 1.1 dante AscWriteLramByte(iot, ioh, halt_q_addr + ASC_SCSIQ_B_CNTL, q_cntl);
2256 1.1 dante }
2257 1.1 dante
2258 1.1 dante
2259 1.1 dante static u_int8_t
2260 1.1 dante AscMsgOutSDTR(sc, sdtr_period, sdtr_offset)
2261 1.1 dante ASC_SOFTC *sc;
2262 1.1 dante u_int8_t sdtr_period;
2263 1.1 dante u_int8_t sdtr_offset;
2264 1.1 dante {
2265 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2266 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2267 1.1 dante EXT_MSG sdtr_buf;
2268 1.1 dante u_int8_t sdtr_period_index;
2269 1.1 dante
2270 1.1 dante
2271 1.1 dante sdtr_buf.msg_type = MS_EXTEND;
2272 1.1 dante sdtr_buf.msg_len = MS_SDTR_LEN;
2273 1.1 dante sdtr_buf.msg_req = MS_SDTR_CODE;
2274 1.1 dante sdtr_buf.xfer_period = sdtr_period;
2275 1.1 dante sdtr_offset &= ASC_SYN_MAX_OFFSET;
2276 1.1 dante sdtr_buf.req_ack_offset = sdtr_offset;
2277 1.1 dante if ((sdtr_period_index = AscGetSynPeriodIndex(sc, sdtr_period)) <=
2278 1.1 dante sc->max_sdtr_index) {
2279 1.1 dante AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
2280 1.1 dante (u_int16_t *) & sdtr_buf, sizeof(EXT_MSG) >> 1);
2281 1.1 dante return ((sdtr_period_index << 4) | sdtr_offset);
2282 1.1 dante } else {
2283 1.1 dante sdtr_buf.req_ack_offset = 0;
2284 1.1 dante AscMemWordCopyToLram(iot, ioh, ASCV_MSGOUT_BEG,
2285 1.1 dante (u_int16_t *) & sdtr_buf, sizeof(EXT_MSG) >> 1);
2286 1.1 dante return (0);
2287 1.1 dante }
2288 1.1 dante }
2289 1.1 dante
2290 1.1 dante
2291 1.1 dante /******************************************************************************/
2292 1.1 dante /* SDTR routines */
2293 1.1 dante /******************************************************************************/
2294 1.1 dante
2295 1.1 dante
2296 1.1 dante static void
2297 1.1 dante AscSetChipSDTR(iot, ioh, sdtr_data, tid_no)
2298 1.1 dante bus_space_tag_t iot;
2299 1.1 dante bus_space_handle_t ioh;
2300 1.1 dante u_int8_t sdtr_data;
2301 1.1 dante u_int8_t tid_no;
2302 1.1 dante {
2303 1.1 dante ASC_SET_CHIP_SYNRegAtID(iot, ioh, tid_no, sdtr_data);
2304 1.1 dante AscWriteLramByte(iot, ioh, tid_no + ASCV_SDTR_DONE_BEG, sdtr_data);
2305 1.1 dante }
2306 1.1 dante
2307 1.1 dante
2308 1.1 dante static u_int8_t
2309 1.1 dante AscCalSDTRData(sc, sdtr_period, syn_offset)
2310 1.1 dante ASC_SOFTC *sc;
2311 1.1 dante u_int8_t sdtr_period;
2312 1.1 dante u_int8_t syn_offset;
2313 1.1 dante {
2314 1.1 dante u_int8_t byte;
2315 1.1 dante u_int8_t sdtr_period_ix;
2316 1.1 dante
2317 1.1 dante sdtr_period_ix = AscGetSynPeriodIndex(sc, sdtr_period);
2318 1.1 dante if (sdtr_period_ix > sc->max_sdtr_index)
2319 1.1 dante return (0xFF);
2320 1.1 dante
2321 1.1 dante byte = (sdtr_period_ix << 4) | (syn_offset & ASC_SYN_MAX_OFFSET);
2322 1.1 dante return (byte);
2323 1.1 dante }
2324 1.1 dante
2325 1.1 dante
2326 1.1 dante static u_int8_t
2327 1.1 dante AscGetSynPeriodIndex(sc, syn_time)
2328 1.1 dante ASC_SOFTC *sc;
2329 1.1 dante u_int8_t syn_time;
2330 1.1 dante {
2331 1.1 dante u_int8_t *period_table;
2332 1.1 dante int max_index;
2333 1.1 dante int min_index;
2334 1.1 dante int i;
2335 1.1 dante
2336 1.1 dante period_table = sc->sdtr_period_tbl;
2337 1.1 dante max_index = sc->max_sdtr_index;
2338 1.1 dante min_index = sc->host_init_sdtr_index;
2339 1.1 dante if ((syn_time <= period_table[max_index])) {
2340 1.1 dante for (i = min_index; i < (max_index - 1); i++) {
2341 1.1 dante if (syn_time <= period_table[i])
2342 1.1 dante return (i);
2343 1.1 dante }
2344 1.1 dante
2345 1.1 dante return (max_index);
2346 1.1 dante } else
2347 1.1 dante return (max_index + 1);
2348 1.1 dante }
2349 1.1 dante
2350 1.1 dante
2351 1.1 dante /******************************************************************************/
2352 1.1 dante /* Queue routines */
2353 1.1 dante /******************************************************************************/
2354 1.1 dante
2355 1.1 dante /*
2356 1.1 dante * Send a command to the board
2357 1.1 dante */
2358 1.1 dante int
2359 1.1 dante AscExeScsiQueue(sc, scsiq)
2360 1.1 dante ASC_SOFTC *sc;
2361 1.1 dante ASC_SCSI_Q *scsiq;
2362 1.1 dante {
2363 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2364 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2365 1.1 dante ASC_SG_HEAD *sg_head = scsiq->sg_head;
2366 1.1 dante int retval;
2367 1.1 dante int n_q_required;
2368 1.1 dante int disable_syn_offset_one_fix;
2369 1.1 dante int i;
2370 1.1 dante u_int32_t addr;
2371 1.1 dante u_int16_t sg_entry_cnt = 0;
2372 1.1 dante u_int16_t sg_entry_cnt_minus_one = 0;
2373 1.1 dante u_int8_t target_ix;
2374 1.1 dante u_int8_t tid_no;
2375 1.1 dante u_int8_t sdtr_data;
2376 1.1 dante u_int8_t extra_bytes;
2377 1.1 dante u_int8_t scsi_cmd;
2378 1.1 dante u_int32_t data_cnt;
2379 1.1 dante
2380 1.1 dante
2381 1.1 dante scsiq->q1.q_no = 0;
2382 1.1 dante if ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)
2383 1.1 dante scsiq->q1.extra_bytes = 0;
2384 1.1 dante
2385 1.1 dante retval = ASC_BUSY;
2386 1.1 dante target_ix = scsiq->q2.target_ix;
2387 1.1 dante tid_no = ASC_TIX_TO_TID(target_ix);
2388 1.1 dante n_q_required = 1;
2389 1.1 dante
2390 1.1 dante if (scsiq->cdbptr[0] == SCSICMD_RequestSense)
2391 1.1 dante if ((sc->init_sdtr & scsiq->q1.target_id) != 0) {
2392 1.1 dante sc->sdtr_done &= ~scsiq->q1.target_id;
2393 1.1 dante sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
2394 1.1 dante AscMsgOutSDTR(sc, sc->sdtr_period_tbl[(sdtr_data >> 4) &
2395 1.1 dante (sc->max_sdtr_index - 1)],
2396 1.1 dante sdtr_data & ASC_SYN_MAX_OFFSET);
2397 1.1 dante scsiq->q1.cntl |= (ASC_QC_MSG_OUT | ASC_QC_URGENT);
2398 1.1 dante }
2399 1.1 dante /*
2400 1.1 dante * if there is just one segment into S/G list then
2401 1.1 dante * map it as it was a single request, filling
2402 1.1 dante * data_addr and data_cnt of ASC_SCSIQ structure.
2403 1.1 dante */
2404 1.1 dante if ((scsiq->q1.cntl & ASC_QC_SG_HEAD) != 0) {
2405 1.1 dante sg_entry_cnt = sg_head->entry_cnt;
2406 1.1 dante
2407 1.1 dante if (sg_entry_cnt < 1)
2408 1.1 dante panic("AscExeScsiQueue: Queue with QC_SG_HEAD set but %d segs.",
2409 1.1 dante sg_entry_cnt);
2410 1.1 dante
2411 1.1 dante if (sg_entry_cnt > ASC_MAX_SG_LIST)
2412 1.1 dante panic("AscExeScsiQueue: Queue with too many segs.");
2413 1.1 dante
2414 1.1 dante if (sg_entry_cnt == 1) {
2415 1.1 dante scsiq->q1.data_addr = sg_head->sg_list[0].addr;
2416 1.1 dante scsiq->q1.data_cnt = sg_head->sg_list[0].bytes;
2417 1.1 dante scsiq->q1.cntl &= ~(ASC_QC_SG_HEAD | ASC_QC_SG_SWAP_QUEUE);
2418 1.1 dante }
2419 1.1 dante sg_entry_cnt_minus_one = sg_entry_cnt - 1;
2420 1.1 dante }
2421 1.1 dante scsi_cmd = scsiq->cdbptr[0];
2422 1.1 dante disable_syn_offset_one_fix = FALSE;
2423 1.1 dante if ((sc->pci_fix_asyn_xfer & scsiq->q1.target_id) &&
2424 1.1 dante !(sc->pci_fix_asyn_xfer_always & scsiq->q1.target_id)) {
2425 1.1 dante if (scsiq->q1.cntl & ASC_QC_SG_HEAD) {
2426 1.1 dante data_cnt = 0;
2427 1.1 dante for (i = 0; i < sg_entry_cnt; i++)
2428 1.1 dante data_cnt += sg_head->sg_list[i].bytes;
2429 1.1 dante } else {
2430 1.1 dante data_cnt = scsiq->q1.data_cnt;
2431 1.1 dante }
2432 1.1 dante
2433 1.1 dante if (data_cnt != 0ul) {
2434 1.1 dante if (data_cnt < 512ul) {
2435 1.1 dante disable_syn_offset_one_fix = TRUE;
2436 1.1 dante } else {
2437 1.1 dante if (scsi_cmd == SCSICMD_Inquiry ||
2438 1.1 dante scsi_cmd == SCSICMD_RequestSense ||
2439 1.1 dante scsi_cmd == SCSICMD_ReadCapacity ||
2440 1.1 dante scsi_cmd == SCSICMD_ReadTOC ||
2441 1.1 dante scsi_cmd == SCSICMD_ModeSelect6 ||
2442 1.1 dante scsi_cmd == SCSICMD_ModeSense6 ||
2443 1.1 dante scsi_cmd == SCSICMD_ModeSelect10 ||
2444 1.1 dante scsi_cmd == SCSICMD_ModeSense10) {
2445 1.1 dante disable_syn_offset_one_fix = TRUE;
2446 1.1 dante }
2447 1.1 dante }
2448 1.1 dante }
2449 1.1 dante }
2450 1.1 dante if (disable_syn_offset_one_fix) {
2451 1.1 dante scsiq->q2.tag_code &= ~M2_QTAG_MSG_SIMPLE;
2452 1.1 dante scsiq->q2.tag_code |= (ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX |
2453 1.1 dante ASC_TAG_FLAG_DISABLE_DISCONNECT);
2454 1.1 dante } else {
2455 1.1 dante scsiq->q2.tag_code &= 0x23;
2456 1.1 dante }
2457 1.1 dante
2458 1.1 dante if ((scsiq->q1.cntl & ASC_QC_SG_HEAD) != 0) {
2459 1.1 dante if (sc->bug_fix_cntl) {
2460 1.1 dante if (sc->bug_fix_cntl & ASC_BUG_FIX_IF_NOT_DWB) {
2461 1.1 dante if ((scsi_cmd == SCSICMD_Read6) || (scsi_cmd == SCSICMD_Read10)) {
2462 1.1 dante addr = sg_head->sg_list[sg_entry_cnt_minus_one].addr +
2463 1.1 dante sg_head->sg_list[sg_entry_cnt_minus_one].bytes;
2464 1.1 dante extra_bytes = addr & 0x0003;
2465 1.1 dante if ((extra_bytes != 0) &&
2466 1.1 dante ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)) {
2467 1.1 dante scsiq->q2.tag_code |= ASC_TAG_FLAG_EXTRA_BYTES;
2468 1.1 dante scsiq->q1.extra_bytes = extra_bytes;
2469 1.1 dante sg_head->sg_list[sg_entry_cnt_minus_one].bytes -=
2470 1.1 dante extra_bytes;
2471 1.1 dante }
2472 1.1 dante }
2473 1.1 dante }
2474 1.1 dante }
2475 1.1 dante sg_head->entry_to_copy = sg_head->entry_cnt;
2476 1.1 dante n_q_required = AscSgListToQueue(sg_entry_cnt);
2477 1.1 dante if ((AscGetNumOfFreeQueue(sc, target_ix, n_q_required) >= n_q_required)
2478 1.1 dante || ((scsiq->q1.cntl & ASC_QC_URGENT) != 0)) {
2479 1.1 dante retval = AscSendScsiQueue(sc, scsiq, n_q_required);
2480 1.1 dante }
2481 1.1 dante } else {
2482 1.1 dante if (sc->bug_fix_cntl) {
2483 1.1 dante if (sc->bug_fix_cntl & ASC_BUG_FIX_IF_NOT_DWB) {
2484 1.1 dante if ((scsi_cmd == SCSICMD_Read6) || (scsi_cmd == SCSICMD_Read10)) {
2485 1.1 dante addr = scsiq->q1.data_addr + scsiq->q1.data_cnt;
2486 1.1 dante extra_bytes = addr & 0x0003;
2487 1.1 dante if ((extra_bytes != 0) &&
2488 1.1 dante ((scsiq->q2.tag_code & ASC_TAG_FLAG_EXTRA_BYTES) == 0)) {
2489 1.1 dante if ((scsiq->q1.data_cnt & 0x01FF) == 0) {
2490 1.1 dante scsiq->q2.tag_code |= ASC_TAG_FLAG_EXTRA_BYTES;
2491 1.1 dante scsiq->q1.data_cnt -= extra_bytes;
2492 1.1 dante scsiq->q1.extra_bytes = extra_bytes;
2493 1.1 dante }
2494 1.1 dante }
2495 1.1 dante }
2496 1.1 dante }
2497 1.1 dante }
2498 1.1 dante n_q_required = 1;
2499 1.1 dante if ((AscGetNumOfFreeQueue(sc, target_ix, 1) >= 1) ||
2500 1.1 dante ((scsiq->q1.cntl & ASC_QC_URGENT) != 0)) {
2501 1.1 dante retval = AscSendScsiQueue(sc, scsiq, n_q_required);
2502 1.1 dante }
2503 1.1 dante }
2504 1.1 dante
2505 1.1 dante return (retval);
2506 1.1 dante }
2507 1.1 dante
2508 1.1 dante
2509 1.1 dante static int
2510 1.1 dante AscSendScsiQueue(sc, scsiq, n_q_required)
2511 1.1 dante ASC_SOFTC *sc;
2512 1.1 dante ASC_SCSI_Q *scsiq;
2513 1.1 dante u_int8_t n_q_required;
2514 1.1 dante {
2515 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2516 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2517 1.1 dante u_int8_t free_q_head;
2518 1.1 dante u_int8_t next_qp;
2519 1.1 dante u_int8_t tid_no;
2520 1.1 dante u_int8_t target_ix;
2521 1.1 dante int retval;
2522 1.1 dante
2523 1.1 dante
2524 1.1 dante target_ix = scsiq->q2.target_ix;
2525 1.1 dante tid_no = ASC_TIX_TO_TID(target_ix);
2526 1.1 dante retval = ASC_BUSY;
2527 1.1 dante free_q_head = ASC_GET_VAR_FREE_QHEAD(iot, ioh);
2528 1.1 dante
2529 1.1 dante if ((next_qp = AscAllocMultipleFreeQueue(iot, ioh, free_q_head, n_q_required))
2530 1.1 dante != ASC_QLINK_END) {
2531 1.1 dante if (n_q_required > 1) {
2532 1.1 dante sc->last_q_shortage = 0;
2533 1.1 dante scsiq->sg_head->queue_cnt = n_q_required - 1;
2534 1.1 dante }
2535 1.1 dante scsiq->q1.q_no = free_q_head;
2536 1.1 dante
2537 1.1 dante if ((retval = AscPutReadySgListQueue(sc, scsiq, free_q_head)) == ASC_NOERROR) {
2538 1.1 dante ASC_PUT_VAR_FREE_QHEAD(iot, ioh, next_qp);
2539 1.1 dante sc->cur_total_qng += n_q_required;
2540 1.1 dante sc->cur_dvc_qng[tid_no]++;
2541 1.1 dante }
2542 1.1 dante }
2543 1.1 dante return (retval);
2544 1.1 dante }
2545 1.1 dante
2546 1.1 dante
2547 1.1 dante static int
2548 1.1 dante AscPutReadySgListQueue(sc, scsiq, q_no)
2549 1.1 dante ASC_SOFTC *sc;
2550 1.1 dante ASC_SCSI_Q *scsiq;
2551 1.1 dante u_int8_t q_no;
2552 1.1 dante {
2553 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2554 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2555 1.1 dante int retval;
2556 1.1 dante int i;
2557 1.1 dante ASC_SG_HEAD *sg_head;
2558 1.1 dante ASC_SG_LIST_Q scsi_sg_q;
2559 1.1 dante u_int32_t saved_data_addr;
2560 1.1 dante u_int32_t saved_data_cnt;
2561 1.1 dante u_int16_t sg_list_dwords;
2562 1.1 dante u_int16_t sg_index;
2563 1.1 dante u_int16_t sg_entry_cnt;
2564 1.1 dante u_int16_t q_addr;
2565 1.1 dante u_int8_t next_qp;
2566 1.1 dante
2567 1.1 dante
2568 1.1 dante saved_data_addr = scsiq->q1.data_addr;
2569 1.1 dante saved_data_cnt = scsiq->q1.data_cnt;
2570 1.1 dante
2571 1.1 dante if ((sg_head = scsiq->sg_head) != 0) {
2572 1.1 dante scsiq->q1.data_addr = sg_head->sg_list[0].addr;
2573 1.1 dante scsiq->q1.data_cnt = sg_head->sg_list[0].bytes;
2574 1.1 dante sg_entry_cnt = sg_head->entry_cnt - 1;
2575 1.1 dante if (sg_entry_cnt != 0) {
2576 1.1 dante q_addr = ASC_QNO_TO_QADDR(q_no);
2577 1.1 dante sg_index = 1;
2578 1.1 dante scsiq->q1.sg_queue_cnt = sg_head->queue_cnt;
2579 1.1 dante scsi_sg_q.sg_head_qp = q_no;
2580 1.1 dante scsi_sg_q.cntl = ASC_QCSG_SG_XFER_LIST;
2581 1.1 dante
2582 1.1 dante for (i = 0; i < sg_head->queue_cnt; i++) {
2583 1.1 dante scsi_sg_q.seq_no = i + 1;
2584 1.1 dante if (sg_entry_cnt > ASC_SG_LIST_PER_Q) {
2585 1.1 dante sg_list_dwords = ASC_SG_LIST_PER_Q * 2;
2586 1.1 dante sg_entry_cnt -= ASC_SG_LIST_PER_Q;
2587 1.1 dante if (i == 0) {
2588 1.1 dante scsi_sg_q.sg_list_cnt = ASC_SG_LIST_PER_Q;
2589 1.1 dante scsi_sg_q.sg_cur_list_cnt = ASC_SG_LIST_PER_Q;
2590 1.1 dante } else {
2591 1.1 dante scsi_sg_q.sg_list_cnt = ASC_SG_LIST_PER_Q - 1;
2592 1.1 dante scsi_sg_q.sg_cur_list_cnt = ASC_SG_LIST_PER_Q - 1;
2593 1.1 dante }
2594 1.1 dante } else {
2595 1.1 dante scsi_sg_q.cntl |= ASC_QCSG_SG_XFER_END;
2596 1.1 dante sg_list_dwords = sg_entry_cnt << 1;
2597 1.1 dante if (i == 0) {
2598 1.1 dante scsi_sg_q.sg_list_cnt = sg_entry_cnt;
2599 1.1 dante scsi_sg_q.sg_cur_list_cnt = sg_entry_cnt;
2600 1.1 dante } else {
2601 1.1 dante scsi_sg_q.sg_list_cnt = sg_entry_cnt - 1;
2602 1.1 dante scsi_sg_q.sg_cur_list_cnt = sg_entry_cnt - 1;
2603 1.1 dante }
2604 1.1 dante
2605 1.1 dante sg_entry_cnt = 0;
2606 1.1 dante }
2607 1.1 dante
2608 1.1 dante next_qp = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_FWD);
2609 1.1 dante scsi_sg_q.q_no = next_qp;
2610 1.1 dante q_addr = ASC_QNO_TO_QADDR(next_qp);
2611 1.1 dante
2612 1.1 dante /*
2613 1.1 dante * Tell the board how many entries are in the S/G list
2614 1.1 dante */
2615 1.1 dante AscMemWordCopyToLram(iot, ioh, q_addr + ASC_SCSIQ_SGHD_CPY_BEG,
2616 1.1 dante (u_int16_t *) & scsi_sg_q, sizeof(ASC_SG_LIST_Q) >> 1);
2617 1.1 dante /*
2618 1.1 dante * Tell the board the addresses of the S/G list segments
2619 1.1 dante */
2620 1.1 dante AscMemDWordCopyToLram(iot, ioh, q_addr + ASC_SGQ_LIST_BEG,
2621 1.1 dante (u_int32_t *) & sg_head->sg_list[sg_index], sg_list_dwords);
2622 1.1 dante sg_index += ASC_SG_LIST_PER_Q;
2623 1.1 dante }
2624 1.1 dante }
2625 1.1 dante }
2626 1.1 dante retval = AscPutReadyQueue(sc, scsiq, q_no);
2627 1.1 dante scsiq->q1.data_addr = saved_data_addr;
2628 1.1 dante scsiq->q1.data_cnt = saved_data_cnt;
2629 1.1 dante return (retval);
2630 1.1 dante }
2631 1.1 dante
2632 1.1 dante
2633 1.1 dante static int
2634 1.1 dante AscPutReadyQueue(sc, scsiq, q_no)
2635 1.1 dante ASC_SOFTC *sc;
2636 1.1 dante ASC_SCSI_Q *scsiq;
2637 1.1 dante u_int8_t q_no;
2638 1.1 dante {
2639 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2640 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2641 1.1 dante u_int16_t q_addr;
2642 1.1 dante u_int8_t tid_no;
2643 1.1 dante u_int8_t sdtr_data;
2644 1.1 dante u_int8_t syn_period_ix;
2645 1.1 dante u_int8_t syn_offset;
2646 1.1 dante
2647 1.1 dante
2648 1.1 dante if (((sc->init_sdtr & scsiq->q1.target_id) != 0) &&
2649 1.1 dante ((sc->sdtr_done & scsiq->q1.target_id) == 0)) {
2650 1.1 dante tid_no = ASC_TIX_TO_TID(scsiq->q2.target_ix);
2651 1.1 dante sdtr_data = ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, tid_no);
2652 1.1 dante syn_period_ix = (sdtr_data >> 4) & (sc->max_sdtr_index - 1);
2653 1.1 dante syn_offset = sdtr_data & ASC_SYN_MAX_OFFSET;
2654 1.1 dante AscMsgOutSDTR(sc, sc->sdtr_period_tbl[syn_period_ix], syn_offset);
2655 1.1 dante scsiq->q1.cntl |= ASC_QC_MSG_OUT;
2656 1.1 dante }
2657 1.1 dante q_addr = ASC_QNO_TO_QADDR(q_no);
2658 1.1 dante
2659 1.1 dante if ((scsiq->q1.target_id & sc->use_tagged_qng) == 0) {
2660 1.1 dante scsiq->q2.tag_code &= ~M2_QTAG_MSG_SIMPLE;
2661 1.1 dante }
2662 1.1 dante scsiq->q1.status = ASC_QS_FREE;
2663 1.1 dante AscMemWordCopyToLram(iot, ioh, q_addr + ASC_SCSIQ_CDB_BEG,
2664 1.1 dante (u_int16_t *) scsiq->cdbptr, scsiq->q2.cdb_len >> 1);
2665 1.1 dante
2666 1.1 dante DvcPutScsiQ(iot, ioh, q_addr + ASC_SCSIQ_CPY_BEG,
2667 1.1 dante (u_int16_t *) & scsiq->q1.cntl,
2668 1.1 dante ((sizeof(ASC_SCSIQ_1) + sizeof(ASC_SCSIQ_2)) / 2) - 1);
2669 1.1 dante
2670 1.1 dante /*
2671 1.1 dante * Let's start the command
2672 1.1 dante */
2673 1.1 dante AscWriteLramWord(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
2674 1.1 dante (scsiq->q1.q_no << 8) | ASC_QS_READY);
2675 1.1 dante
2676 1.1 dante return (ASC_NOERROR);
2677 1.1 dante }
2678 1.1 dante
2679 1.1 dante
2680 1.1 dante static int
2681 1.1 dante AscSgListToQueue(sg_list)
2682 1.1 dante int sg_list;
2683 1.1 dante {
2684 1.1 dante int n_sg_list_qs;
2685 1.1 dante
2686 1.1 dante n_sg_list_qs = ((sg_list - 1) / ASC_SG_LIST_PER_Q);
2687 1.1 dante if (((sg_list - 1) % ASC_SG_LIST_PER_Q) != 0)
2688 1.1 dante n_sg_list_qs++;
2689 1.1 dante
2690 1.1 dante return (n_sg_list_qs + 1);
2691 1.1 dante }
2692 1.1 dante
2693 1.1 dante
2694 1.1 dante static u_int
2695 1.1 dante AscGetNumOfFreeQueue(sc, target_ix, n_qs)
2696 1.1 dante ASC_SOFTC *sc;
2697 1.1 dante u_int8_t target_ix;
2698 1.1 dante u_int8_t n_qs;
2699 1.1 dante {
2700 1.1 dante u_int cur_used_qs;
2701 1.1 dante u_int cur_free_qs;
2702 1.1 dante
2703 1.1 dante
2704 1.1 dante if (n_qs == 1) {
2705 1.1 dante cur_used_qs = sc->cur_total_qng +
2706 1.1 dante sc->last_q_shortage +
2707 1.1 dante ASC_MIN_FREE_Q;
2708 1.1 dante } else {
2709 1.1 dante cur_used_qs = sc->cur_total_qng + ASC_MIN_FREE_Q;
2710 1.1 dante }
2711 1.1 dante
2712 1.1 dante if ((cur_used_qs + n_qs) <= sc->max_total_qng) {
2713 1.1 dante cur_free_qs = sc->max_total_qng - cur_used_qs;
2714 1.1 dante return (cur_free_qs);
2715 1.1 dante }
2716 1.1 dante if (n_qs > 1)
2717 1.1 dante if ((n_qs > sc->last_q_shortage) &&
2718 1.1 dante (n_qs <= (sc->max_total_qng - ASC_MIN_FREE_Q))) {
2719 1.1 dante sc->last_q_shortage = n_qs;
2720 1.1 dante }
2721 1.1 dante return (0);
2722 1.1 dante }
2723 1.1 dante
2724 1.1 dante
2725 1.1 dante static u_int8_t
2726 1.1 dante AscAllocFreeQueue(iot, ioh, free_q_head)
2727 1.1 dante bus_space_tag_t iot;
2728 1.1 dante bus_space_handle_t ioh;
2729 1.1 dante u_int8_t free_q_head;
2730 1.1 dante {
2731 1.1 dante u_int16_t q_addr;
2732 1.1 dante u_int8_t next_qp;
2733 1.1 dante u_int8_t q_status;
2734 1.1 dante
2735 1.1 dante
2736 1.1 dante q_addr = ASC_QNO_TO_QADDR(free_q_head);
2737 1.1 dante q_status = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
2738 1.1 dante next_qp = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_FWD);
2739 1.1 dante if (((q_status & ASC_QS_READY) == 0) && (next_qp != ASC_QLINK_END))
2740 1.1 dante return (next_qp);
2741 1.1 dante
2742 1.1 dante return (ASC_QLINK_END);
2743 1.1 dante }
2744 1.1 dante
2745 1.1 dante
2746 1.1 dante static u_int8_t
2747 1.1 dante AscAllocMultipleFreeQueue(iot, ioh, free_q_head, n_free_q)
2748 1.1 dante bus_space_tag_t iot;
2749 1.1 dante bus_space_handle_t ioh;
2750 1.1 dante u_int8_t free_q_head;
2751 1.1 dante u_int8_t n_free_q;
2752 1.1 dante {
2753 1.1 dante u_int8_t i;
2754 1.1 dante
2755 1.1 dante for (i = 0; i < n_free_q; i++) {
2756 1.1 dante free_q_head = AscAllocFreeQueue(iot, ioh, free_q_head);
2757 1.1 dante if (free_q_head == ASC_QLINK_END)
2758 1.1 dante break;
2759 1.1 dante }
2760 1.1 dante
2761 1.1 dante return (free_q_head);
2762 1.1 dante }
2763 1.1 dante
2764 1.1 dante
2765 1.1 dante static int
2766 1.1 dante AscStopQueueExe(iot, ioh)
2767 1.1 dante bus_space_tag_t iot;
2768 1.1 dante bus_space_handle_t ioh;
2769 1.1 dante {
2770 1.1 dante int count = 0;
2771 1.1 dante
2772 1.1 dante if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) == 0) {
2773 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_REQ_RISC_STOP);
2774 1.1 dante do {
2775 1.1 dante if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) &
2776 1.1 dante ASC_STOP_ACK_RISC_STOP)
2777 1.1 dante return (1);
2778 1.1 dante
2779 1.1 dante DvcSleepMilliSecond(100);
2780 1.1 dante } while (count++ < 20);
2781 1.1 dante }
2782 1.1 dante return (0);
2783 1.1 dante }
2784 1.1 dante
2785 1.1 dante
2786 1.1 dante static void
2787 1.1 dante AscStartQueueExe(iot, ioh)
2788 1.1 dante bus_space_tag_t iot;
2789 1.1 dante bus_space_handle_t ioh;
2790 1.1 dante {
2791 1.1 dante
2792 1.1 dante if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0)
2793 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, 0);
2794 1.1 dante }
2795 1.1 dante
2796 1.1 dante
2797 1.1 dante static void
2798 1.1 dante AscCleanUpBusyQueue(iot, ioh)
2799 1.1 dante bus_space_tag_t iot;
2800 1.1 dante bus_space_handle_t ioh;
2801 1.1 dante {
2802 1.1 dante int count = 0;
2803 1.1 dante u_int8_t stop_code;
2804 1.1 dante
2805 1.1 dante
2806 1.1 dante if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0) {
2807 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_CLEAN_UP_BUSY_Q);
2808 1.1 dante do {
2809 1.1 dante stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
2810 1.1 dante if ((stop_code & ASC_STOP_CLEAN_UP_BUSY_Q) == 0)
2811 1.1 dante break;
2812 1.1 dante
2813 1.1 dante DvcSleepMilliSecond(100);
2814 1.1 dante } while (count++ < 20);
2815 1.1 dante }
2816 1.1 dante }
2817 1.1 dante
2818 1.1 dante
2819 1.1 dante static int
2820 1.1 dante _AscWaitQDone(iot, ioh, scsiq)
2821 1.1 dante bus_space_tag_t iot;
2822 1.1 dante bus_space_handle_t ioh;
2823 1.1 dante ASC_SCSI_Q *scsiq;
2824 1.1 dante {
2825 1.1 dante u_int16_t q_addr;
2826 1.1 dante u_int8_t q_status;
2827 1.1 dante int count = 0;
2828 1.1 dante
2829 1.1 dante while (scsiq->q1.q_no == 0);
2830 1.1 dante
2831 1.1 dante q_addr = ASC_QNO_TO_QADDR(scsiq->q1.q_no);
2832 1.1 dante do {
2833 1.1 dante q_status = AscReadLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS);
2834 1.1 dante DvcSleepMilliSecond(100L);
2835 1.1 dante if (count++ > 30)
2836 1.1 dante return (0);
2837 1.1 dante
2838 1.1 dante } while ((q_status & ASC_QS_READY) != 0);
2839 1.1 dante
2840 1.1 dante return (1);
2841 1.1 dante }
2842 1.1 dante
2843 1.1 dante
2844 1.1 dante static int
2845 1.1 dante AscCleanUpDiscQueue(iot, ioh)
2846 1.1 dante bus_space_tag_t iot;
2847 1.1 dante bus_space_handle_t ioh;
2848 1.1 dante {
2849 1.1 dante int count;
2850 1.1 dante u_int8_t stop_code;
2851 1.1 dante
2852 1.1 dante count = 0;
2853 1.1 dante if (AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B) != 0) {
2854 1.1 dante AscWriteLramByte(iot, ioh, ASCV_STOP_CODE_B, ASC_STOP_CLEAN_UP_DISC_Q);
2855 1.1 dante do {
2856 1.1 dante stop_code = AscReadLramByte(iot, ioh, ASCV_STOP_CODE_B);
2857 1.1 dante if ((stop_code & ASC_STOP_CLEAN_UP_DISC_Q) == 0)
2858 1.1 dante break;
2859 1.1 dante
2860 1.1 dante DvcSleepMilliSecond(100);
2861 1.1 dante } while (count++ < 20);
2862 1.1 dante }
2863 1.1 dante return (1);
2864 1.1 dante }
2865 1.1 dante
2866 1.1 dante
2867 1.1 dante /******************************************************************************/
2868 1.1 dante /* Abort and Reset CCB routines */
2869 1.1 dante /******************************************************************************/
2870 1.1 dante
2871 1.1 dante
2872 1.1 dante int
2873 1.1 dante AscAbortCCB(sc, ccb)
2874 1.1 dante ASC_SOFTC *sc;
2875 1.1 dante u_int32_t ccb;
2876 1.1 dante {
2877 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2878 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2879 1.1 dante int retval;
2880 1.1 dante ASC_SCSI_BIT_ID_TYPE saved_unit_not_ready;
2881 1.1 dante
2882 1.1 dante
2883 1.1 dante retval = -1;
2884 1.1 dante saved_unit_not_ready = sc->unit_not_ready;
2885 1.1 dante sc->unit_not_ready = 0xFF;
2886 1.1 dante AscWaitISRDone(sc);
2887 1.1 dante if (AscStopQueueExe(iot, ioh) == 1) {
2888 1.1 dante if (AscRiscHaltedAbortCCB(sc, ccb) == 1) {
2889 1.1 dante retval = 1;
2890 1.1 dante AscCleanUpBusyQueue(iot, ioh);
2891 1.1 dante AscStartQueueExe(iot, ioh);
2892 1.1 dante } else {
2893 1.1 dante retval = 0;
2894 1.1 dante AscStartQueueExe(iot, ioh);
2895 1.1 dante }
2896 1.1 dante }
2897 1.1 dante sc->unit_not_ready = saved_unit_not_ready;
2898 1.1 dante
2899 1.1 dante return (retval);
2900 1.1 dante }
2901 1.1 dante
2902 1.1 dante
2903 1.1 dante static int
2904 1.1 dante AscRiscHaltedAbortCCB(sc, ccb)
2905 1.1 dante ASC_SOFTC *sc;
2906 1.1 dante u_int32_t ccb;
2907 1.1 dante {
2908 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2909 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2910 1.1 dante u_int16_t q_addr;
2911 1.1 dante u_int8_t q_no;
2912 1.1 dante ASC_QDONE_INFO scsiq_buf;
2913 1.1 dante ASC_QDONE_INFO *scsiq;
2914 1.1 dante ASC_ISR_CALLBACK asc_isr_callback;
2915 1.1 dante int last_int_level;
2916 1.1 dante
2917 1.1 dante
2918 1.1 dante asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
2919 1.1 dante last_int_level = DvcEnterCritical();
2920 1.1 dante scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
2921 1.1 dante
2922 1.1 dante for (q_no = ASC_MIN_ACTIVE_QNO; q_no <= sc->max_total_qng; q_no++) {
2923 1.1 dante q_addr = ASC_QNO_TO_QADDR(q_no);
2924 1.1 dante scsiq->d2.ccb_ptr = AscReadLramDWord(iot, ioh,
2925 1.1 dante q_addr + ASC_SCSIQ_D_CCBPTR);
2926 1.1 dante if (scsiq->d2.ccb_ptr == ccb) {
2927 1.1 dante _AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq, sc->max_dma_count);
2928 1.1 dante if (((scsiq->q_status & ASC_QS_READY) != 0)
2929 1.1 dante && ((scsiq->q_status & ASC_QS_ABORTED) == 0)
2930 1.1 dante && ((scsiq->cntl & ASC_QCSG_SG_XFER_LIST) == 0)) {
2931 1.1 dante scsiq->q_status |= ASC_QS_ABORTED;
2932 1.1 dante scsiq->d3.done_stat = ASC_QD_ABORTED_BY_HOST;
2933 1.1 dante AscWriteLramDWord(iot, ioh, q_addr + ASC_SCSIQ_D_CCBPTR, 0L);
2934 1.1 dante AscWriteLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
2935 1.1 dante scsiq->q_status);
2936 1.1 dante (*asc_isr_callback) (sc, scsiq);
2937 1.1 dante return (1);
2938 1.1 dante }
2939 1.1 dante }
2940 1.1 dante }
2941 1.1 dante
2942 1.1 dante DvcLeaveCritical(last_int_level);
2943 1.1 dante return (0);
2944 1.1 dante }
2945 1.1 dante
2946 1.1 dante
2947 1.1 dante static int
2948 1.1 dante AscRiscHaltedAbortTIX(sc, target_ix)
2949 1.1 dante ASC_SOFTC *sc;
2950 1.1 dante u_int8_t target_ix;
2951 1.1 dante {
2952 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2953 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2954 1.1 dante u_int16_t q_addr;
2955 1.1 dante u_int8_t q_no;
2956 1.1 dante ASC_QDONE_INFO scsiq_buf;
2957 1.1 dante ASC_QDONE_INFO *scsiq;
2958 1.1 dante ASC_ISR_CALLBACK asc_isr_callback;
2959 1.1 dante int last_int_level;
2960 1.1 dante
2961 1.1 dante
2962 1.1 dante asc_isr_callback = (ASC_ISR_CALLBACK) sc->isr_callback;
2963 1.1 dante last_int_level = DvcEnterCritical();
2964 1.1 dante scsiq = (ASC_QDONE_INFO *) & scsiq_buf;
2965 1.1 dante for (q_no = ASC_MIN_ACTIVE_QNO; q_no <= sc->max_total_qng; q_no++) {
2966 1.1 dante q_addr = ASC_QNO_TO_QADDR(q_no);
2967 1.1 dante _AscCopyLramScsiDoneQ(iot, ioh, q_addr, scsiq, sc->max_dma_count);
2968 1.1 dante if (((scsiq->q_status & ASC_QS_READY) != 0) &&
2969 1.1 dante ((scsiq->q_status & ASC_QS_ABORTED) == 0) &&
2970 1.1 dante ((scsiq->cntl & ASC_QCSG_SG_XFER_LIST) == 0)) {
2971 1.1 dante if (scsiq->d2.target_ix == target_ix) {
2972 1.1 dante scsiq->q_status |= ASC_QS_ABORTED;
2973 1.1 dante scsiq->d3.done_stat = ASC_QD_ABORTED_BY_HOST;
2974 1.1 dante AscWriteLramDWord(iot, ioh, q_addr + ASC_SCSIQ_D_CCBPTR, 0L);
2975 1.1 dante AscWriteLramByte(iot, ioh, q_addr + ASC_SCSIQ_B_STATUS,
2976 1.1 dante scsiq->q_status);
2977 1.1 dante (*asc_isr_callback) (sc, scsiq);
2978 1.1 dante }
2979 1.1 dante }
2980 1.1 dante }
2981 1.1 dante DvcLeaveCritical(last_int_level);
2982 1.1 dante return (1);
2983 1.1 dante }
2984 1.1 dante
2985 1.1 dante
2986 1.1 dante /*
2987 1.1 dante * AscResetDevice calls _AscWaitQDone which requires interrupt enabled,
2988 1.1 dante * so we cannot use this function with the actual NetBSD SCSI layer
2989 1.1 dante * because at boot time interrupts are disabled.
2990 1.1 dante */
2991 1.1 dante int
2992 1.1 dante AscResetDevice(sc, target_ix)
2993 1.1 dante ASC_SOFTC *sc;
2994 1.1 dante u_char target_ix;
2995 1.1 dante {
2996 1.1 dante bus_space_tag_t iot = sc->sc_iot;
2997 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
2998 1.1 dante int retval;
2999 1.1 dante u_int8_t tid_no;
3000 1.1 dante ASC_SCSI_BIT_ID_TYPE target_id;
3001 1.1 dante int i;
3002 1.1 dante ASC_SCSI_REQ_Q scsiq_buf;
3003 1.1 dante ASC_SCSI_REQ_Q *scsiq;
3004 1.1 dante u_int8_t *buf;
3005 1.1 dante ASC_SCSI_BIT_ID_TYPE saved_unit_not_ready;
3006 1.1 dante
3007 1.1 dante
3008 1.1 dante tid_no = ASC_TIX_TO_TID(target_ix);
3009 1.1 dante target_id = ASC_TID_TO_TARGET_ID(tid_no);
3010 1.1 dante saved_unit_not_ready = sc->unit_not_ready;
3011 1.1 dante sc->unit_not_ready = target_id;
3012 1.1 dante retval = ASC_ERROR;
3013 1.1 dante
3014 1.1 dante AscWaitTixISRDone(sc, target_ix);
3015 1.1 dante
3016 1.1 dante if (AscStopQueueExe(iot, ioh) == 1) {
3017 1.1 dante if (AscRiscHaltedAbortTIX(sc, target_ix) == 1) {
3018 1.1 dante AscCleanUpBusyQueue(iot, ioh);
3019 1.1 dante AscStartQueueExe(iot, ioh);
3020 1.1 dante AscWaitTixISRDone(sc, target_ix);
3021 1.1 dante retval = ASC_NOERROR;
3022 1.1 dante scsiq = (ASC_SCSI_REQ_Q *) & scsiq_buf;
3023 1.1 dante buf = (u_char *) & scsiq_buf;
3024 1.1 dante for (i = 0; i < sizeof(ASC_SCSI_REQ_Q); i++)
3025 1.1 dante *buf++ = 0x00;
3026 1.1 dante scsiq->q1.status = (u_char) ASC_QS_READY;
3027 1.1 dante scsiq->q2.cdb_len = 6;
3028 1.1 dante scsiq->q2.tag_code = M2_QTAG_MSG_SIMPLE;
3029 1.1 dante scsiq->q1.target_id = target_id;
3030 1.1 dante scsiq->q2.target_ix = ASC_TIDLUN_TO_IX(tid_no, 0);
3031 1.1 dante scsiq->cdbptr = (u_int8_t *) scsiq->cdb;
3032 1.1 dante scsiq->q1.cntl = ASC_QC_NO_CALLBACK | ASC_QC_MSG_OUT | ASC_QC_URGENT;
3033 1.1 dante AscWriteLramByte(iot, ioh, ASCV_MSGOUT_BEG, M1_BUS_DVC_RESET);
3034 1.1 dante sc->unit_not_ready &= ~target_id;
3035 1.1 dante sc->sdtr_done |= target_id;
3036 1.1 dante if (AscExeScsiQueue(sc, (ASC_SCSI_Q *) scsiq) == ASC_NOERROR) {
3037 1.1 dante sc->unit_not_ready = target_id;
3038 1.1 dante DvcSleepMilliSecond(1000);
3039 1.1 dante _AscWaitQDone(iot, ioh, (ASC_SCSI_Q *) scsiq);
3040 1.1 dante if (AscStopQueueExe(iot, ioh) == ASC_NOERROR) {
3041 1.1 dante AscCleanUpDiscQueue(iot, ioh);
3042 1.1 dante AscStartQueueExe(iot, ioh);
3043 1.1 dante if (sc->pci_fix_asyn_xfer & target_id)
3044 1.1 dante AscSetRunChipSynRegAtID(iot, ioh, tid_no,
3045 1.1 dante ASYN_SDTR_DATA_FIX_PCI_REV_AB);
3046 1.1 dante AscWaitTixISRDone(sc, target_ix);
3047 1.1 dante }
3048 1.1 dante } else
3049 1.1 dante retval = ASC_BUSY;
3050 1.1 dante sc->sdtr_done &= ~target_id;
3051 1.1 dante } else {
3052 1.1 dante retval = ASC_ERROR;
3053 1.1 dante AscStartQueueExe(iot, ioh);
3054 1.1 dante }
3055 1.1 dante }
3056 1.1 dante sc->unit_not_ready = saved_unit_not_ready;
3057 1.1 dante return (retval);
3058 1.1 dante }
3059 1.1 dante
3060 1.1 dante
3061 1.1 dante int
3062 1.1 dante AscResetBus(sc)
3063 1.1 dante ASC_SOFTC *sc;
3064 1.1 dante {
3065 1.1 dante bus_space_tag_t iot = sc->sc_iot;
3066 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
3067 1.1 dante int retval;
3068 1.1 dante int i;
3069 1.1 dante
3070 1.1 dante
3071 1.1 dante sc->unit_not_ready = 0xFF;
3072 1.1 dante retval = ASC_NOERROR;
3073 1.1 dante
3074 1.1 dante AscWaitISRDone(sc);
3075 1.1 dante AscStopQueueExe(iot, ioh);
3076 1.1 dante sc->sdtr_done = 0;
3077 1.1 dante AscResetChipAndScsiBus(iot, ioh);
3078 1.1 dante DvcSleepMilliSecond((u_long) ((u_int16_t) sc->scsi_reset_wait * 1000));
3079 1.1 dante AscReInitLram(sc);
3080 1.1 dante for (i = 0; i <= ASC_MAX_TID; i++) {
3081 1.1 dante sc->cur_dvc_qng[i] = 0;
3082 1.1 dante if (sc->pci_fix_asyn_xfer & (ASC_SCSI_BIT_ID_TYPE) (0x01 << i))
3083 1.1 dante ASC_SET_CHIP_SYNRegAtID(iot, ioh, i, ASYN_SDTR_DATA_FIX_PCI_REV_AB);
3084 1.1 dante }
3085 1.1 dante
3086 1.1 dante ASC_SET_PC_ADDR(iot, ioh, ASC_MCODE_START_ADDR);
3087 1.1 dante if (ASC_GET_PC_ADDR(iot, ioh) != ASC_MCODE_START_ADDR)
3088 1.1 dante retval = ASC_ERROR;
3089 1.1 dante
3090 1.1 dante if (AscStartChip(iot, ioh) == 0)
3091 1.1 dante retval = ASC_ERROR;
3092 1.1 dante
3093 1.1 dante AscStartQueueExe(iot, ioh);
3094 1.1 dante sc->unit_not_ready = 0;
3095 1.1 dante sc->queue_full_or_busy = 0;
3096 1.1 dante return (retval);
3097 1.1 dante }
3098 1.1 dante
3099 1.1 dante
3100 1.1 dante /******************************************************************************/
3101 1.1 dante /* Error Handling routines */
3102 1.1 dante /******************************************************************************/
3103 1.1 dante
3104 1.1 dante
3105 1.1 dante static int
3106 1.1 dante AscSetLibErrorCode(sc, err_code)
3107 1.1 dante ASC_SOFTC *sc;
3108 1.1 dante u_int16_t err_code;
3109 1.1 dante {
3110 1.1 dante /*
3111 1.1 dante * if(sc->err_code == 0) { sc->err_code = err_code;
3112 1.1 dante */ AscWriteLramWord(sc->sc_iot, sc->sc_ioh, ASCV_ASCDVC_ERR_CODE_W,
3113 1.1 dante err_code);
3114 1.1 dante /*
3115 1.1 dante * }
3116 1.1 dante */
3117 1.1 dante return (err_code);
3118 1.1 dante }
3119 1.1 dante
3120 1.1 dante
3121 1.1 dante /******************************************************************************/
3122 1.1 dante /* Handle bugged borads routines */
3123 1.1 dante /******************************************************************************/
3124 1.1 dante
3125 1.1 dante
3126 1.1 dante void
3127 1.1 dante AscInquiryHandling(sc, tid_no, inq)
3128 1.1 dante ASC_SOFTC *sc;
3129 1.1 dante u_int8_t tid_no;
3130 1.1 dante ASC_SCSI_INQUIRY *inq;
3131 1.1 dante {
3132 1.1 dante bus_space_tag_t iot = sc->sc_iot;
3133 1.1 dante bus_space_handle_t ioh = sc->sc_ioh;
3134 1.1 dante ASC_SCSI_BIT_ID_TYPE tid_bit = ASC_TIX_TO_TARGET_ID(tid_no);
3135 1.1 dante ASC_SCSI_BIT_ID_TYPE orig_init_sdtr, orig_use_tagged_qng;
3136 1.1 dante
3137 1.1 dante
3138 1.1 dante orig_init_sdtr = sc->init_sdtr;
3139 1.1 dante orig_use_tagged_qng = sc->use_tagged_qng;
3140 1.1 dante
3141 1.1 dante sc->init_sdtr &= ~tid_bit;
3142 1.1 dante sc->can_tagged_qng &= ~tid_bit;
3143 1.1 dante sc->use_tagged_qng &= ~tid_bit;
3144 1.1 dante
3145 1.1 dante if (inq->byte3.rsp_data_fmt >= 2 || inq->byte2.ansi_apr_ver >= 2) {
3146 1.1 dante if ((sc->sdtr_enable & tid_bit) && inq->byte7.Sync)
3147 1.1 dante sc->init_sdtr |= tid_bit;
3148 1.1 dante
3149 1.1 dante if ((sc->cmd_qng_enabled & tid_bit) && inq->byte7.CmdQue)
3150 1.1 dante if (AscTagQueuingSafe(inq)) {
3151 1.1 dante sc->use_tagged_qng |= tid_bit;
3152 1.1 dante sc->can_tagged_qng |= tid_bit;
3153 1.1 dante }
3154 1.1 dante }
3155 1.1 dante if (orig_use_tagged_qng != sc->use_tagged_qng) {
3156 1.1 dante AscWriteLramByte(iot, ioh, ASCV_DISC_ENABLE_B,
3157 1.1 dante sc->disc_enable);
3158 1.1 dante AscWriteLramByte(iot, ioh, ASCV_USE_TAGGED_QNG_B,
3159 1.1 dante sc->use_tagged_qng);
3160 1.1 dante AscWriteLramByte(iot, ioh, ASCV_CAN_TAGGED_QNG_B,
3161 1.1 dante sc->can_tagged_qng);
3162 1.1 dante
3163 1.1 dante sc->max_dvc_qng[tid_no] =
3164 1.1 dante sc->max_tag_qng[tid_no];
3165 1.1 dante AscWriteLramByte(iot, ioh, ASCV_MAX_DVC_QNG_BEG + tid_no,
3166 1.1 dante sc->max_dvc_qng[tid_no]);
3167 1.1 dante }
3168 1.1 dante if (orig_init_sdtr != sc->init_sdtr)
3169 1.1 dante AscAsyncFix(sc, tid_no, inq);
3170 1.1 dante }
3171 1.1 dante
3172 1.1 dante
3173 1.1 dante static int
3174 1.1 dante AscTagQueuingSafe(inq)
3175 1.1 dante ASC_SCSI_INQUIRY *inq;
3176 1.1 dante {
3177 1.1 dante if ((inq->add_len >= 32) &&
3178 1.1 dante (AscCompareString(inq->vendor_id, "QUANTUM XP34301", 15) == 0) &&
3179 1.1 dante (AscCompareString(inq->product_rev_level, "1071", 4) == 0)) {
3180 1.1 dante return 0;
3181 1.1 dante }
3182 1.1 dante return 1;
3183 1.1 dante }
3184 1.1 dante
3185 1.1 dante
3186 1.1 dante static void
3187 1.1 dante AscAsyncFix(sc, tid_no, inq)
3188 1.1 dante ASC_SOFTC *sc;
3189 1.1 dante u_int8_t tid_no;
3190 1.1 dante ASC_SCSI_INQUIRY *inq;
3191 1.1 dante {
3192 1.1 dante u_int8_t dvc_type;
3193 1.1 dante ASC_SCSI_BIT_ID_TYPE tid_bits;
3194 1.1 dante
3195 1.1 dante
3196 1.1 dante dvc_type = inq->byte0.peri_dvc_type;
3197 1.1 dante tid_bits = ASC_TIX_TO_TARGET_ID(tid_no);
3198 1.1 dante
3199 1.1 dante if (sc->bug_fix_cntl & ASC_BUG_FIX_ASYN_USE_SYN) {
3200 1.1 dante if (!(sc->init_sdtr & tid_bits)) {
3201 1.1 dante if ((dvc_type == SCSI_TYPE_CDROM) &&
3202 1.1 dante (AscCompareString(inq->vendor_id, "HP ", 3) == 0)) {
3203 1.1 dante sc->pci_fix_asyn_xfer_always |= tid_bits;
3204 1.1 dante }
3205 1.1 dante sc->pci_fix_asyn_xfer |= tid_bits;
3206 1.1 dante if ((dvc_type == SCSI_TYPE_PROC) ||
3207 1.1 dante (dvc_type == SCSI_TYPE_SCANNER)) {
3208 1.1 dante sc->pci_fix_asyn_xfer &= ~tid_bits;
3209 1.1 dante }
3210 1.1 dante if ((dvc_type == SCSI_TYPE_SASD) &&
3211 1.1 dante (AscCompareString(inq->vendor_id, "TANDBERG", 8) == 0) &&
3212 1.1 dante (AscCompareString(inq->product_id, " TDC 36", 7) == 0)) {
3213 1.1 dante sc->pci_fix_asyn_xfer &= ~tid_bits;
3214 1.1 dante }
3215 1.1 dante if ((dvc_type == SCSI_TYPE_SASD) &&
3216 1.1 dante (AscCompareString(inq->vendor_id, "WANGTEK ", 8) == 0)) {
3217 1.1 dante sc->pci_fix_asyn_xfer &= ~tid_bits;
3218 1.1 dante }
3219 1.1 dante if ((dvc_type == SCSI_TYPE_CDROM) &&
3220 1.1 dante (AscCompareString(inq->vendor_id, "NEC ", 8) == 0) &&
3221 1.1 dante (AscCompareString(inq->product_id, "CD-ROM DRIVE ", 16) == 0)) {
3222 1.1 dante sc->pci_fix_asyn_xfer &= ~tid_bits;
3223 1.1 dante }
3224 1.1 dante if ((dvc_type == SCSI_TYPE_CDROM) &&
3225 1.1 dante (AscCompareString(inq->vendor_id, "YAMAHA", 6) == 0) &&
3226 1.1 dante (AscCompareString(inq->product_id, "CDR400", 6) == 0)) {
3227 1.1 dante sc->pci_fix_asyn_xfer &= ~tid_bits;
3228 1.1 dante }
3229 1.1 dante if (sc->pci_fix_asyn_xfer & tid_bits) {
3230 1.1 dante AscSetRunChipSynRegAtID(sc->sc_iot, sc->sc_ioh, tid_no,
3231 1.1 dante ASYN_SDTR_DATA_FIX_PCI_REV_AB);
3232 1.1 dante }
3233 1.1 dante }
3234 1.1 dante }
3235 1.1 dante }
3236 1.1 dante
3237 1.1 dante
3238 1.1 dante /******************************************************************************/
3239 1.1 dante /* Miscellaneous routines */
3240 1.1 dante /******************************************************************************/
3241 1.1 dante
3242 1.1 dante
3243 1.1 dante static int
3244 1.1 dante AscCompareString(str1, str2, len)
3245 1.1 dante u_char *str1;
3246 1.1 dante u_char *str2;
3247 1.1 dante int len;
3248 1.1 dante {
3249 1.1 dante int i;
3250 1.1 dante int diff;
3251 1.1 dante
3252 1.1 dante for (i = 0; i < len; i++) {
3253 1.1 dante diff = (int) (str1[i] - str2[i]);
3254 1.1 dante if (diff != 0)
3255 1.1 dante return (diff);
3256 1.1 dante }
3257 1.1 dante
3258 1.1 dante return (0);
3259 1.1 dante }
3260 1.1 dante
3261 1.1 dante
3262 1.1 dante /******************************************************************************/
3263 1.1 dante /* Device oriented routines */
3264 1.1 dante /******************************************************************************/
3265 1.1 dante
3266 1.1 dante
3267 1.1 dante static int
3268 1.1 dante DvcEnterCritical(void)
3269 1.1 dante {
3270 1.1 dante int s;
3271 1.1 dante
3272 1.1 dante s = splbio();
3273 1.1 dante return (s);
3274 1.1 dante }
3275 1.1 dante
3276 1.1 dante
3277 1.1 dante static void
3278 1.1 dante DvcLeaveCritical(s)
3279 1.1 dante int s;
3280 1.1 dante {
3281 1.1 dante
3282 1.1 dante splx(s);
3283 1.1 dante }
3284 1.1 dante
3285 1.1 dante
3286 1.1 dante static void
3287 1.1 dante DvcSleepMilliSecond(n)
3288 1.1 dante u_int32_t n;
3289 1.1 dante {
3290 1.1 dante
3291 1.1 dante DELAY(n * 1000);
3292 1.1 dante }
3293 1.1 dante
3294 1.1 dante #ifdef UNUSED
3295 1.1 dante static void
3296 1.1 dante DvcDelayMicroSecond(n)
3297 1.1 dante u_int32_t n;
3298 1.1 dante {
3299 1.1 dante
3300 1.1 dante DELAY(n);
3301 1.1 dante }
3302 1.1 dante #endif
3303 1.1 dante
3304 1.1 dante static void
3305 1.1 dante DvcDelayNanoSecond(n)
3306 1.1 dante u_int32_t n;
3307 1.1 dante {
3308 1.1 dante
3309 1.1 dante DELAY((n + 999) / 1000);
3310 1.1 dante }
3311 1.1 dante
3312 1.1 dante
3313 1.1 dante static u_int32_t
3314 1.1 dante DvcGetSGList(sc, buf_addr, buf_len, asc_sg_head_ptr)
3315 1.1 dante ASC_SOFTC *sc;
3316 1.1 dante u_int8_t *buf_addr;
3317 1.1 dante u_int32_t buf_len;
3318 1.1 dante ASC_SG_HEAD *asc_sg_head_ptr;
3319 1.1 dante {
3320 1.1 dante u_int32_t buf_size;
3321 1.1 dante
3322 1.1 dante buf_size = buf_len;
3323 1.1 dante asc_sg_head_ptr->entry_cnt = 1;
3324 1.1 dante asc_sg_head_ptr->sg_list[0].addr = (u_int32_t) buf_addr;
3325 1.1 dante asc_sg_head_ptr->sg_list[0].bytes = buf_size;
3326 1.1 dante
3327 1.1 dante return (buf_size);
3328 1.1 dante }
3329 1.1 dante
3330 1.1 dante
3331 1.1 dante static void
3332 1.1 dante DvcPutScsiQ(iot, ioh, s_addr, outbuf, words)
3333 1.1 dante bus_space_tag_t iot;
3334 1.1 dante bus_space_handle_t ioh;
3335 1.1 dante u_int16_t s_addr;
3336 1.1 dante u_int16_t *outbuf;
3337 1.1 dante int words;
3338 1.1 dante {
3339 1.1 dante int i;
3340 1.1 dante
3341 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
3342 1.1 dante for (i = 0; i < words; i++, outbuf++) {
3343 1.1 dante if (i == 2 || i == 10)
3344 1.1 dante continue;
3345 1.1 dante
3346 1.1 dante ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, *outbuf);
3347 1.1 dante }
3348 1.1 dante }
3349 1.1 dante
3350 1.1 dante
3351 1.1 dante static void
3352 1.1 dante DvcGetQinfo(iot, ioh, s_addr, inbuf, words)
3353 1.1 dante bus_space_tag_t iot;
3354 1.1 dante bus_space_handle_t ioh;
3355 1.1 dante u_int16_t s_addr;
3356 1.1 dante u_int16_t *inbuf;
3357 1.1 dante int words;
3358 1.1 dante {
3359 1.1 dante int i;
3360 1.1 dante
3361 1.1 dante ASC_SET_CHIP_LRAM_ADDR(iot, ioh, s_addr);
3362 1.1 dante for (i = 0; i < words; i++, inbuf++) {
3363 1.1 dante if (i == 5)
3364 1.1 dante continue;
3365 1.1 dante
3366 1.1 dante *inbuf = ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh);
3367 1.1 dante }
3368 1.1 dante }
3369