Home | History | Annotate | Line # | Download | only in ic
advlib.h revision 1.11.2.2
      1  1.11.2.2   bouyer /*      $NetBSD: advlib.h,v 1.11.2.2 2001/03/12 13:30:11 bouyer Exp $        */
      2       1.2    dante 
      3       1.1    dante /*
      4       1.1    dante  * Definitions for low level routines and data structures
      5       1.1    dante  * for the Advanced Systems Inc. SCSI controllers chips.
      6       1.1    dante  *
      7       1.1    dante  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      8       1.1    dante  * All rights reserved.
      9       1.1    dante  *
     10       1.1    dante  * Author: Baldassare Dante Profeta <dante (at) mclink.it>
     11       1.1    dante  *
     12       1.1    dante  * Redistribution and use in source and binary forms, with or without
     13       1.1    dante  * modification, are permitted provided that the following conditions
     14       1.1    dante  * are met:
     15       1.1    dante  * 1. Redistributions of source code must retain the above copyright
     16       1.1    dante  *    notice, this list of conditions and the following disclaimer.
     17       1.1    dante  * 2. Redistributions in binary form must reproduce the above copyright
     18       1.1    dante  *    notice, this list of conditions and the following disclaimer in the
     19       1.1    dante  *    documentation and/or other materials provided with the distribution.
     20       1.1    dante  * 3. All advertising materials mentioning features or use of this software
     21       1.1    dante  *    must display the following acknowledgement:
     22       1.3    dante  *        This product includes software developed by the NetBSD
     23       1.3    dante  *        Foundation, Inc. and its contributors.
     24       1.1    dante  * 4. Neither the name of The NetBSD Foundation nor the names of its
     25       1.1    dante  *    contributors may be used to endorse or promote products derived
     26       1.1    dante  *    from this software without specific prior written permission.
     27       1.1    dante  *
     28       1.1    dante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     29       1.1    dante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     30       1.1    dante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     31       1.1    dante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     32       1.1    dante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     33       1.1    dante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     34       1.1    dante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     35       1.1    dante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     36       1.1    dante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     37       1.1    dante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     38       1.1    dante  * POSSIBILITY OF SUCH DAMAGE.
     39       1.1    dante  */
     40       1.1    dante /*
     41       1.1    dante  * Ported from:
     42       1.1    dante  */
     43       1.1    dante /*
     44       1.1    dante  * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
     45       1.1    dante  *
     46       1.1    dante  * Copyright (c) 1995-1996 Advanced System Products, Inc.
     47       1.1    dante  * All Rights Reserved.
     48       1.1    dante  *
     49       1.1    dante  * Redistribution and use in source and binary forms, with or without
     50       1.1    dante  * modification, are permitted provided that redistributions of source
     51       1.1    dante  * code retain the above copyright notice and this comment without
     52       1.1    dante  * modification.
     53       1.1    dante  */
     54       1.1    dante 
     55       1.3    dante #ifndef	_ADVANSYS_NARROW_LIBRARY_H_
     56       1.3    dante #define	_ADVANSYS_NARROW_LIBRARY_H_
     57       1.1    dante 
     58       1.8    dante 
     59       1.8    dante struct adv_ccb;
     60       1.1    dante 
     61       1.1    dante /******************************************************************************/
     62       1.1    dante 
     63       1.1    dante #define ADV_VERSION	"3.1E"		/* AdvanSys Driver Version */
     64       1.1    dante 
     65       1.1    dante #define ASC_LIB_VERSION_MAJOR  1
     66       1.1    dante #define ASC_LIB_VERSION_MINOR  22
     67       1.1    dante #define ASC_LIB_SERIAL_NUMBER  113
     68       1.1    dante 
     69       1.1    dante 
     70       1.1    dante #define ASC_NOERROR	1
     71       1.1    dante #define ASC_BUSY	0
     72       1.1    dante #define ASC_ERROR	-1
     73       1.1    dante 
     74       1.1    dante 
     75       1.5    dante #if BYTE_ORDER == BIG_ENDIAN
     76       1.5    dante #define LO_BYTE(x)	(*((u_int8_t *)(&(x))+1))
     77       1.5    dante #define HI_BYTE(x)	(*((u_int8_t *)&(x)))
     78       1.5    dante #define LO_WORD(x)	(*((u_int16_t *)(&(x))+1))
     79       1.5    dante #define HI_WORD(x)	(*((u_int16_t *)&(x)))
     80       1.5    dante #else
     81       1.5    dante #define HI_BYTE(x)	(*((u_int8_t *)(&(x))+1))
     82       1.5    dante #define LO_BYTE(x)	(*((u_int8_t *)&(x)))
     83       1.5    dante #define HI_WORD(x)	(*((u_int16_t *)(&(x))+1))
     84       1.5    dante #define LO_WORD(x)	(*((u_int16_t *)&(x)))
     85       1.1    dante #endif
     86       1.5    dante 
     87       1.5    dante #define MAKEWORD(lo, hi)	((u_int16_t) (((u_int16_t) (lo)) | \
     88       1.5    dante 				((u_int16_t) (hi) << 8)))
     89       1.5    dante 
     90       1.5    dante #define MAKELONG(lo, hi)	((u_int32_t) (((u_int32_t) (lo)) | \
     91       1.5    dante 				((u_int32_t) (hi) << 16)))
     92       1.5    dante 
     93       1.5    dante #define SWAPWORDS(dWord)	((u_int32_t) ((dWord) >> 16) | ((dWord) << 16))
     94       1.5    dante #define SWAPBYTES(word)		((u_int16_t) ((word) >> 8) | ((word) << 8))
     95       1.5    dante #define	BIGTOLITTLE(dWord)	(u_int32_t)(SWAPBYTES(SWAPWORDS(dWord) >> 16 ) << 16) | \
     96       1.5    dante 				SWAPBYTES(SWAPWORDS(dWord) & 0xFFFF)
     97       1.4    dante #define LITTLETOBIG(dWord)	BIGTOLITTLE(dWord)
     98       1.1    dante 
     99       1.1    dante 
    100       1.1    dante #define ASC_PCI_ID2BUS(id)	((id) & 0xFF)
    101       1.1    dante #define ASC_PCI_ID2DEV(id)	(((id) >> 11) & 0x1F)
    102       1.1    dante #define ASC_PCI_ID2FUNC(id)	(((id) >> 8) & 0x7)
    103       1.4    dante #define ASC_PCI_MKID(bus, dev, func)	((((dev) & 0x1F) << 11) | \
    104       1.4    dante 				(((func) & 0x7) << 8) | ((bus) & 0xFF))
    105       1.1    dante #define ASC_PCI_REVISION_3150	0x02
    106       1.1    dante #define ASC_PCI_REVISION_3050	0x03
    107       1.1    dante 
    108       1.1    dante 
    109       1.1    dante #define ASC_MAX_SG_QUEUE	7
    110       1.1    dante #define ASC_SG_LIST_PER_Q 	ASC_MAX_SG_QUEUE
    111       1.4    dante #define ASC_MAX_SG_LIST		(1 + ((ASC_SG_LIST_PER_Q) * \
    112       1.4    dante 				(ASC_MAX_SG_QUEUE)))		/* SG_ALL */
    113       1.1    dante 
    114       1.1    dante 
    115       1.1    dante #define ASC_IS_ISA		0x0001
    116       1.1    dante #define ASC_IS_ISAPNP		0x0081
    117       1.1    dante #define ASC_IS_EISA		0x0002
    118       1.1    dante #define ASC_IS_PCI		0x0004
    119       1.1    dante #define ASC_IS_PCI_ULTRA	0x0104
    120       1.1    dante #define ASC_IS_PCMCIA		0x0008
    121       1.1    dante #define ASC_IS_MCA		0x0020
    122       1.1    dante #define ASC_IS_VL		0x0040
    123       1.1    dante 
    124       1.1    dante 
    125       1.1    dante #define ASC_ISA_PNP_PORT_ADDR	0x279
    126       1.1    dante #define ASC_ISA_PNP_PORT_WRITE	(ASC_ISA_PNP_PORT_ADDR+0x800)
    127       1.1    dante 
    128       1.1    dante #define ASC_IS_WIDESCSI_16	0x0100
    129       1.1    dante #define ASC_IS_WIDESCSI_32	0x0200
    130       1.1    dante #define ASC_IS_BIG_ENDIAN	0x8000
    131       1.1    dante 
    132       1.1    dante 
    133       1.1    dante #define ASC_CHIP_MIN_VER_VL		0x01
    134       1.1    dante #define ASC_CHIP_MAX_VER_VL		0x07
    135       1.1    dante #define ASC_CHIP_MIN_VER_PCI		0x09
    136       1.1    dante #define ASC_CHIP_MAX_VER_PCI		0x0F
    137       1.1    dante #define ASC_CHIP_VER_PCI_BIT		0x08
    138       1.1    dante #define ASC_CHIP_MIN_VER_ISA		0x11
    139       1.1    dante #define ASC_CHIP_MIN_VER_ISA_PNP	0x21
    140       1.1    dante #define ASC_CHIP_MAX_VER_ISA		0x27
    141       1.1    dante #define ASC_CHIP_VER_ISA_BIT		0x30
    142       1.1    dante #define ASC_CHIP_VER_ISAPNP_BIT		0x20
    143       1.1    dante #define ASC_CHIP_VER_ASYN_BUG		0x21
    144       1.1    dante #define ASC_CHIP_VER_PCI		0x08
    145       1.1    dante #define ASC_CHIP_VER_PCI_ULTRA_3150	(ASC_CHIP_VER_PCI | 0x02)
    146       1.1    dante #define ASC_CHIP_VER_PCI_ULTRA_3050	(ASC_CHIP_VER_PCI | 0x03)
    147       1.1    dante #define ASC_CHIP_MIN_VER_EISA		0x41
    148       1.1    dante #define ASC_CHIP_MAX_VER_EISA		0x47
    149       1.1    dante #define ASC_CHIP_VER_EISA_BIT		0x40
    150       1.1    dante #define ASC_CHIP_LATEST_VER_EISA	((ASC_CHIP_MIN_VER_EISA - 1) + 3)
    151       1.1    dante 
    152       1.1    dante 
    153       1.1    dante #define ASC_MAX_VL_DMA_ADDR	0x07FFFFFFL
    154       1.1    dante #define ASC_MAX_VL_DMA_COUNT	0x07FFFFFFL
    155       1.1    dante #define ASC_MAX_PCI_DMA_ADDR	0xFFFFFFFFL
    156       1.1    dante #define ASC_MAX_PCI_DMA_COUNT	0xFFFFFFFFL
    157       1.1    dante #define ASC_MAX_ISA_DMA_ADDR	0x00FFFFFFL
    158       1.1    dante #define ASC_MAX_ISA_DMA_COUNT	0x00FFFFFFL
    159       1.1    dante #define ASC_MAX_EISA_DMA_ADDR	0x07FFFFFFL
    160       1.1    dante #define ASC_MAX_EISA_DMA_COUNT	0x07FFFFFFL
    161       1.1    dante 
    162       1.1    dante 
    163       1.1    dante #define ASC_SCSI_ID_BITS	3
    164       1.1    dante #define ASC_SCSI_TIX_TYPE	u_int8_t
    165       1.1    dante 
    166       1.1    dante #define ASC_ALL_DEVICE_BIT_SET	0xFF
    167       1.1    dante 
    168       1.1    dante #ifdef ASC_WIDESCSI_16
    169       1.1    dante #undef  ASC_SCSI_ID_BITS
    170       1.1    dante #define ASC_SCSI_ID_BITS	4
    171       1.1    dante #define ASC_ALL_DEVICE_BIT_SET	0xFFFF
    172       1.1    dante #endif
    173       1.1    dante 
    174       1.1    dante #ifdef ASC_WIDESCSI_32
    175       1.1    dante #undef  ASC_SCSI_ID_BITS
    176       1.1    dante #define ASC_SCSI_ID_BITS	5
    177       1.1    dante #define ASC_ALL_DEVICE_BIT_SET	0xFFFFFFFFL
    178       1.1    dante #endif
    179       1.1    dante 
    180       1.1    dante #if ASC_SCSI_ID_BITS == 3
    181       1.1    dante #define ASC_SCSI_BIT_ID_TYPE	u_int8_t
    182       1.1    dante #define ASC_MAX_TID		7
    183       1.1    dante #define ASC_MAX_LUN		7
    184       1.1    dante #define ASC_SCSI_WIDTH_BIT_SET	0xFF
    185       1.1    dante #elif ASC_SCSI_ID_BITS == 4
    186       1.1    dante #define ASC_SCSI_BIT_ID_TYPE	u_int16_t
    187       1.1    dante #define ASC_MAX_TID		15
    188       1.1    dante #define ASC_MAX_LUN		7
    189       1.1    dante #define ASC_SCSI_WIDTH_BIT_SET	0xFFFF
    190       1.1    dante #elif ASC_SCSI_ID_BITS == 5
    191       1.1    dante #define ASC_SCSI_BIT_ID_TYPE	u_int32_t
    192       1.1    dante #define ASC_MAX_TID		31
    193       1.1    dante #define ASC_MAX_LUN		7
    194       1.1    dante #define ASC_SCSI_WIDTH_BIT_SET	0xFFFFFFFF
    195       1.1    dante #else
    196       1.1    dante #error  ASC_SCSI_ID_BITS definition is wrong
    197       1.1    dante #endif
    198       1.1    dante 
    199       1.1    dante 
    200       1.1    dante #define ASC_MAX_SENSE_LEN	32
    201       1.1    dante #define ASC_MIN_SENSE_LEN	14
    202       1.1    dante #define ASC_MAX_CDB_LEN		12
    203       1.1    dante 
    204       1.1    dante #define ASC_SCSI_RESET_HOLD_TIME_US  60
    205       1.1    dante 
    206       1.1    dante 
    207       1.1    dante #define SCSICMD_TestUnitReady		0x00
    208       1.1    dante #define SCSICMD_Rewind			0x01
    209       1.1    dante #define SCSICMD_Rezero			0x01
    210       1.1    dante #define SCSICMD_RequestSense		0x03
    211       1.1    dante #define SCSICMD_Format			0x04
    212       1.1    dante #define SCSICMD_FormatUnit		0x04
    213       1.1    dante #define SCSICMD_Read6			0x08
    214       1.1    dante #define SCSICMD_Write6			0x0A
    215       1.1    dante #define SCSICMD_Seek6			0x0B
    216       1.1    dante #define SCSICMD_Inquiry			0x12
    217       1.1    dante #define SCSICMD_Verify6			0x13
    218       1.1    dante #define SCSICMD_ModeSelect6		0x15
    219       1.1    dante #define SCSICMD_ModeSense6		0x1A
    220       1.1    dante #define SCSICMD_StartStopUnit		0x1B
    221       1.1    dante #define SCSICMD_LoadUnloadTape		0x1B
    222       1.1    dante #define SCSICMD_ReadCapacity		0x25
    223       1.1    dante #define SCSICMD_Read10			0x28
    224       1.1    dante #define SCSICMD_Write10			0x2A
    225       1.1    dante #define SCSICMD_Seek10			0x2B
    226       1.1    dante #define SCSICMD_Erase10			0x2C
    227       1.1    dante #define SCSICMD_WriteAndVerify10	0x2E
    228       1.1    dante #define SCSICMD_Verify10		0x2F
    229       1.1    dante #define SCSICMD_WriteBuffer		0x3B
    230       1.1    dante #define SCSICMD_ReadBuffer		0x3C
    231       1.1    dante #define SCSICMD_ReadLong		0x3E
    232       1.1    dante #define SCSICMD_WriteLong		0x3F
    233       1.1    dante #define SCSICMD_ReadTOC			0x43
    234       1.1    dante #define SCSICMD_ReadHeader		0x44
    235       1.1    dante #define SCSICMD_ModeSelect10		0x55
    236       1.1    dante #define SCSICMD_ModeSense10		0x5A
    237       1.1    dante 
    238       1.1    dante 
    239       1.1    dante #define SCSI_TYPE_DASD		0x00
    240       1.1    dante #define SCSI_TYPE_SASD		0x01
    241       1.1    dante #define SCSI_TYPE_PRN		0x02
    242       1.1    dante #define SCSI_TYPE_PROC		0x03
    243       1.1    dante #define SCSI_TYPE_WORM		0x04
    244       1.1    dante #define SCSI_TYPE_CDROM		0x05
    245       1.1    dante #define SCSI_TYPE_SCANNER	0x06
    246       1.1    dante #define SCSI_TYPE_OPTMEM	0x07
    247       1.1    dante #define SCSI_TYPE_MED_CHG	0x08
    248       1.1    dante #define SCSI_TYPE_COMM		0x09
    249       1.1    dante #define SCSI_TYPE_UNKNOWN	0x1F
    250       1.1    dante #define SCSI_TYPE_NO_DVC	0xFF
    251       1.1    dante 
    252       1.1    dante 
    253       1.1    dante #define ASC_SCSIDIR_NOCHK	0x00
    254       1.1    dante #define ASC_SCSIDIR_T2H		0x08
    255       1.1    dante #define ASC_SCSIDIR_H2T		0x10
    256       1.1    dante #define ASC_SCSIDIR_NODATA	0x18
    257       1.1    dante 
    258       1.1    dante 
    259       1.1    dante #define SCSI_SENKEY_NO_SENSE		0x00
    260       1.1    dante #define SCSI_SENKEY_UNDEFINED		0x01
    261       1.1    dante #define SCSI_SENKEY_NOT_READY		0x02
    262       1.1    dante #define SCSI_SENKEY_MEDIUM_ERR		0x03
    263       1.1    dante #define SCSI_SENKEY_HW_ERR		0x04
    264       1.1    dante #define SCSI_SENKEY_ILLEGAL		0x05
    265       1.1    dante #define SCSI_SENKEY_ATTENTION		0x06
    266       1.1    dante #define SCSI_SENKEY_PROTECTED		0x07
    267       1.1    dante #define SCSI_SENKEY_BLANK		0x08
    268       1.1    dante #define SCSI_SENKEY_V_UNIQUE		0x09
    269       1.1    dante #define SCSI_SENKEY_CPY_ABORT		0x0A
    270       1.1    dante #define SCSI_SENKEY_ABORT		0x0B
    271       1.1    dante #define SCSI_SENKEY_EQUAL		0x0C
    272       1.1    dante #define SCSI_SENKEY_VOL_OVERFLOW	0x0D
    273       1.1    dante #define SCSI_SENKEY_MISCOMP		0x0E
    274       1.1    dante #define SCSI_SENKEY_RESERVED		0x0F
    275       1.1    dante #define SCSI_ASC_NOMEDIA		0x3A
    276       1.1    dante 
    277       1.1    dante 
    278       1.1    dante #define ASC_CCB_HOST(x)  ((u_int8_t)((u_int8_t)(x) >> 4))
    279       1.1    dante #define ASC_CCB_TID(x)   ((u_int8_t)((u_int8_t)(x) & (u_int8_t)0x0F))
    280       1.1    dante #define ASC_CCB_LUN(x)   ((u_int8_t)((uint)(x) >> 13))
    281       1.1    dante 
    282       1.1    dante 
    283       1.1    dante #define SS_GOOD				0x00
    284       1.1    dante #define SS_CHK_CONDITION		0x02
    285       1.1    dante #define SS_CONDITION_MET		0x04
    286       1.1    dante #define SS_TARGET_BUSY			0x08
    287       1.1    dante #define SS_INTERMID			0x10
    288       1.1    dante #define SS_INTERMID_COND_MET		0x14
    289       1.1    dante #define SS_RSERV_CONFLICT		0x18
    290       1.1    dante #define SS_CMD_TERMINATED		0x22
    291       1.1    dante #define SS_QUEUE_FULL			0x28
    292       1.1    dante 
    293       1.1    dante 
    294       1.1    dante #define MS_CMD_DONE			0x00
    295       1.1    dante #define MS_EXTEND			0x01
    296       1.1    dante #define MS_SDTR_LEN			0x03
    297       1.1    dante #define MS_SDTR_CODE			0x01
    298       1.1    dante #define MS_WDTR_LEN			0x02
    299       1.1    dante #define MS_WDTR_CODE			0x03
    300       1.1    dante #define MS_MDP_LEN			0x05
    301       1.1    dante #define MS_MDP_CODE			0x00
    302       1.1    dante 
    303       1.1    dante 
    304       1.1    dante #define M1_SAVE_DATA_PTR		0x02
    305       1.1    dante #define M1_RESTORE_PTRS			0x03
    306       1.1    dante #define M1_DISCONNECT			0x04
    307       1.1    dante #define M1_INIT_DETECTED_ERR		0x05
    308       1.1    dante #define M1_ABORT			0x06
    309       1.1    dante #define M1_MSG_REJECT			0x07
    310       1.1    dante #define M1_NO_OP			0x08
    311       1.1    dante #define M1_MSG_PARITY_ERR		0x09
    312       1.1    dante #define M1_LINK_CMD_DONE		0x0A
    313       1.1    dante #define M1_LINK_CMD_DONE_WFLAG		0x0B
    314       1.1    dante #define M1_BUS_DVC_RESET		0x0C
    315       1.1    dante #define M1_ABORT_TAG			0x0D
    316       1.1    dante #define M1_CLR_QUEUE			0x0E
    317       1.1    dante #define M1_INIT_RECOVERY		0x0F
    318       1.1    dante #define M1_RELEASE_RECOVERY		0x10
    319       1.1    dante #define M1_KILL_IO_PROC			0x11
    320       1.1    dante #define M2_QTAG_MSG_SIMPLE		0x20
    321       1.1    dante #define M2_QTAG_MSG_HEAD		0x21
    322       1.1    dante #define M2_QTAG_MSG_ORDERED		0x22
    323       1.1    dante #define M2_IGNORE_WIDE_RESIDUE		0x23
    324       1.1    dante 
    325       1.1    dante 
    326       1.1    dante /*
    327       1.1    dante  * SCSI Iquiry structure
    328       1.1    dante  */
    329       1.1    dante 
    330       1.1    dante typedef struct
    331       1.1    dante {
    332       1.1    dante 	u_int8_t	peri_dvc_type:5;
    333       1.1    dante 	u_int8_t	peri_qualifier:3;
    334       1.1    dante } ASC_SCSI_INQ0;
    335       1.1    dante 
    336       1.1    dante typedef struct
    337       1.1    dante {
    338       1.1    dante 	u_int8_t	dvc_type_modifier:7;
    339       1.1    dante 	u_int8_t	rmb:1;
    340       1.1    dante } ASC_SCSI_INQ1;
    341       1.1    dante 
    342       1.1    dante typedef struct
    343       1.1    dante {
    344       1.1    dante 	u_int8_t	ansi_apr_ver:3;
    345       1.1    dante 	u_int8_t	ecma_ver:3;
    346       1.1    dante 	u_int8_t	iso_ver:2;
    347       1.1    dante } ASC_SCSI_INQ2;
    348       1.1    dante 
    349       1.1    dante typedef struct
    350       1.1    dante {
    351       1.1    dante 	u_int8_t	rsp_data_fmt:4;
    352       1.1    dante 	u_int8_t	res:2;
    353       1.1    dante 	u_int8_t	TemIOP:1;
    354       1.1    dante 	u_int8_t	aenc:1;
    355       1.1    dante } ASC_SCSI_INQ3;
    356       1.1    dante 
    357       1.1    dante typedef struct
    358       1.1    dante {
    359       1.1    dante 	u_int8_t	StfRe:1;
    360       1.1    dante 	u_int8_t	CmdQue:1;
    361       1.1    dante 	u_int8_t	Reserved:1;
    362       1.1    dante 	u_int8_t	Linked:1;
    363       1.1    dante 	u_int8_t	Sync:1;
    364       1.1    dante 	u_int8_t	WBus16:1;
    365       1.1    dante 	u_int8_t	WBus32:1;
    366       1.1    dante 	u_int8_t	RelAdr:1;
    367       1.1    dante } ASC_SCSI_INQ7;
    368       1.1    dante 
    369       1.1    dante typedef struct
    370       1.1    dante {
    371       1.1    dante 	ASC_SCSI_INQ0	byte0;
    372       1.1    dante 	ASC_SCSI_INQ1	byte1;
    373       1.1    dante 	ASC_SCSI_INQ2	byte2;
    374       1.1    dante 	ASC_SCSI_INQ3	byte3;
    375       1.1    dante 	u_int8_t	add_len;
    376       1.1    dante 	u_int8_t	res1;
    377       1.1    dante 	u_int8_t	res2;
    378       1.1    dante 	ASC_SCSI_INQ7	byte7;
    379       1.1    dante 	u_int8_t	vendor_id[8];
    380       1.1    dante 	u_int8_t	product_id[16];
    381       1.1    dante 	u_int8_t	product_rev_level[4];
    382       1.1    dante } ASC_SCSI_INQUIRY;
    383       1.1    dante 
    384       1.1    dante 
    385       1.1    dante /*
    386       1.1    dante  * SCSIQ Microcode offsets
    387       1.1    dante  */
    388       1.1    dante #define ASC_SCSIQ_CPY_BEG		 4
    389       1.1    dante #define ASC_SCSIQ_SGHD_CPY_BEG		 2
    390       1.1    dante #define ASC_SCSIQ_B_FWD			 0
    391       1.1    dante #define ASC_SCSIQ_B_BWD			 1
    392       1.1    dante #define ASC_SCSIQ_B_STATUS		 2
    393       1.1    dante #define ASC_SCSIQ_B_QNO			 3
    394       1.1    dante #define ASC_SCSIQ_B_CNTL		 4
    395       1.1    dante #define ASC_SCSIQ_B_SG_QUEUE_CNT	 5
    396       1.1    dante #define ASC_SCSIQ_D_DATA_ADDR		 8
    397       1.1    dante #define ASC_SCSIQ_D_DATA_CNT		12
    398       1.1    dante #define ASC_SCSIQ_B_SENSE_LEN		20
    399       1.1    dante #define ASC_SCSIQ_DONE_INFO_BEG		22
    400       1.1    dante #define ASC_SCSIQ_D_CCBPTR		22
    401       1.1    dante #define ASC_SCSIQ_B_TARGET_IX		26
    402       1.1    dante #define ASC_SCSIQ_B_CDB_LEN		28
    403       1.1    dante #define ASC_SCSIQ_B_TAG_CODE		29
    404       1.1    dante #define ASC_SCSIQ_W_VM_ID		30
    405       1.1    dante #define ASC_SCSIQ_DONE_STATUS		32
    406       1.1    dante #define ASC_SCSIQ_HOST_STATUS		33
    407       1.1    dante #define ASC_SCSIQ_SCSI_STATUS		34
    408       1.1    dante #define ASC_SCSIQ_CDB_BEG		36
    409       1.1    dante #define ASC_SCSIQ_DW_REMAIN_XFER_ADDR	56
    410       1.1    dante #define ASC_SCSIQ_DW_REMAIN_XFER_CNT 	60
    411       1.1    dante #define ASC_SCSIQ_B_SG_WK_QP		49
    412       1.1    dante #define ASC_SCSIQ_B_SG_WK_IX		50
    413       1.1    dante #define ASC_SCSIQ_W_REQ_COUNT		52
    414       1.1    dante #define ASC_SCSIQ_B_LIST_CNT		 6
    415       1.1    dante #define ASC_SCSIQ_B_CUR_LIST_CNT	 7
    416       1.1    dante 
    417       1.1    dante 
    418       1.1    dante #define ASC_DEF_SCSI1_QNG	4
    419       1.1    dante #define ASC_MAX_SCSI1_QNG	4
    420       1.1    dante #define ASC_DEF_SCSI2_QNG	16
    421       1.1    dante #define ASC_MAX_SCSI2_QNG	32
    422       1.1    dante 
    423       1.1    dante #define ASC_TAG_CODE_MASK	0x23
    424       1.1    dante 
    425       1.1    dante #define ASC_STOP_REQ_RISC_STOP		0x01
    426       1.1    dante #define ASC_STOP_ACK_RISC_STOP		0x03
    427       1.1    dante #define ASC_STOP_CLEAN_UP_BUSY_Q	0x10
    428       1.1    dante #define ASC_STOP_CLEAN_UP_DISC_Q	0x20
    429       1.1    dante #define ASC_STOP_HOST_REQ_RISC_HALT	0x40
    430       1.1    dante 
    431       1.1    dante #define ASC_TIDLUN_TO_IX(tid, lun)	(ASC_SCSI_TIX_TYPE)((tid) + ((lun)<<ASC_SCSI_ID_BITS))
    432       1.1    dante #define ASC_TID_TO_TARGET_ID(tid)	(ASC_SCSI_BIT_ID_TYPE)(0x01 << (tid))
    433       1.1    dante #define ASC_TIX_TO_TARGET_ID(tix)	(0x01 << ((tix) & ASC_MAX_TID))
    434       1.1    dante #define ASC_TIX_TO_TID(tix)		((tix) & ASC_MAX_TID)
    435       1.1    dante #define ASC_TID_TO_TIX(tid)		((tid) & ASC_MAX_TID)
    436       1.1    dante #define ASC_TIX_TO_LUN(tix)		(((tix) >> ASC_SCSI_ID_BITS) & ASC_MAX_LUN)
    437       1.1    dante #define ASC_QNO_TO_QADDR(q_no)		((ASC_QADR_BEG)+((int)(q_no) << 6))
    438       1.1    dante 
    439       1.1    dante 
    440       1.1    dante /*
    441       1.1    dante  * Structures used to dialog with the RISC engine
    442       1.1    dante  */
    443       1.1    dante 
    444       1.1    dante typedef struct asc_scisq_1
    445       1.1    dante {
    446       1.1    dante 	u_int8_t	status;	/* see below status values */
    447       1.1    dante 	u_int8_t	q_no;	/* Queue ID of the first queue for this transaction */
    448       1.1    dante 	u_int8_t	cntl;	/* see below cntl values */
    449       1.1    dante 	u_int8_t	sg_queue_cnt;	/* number of SG entries */
    450       1.1    dante 	u_int8_t	target_id;
    451       1.1    dante 	u_int8_t	target_lun;
    452       1.1    dante 	u_int32_t	data_addr; /* physical address of first segment to transef */
    453       1.1    dante 	u_int32_t	data_cnt;  /* byte count of first segment to transfer */
    454       1.1    dante 	u_int32_t	sense_addr; /* physical address of the sense buffer */
    455       1.1    dante 	u_int8_t	sense_len; /* lenght of sense buffer */
    456       1.1    dante 	u_int8_t	extra_bytes;
    457       1.1    dante } ASC_SCSIQ_1;
    458       1.1    dante 
    459       1.1    dante /* status values */
    460       1.1    dante #define ASC_QS_FREE		0x00
    461       1.1    dante #define ASC_QS_READY		0x01
    462       1.1    dante #define ASC_QS_DISC1		0x02
    463       1.1    dante #define ASC_QS_DISC2		0x04
    464       1.1    dante #define ASC_QS_BUSY		0x08
    465       1.1    dante #define ASC_QS_ABORTED		0x40
    466       1.1    dante #define ASC_QS_DONE		0x80
    467       1.1    dante 
    468       1.1    dante /* cntl values */
    469       1.1    dante #define ASC_QC_NO_CALLBACK	0x01
    470       1.1    dante #define ASC_QC_SG_SWAP_QUEUE	0x02
    471       1.1    dante #define ASC_QC_SG_HEAD		0x04
    472       1.1    dante #define ASC_QC_DATA_IN		0x08
    473       1.1    dante #define ASC_QC_DATA_OUT		0x10
    474       1.1    dante #define ASC_QC_URGENT		0x20
    475       1.1    dante #define ASC_QC_MSG_OUT		0x40
    476       1.1    dante #define ASC_QC_REQ_SENSE	0x80
    477       1.1    dante 
    478       1.1    dante 
    479       1.1    dante typedef struct asc_scisq_2
    480       1.1    dante {
    481       1.8    dante 	u_int32_t	ccb_ptr;	/* physical pointer to our CCB */
    482       1.1    dante 	u_int8_t	target_ix;	/* combined TID and LUN */
    483       1.1    dante 	u_int8_t	flag;
    484       1.1    dante 	u_int8_t	cdb_len;	/* bytes of Command Descriptor Block */
    485       1.1    dante 	u_int8_t	tag_code;	/* type of this transaction. see below */
    486       1.1    dante 	u_int16_t	vm_id;
    487       1.1    dante } ASC_SCSIQ_2;
    488       1.1    dante 
    489       1.1    dante /* tag_code values */
    490       1.1    dante #define ASC_TAG_FLAG_EXTRA_BYTES		0x10
    491       1.1    dante #define ASC_TAG_FLAG_DISABLE_DISCONNECT		0x04
    492       1.1    dante #define ASC_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX	0x08
    493       1.1    dante #define ASC_TAG_FLAG_DISABLE_CHK_COND_INT_HOST	0x40
    494       1.1    dante 
    495       1.1    dante 
    496       1.1    dante typedef struct asc_scsiq_3
    497       1.1    dante {
    498       1.1    dante 	u_int8_t	done_stat;	/* see below done_stat values */
    499       1.1    dante 	u_int8_t	host_stat;	/* see below host_stat values */
    500       1.1    dante 	u_int8_t	scsi_stat;
    501       1.1    dante 	u_int8_t	scsi_msg;
    502       1.1    dante } ASC_SCSIQ_3;
    503       1.1    dante 
    504       1.1    dante /* done_stat values */
    505       1.1    dante #define ASC_QD_IN_PROGRESS		0x00
    506       1.1    dante #define ASC_QD_NO_ERROR			0x01
    507       1.1    dante #define ASC_QD_ABORTED_BY_HOST		0x02
    508       1.1    dante #define ASC_QD_WITH_ERROR		0x04
    509       1.1    dante #define ASC_QD_INVALID_REQUEST		0x80
    510       1.1    dante #define ASC_QD_INVALID_HOST_NUM		0x81
    511       1.1    dante #define ASC_QD_INVALID_DEVICE		0x82
    512       1.1    dante #define ASC_QD_ERR_INTERNAL		0xFF
    513       1.1    dante 
    514       1.1    dante /* host_stat values */
    515       1.1    dante #define ASC_QHSTA_NO_ERROR			0x00
    516       1.1    dante #define ASC_QHSTA_M_SEL_TIMEOUT			0x11
    517       1.1    dante #define ASC_QHSTA_M_DATA_OVER_RUN		0x12
    518       1.1    dante #define ASC_QHSTA_M_DATA_UNDER_RUN		0x12
    519       1.1    dante #define ASC_QHSTA_M_UNEXPECTED_BUS_FREE		0x13
    520       1.1    dante #define ASC_QHSTA_M_BAD_BUS_PHASE_SEQ		0x14
    521       1.1    dante #define ASC_QHSTA_D_QDONE_SG_LIST_CORRUPTED	0x21
    522       1.1    dante #define ASC_QHSTA_D_ASC_DVC_ERROR_CODE_SET	0x22
    523       1.1    dante #define ASC_QHSTA_D_HOST_ABORT_FAILED		0x23
    524       1.1    dante #define ASC_QHSTA_D_EXE_SCSI_Q_FAILED		0x24
    525       1.1    dante #define ASC_QHSTA_D_EXE_SCSI_Q_BUSY_TIMEOUT	0x25
    526       1.1    dante #define ASC_QHSTA_D_ASPI_NO_BUF_POOL		0x26
    527       1.1    dante #define ASC_QHSTA_M_WTM_TIMEOUT			0x41
    528       1.1    dante #define ASC_QHSTA_M_BAD_CMPL_STATUS_IN		0x42
    529       1.1    dante #define ASC_QHSTA_M_NO_AUTO_REQ_SENSE		0x43
    530       1.1    dante #define ASC_QHSTA_M_AUTO_REQ_SENSE_FAIL		0x44
    531       1.1    dante #define ASC_QHSTA_M_TARGET_STATUS_BUSY		0x45
    532       1.1    dante #define ASC_QHSTA_M_BAD_TAG_CODE		0x46
    533       1.1    dante #define ASC_QHSTA_M_BAD_QUEUE_FULL_OR_BUSY	0x47
    534       1.1    dante #define ASC_QHSTA_M_HUNG_REQ_SCSI_BUS_RESET	0x48
    535       1.1    dante #define ASC_QHSTA_D_LRAM_CMP_ERROR		0x81
    536       1.1    dante #define ASC_QHSTA_M_MICRO_CODE_ERROR_HALT	0xA1
    537       1.1    dante 
    538       1.1    dante 
    539       1.1    dante typedef struct asc_scsiq_4
    540       1.1    dante {
    541       1.1    dante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
    542       1.1    dante 	u_int8_t	y_first_sg_list_qp;
    543       1.1    dante 	u_int8_t	y_working_sg_qp;
    544       1.1    dante 	u_int8_t	y_working_sg_ix;
    545       1.1    dante 	u_int8_t	y_res;
    546       1.1    dante 	u_int16_t	x_req_count;
    547       1.1    dante 	u_int16_t	x_reconnect_rtn;
    548       1.1    dante 	u_int32_t	x_saved_data_addr;
    549       1.1    dante 	u_int32_t	x_saved_data_cnt;
    550       1.1    dante } ASC_SCSIQ_4;
    551       1.1    dante 
    552       1.1    dante typedef struct asc_q_done_info
    553       1.1    dante {
    554       1.1    dante 	ASC_SCSIQ_2	d2;
    555       1.1    dante 	ASC_SCSIQ_3	d3;
    556       1.1    dante 	u_int8_t	q_status;
    557       1.1    dante 	u_int8_t	q_no;
    558       1.1    dante 	u_int8_t	cntl;
    559       1.1    dante 	u_int8_t	sense_len;
    560       1.1    dante 	u_int8_t	extra_bytes;
    561       1.1    dante 	u_int8_t	res;
    562       1.1    dante 	u_int32_t	remain_bytes;
    563       1.1    dante } ASC_QDONE_INFO;
    564       1.1    dante 
    565       1.1    dante typedef struct asc_sg_list
    566       1.1    dante {
    567       1.1    dante 	u_int32_t	addr;
    568       1.1    dante 	u_int32_t	bytes;
    569       1.1    dante } ASC_SG_LIST;
    570       1.1    dante 
    571       1.1    dante typedef struct asc_sg_head
    572       1.1    dante {
    573       1.1    dante 	u_int16_t	entry_cnt;	/* number of SG entries */
    574       1.1    dante 	u_int16_t	queue_cnt;	/* number of queues required to store SG entries */
    575       1.1    dante 	u_int16_t	entry_to_copy;	/* number of SG entries to copy to the board */
    576       1.1    dante 	u_int16_t	res;
    577       1.1    dante 	ASC_SG_LIST	sg_list[ASC_MAX_SG_LIST];
    578       1.1    dante } ASC_SG_HEAD;
    579       1.1    dante 
    580       1.1    dante #define ASC_MIN_SG_LIST   2
    581       1.1    dante 
    582       1.1    dante typedef struct asc_min_sg_head
    583       1.1    dante {
    584       1.1    dante 	u_int16_t	entry_cnt;
    585       1.1    dante 	u_int16_t	queue_cnt;
    586       1.1    dante 	u_int16_t	entry_to_copy;
    587       1.1    dante 	u_int16_t	res;
    588       1.1    dante 	ASC_SG_LIST	sg_list[ASC_MIN_SG_LIST];
    589       1.1    dante } ASC_MIN_SG_HEAD;
    590       1.1    dante 
    591       1.1    dante #define ASC_QCX_SORT		0x0001
    592       1.1    dante #define ASC_QCX_COALEASE	0x0002
    593       1.1    dante 
    594       1.1    dante typedef struct asc_scsi_q
    595       1.1    dante {
    596       1.1    dante 	ASC_SCSIQ_1	q1;
    597       1.1    dante 	ASC_SCSIQ_2	q2;
    598       1.1    dante 	u_int8_t	*cdbptr;	/* pointer to CDB to execute */
    599       1.1    dante 	ASC_SG_HEAD	*sg_head;	/* pointer to SG list */
    600       1.1    dante } ASC_SCSI_Q;
    601       1.1    dante 
    602       1.1    dante typedef struct asc_scsi_req_q
    603       1.1    dante {
    604       1.1    dante 	ASC_SCSIQ_1	q1;
    605       1.1    dante 	ASC_SCSIQ_2	q2;
    606       1.1    dante 	u_int8_t	*cdbptr;
    607       1.1    dante 	ASC_SG_HEAD	*sg_head;
    608       1.1    dante 	u_int8_t	*sense_ptr;
    609       1.1    dante 	ASC_SCSIQ_3	q3;
    610       1.1    dante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
    611       1.1    dante 	u_int8_t	sense[ASC_MIN_SENSE_LEN];
    612       1.1    dante } ASC_SCSI_REQ_Q;
    613       1.1    dante 
    614       1.1    dante typedef struct asc_scsi_bios_req_q
    615       1.1    dante {
    616       1.1    dante 	ASC_SCSIQ_1	q1;
    617       1.1    dante 	ASC_SCSIQ_2	q2;
    618       1.1    dante 	u_int8_t	*cdbptr;
    619       1.1    dante 	ASC_SG_HEAD	*sg_head;
    620       1.1    dante 	u_int8_t	*sense_ptr;
    621       1.1    dante 	ASC_SCSIQ_3	q3;
    622       1.1    dante 	u_int8_t	cdb[ASC_MAX_CDB_LEN];
    623       1.1    dante 	u_int8_t	sense[ASC_MIN_SENSE_LEN];
    624       1.1    dante } ASC_SCSI_BIOS_REQ_Q;
    625       1.1    dante 
    626       1.1    dante typedef struct asc_risc_q
    627       1.1    dante {
    628       1.1    dante 	u_int8_t	fwd;
    629       1.1    dante 	u_int8_t	bwd;
    630       1.1    dante 	ASC_SCSIQ_1	i1;
    631       1.1    dante 	ASC_SCSIQ_2	i2;
    632       1.1    dante 	ASC_SCSIQ_3	i3;
    633       1.1    dante 	ASC_SCSIQ_4	i4;
    634       1.1    dante } ASC_RISC_Q;
    635       1.1    dante 
    636       1.1    dante typedef struct asc_sg_list_q
    637       1.1    dante {
    638       1.1    dante 	u_int8_t	seq_no;
    639       1.1    dante 	u_int8_t	q_no;
    640       1.1    dante 	u_int8_t	cntl;		/* see below cntl values */
    641       1.1    dante 	u_int8_t	sg_head_qp;
    642       1.1    dante 	u_int8_t	sg_list_cnt;
    643       1.1    dante 	u_int8_t	sg_cur_list_cnt;
    644       1.1    dante } ASC_SG_LIST_Q;
    645       1.1    dante 
    646       1.1    dante /* cntl values */
    647       1.1    dante #define ASC_QCSG_SG_XFER_LIST	0x02
    648       1.1    dante #define ASC_QCSG_SG_XFER_MORE	0x04
    649       1.1    dante #define ASC_QCSG_SG_XFER_END	0x08
    650       1.1    dante 
    651       1.1    dante #define ASC_SGQ_B_SG_CNTL		4
    652       1.1    dante #define ASC_SGQ_B_SG_HEAD_QP		5
    653       1.1    dante #define ASC_SGQ_B_SG_LIST_CNT		6
    654       1.1    dante #define ASC_SGQ_B_SG_CUR_LIST_CNT	7
    655       1.1    dante #define ASC_SGQ_LIST_BEG		8
    656       1.1    dante 
    657       1.1    dante 
    658       1.1    dante typedef struct asc_risc_sg_list_q
    659       1.1    dante {
    660       1.1    dante 	u_int8_t	fwd;
    661       1.1    dante 	u_int8_t	bwd;
    662       1.1    dante 	ASC_SG_LIST_Q	sg;
    663       1.1    dante 	ASC_SG_LIST	sg_list[7];
    664       1.1    dante } ASC_RISC_SG_LIST_Q;
    665       1.1    dante 
    666       1.1    dante 
    667       1.1    dante #define ASC_EXE_SCSI_IO_MAX_IDLE_LOOP  0x1000000UL
    668       1.1    dante #define ASC_EXE_SCSI_IO_MAX_WAIT_LOOP  1024
    669       1.1    dante 
    670       1.1    dante #define ASCQ_ERR_NO_ERROR		0x00
    671       1.1    dante #define ASCQ_ERR_IO_NOT_FOUND		0x01
    672       1.1    dante #define ASCQ_ERR_LOCAL_MEM		0x02
    673       1.1    dante #define ASCQ_ERR_CHKSUM			0x03
    674       1.1    dante #define ASCQ_ERR_START_CHIP		0x04
    675       1.1    dante #define ASCQ_ERR_INT_TARGET_ID		0x05
    676       1.1    dante #define ASCQ_ERR_INT_LOCAL_MEM		0x06
    677       1.1    dante #define ASCQ_ERR_HALT_RISC		0x07
    678       1.1    dante #define ASCQ_ERR_GET_ASPI_ENTRY		0x08
    679       1.1    dante #define ASCQ_ERR_CLOSE_ASPI		0x09
    680       1.1    dante #define ASCQ_ERR_HOST_INQUIRY		0x0A
    681       1.1    dante #define ASCQ_ERR_SAVED_CCB_BAD		0x0B
    682       1.1    dante #define ASCQ_ERR_QCNTL_SG_LIST		0x0C
    683       1.1    dante #define ASCQ_ERR_Q_STATUS		0x0D
    684       1.1    dante #define ASCQ_ERR_WR_SCSIQ		0x0E
    685       1.1    dante #define ASCQ_ERR_PC_ADDR		0x0F
    686       1.1    dante #define ASCQ_ERR_SYN_OFFSET		0x10
    687       1.1    dante #define ASCQ_ERR_SYN_XFER_TIME		0x11
    688       1.1    dante #define ASCQ_ERR_LOCK_DMA		0x12
    689       1.1    dante #define ASCQ_ERR_UNLOCK_DMA		0x13
    690       1.1    dante #define ASCQ_ERR_VDS_CHK_INSTALL	0x14
    691       1.1    dante #define ASCQ_ERR_MICRO_CODE_HALT	0x15
    692       1.1    dante #define ASCQ_ERR_SET_LRAM_ADDR		0x16
    693       1.1    dante #define ASCQ_ERR_CUR_QNG		0x17
    694       1.1    dante #define ASCQ_ERR_SG_Q_LINKS		0x18
    695       1.1    dante #define ASCQ_ERR_SCSIQ_PTR		0x19
    696       1.1    dante #define ASCQ_ERR_ISR_RE_ENTRY		0x1A
    697       1.1    dante #define ASCQ_ERR_CRITICAL_RE_ENTRY	0x1B
    698       1.1    dante #define ASCQ_ERR_ISR_ON_CRITICAL	0x1C
    699       1.1    dante #define ASCQ_ERR_SG_LIST_ODD_ADDRESS	0x1D
    700       1.1    dante #define ASCQ_ERR_XFER_ADDRESS_TOO_BIG	0x1E
    701       1.1    dante #define ASCQ_ERR_SCSIQ_NULL_PTR		0x1F
    702       1.1    dante #define ASCQ_ERR_SCSIQ_BAD_NEXT_PTR 	0x20
    703       1.1    dante #define ASCQ_ERR_GET_NUM_OF_FREE_Q	0x21
    704       1.1    dante #define ASCQ_ERR_SEND_SCSI_Q		0x22
    705       1.1    dante #define ASCQ_ERR_HOST_REQ_RISC_HALT 	0x23
    706       1.1    dante #define ASCQ_ERR_RESET_SDTR		0x24
    707       1.1    dante 
    708       1.1    dante #define ASC_WARN_NO_ERROR		0x0000
    709       1.1    dante #define ASC_WARN_IO_PORT_ROTATE		0x0001
    710       1.1    dante #define ASC_WARN_EEPROM_CHKSUM		0x0002
    711       1.1    dante #define ASC_WARN_IRQ_MODIFIED		0x0004
    712       1.1    dante #define ASC_WARN_AUTO_CONFIG		0x0008
    713       1.1    dante #define ASC_WARN_CMD_QNG_CONFLICT	0x0010
    714       1.1    dante #define ASC_WARN_EEPROM_RECOVER		0x0020
    715       1.1    dante #define ASC_WARN_CFG_MSW_RECOVER	0x0040
    716       1.1    dante #define ASC_WARN_SET_PCI_CONFIG_SPACE	0x0080
    717       1.1    dante 
    718       1.1    dante #define ASC_IERR_WRITE_EEPROM		0x0001
    719       1.1    dante #define ASC_IERR_MCODE_CHKSUM		0x0002
    720       1.1    dante #define ASC_IERR_SET_PC_ADDR		0x0004
    721       1.1    dante #define ASC_IERR_START_STOP_CHIP	0x0008
    722       1.1    dante #define ASC_IERR_IRQ_NO			0x0010
    723       1.1    dante #define ASC_IERR_SET_IRQ_NO		0x0020
    724       1.1    dante #define ASC_IERR_CHIP_VERSION		0x0040
    725       1.1    dante #define ASC_IERR_SET_SCSI_ID		0x0080
    726       1.1    dante #define ASC_IERR_GET_PHY_ADDR		0x0100
    727       1.1    dante #define ASC_IERR_BAD_SIGNATURE		0x0200
    728       1.1    dante #define ASC_IERR_NO_BUS_TYPE		0x0400
    729       1.1    dante #define ASC_IERR_SCAM			0x0800
    730       1.1    dante #define ASC_IERR_SET_SDTR		0x1000
    731       1.1    dante #define ASC_IERR_RW_LRAM		0x8000
    732       1.1    dante 
    733       1.1    dante #define ASC_DEF_IRQ_NO			10
    734       1.1    dante #define ASC_MAX_IRQ_NO			15
    735       1.1    dante #define ASC_MIN_IRQ_NO			10
    736       1.1    dante #define ASC_MIN_REMAIN_Q		0x02
    737       1.1    dante #define ASC_DEF_MAX_TOTAL_QNG   0xF0
    738       1.1    dante #define ASC_MIN_TAG_Q_PER_DVC   0x04
    739       1.1    dante #define ASC_DEF_TAG_Q_PER_DVC   0x04
    740       1.1    dante #define ASC_MIN_FREE_Q		ASC_MIN_REMAIN_Q
    741       1.1    dante #define ASC_MIN_TOTAL_QNG	((ASC_MAX_SG_QUEUE)+(ASC_MIN_FREE_Q))
    742       1.1    dante #define ASC_MAX_TOTAL_QNG	240
    743       1.1    dante #define ASC_MAX_PCI_ULTRA_INRAM_TOTAL_QNG	16
    744       1.1    dante #define ASC_MAX_PCI_ULTRA_INRAM_TAG_QNG		8
    745       1.1    dante #define ASC_MAX_PCI_INRAM_TOTAL_QNG		20
    746       1.1    dante #define ASC_MAX_INRAM_TAG_QNG	16
    747       1.1    dante #define ASC_IOADR_TABLE_MAX_IX	11
    748       1.1    dante #define ASC_IOADR_GAP			0x10
    749       1.1    dante #define ASC_SEARCH_IOP_GAP		0x10
    750       1.1    dante #define ASC_MIN_IOP_ADDR		0x0100
    751       1.1    dante #define ASC_MAX_IOP_ADDR		0x03F0
    752       1.1    dante 
    753       1.1    dante #define ASC_IOADR_1			0x0110
    754       1.1    dante #define ASC_IOADR_2			0x0130
    755       1.1    dante #define ASC_IOADR_3			0x0150
    756       1.1    dante #define ASC_IOADR_4			0x0190
    757       1.1    dante #define ASC_IOADR_5			0x0210
    758       1.1    dante #define ASC_IOADR_6			0x0230
    759       1.1    dante #define ASC_IOADR_7			0x0250
    760       1.1    dante #define ASC_IOADR_8			0x0330
    761       1.1    dante 
    762       1.1    dante #define ASC_IOADR_DEF			ASC_IOADR_8
    763       1.1    dante #define ASC_LIB_SCSIQ_WK_SP		256
    764       1.1    dante #define ASC_MAX_SYN_XFER_NO		16
    765       1.1    dante #define ASC_SYN_MAX_OFFSET		0x0F
    766       1.1    dante #define ASC_DEF_SDTR_OFFSET		0x0F
    767       1.1    dante #define ASC_DEF_SDTR_INDEX		0x00
    768       1.1    dante #define ASC_SDTR_ULTRA_PCI_10MB_INDEX	0x02
    769       1.1    dante 
    770       1.1    dante 
    771       1.1    dante /*
    772       1.1    dante  * This structure is used to handle internal messages
    773       1.1    dante  * during interrupt handling routine
    774       1.1    dante  */
    775       1.1    dante typedef struct ext_msg
    776       1.1    dante {
    777       1.1    dante 	u_int8_t	msg_type;
    778       1.1    dante 	u_int8_t	msg_len;
    779       1.1    dante 	u_int8_t	msg_req;
    780       1.1    dante 
    781       1.1    dante 	union
    782       1.1    dante 	{
    783       1.1    dante 		struct
    784       1.1    dante 		{
    785       1.1    dante 			u_int8_t	sdtr_xfer_period;
    786       1.1    dante 			u_int8_t	sdtr_req_ack_offset;
    787       1.1    dante 		} sdtr;
    788       1.1    dante 
    789       1.1    dante 		struct
    790       1.1    dante 		{
    791       1.1    dante 			u_int8_t	wdtr_width;
    792       1.1    dante 		} wdtr;
    793       1.1    dante 
    794       1.1    dante 		struct
    795       1.1    dante 		{
    796       1.1    dante 			u_int8_t	mdp_b3;
    797       1.1    dante 			u_int8_t	mdp_b2;
    798       1.1    dante 			u_int8_t	mdp_b1;
    799       1.1    dante 			u_int8_t	mdp_b0;
    800       1.1    dante 		} mdp;
    801       1.1    dante 	} u_ext_msg;
    802       1.1    dante 
    803       1.1    dante 	u_int8_t	res;
    804       1.1    dante } EXT_MSG;
    805       1.1    dante 
    806       1.1    dante #define xfer_period	u_ext_msg.sdtr.sdtr_xfer_period
    807       1.1    dante #define req_ack_offset	u_ext_msg.sdtr.sdtr_req_ack_offset
    808       1.1    dante #define wdtr_width	u_ext_msg.wdtr.wdtr_width
    809       1.1    dante #define mdp_b3		u_ext_msg.mdp_b3
    810       1.1    dante #define mdp_b2		u_ext_msg.mdp_b2
    811       1.1    dante #define mdp_b1		u_ext_msg.mdp_b1
    812       1.1    dante #define mdp_b0		u_ext_msg.mdp_b0
    813       1.1    dante 
    814       1.1    dante 
    815       1.1    dante #define ASC_DEF_DVC_CNTL		0xFFFF
    816       1.1    dante #define ASC_DEF_CHIP_SCSI_ID		7
    817       1.1    dante #define ASC_DEF_ISA_DMA_SPEED		4
    818       1.1    dante 
    819       1.1    dante #define ASC_PCI_DEVICE_ID_REV_A		0x1100
    820       1.1    dante #define ASC_PCI_DEVICE_ID_REV_B		0x1200
    821       1.1    dante 
    822       1.1    dante #define ASC_BUG_FIX_IF_NOT_DWB		0x0001
    823       1.1    dante #define ASC_BUG_FIX_ASYN_USE_SYN	0x0002
    824       1.1    dante 
    825       1.1    dante #define ASYN_SDTR_DATA_FIX_PCI_REV_AB	0x41
    826       1.1    dante 
    827       1.1    dante #define ASC_MIN_TAGGED_CMD	7
    828       1.1    dante 
    829       1.1    dante #define ASC_MAX_SCSI_RESET_WAIT	30
    830       1.1    dante 
    831       1.1    dante 
    832       1.8    dante #define	CCB_HASH_SIZE	32	/* hash table size for phystokv */
    833       1.8    dante #define	CCB_HASH_SHIFT	9
    834       1.8    dante #define CCB_HASH(x)	((((long)(x))>>CCB_HASH_SHIFT) & (CCB_HASH_SIZE - 1))
    835       1.8    dante 
    836       1.9    dante typedef int (* ASC_CALLBACK) (int);
    837       1.9    dante 
    838       1.1    dante typedef struct asc_softc
    839       1.1    dante {
    840       1.1    dante 	struct device		sc_dev;
    841       1.1    dante 
    842  1.11.2.2   bouyer 	struct device		*sc_child;
    843  1.11.2.2   bouyer 
    844       1.1    dante 	bus_space_tag_t		sc_iot;
    845       1.1    dante 	bus_space_handle_t	sc_ioh;
    846       1.1    dante 	bus_dma_tag_t		sc_dmat;
    847       1.1    dante 	bus_dmamap_t		sc_dmamap_control; /* maps the control structures */
    848       1.1    dante 	void			*sc_ih;
    849       1.1    dante 
    850      1.10    dante 	struct adv_control	*sc_control;	/* control structures */
    851  1.11.2.2   bouyer 
    852  1.11.2.2   bouyer 	bus_dma_segment_t	sc_control_seg;
    853  1.11.2.2   bouyer 	int			sc_control_nsegs;
    854       1.8    dante 
    855       1.8    dante 	struct adv_ccb		*sc_ccbhash[CCB_HASH_SIZE];
    856       1.1    dante 	TAILQ_HEAD(, adv_ccb)	sc_free_ccb, sc_waiting_ccb;
    857       1.1    dante 
    858  1.11.2.1  thorpej 	struct scsipi_adapter	sc_adapter;
    859  1.11.2.1  thorpej 	struct scsipi_channel	sc_channel;
    860       1.1    dante 
    861      1.11  thorpej 	bus_addr_t		overrun_buf;
    862       1.1    dante 
    863       1.1    dante 	u_int16_t		sc_flags;	/* see below sc_flags values */
    864       1.1    dante 
    865       1.1    dante 	u_int16_t		dvc_cntl;
    866       1.1    dante 	u_int16_t		bug_fix_cntl;
    867       1.1    dante 	u_int16_t		bus_type;
    868       1.1    dante 
    869       1.9    dante 	ASC_CALLBACK		isr_callback;
    870       1.1    dante 
    871       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	init_sdtr;
    872       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	sdtr_done;
    873       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	use_tagged_qng;
    874       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	unit_not_ready;
    875       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	queue_full_or_busy;
    876       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	start_motor;
    877       1.1    dante 
    878       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	can_tagged_qng;
    879       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	cmd_qng_enabled;
    880       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	disc_enable;
    881       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	sdtr_enable;
    882      1.10    dante 	u_int8_t		irq_no;
    883       1.1    dante 	u_int8_t		chip_scsi_id;
    884       1.1    dante 	u_int8_t		isa_dma_speed;
    885       1.1    dante 	u_int8_t		isa_dma_channel;
    886       1.1    dante 	u_int8_t		chip_version;
    887       1.1    dante 	u_int16_t		pci_device_id;
    888       1.1    dante 	u_int16_t		lib_serial_no;
    889       1.1    dante 	u_int16_t		lib_version;
    890       1.1    dante 	u_int16_t		mcode_date;
    891       1.1    dante 	u_int16_t		mcode_version;
    892       1.1    dante 	u_int8_t		max_tag_qng[ASC_MAX_TID + 1];
    893       1.1    dante 	u_int8_t		sdtr_period_offset[ASC_MAX_TID + 1];
    894       1.1    dante 	u_int8_t		adapter_info[6];
    895       1.1    dante 
    896       1.1    dante 	u_int8_t		scsi_reset_wait;
    897       1.1    dante 	u_int8_t		max_total_qng;
    898       1.1    dante 	u_int8_t		cur_total_qng;
    899       1.1    dante 	u_int8_t		last_q_shortage;
    900       1.1    dante 
    901       1.1    dante 	u_int8_t		cur_dvc_qng[ASC_MAX_TID + 1];
    902       1.1    dante 	u_int8_t		max_dvc_qng[ASC_MAX_TID + 1];
    903       1.1    dante 	u_int8_t		sdtr_period_tbl[ASC_MAX_SYN_XFER_NO];
    904       1.1    dante 	u_int8_t		sdtr_period_tbl_size;	/* see below */
    905       1.1    dante 	u_int8_t		sdtr_data[ASC_MAX_TID+1];
    906       1.1    dante 
    907       1.1    dante 	u_int16_t		reqcnt[ASC_MAX_TID+1]; /* Starvation request count */
    908       1.1    dante 
    909       1.1    dante 	u_int32_t		max_dma_count;
    910       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	pci_fix_asyn_xfer;
    911       1.1    dante 	ASC_SCSI_BIT_ID_TYPE	pci_fix_asyn_xfer_always;
    912       1.1    dante 	u_int8_t		max_sdtr_index;
    913       1.1    dante 	u_int8_t		host_init_sdtr_index;
    914       1.1    dante } ASC_SOFTC;
    915       1.1    dante 
    916       1.1    dante /* sc_flags values */
    917       1.1    dante #define ASC_HOST_IN_RESET		0x01
    918       1.1    dante #define ASC_HOST_IN_ABORT		0x02
    919       1.1    dante #define ASC_WIDE_BOARD			0x04
    920       1.1    dante #define ASC_SELECT_QUEUE_DEPTHS		0x08
    921       1.1    dante 
    922       1.1    dante /* sdtr_period_tbl_size values */
    923       1.1    dante #define SYN_XFER_NS_0		 25
    924       1.1    dante #define SYN_XFER_NS_1		 30
    925       1.1    dante #define SYN_XFER_NS_2		 35
    926       1.1    dante #define SYN_XFER_NS_3		 40
    927       1.1    dante #define SYN_XFER_NS_4		 50
    928       1.1    dante #define SYN_XFER_NS_5		 60
    929       1.1    dante #define SYN_XFER_NS_6		 70
    930       1.1    dante #define SYN_XFER_NS_7		 85
    931       1.1    dante 
    932       1.1    dante #define SYN_ULTRA_XFER_NS_0	 12
    933       1.1    dante #define SYN_ULTRA_XFER_NS_1	 19
    934       1.1    dante #define SYN_ULTRA_XFER_NS_2	 25
    935       1.1    dante #define SYN_ULTRA_XFER_NS_3	 32
    936       1.1    dante #define SYN_ULTRA_XFER_NS_4	 38
    937       1.1    dante #define SYN_ULTRA_XFER_NS_5	 44
    938       1.1    dante #define SYN_ULTRA_XFER_NS_6	 50
    939       1.1    dante #define SYN_ULTRA_XFER_NS_7	 57
    940       1.1    dante #define SYN_ULTRA_XFER_NS_8	 63
    941       1.1    dante #define SYN_ULTRA_XFER_NS_9	 69
    942       1.1    dante #define SYN_ULTRA_XFER_NS_10	 75
    943       1.1    dante #define SYN_ULTRA_XFER_NS_11	 82
    944       1.1    dante #define SYN_ULTRA_XFER_NS_12	 88
    945       1.1    dante #define SYN_ULTRA_XFER_NS_13	 94
    946       1.1    dante #define SYN_ULTRA_XFER_NS_14	100
    947       1.1    dante #define SYN_ULTRA_XFER_NS_15	107
    948       1.1    dante 
    949       1.1    dante 
    950       1.1    dante #define ASC_MCNTL_NO_SEL_TIMEOUT	0x0001
    951       1.1    dante #define ASC_MCNTL_NULL_TARGET		0x0002
    952       1.1    dante 
    953       1.1    dante #define ASC_CNTL_INITIATOR		0x0001
    954       1.1    dante #define ASC_CNTL_BIOS_GT_1GB		0x0002
    955       1.1    dante #define ASC_CNTL_BIOS_GT_2_DISK		0x0004
    956       1.1    dante #define ASC_CNTL_BIOS_REMOVABLE		0x0008
    957       1.1    dante #define ASC_CNTL_NO_SCAM		0x0010
    958       1.1    dante #define ASC_CNTL_INT_MULTI_Q		0x0080
    959       1.1    dante #define ASC_CNTL_NO_LUN_SUPPORT		0x0040
    960       1.1    dante #define ASC_CNTL_NO_VERIFY_COPY		0x0100
    961       1.1    dante #define ASC_CNTL_RESET_SCSI		0x0200
    962       1.1    dante #define ASC_CNTL_INIT_INQUIRY	 	0x0400
    963       1.1    dante #define ASC_CNTL_INIT_VERBOSE		0x0800
    964       1.1    dante #define ASC_CNTL_SCSI_PARITY		0x1000
    965       1.1    dante #define ASC_CNTL_BURST_MODE		0x2000
    966       1.1    dante #define ASC_CNTL_SDTR_ENABLE_ULTRA	0x4000
    967       1.1    dante 
    968       1.1    dante #define ASC_EEP_DVC_CFG_BEG_VL		 2
    969       1.1    dante #define ASC_EEP_MAX_DVC_ADDR_VL		15
    970       1.1    dante #define ASC_EEP_DVC_CFG_BEG		32
    971       1.1    dante #define ASC_EEP_MAX_DVC_ADDR		45
    972       1.1    dante #define ASC_EEP_DEFINED_WORDS		10
    973       1.1    dante #define ASC_EEP_MAX_ADDR		63
    974       1.1    dante #define ASC_EEP_RES_WORDS		 0
    975       1.1    dante #define ASC_EEP_MAX_RETRY		20
    976       1.1    dante #define ASC_MAX_INIT_BUSY_RETRY		 8
    977       1.1    dante #define ASC_EEP_ISA_PNP_WSIZE		16
    978       1.1    dante 
    979       1.1    dante 
    980       1.1    dante /*
    981       1.1    dante  * This structure is used to read/write EEProm configuration
    982       1.1    dante  */
    983       1.1    dante typedef struct asceep_config
    984       1.1    dante {
    985       1.1    dante 	u_int16_t	cfg_lsw;
    986       1.1    dante 	u_int16_t	cfg_msw;
    987       1.5    dante #if BYTE_ORDER == BIG_ENDIAN
    988       1.5    dante 	u_int8_t	disc_enable;
    989       1.5    dante 	u_int8_t	init_sdtr;
    990       1.5    dante 	u_int8_t	start_motor;
    991       1.5    dante 	u_int8_t	use_cmd_qng;
    992       1.5    dante 	u_int8_t	max_tag_qng;
    993       1.5    dante 	u_int8_t	max_total_qng;
    994       1.5    dante 	u_int8_t	power_up_wait;
    995       1.5    dante 	u_int8_t	bios_scan;
    996       1.5    dante 	u_int8_t	isa_dma_speed:4;
    997       1.5    dante 	u_int8_t	chip_scsi_id:4;
    998       1.5    dante 	u_int8_t	no_scam;
    999       1.5    dante #else
   1000       1.1    dante 	u_int8_t	init_sdtr;
   1001       1.1    dante 	u_int8_t	disc_enable;
   1002       1.1    dante 	u_int8_t	use_cmd_qng;
   1003       1.1    dante 	u_int8_t	start_motor;
   1004       1.1    dante 	u_int8_t	max_total_qng;
   1005       1.1    dante 	u_int8_t	max_tag_qng;
   1006       1.1    dante 	u_int8_t	bios_scan;
   1007       1.1    dante 	u_int8_t	power_up_wait;
   1008       1.1    dante 	u_int8_t	no_scam;
   1009       1.1    dante 	u_int8_t	chip_scsi_id:4;
   1010       1.1    dante 	u_int8_t	isa_dma_speed:4;
   1011       1.5    dante #endif
   1012       1.1    dante 	u_int8_t	dos_int13_table[ASC_MAX_TID + 1];
   1013       1.1    dante 	u_int8_t	adapter_info[6];
   1014       1.1    dante 	u_int16_t	cntl;
   1015       1.1    dante 	u_int16_t	chksum;
   1016       1.1    dante } ASCEEP_CONFIG;
   1017       1.1    dante 
   1018       1.1    dante #define ASC_PCI_CFG_LSW_SCSI_PARITY	0x0800
   1019       1.1    dante #define ASC_PCI_CFG_LSW_BURST_MODE	0x0080
   1020       1.1    dante #define ASC_PCI_CFG_LSW_INTR_ABLE	0x0020
   1021       1.1    dante 
   1022       1.1    dante #define ASC_EEP_CMD_READ		0x80
   1023       1.1    dante #define ASC_EEP_CMD_WRITE		0x40
   1024       1.1    dante #define ASC_EEP_CMD_WRITE_ABLE		0x30
   1025       1.1    dante #define ASC_EEP_CMD_WRITE_DISABLE	0x00
   1026       1.1    dante 
   1027       1.1    dante #define ASC_OVERRUN_BSIZE		0x00000048UL
   1028       1.1    dante 
   1029       1.1    dante #define ASC_CTRL_BREAK_ONCE		0x0001
   1030       1.1    dante #define ASC_CTRL_BREAK_STAY_IDLE	0x0002
   1031       1.1    dante 
   1032       1.1    dante #define ASCV_MSGOUT_BEG			0x0000
   1033       1.1    dante #define ASCV_MSGOUT_SDTR_PERIOD		(ASCV_MSGOUT_BEG+3)
   1034       1.1    dante #define ASCV_MSGOUT_SDTR_OFFSET		(ASCV_MSGOUT_BEG+4)
   1035       1.1    dante #define ASCV_BREAK_SAVED_CODE		0x0006
   1036       1.1    dante #define ASCV_MSGIN_BEG			(ASCV_MSGOUT_BEG+8)
   1037       1.1    dante #define ASCV_MSGIN_SDTR_PERIOD		(ASCV_MSGIN_BEG+3)
   1038       1.1    dante #define ASCV_MSGIN_SDTR_OFFSET		(ASCV_MSGIN_BEG+4)
   1039       1.1    dante #define ASCV_SDTR_DATA_BEG		(ASCV_MSGIN_BEG+8)
   1040       1.1    dante #define ASCV_SDTR_DONE_BEG		(ASCV_SDTR_DATA_BEG+8)
   1041       1.1    dante #define ASCV_MAX_DVC_QNG_BEG		0x0020
   1042       1.1    dante #define ASCV_BREAK_ADDR		   	0x0028
   1043       1.1    dante #define ASCV_BREAK_NOTIFY_COUNT 	0x002A
   1044       1.1    dante #define ASCV_BREAK_CONTROL		0x002C
   1045       1.1    dante #define ASCV_BREAK_HIT_COUNT		0x002E
   1046       1.1    dante 
   1047       1.1    dante #define ASCV_ASCDVC_ERR_CODE_W		0x0030
   1048       1.1    dante #define ASCV_MCODE_CHKSUM_W		0x0032
   1049       1.1    dante #define ASCV_MCODE_SIZE_W		0x0034
   1050       1.1    dante #define ASCV_STOP_CODE_B		0x0036
   1051       1.1    dante #define ASCV_DVC_ERR_CODE_B		0x0037
   1052       1.1    dante #define ASCV_OVERRUN_PADDR_D		0x0038
   1053       1.1    dante #define ASCV_OVERRUN_BSIZE_D		0x003C
   1054       1.1    dante #define ASCV_HALTCODE_W			0x0040
   1055       1.1    dante #define ASCV_CHKSUM_W			0x0042
   1056       1.1    dante #define ASCV_MC_DATE_W			0x0044
   1057       1.1    dante #define ASCV_MC_VER_W			0x0046
   1058       1.1    dante #define ASCV_NEXTRDY_B			0x0048
   1059       1.1    dante #define ASCV_DONENEXT_B	  		0x0049
   1060       1.1    dante #define ASCV_USE_TAGGED_QNG_B		0x004A
   1061       1.1    dante #define ASCV_SCSIBUSY_B	 		0x004B
   1062       1.1    dante #define ASCV_Q_DONE_IN_PROGRESS_B	0x004C
   1063       1.1    dante #define ASCV_CURCDB_B			0x004D
   1064       1.1    dante #define ASCV_RCLUN_B			0x004E
   1065       1.1    dante #define ASCV_BUSY_QHEAD_B		0x004F
   1066       1.1    dante #define ASCV_DISC1_QHEAD_B		0x0050
   1067       1.1    dante #define ASCV_DISC_ENABLE_B		0x0052
   1068       1.1    dante #define ASCV_CAN_TAGGED_QNG_B 		0x0053
   1069       1.1    dante #define ASCV_HOSTSCSI_ID_B		0x0055
   1070       1.1    dante #define ASCV_MCODE_CNTL_B		0x0056
   1071       1.1    dante #define ASCV_NULL_TARGET_B		0x0057
   1072       1.1    dante #define ASCV_FREE_Q_HEAD_W		0x0058
   1073       1.1    dante #define ASCV_DONE_Q_TAIL_W		0x005A
   1074       1.1    dante #define ASCV_FREE_Q_HEAD_B		(ASCV_FREE_Q_HEAD_W+1)
   1075       1.1    dante #define ASCV_DONE_Q_TAIL_B		(ASCV_DONE_Q_TAIL_W+1)
   1076       1.1    dante #define ASCV_HOST_FLAG_B		0x005D
   1077       1.1    dante #define ASCV_TOTAL_READY_Q_B  		0x0064
   1078       1.1    dante #define ASCV_VER_SERIAL_B	 	0x0065
   1079       1.1    dante #define ASCV_HALTCODE_SAVED_W		0x0066
   1080       1.1    dante #define ASCV_WTM_FLAG_B			0x0068
   1081       1.1    dante #define ASCV_RISC_FLAG_B		0x006A
   1082       1.1    dante #define ASCV_REQ_SG_LIST_QP		0x006B
   1083       1.1    dante 
   1084       1.1    dante #define ASC_HOST_FLAG_IN_ISR		0x01
   1085       1.1    dante #define ASC_HOST_FLAG_ACK_INT		0x02
   1086       1.1    dante #define ASC_RISC_FLAG_GEN_INT		0x01
   1087       1.1    dante #define ASC_RISC_FLAG_REQ_SG_LIST	0x02
   1088       1.1    dante 
   1089       1.1    dante #define ASC_IOP_CTRL			0x0F
   1090       1.1    dante #define ASC_IOP_STATUS			0x0E
   1091       1.1    dante #define ASC_IOP_INT_ACK			ASC_IOP_STATUS
   1092       1.1    dante #define ASC_IOP_REG_IFC			0x0D
   1093       1.1    dante #define ASC_IOP_SYN_OFFSET		0x0B
   1094       1.1    dante #define ASC_IOP_EXTRA_CONTROL	0x0D
   1095       1.1    dante #define ASC_IOP_REG_PC			0x0C
   1096       1.1    dante #define ASC_IOP_RAM_ADDR		0x0A
   1097       1.1    dante #define ASC_IOP_RAM_DATA		0x08
   1098       1.1    dante #define ASC_IOP_EEP_DATA		0x06
   1099       1.1    dante #define ASC_IOP_EEP_CMD			0x07
   1100       1.1    dante #define ASC_IOP_VERSION			0x03
   1101       1.1    dante #define ASC_IOP_CONFIG_HIGH		0x04
   1102       1.1    dante #define ASC_IOP_CONFIG_LOW		0x02
   1103       1.1    dante #define ASC_IOP_SIG_BYTE		0x01
   1104       1.1    dante #define ASC_IOP_SIG_WORD		0x00
   1105       1.1    dante #define ASC_IOP_REG_DC1			0x0E
   1106       1.1    dante #define ASC_IOP_REG_DC0			0x0C
   1107       1.1    dante #define ASC_IOP_REG_SB			0x0B
   1108       1.1    dante #define ASC_IOP_REG_DA1			0x0A
   1109       1.1    dante #define ASC_IOP_REG_DA0			0x08
   1110       1.1    dante #define ASC_IOP_REG_SC			0x09
   1111       1.1    dante #define ASC_IOP_DMA_SPEED		0x07
   1112       1.1    dante #define ASC_IOP_REG_FLAG		0x07
   1113       1.1    dante #define ASC_IOP_FIFO_H			0x06
   1114       1.1    dante #define ASC_IOP_FIFO_L			0x04
   1115       1.1    dante #define ASC_IOP_REG_ID			0x05
   1116       1.1    dante #define ASC_IOP_REG_QP			0x03
   1117       1.1    dante #define ASC_IOP_REG_IH	 		0x02
   1118       1.1    dante #define ASC_IOP_REG_IX	 		0x01
   1119       1.1    dante #define ASC_IOP_REG_AX			0x00
   1120       1.1    dante 
   1121       1.1    dante #define ASC_IFC_REG_LOCK		0x00
   1122       1.1    dante #define ASC_IFC_REG_UNLOCK		0x09
   1123       1.1    dante #define ASC_IFC_WR_EN_FILTER		0x10
   1124       1.1    dante #define ASC_IFC_RD_NO_EEPROM		0x10
   1125       1.1    dante #define ASC_IFC_SLEW_RATE		0x20
   1126       1.1    dante #define ASC_IFC_ACT_NEG			0x40
   1127       1.1    dante #define ASC_IFC_INP_FILTER		0x80
   1128       1.1    dante #define ASC_IFC_INIT_DEFAULT	(ASC_IFC_ACT_NEG | ASC_IFC_REG_UNLOCK)
   1129       1.1    dante 
   1130       1.1    dante #define SC_SEL	0x80
   1131       1.1    dante #define SC_BSY	0x40
   1132       1.1    dante #define SC_ACK	0x20
   1133       1.1    dante #define SC_REQ	0x10
   1134       1.1    dante #define SC_ATN	0x08
   1135       1.1    dante #define SC_IO	0x04
   1136       1.1    dante #define SC_CD	0x02
   1137       1.1    dante #define SC_MSG	0x01
   1138       1.1    dante 
   1139       1.1    dante #define SEC_SCSI_CTL		0x80
   1140       1.1    dante #define SEC_ACTIVE_NEGATE	0x40
   1141       1.1    dante #define SEC_SLEW_RATE		0x20
   1142       1.1    dante #define SEC_ENABLE_FILTER	0x10
   1143       1.1    dante 
   1144       1.1    dante #define ASC_HALT_EXTMSG_IN			0x8000
   1145       1.1    dante #define ASC_HALT_CHK_CONDITION			0x8100
   1146       1.1    dante #define ASC_HALT_SS_QUEUE_FULL			0x8200
   1147       1.1    dante #define ASC_HALT_DISABLE_ASYN_USE_SYN_FIX	0x8300
   1148       1.1    dante #define ASC_HALT_ENABLE_ASYN_USE_SYN_FIX	0x8400
   1149       1.1    dante #define ASC_HALT_SDTR_REJECTED			0x4000
   1150       1.1    dante 
   1151       1.1    dante #define ASC_MAX_QNO		0xF8
   1152       1.1    dante 
   1153       1.1    dante #define ASC_DATA_SEC_BEG	0x0080
   1154       1.1    dante #define ASC_DATA_SEC_END	0x0080
   1155       1.1    dante #define ASC_CODE_SEC_BEG	0x0080
   1156       1.1    dante #define ASC_CODE_SEC_END	0x0080
   1157       1.1    dante #define ASC_QADR_BEG		(0x4000)
   1158       1.1    dante #define ASC_QADR_USED		(ASC_MAX_QNO * 64)
   1159       1.1    dante #define ASC_QADR_END		0x7FFF
   1160       1.1    dante #define ASC_QLAST_ADR		0x7FC0
   1161       1.1    dante #define ASC_QBLK_SIZE		0x40
   1162       1.1    dante #define ASC_BIOS_DATA_QBEG	0xF8
   1163       1.1    dante #define ASC_MIN_ACTIVE_QNO	0x01
   1164       1.1    dante #define ASC_QLINK_END		0xFF
   1165       1.1    dante #define ASC_EEPROM_WORDS	0x10
   1166       1.1    dante #define ASC_MAX_MGS_LEN		0x10
   1167       1.1    dante 
   1168       1.1    dante #define ASC_BIOS_ADDR_DEF	0xDC00
   1169       1.1    dante #define ASC_BIOS_SIZE		0x3800
   1170       1.1    dante #define ASC_BIOS_RAM_OFF	0x3800
   1171       1.1    dante #define ASC_BIOS_RAM_SIZE 	0x800
   1172       1.1    dante #define ASC_BIOS_MIN_ADDR	0xC000
   1173       1.1    dante #define ASC_BIOS_MAX_ADDR	0xEC00
   1174       1.1    dante #define ASC_BIOS_BANK_SIZE	0x0400
   1175       1.1    dante 
   1176       1.1    dante #define ASC_MCODE_START_ADDR	0x0080
   1177       1.1    dante 
   1178       1.1    dante #define ASC_CFG0_HOST_INT_ON	0x0020
   1179       1.1    dante #define ASC_CFG0_BIOS_ON	0x0040
   1180       1.1    dante #define ASC_CFG0_VERA_BURST_ON	0x0080
   1181       1.1    dante #define ASC_CFG0_SCSI_PARITY_ON	0x0800
   1182       1.1    dante #define ASC_CFG1_SCSI_TARGET_ON	0x0080
   1183       1.1    dante #define ASC_CFG1_LRAM_8BITS_ON	0x0800
   1184       1.1    dante #define ASC_CFG_MSW_CLR_MASK	0x3080
   1185       1.1    dante 
   1186       1.1    dante #define ASC_CSW_TEST1			0x8000
   1187       1.1    dante #define ASC_CSW_AUTO_CONFIG		0x4000
   1188       1.1    dante #define ASC_CSW_RESERVED1		0x2000
   1189       1.1    dante #define ASC_CSW_IRQ_WRITTEN		0x1000
   1190       1.1    dante #define ASC_CSW_33MHZ_SELECTED		0x0800
   1191       1.1    dante #define ASC_CSW_TEST2			0x0400
   1192       1.1    dante #define ASC_CSW_TEST3			0x0200
   1193       1.1    dante #define ASC_CSW_RESERVED2		0x0100
   1194       1.1    dante #define ASC_CSW_DMA_DONE		0x0080
   1195       1.1    dante #define ASC_CSW_FIFO_RDY		0x0040
   1196       1.1    dante #define ASC_CSW_EEP_READ_DONE		0x0020
   1197       1.1    dante #define ASC_CSW_HALTED			0x0010
   1198       1.1    dante #define ASC_CSW_SCSI_RESET_ACTIVE	0x0008
   1199       1.1    dante #define ASC_CSW_PARITY_ERR		0x0004
   1200       1.1    dante #define ASC_CSW_SCSI_RESET_LATCH  	0x0002
   1201       1.1    dante #define ASC_CSW_INT_PENDING		0x0001
   1202       1.1    dante 
   1203       1.1    dante #define ASC_CIW_CLR_SCSI_RESET_INT	0x1000
   1204       1.1    dante #define ASC_CIW_INT_ACK			0x0100
   1205       1.1    dante #define ASC_CIW_TEST1			0x0200
   1206       1.1    dante #define ASC_CIW_TEST2			0x0400
   1207       1.1    dante #define ASC_CIW_SEL_33MHZ		0x0800
   1208       1.1    dante #define ASC_CIW_IRQ_ACT			0x1000
   1209       1.1    dante 
   1210       1.1    dante #define ASC_CC_CHIP_RESET	0x80
   1211       1.1    dante #define ASC_CC_SCSI_RESET	0x40
   1212       1.1    dante #define ASC_CC_HALT		0x20
   1213       1.1    dante #define ASC_CC_SINGLE_STEP	0x10
   1214       1.1    dante #define ASC_CC_DMA_ABLE		0x08
   1215       1.1    dante #define ASC_CC_TEST		0x04
   1216       1.1    dante #define ASC_CC_BANK_ONE		0x02
   1217       1.1    dante #define ASC_CC_DIAG		0x01
   1218       1.1    dante 
   1219       1.1    dante #define ASC_1000_ID0W		0x04C1
   1220       1.1    dante #define ASC_1000_ID0W_FIX	0x00C1
   1221       1.1    dante #define ASC_1000_ID1B		0x25
   1222       1.1    dante 
   1223       1.1    dante #define ASC_EISA_BIG_IOP_GAP	(0x1C30-0x0C50)
   1224       1.1    dante #define ASC_EISA_SMALL_IOP_GAP	(0x0020)
   1225       1.1    dante #define ASC_EISA_MIN_IOP_ADDR	(0x0C30)
   1226       1.1    dante #define ASC_EISA_MAX_IOP_ADDR	(0xFC50)
   1227       1.1    dante #define ASC_EISA_REV_IOP_MASK	(0x0C83)
   1228       1.1    dante #define ASC_EISA_PID_IOP_MASK	(0x0C80)
   1229       1.1    dante #define ASC_EISA_CFG_IOP_MASK	(0x0C86)
   1230       1.1    dante 
   1231      1.10    dante #define ASC_GET_EISA_SLOT(port_base)	((port_base) & 0xF000)
   1232       1.1    dante 
   1233       1.1    dante #define ASC_EISA_ID_740	0x01745004UL
   1234       1.1    dante #define ASC_EISA_ID_750	0x01755004UL
   1235       1.1    dante 
   1236       1.1    dante #define ASC_INS_HALTINT		0x6281
   1237       1.1    dante #define ASC_INS_HALT		0x6280
   1238       1.1    dante #define ASC_INS_SINT		0x6200
   1239       1.1    dante #define ASC_INS_RFLAG_WTM	0x7380
   1240       1.1    dante 
   1241       1.1    dante 
   1242       1.1    dante /******************************************************************************/
   1243       1.1    dante /*                                      Macro                                 */
   1244       1.1    dante /******************************************************************************/
   1245       1.1    dante 
   1246       1.1    dante /*
   1247       1.1    dante  * These Macros are used to deal with board CPU Registers and LRAM
   1248       1.1    dante  */
   1249       1.1    dante 
   1250       1.1    dante #define ASC_GET_QDONE_IN_PROGRESS(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_Q_DONE_IN_PROGRESS_B)
   1251       1.1    dante #define ASC_PUT_QDONE_IN_PROGRESS(iot, ioh, val)		AscWriteLramByte((iot), (ioh), ASCV_Q_DONE_IN_PROGRESS_B, val)
   1252       1.1    dante #define ASC_GET_VAR_FREE_QHEAD(iot, ioh)			AscReadLramWord((iot), (ioh), ASCV_FREE_Q_HEAD_W)
   1253       1.1    dante #define ASC_GET_VAR_DONE_QTAIL(iot, ioh)			AscReadLramWord((iot), (ioh), ASCV_DONE_Q_TAIL_W)
   1254       1.1    dante #define ASC_PUT_VAR_FREE_QHEAD(iot, ioh, val)			AscWriteLramWord((iot), (ioh), ASCV_FREE_Q_HEAD_W, val)
   1255       1.1    dante #define ASC_PUT_VAR_DONE_QTAIL(iot, ioh, val)			AscWriteLramWord((iot), (ioh), ASCV_DONE_Q_TAIL_W, val)
   1256       1.1    dante #define ASC_GET_RISC_VAR_FREE_QHEAD(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_NEXTRDY_B)
   1257       1.1    dante #define ASC_GET_RISC_VAR_DONE_QTAIL(iot, ioh)			AscReadLramByte((iot), (ioh), ASCV_DONENEXT_B)
   1258       1.1    dante #define ASC_PUT_RISC_VAR_FREE_QHEAD(iot, ioh, val)   		AscWriteLramByte((iot), (ioh), ASCV_NEXTRDY_B, val)
   1259       1.1    dante #define ASC_PUT_RISC_VAR_DONE_QTAIL(iot, ioh, val)   		AscWriteLramByte((iot), (ioh), ASCV_DONENEXT_B, val)
   1260       1.1    dante #define ASC_PUT_MCODE_SDTR_DONE_AT_ID(iot, ioh, id, data)	AscWriteLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DONE_BEG+(u_int16_t)id), (data)) ;
   1261       1.1    dante #define ASC_GET_MCODE_SDTR_DONE_AT_ID(iot, ioh, id)		AscReadLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DONE_BEG+(u_int16_t)id)) ;
   1262       1.1    dante #define ASC_PUT_MCODE_INIT_SDTR_AT_ID(iot, ioh, id, data)	AscWriteLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DATA_BEG+(u_int16_t)id), data) ;
   1263       1.1    dante #define ASC_GET_MCODE_INIT_SDTR_AT_ID(iot, ioh, id)		AscReadLramByte((iot), (ioh), (u_int16_t)((u_int16_t)ASCV_SDTR_DATA_BEG+(u_int16_t)id)) ;
   1264       1.1    dante #define ASC_SYN_INDEX_TO_PERIOD(sc, index)			(u_int8_t)((sc)->sdtr_period_tbl[ (index) ])
   1265       1.1    dante #define ASC_GET_CHIP_SIGNATURE_BYTE(iot, ioh)			bus_space_read_1((iot), (ioh), ASC_IOP_SIG_BYTE)
   1266       1.1    dante #define ASC_GET_CHIP_SIGNATURE_WORD(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_SIG_WORD)
   1267       1.1    dante #define ASC_GET_CHIP_VER_NO(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_VERSION)
   1268       1.1    dante #define ASC_GET_CHIP_CFG_LSW(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_CONFIG_LOW)
   1269       1.1    dante #define ASC_GET_CHIP_CFG_MSW(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_CONFIG_HIGH)
   1270       1.1    dante #define ASC_SET_CHIP_CFG_LSW(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_CONFIG_LOW, data)
   1271       1.1    dante #define ASC_SET_CHIP_CFG_MSW(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_CONFIG_HIGH, data)
   1272       1.1    dante #define ASC_GET_CHIP_EEP_CMD(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_EEP_CMD)
   1273       1.1    dante #define ASC_SET_CHIP_EEP_CMD(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_EEP_CMD, data)
   1274       1.1    dante #define ASC_GET_CHIP_EEP_DATA(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_EEP_DATA)
   1275       1.1    dante #define ASC_SET_CHIP_EEP_DATA(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_EEP_DATA, data)
   1276       1.1    dante #define ASC_GET_CHIP_LRAM_ADDR(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_RAM_ADDR)
   1277       1.1    dante #define ASC_SET_CHIP_LRAM_ADDR(iot, ioh, addr)			bus_space_write_2((iot), (ioh), ASC_IOP_RAM_ADDR, addr)
   1278       1.1    dante #define ASC_GET_CHIP_LRAM_DATA(iot, ioh)			bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA)
   1279       1.1    dante #define ASC_SET_CHIP_LRAM_DATA(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, data)
   1280       1.1    dante #if BYTE_ORDER == BIG_ENDIAN
   1281       1.4    dante #define ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh)		SWAPBYTES(bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA))
   1282       1.4    dante #define ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, data)		bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, SWAPBYTES(data))
   1283       1.1    dante #else
   1284       1.1    dante #define ASC_GET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh)		bus_space_read_2((iot), (ioh), ASC_IOP_RAM_DATA)
   1285       1.1    dante #define ASC_SET_CHIP_LRAM_DATA_NO_SWAP(iot, ioh, data)		bus_space_write_2((iot), (ioh), ASC_IOP_RAM_DATA, data)
   1286       1.1    dante #endif
   1287       1.1    dante #define ASC_GET_CHIP_IFC(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_IFC)
   1288       1.1    dante #define ASC_SET_CHIP_IFC(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_IFC, data)
   1289       1.1    dante #define ASC_GET_CHIP_STATUS(iot, ioh)				(u_int16_t)bus_space_read_2((iot), (ioh), ASC_IOP_STATUS)
   1290       1.1    dante #define ASC_SET_CHIP_STATUS(iot, ioh, cs_val)			bus_space_write_2((iot), (ioh), ASC_IOP_STATUS, cs_val)
   1291       1.1    dante #define ASC_GET_CHIP_CONTROL(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_CTRL)
   1292       1.1    dante #define ASC_SET_CHIP_CONTROL(iot, ioh, cc_val)			bus_space_write_1((iot), (ioh), ASC_IOP_CTRL, cc_val)
   1293       1.1    dante #define ASC_GET_CHIP_SYN(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_SYN_OFFSET)
   1294       1.1    dante #define ASC_SET_CHIP_SYN(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_SYN_OFFSET, data)
   1295       1.1    dante #define ASC_SET_PC_ADDR(iot, ioh, data)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_PC, data)
   1296       1.1    dante #define ASC_GET_PC_ADDR(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_PC)
   1297       1.1    dante #define ASC_IS_INT_PENDING(iot, ioh)				(ASC_GET_CHIP_STATUS((iot), (ioh)) & (ASC_CSW_INT_PENDING | ASC_CSW_SCSI_RESET_LATCH))
   1298       1.1    dante #define ASC_GET_CHIP_SCSI_ID(iot, ioh)				((ASC_GET_CHIP_CFG_LSW((iot), (ioh)) >> 8) & ASC_MAX_TID)
   1299       1.1    dante #define ASC_GET_EXTRA_CONTROL(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_EXTRA_CONTROL)
   1300       1.1    dante #define ASC_SET_EXTRA_CONTROL(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_EXTRA_CONTROL, data)
   1301       1.1    dante #define ASC_READ_CHIP_AX(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_AX)
   1302       1.1    dante #define ASC_WRITE_CHIP_AX(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_AX, data)
   1303       1.1    dante #define ASC_READ_CHIP_IX(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_IX)
   1304       1.1    dante #define ASC_WRITE_CHIP_IX(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_IX, data)
   1305       1.1    dante #define ASC_READ_CHIP_IH(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_IH)
   1306       1.1    dante #define ASC_WRITE_CHIP_IH(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_IH, data)
   1307       1.1    dante #define ASC_READ_CHIP_QP(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_QP)
   1308       1.1    dante #define ASC_WRITE_CHIP_QP(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_QP, data)
   1309       1.1    dante #define ASC_READ_CHIP_FIFO_L(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_FIFO_L)
   1310       1.1    dante #define ASC_WRITE_CHIP_FIFO_L(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_FIFO_L, data)
   1311       1.1    dante #define ASC_READ_CHIP_FIFO_H(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_FIFO_H)
   1312       1.1    dante #define ASC_WRITE_CHIP_FIFO_H(iot, ioh, data)			bus_space_write_2((iot), (ioh), ASC_IOP_REG_FIFO_H, data)
   1313       1.1    dante #define ASC_READ_CHIP_DMA_SPEED(iot, ioh)			bus_space_read_1((iot), (ioh), ASC_IOP_DMA_SPEED)
   1314       1.1    dante #define ASC_WRITE_CHIP_DMA_SPEED(iot, ioh, data)		bus_space_write_1((iot), (ioh), ASC_IOP_DMA_SPEED, data)
   1315       1.1    dante #define ASC_READ_CHIP_DA0(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DA0)
   1316       1.1    dante #define ASC_WRITE_CHIP_DA0(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DA0, data)
   1317       1.1    dante #define ASC_READ_CHIP_DA1(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DA1)
   1318       1.1    dante #define ASC_WRITE_CHIP_DA1(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DA1, data)
   1319       1.1    dante #define ASC_READ_CHIP_DC0(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DC0)
   1320       1.1    dante #define ASC_WRITE_CHIP_DC0(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DC0, data)
   1321       1.1    dante #define ASC_READ_CHIP_DC1(iot, ioh)				bus_space_read_2((iot), (ioh), ASC_IOP_REG_DC1)
   1322       1.1    dante #define ASC_WRITE_CHIP_DC1(iot, ioh)				bus_space_write_2((iot), (ioh), ASC_IOP_REG_DC1, data)
   1323       1.1    dante #define ASC_READ_CHIP_DVC_ID(iot, ioh)				bus_space_read_1((iot), (ioh), ASC_IOP_REG_ID)
   1324       1.1    dante #define ASC_WRITE_CHIP_DVC_ID(iot, ioh, data)			bus_space_write_1((iot), (ioh), ASC_IOP_REG_ID, data)
   1325       1.1    dante 
   1326       1.1    dante 
   1327       1.1    dante /******************************************************************************/
   1328       1.1    dante /*                                Exported functions                          */
   1329       1.1    dante /******************************************************************************/
   1330       1.1    dante 
   1331       1.1    dante 
   1332       1.1    dante void AscInitASC_SOFTC __P((ASC_SOFTC *));
   1333      1.10    dante int16_t AscInitFromEEP __P((ASC_SOFTC *));
   1334       1.1    dante u_int16_t AscInitFromASC_SOFTC __P((ASC_SOFTC *));
   1335       1.1    dante int AscInitDriver __P((ASC_SOFTC *));
   1336       1.1    dante void AscReInitLram __P((ASC_SOFTC *));
   1337       1.1    dante int AscFindSignature __P((bus_space_tag_t, bus_space_handle_t));
   1338      1.10    dante u_int8_t AscGetChipIRQ __P((bus_space_tag_t, bus_space_handle_t, u_int16_t));
   1339      1.10    dante u_int16_t AscGetIsaDmaChannel __P((bus_space_tag_t, bus_space_handle_t));
   1340       1.1    dante int AscISR __P((ASC_SOFTC *));
   1341       1.1    dante int AscExeScsiQueue __P((ASC_SOFTC *, ASC_SCSI_Q *));
   1342       1.1    dante void AscInquiryHandling __P((ASC_SOFTC *, u_int8_t, ASC_SCSI_INQUIRY *));
   1343       1.8    dante int AscAbortCCB __P((ASC_SOFTC *, struct adv_ccb *));
   1344       1.1    dante int AscResetBus __P((ASC_SOFTC *));
   1345       1.1    dante int AscResetDevice __P((ASC_SOFTC *, u_char));
   1346       1.1    dante 
   1347       1.1    dante 
   1348       1.1    dante /******************************************************************************/
   1349       1.3    dante #endif	/* _ADVANSYS_NARROW_LIBRARY_H_ */
   1350