Home | History | Annotate | Line # | Download | only in ic
adw.c revision 1.19
      1  1.19    dante /* $NetBSD: adw.c,v 1.19 2000/05/08 17:21:33 dante Exp $	 */
      2   1.1    dante 
      3   1.1    dante /*
      4   1.1    dante  * Generic driver for the Advanced Systems Inc. SCSI controllers
      5   1.1    dante  *
      6  1.13    dante  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
      7   1.1    dante  * All rights reserved.
      8   1.1    dante  *
      9   1.1    dante  * Author: Baldassare Dante Profeta <dante (at) mclink.it>
     10   1.1    dante  *
     11   1.1    dante  * Redistribution and use in source and binary forms, with or without
     12   1.1    dante  * modification, are permitted provided that the following conditions
     13   1.1    dante  * are met:
     14   1.1    dante  * 1. Redistributions of source code must retain the above copyright
     15   1.1    dante  *    notice, this list of conditions and the following disclaimer.
     16   1.1    dante  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1    dante  *    notice, this list of conditions and the following disclaimer in the
     18   1.1    dante  *    documentation and/or other materials provided with the distribution.
     19   1.1    dante  * 3. All advertising materials mentioning features or use of this software
     20   1.1    dante  *    must display the following acknowledgement:
     21   1.1    dante  *        This product includes software developed by the NetBSD
     22   1.1    dante  *        Foundation, Inc. and its contributors.
     23   1.1    dante  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1    dante  *    contributors may be used to endorse or promote products derived
     25   1.1    dante  *    from this software without specific prior written permission.
     26   1.1    dante  *
     27   1.1    dante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1    dante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1    dante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1    dante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1    dante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1    dante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1    dante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1    dante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1    dante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1    dante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1    dante  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1    dante  */
     39   1.1    dante 
     40   1.1    dante #include <sys/types.h>
     41   1.1    dante #include <sys/param.h>
     42   1.1    dante #include <sys/systm.h>
     43  1.15  thorpej #include <sys/callout.h>
     44   1.1    dante #include <sys/kernel.h>
     45   1.1    dante #include <sys/errno.h>
     46   1.1    dante #include <sys/ioctl.h>
     47   1.1    dante #include <sys/device.h>
     48   1.1    dante #include <sys/malloc.h>
     49   1.1    dante #include <sys/buf.h>
     50   1.1    dante #include <sys/proc.h>
     51   1.1    dante #include <sys/user.h>
     52   1.1    dante 
     53   1.1    dante #include <machine/bus.h>
     54   1.1    dante #include <machine/intr.h>
     55   1.1    dante 
     56   1.1    dante #include <vm/vm.h>
     57   1.1    dante #include <vm/vm_param.h>
     58   1.1    dante #include <vm/pmap.h>
     59   1.1    dante 
     60   1.1    dante #include <dev/scsipi/scsi_all.h>
     61   1.1    dante #include <dev/scsipi/scsipi_all.h>
     62   1.1    dante #include <dev/scsipi/scsiconf.h>
     63   1.1    dante 
     64   1.1    dante #include <dev/ic/adwlib.h>
     65   1.1    dante #include <dev/ic/adw.h>
     66   1.1    dante 
     67   1.1    dante #ifndef DDB
     68  1.11    dante #define	Debugger()	panic("should call debugger here (adw.c)")
     69   1.2    dante #endif				/* ! DDB */
     70   1.1    dante 
     71   1.1    dante /******************************************************************************/
     72   1.1    dante 
     73   1.1    dante 
     74  1.13    dante static int adw_alloc_controls __P((ADW_SOFTC *));
     75  1.13    dante static int adw_alloc_carriers __P((ADW_SOFTC *));
     76  1.13    dante static int adw_create_carriers __P((ADW_SOFTC *));
     77   1.1    dante static int adw_create_ccbs __P((ADW_SOFTC *, ADW_CCB *, int));
     78   1.1    dante static void adw_free_ccb __P((ADW_SOFTC *, ADW_CCB *));
     79   1.1    dante static void adw_reset_ccb __P((ADW_CCB *));
     80   1.1    dante static int adw_init_ccb __P((ADW_SOFTC *, ADW_CCB *));
     81   1.1    dante static ADW_CCB *adw_get_ccb __P((ADW_SOFTC *, int));
     82  1.13    dante static int adw_queue_ccb __P((ADW_SOFTC *, ADW_CCB *, int));
     83   1.1    dante 
     84   1.1    dante static int adw_scsi_cmd __P((struct scsipi_xfer *));
     85  1.14  thorpej static int adw_build_req __P((struct scsipi_xfer *, ADW_CCB *, int));
     86   1.7    dante static void adw_build_sglist __P((ADW_CCB *, ADW_SCSI_REQ_Q *, ADW_SG_BLOCK *));
     87   1.1    dante static void adwminphys __P((struct buf *));
     88  1.13    dante static void adw_isr_callback __P((ADW_SOFTC *, ADW_SCSI_REQ_Q *));
     89  1.13    dante static void adw_async_callback __P((ADW_SOFTC *, u_int8_t));
     90   1.1    dante 
     91  1.19    dante static void adw_print_info __P((ADW_SOFTC *, int));
     92  1.19    dante 
     93   1.1    dante static int adw_poll __P((ADW_SOFTC *, struct scsipi_xfer *, int));
     94   1.1    dante static void adw_timeout __P((void *));
     95   1.1    dante 
     96   1.1    dante 
     97   1.1    dante /******************************************************************************/
     98   1.1    dante 
     99   1.1    dante 
    100  1.19    dante /* the below structure is so we have a default dev struct for our link struct */
    101   1.1    dante struct scsipi_device adw_dev =
    102   1.1    dante {
    103   1.1    dante 	NULL,			/* Use default error handler */
    104   1.1    dante 	NULL,			/* have a queue, served by this */
    105   1.1    dante 	NULL,			/* have no async handler */
    106   1.1    dante 	NULL,			/* Use default 'done' routine */
    107   1.1    dante };
    108   1.1    dante 
    109   1.1    dante 
    110   1.1    dante /******************************************************************************/
    111  1.19    dante /*                           Control Blocks routines                          */
    112   1.1    dante /******************************************************************************/
    113   1.1    dante 
    114   1.1    dante 
    115   1.1    dante static int
    116  1.13    dante adw_alloc_controls(sc)
    117   1.1    dante 	ADW_SOFTC      *sc;
    118   1.1    dante {
    119   1.1    dante 	bus_dma_segment_t seg;
    120   1.1    dante 	int             error, rseg;
    121   1.1    dante 
    122   1.1    dante 	/*
    123  1.13    dante          * Allocate the control structure.
    124   1.1    dante          */
    125   1.1    dante 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct adw_control),
    126   1.1    dante 			   NBPG, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    127   1.1    dante 		printf("%s: unable to allocate control structures,"
    128   1.1    dante 		       " error = %d\n", sc->sc_dev.dv_xname, error);
    129   1.1    dante 		return (error);
    130   1.1    dante 	}
    131   1.1    dante 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    132   1.1    dante 		   sizeof(struct adw_control), (caddr_t *) & sc->sc_control,
    133   1.1    dante 				 BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    134   1.1    dante 		printf("%s: unable to map control structures, error = %d\n",
    135   1.1    dante 		       sc->sc_dev.dv_xname, error);
    136   1.1    dante 		return (error);
    137   1.1    dante 	}
    138  1.13    dante 
    139   1.1    dante 	/*
    140   1.1    dante          * Create and load the DMA map used for the control blocks.
    141   1.1    dante          */
    142   1.1    dante 	if ((error = bus_dmamap_create(sc->sc_dmat, sizeof(struct adw_control),
    143   1.1    dante 			   1, sizeof(struct adw_control), 0, BUS_DMA_NOWAIT,
    144   1.1    dante 				       &sc->sc_dmamap_control)) != 0) {
    145   1.1    dante 		printf("%s: unable to create control DMA map, error = %d\n",
    146   1.1    dante 		       sc->sc_dev.dv_xname, error);
    147   1.1    dante 		return (error);
    148   1.1    dante 	}
    149   1.1    dante 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_control,
    150   1.1    dante 			   sc->sc_control, sizeof(struct adw_control), NULL,
    151   1.1    dante 				     BUS_DMA_NOWAIT)) != 0) {
    152   1.1    dante 		printf("%s: unable to load control DMA map, error = %d\n",
    153   1.1    dante 		       sc->sc_dev.dv_xname, error);
    154   1.1    dante 		return (error);
    155   1.1    dante 	}
    156  1.13    dante 
    157  1.13    dante 	return (0);
    158  1.13    dante }
    159  1.13    dante 
    160  1.13    dante 
    161  1.13    dante static int
    162  1.13    dante adw_alloc_carriers(sc)
    163  1.13    dante 	ADW_SOFTC      *sc;
    164  1.13    dante {
    165  1.13    dante 	bus_dma_segment_t seg;
    166  1.13    dante 	int             error, rseg;
    167  1.13    dante 
    168  1.13    dante 	/*
    169  1.13    dante          * Allocate the control structure.
    170  1.13    dante          */
    171  1.19    dante 	sc->sc_control->carriers = malloc(sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    172  1.13    dante 			M_DEVBUF, M_WAITOK);
    173  1.13    dante 	if(!sc->sc_control->carriers) {
    174  1.18  thorpej 		printf("%s: malloc() failed in allocating carrier structures\n",
    175  1.18  thorpej 		       sc->sc_dev.dv_xname);
    176  1.18  thorpej 		return (ENOMEM);
    177  1.13    dante 	}
    178  1.13    dante 
    179  1.13    dante 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    180  1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    181  1.19    dante 			0x10, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    182  1.13    dante 		printf("%s: unable to allocate carrier structures,"
    183  1.13    dante 		       " error = %d\n", sc->sc_dev.dv_xname, error);
    184  1.13    dante 		return (error);
    185  1.13    dante 	}
    186  1.13    dante 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    187  1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    188  1.13    dante 			(caddr_t *) &sc->sc_control->carriers,
    189  1.13    dante 			BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    190  1.13    dante 		printf("%s: unable to map carrier structures,"
    191  1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    192  1.13    dante 		return (error);
    193  1.13    dante 	}
    194  1.13    dante 
    195  1.13    dante 	/*
    196  1.13    dante          * Create and load the DMA map used for the control blocks.
    197  1.13    dante          */
    198  1.13    dante 	if ((error = bus_dmamap_create(sc->sc_dmat,
    199  1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 1,
    200  1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 0,BUS_DMA_NOWAIT,
    201  1.13    dante 			&sc->sc_dmamap_carrier)) != 0) {
    202  1.13    dante 		printf("%s: unable to create carriers DMA map,"
    203  1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    204  1.13    dante 		return (error);
    205  1.13    dante 	}
    206  1.13    dante 	if ((error = bus_dmamap_load(sc->sc_dmat,
    207  1.13    dante 			sc->sc_dmamap_carrier, sc->sc_control->carriers,
    208  1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, NULL,
    209  1.13    dante 			BUS_DMA_NOWAIT)) != 0) {
    210  1.13    dante 		printf("%s: unable to load carriers DMA map,"
    211  1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    212  1.13    dante 		return (error);
    213  1.13    dante 	}
    214  1.13    dante 
    215   1.1    dante 	return (0);
    216   1.1    dante }
    217   1.1    dante 
    218   1.1    dante 
    219   1.1    dante /*
    220  1.13    dante  * Create a set of Carriers and add them to the free list.  Called once
    221  1.13    dante  * by adw_init().  We return the number of Carriers successfully created.
    222  1.13    dante  */
    223  1.13    dante static int
    224  1.13    dante adw_create_carriers(sc)
    225  1.13    dante 	ADW_SOFTC	*sc;
    226  1.13    dante {
    227  1.13    dante 	ADW_CARRIER	*carr;
    228  1.13    dante 	u_int32_t	carr_next = NULL;
    229  1.19    dante 	int		i;
    230  1.13    dante 
    231  1.13    dante 	for(i=0; i < ADW_MAX_CARRIER; i++) {
    232  1.13    dante 		carr = (ADW_CARRIER *)(((u_int8_t *)sc->sc_control->carriers) +
    233  1.19    dante 				(sizeof(ADW_CARRIER) * i));
    234  1.19    dante 		carr->carr_pa = ADW_CARRIER_BADDR(sc, carr);
    235  1.19    dante 		carr->carr_id = i;
    236  1.13    dante 		carr->next_vpa = carr_next;
    237  1.13    dante 		carr_next = carr->carr_pa;
    238  1.13    dante 	}
    239  1.13    dante 	sc->carr_freelist = carr;
    240  1.13    dante 	return (i);
    241  1.13    dante }
    242  1.13    dante 
    243  1.13    dante 
    244  1.13    dante /*
    245  1.13    dante  * Given a physical address, find the Carrier that it corresponds to.
    246  1.13    dante  */
    247  1.19    dante inline ADW_CARRIER *
    248  1.13    dante adw_carrier_phys_kv(sc, carr_phys)
    249  1.13    dante 	ADW_SOFTC	*sc;
    250  1.13    dante 	u_int32_t	carr_phys;
    251  1.13    dante {
    252  1.19    dante 	return (ADW_CARRIER_VADDR(sc, carr_phys));
    253  1.13    dante }
    254  1.13    dante 
    255  1.13    dante 
    256  1.13    dante /*
    257   1.1    dante  * Create a set of ccbs and add them to the free list.  Called once
    258   1.1    dante  * by adw_init().  We return the number of CCBs successfully created.
    259   1.1    dante  */
    260   1.1    dante static int
    261   1.1    dante adw_create_ccbs(sc, ccbstore, count)
    262   1.1    dante 	ADW_SOFTC      *sc;
    263   1.1    dante 	ADW_CCB        *ccbstore;
    264   1.1    dante 	int             count;
    265   1.1    dante {
    266   1.1    dante 	ADW_CCB        *ccb;
    267   1.1    dante 	int             i, error;
    268   1.1    dante 
    269   1.1    dante 	for (i = 0; i < count; i++) {
    270   1.1    dante 		ccb = &ccbstore[i];
    271   1.1    dante 		if ((error = adw_init_ccb(sc, ccb)) != 0) {
    272   1.1    dante 			printf("%s: unable to initialize ccb, error = %d\n",
    273   1.1    dante 			       sc->sc_dev.dv_xname, error);
    274   1.1    dante 			return (i);
    275   1.1    dante 		}
    276   1.1    dante 		TAILQ_INSERT_TAIL(&sc->sc_free_ccb, ccb, chain);
    277   1.1    dante 	}
    278   1.1    dante 
    279   1.1    dante 	return (i);
    280   1.1    dante }
    281   1.1    dante 
    282   1.1    dante 
    283   1.1    dante /*
    284   1.1    dante  * A ccb is put onto the free list.
    285   1.1    dante  */
    286   1.1    dante static void
    287   1.1    dante adw_free_ccb(sc, ccb)
    288   1.1    dante 	ADW_SOFTC      *sc;
    289   1.1    dante 	ADW_CCB        *ccb;
    290   1.1    dante {
    291   1.1    dante 	int             s;
    292   1.1    dante 
    293   1.1    dante 	s = splbio();
    294   1.1    dante 
    295   1.1    dante 	adw_reset_ccb(ccb);
    296   1.1    dante 	TAILQ_INSERT_HEAD(&sc->sc_free_ccb, ccb, chain);
    297   1.1    dante 
    298   1.1    dante 	/*
    299   1.1    dante          * If there were none, wake anybody waiting for one to come free,
    300   1.1    dante          * starting with queued entries.
    301   1.1    dante          */
    302   1.1    dante 	if (ccb->chain.tqe_next == 0)
    303   1.1    dante 		wakeup(&sc->sc_free_ccb);
    304   1.1    dante 
    305   1.1    dante 	splx(s);
    306   1.1    dante }
    307   1.1    dante 
    308   1.1    dante 
    309   1.1    dante static void
    310   1.1    dante adw_reset_ccb(ccb)
    311   1.1    dante 	ADW_CCB        *ccb;
    312   1.1    dante {
    313   1.1    dante 
    314   1.1    dante 	ccb->flags = 0;
    315   1.1    dante }
    316   1.1    dante 
    317   1.1    dante 
    318   1.1    dante static int
    319   1.1    dante adw_init_ccb(sc, ccb)
    320   1.1    dante 	ADW_SOFTC      *sc;
    321   1.1    dante 	ADW_CCB        *ccb;
    322   1.1    dante {
    323   1.7    dante 	int	hashnum, error;
    324   1.1    dante 
    325   1.1    dante 	/*
    326   1.1    dante          * Create the DMA map for this CCB.
    327   1.1    dante          */
    328   1.1    dante 	error = bus_dmamap_create(sc->sc_dmat,
    329   1.1    dante 				  (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
    330   1.1    dante 			 ADW_MAX_SG_LIST, (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
    331   1.1    dante 		   0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ccb->dmamap_xfer);
    332   1.1    dante 	if (error) {
    333  1.13    dante 		printf("%s: unable to create CCB DMA map, error = %d\n",
    334   1.1    dante 		       sc->sc_dev.dv_xname, error);
    335   1.1    dante 		return (error);
    336   1.1    dante 	}
    337   1.7    dante 
    338   1.7    dante 	/*
    339   1.7    dante 	 * put in the phystokv hash table
    340   1.7    dante 	 * Never gets taken out.
    341   1.7    dante 	 */
    342   1.7    dante 	ccb->hashkey = sc->sc_dmamap_control->dm_segs[0].ds_addr +
    343   1.7    dante 	    ADW_CCB_OFF(ccb);
    344   1.7    dante 	hashnum = CCB_HASH(ccb->hashkey);
    345   1.7    dante 	ccb->nexthash = sc->sc_ccbhash[hashnum];
    346   1.7    dante 	sc->sc_ccbhash[hashnum] = ccb;
    347   1.1    dante 	adw_reset_ccb(ccb);
    348   1.1    dante 	return (0);
    349   1.1    dante }
    350   1.1    dante 
    351   1.1    dante 
    352   1.1    dante /*
    353   1.1    dante  * Get a free ccb
    354   1.1    dante  *
    355   1.1    dante  * If there are none, see if we can allocate a new one
    356   1.1    dante  */
    357   1.1    dante static ADW_CCB *
    358   1.1    dante adw_get_ccb(sc, flags)
    359   1.1    dante 	ADW_SOFTC      *sc;
    360   1.1    dante 	int             flags;
    361   1.1    dante {
    362   1.1    dante 	ADW_CCB        *ccb = 0;
    363   1.1    dante 	int             s;
    364   1.1    dante 
    365   1.1    dante 	s = splbio();
    366   1.1    dante 
    367   1.1    dante 	/*
    368   1.1    dante          * If we can and have to, sleep waiting for one to come free
    369   1.1    dante          * but only if we can't allocate a new one.
    370   1.1    dante          */
    371   1.1    dante 	for (;;) {
    372   1.1    dante 		ccb = sc->sc_free_ccb.tqh_first;
    373   1.1    dante 		if (ccb) {
    374   1.1    dante 			TAILQ_REMOVE(&sc->sc_free_ccb, ccb, chain);
    375   1.1    dante 			break;
    376   1.1    dante 		}
    377  1.12  thorpej 		if ((flags & XS_CTL_NOSLEEP) != 0)
    378   1.1    dante 			goto out;
    379   1.1    dante 
    380   1.1    dante 		tsleep(&sc->sc_free_ccb, PRIBIO, "adwccb", 0);
    381   1.1    dante 	}
    382   1.1    dante 
    383   1.1    dante 	ccb->flags |= CCB_ALLOC;
    384   1.1    dante 
    385   1.1    dante out:
    386   1.1    dante 	splx(s);
    387   1.1    dante 	return (ccb);
    388   1.1    dante }
    389   1.1    dante 
    390   1.1    dante 
    391   1.1    dante /*
    392   1.7    dante  * Given a physical address, find the ccb that it corresponds to.
    393   1.7    dante  */
    394   1.7    dante ADW_CCB *
    395   1.7    dante adw_ccb_phys_kv(sc, ccb_phys)
    396   1.7    dante 	ADW_SOFTC	*sc;
    397   1.9  thorpej 	u_int32_t	ccb_phys;
    398   1.7    dante {
    399   1.7    dante 	int hashnum = CCB_HASH(ccb_phys);
    400   1.7    dante 	ADW_CCB *ccb = sc->sc_ccbhash[hashnum];
    401   1.7    dante 
    402   1.7    dante 	while (ccb) {
    403   1.7    dante 		if (ccb->hashkey == ccb_phys)
    404   1.7    dante 			break;
    405   1.7    dante 		ccb = ccb->nexthash;
    406   1.7    dante 	}
    407   1.7    dante 	return (ccb);
    408   1.7    dante }
    409   1.7    dante 
    410   1.7    dante 
    411   1.7    dante /*
    412   1.1    dante  * Queue a CCB to be sent to the controller, and send it if possible.
    413   1.1    dante  */
    414  1.13    dante static int
    415  1.13    dante adw_queue_ccb(sc, ccb, retry)
    416   1.1    dante 	ADW_SOFTC      *sc;
    417   1.1    dante 	ADW_CCB        *ccb;
    418  1.13    dante 	int		retry;
    419   1.1    dante {
    420  1.19    dante 	int		errcode = ADW_SUCCESS;
    421   1.1    dante 
    422  1.19    dante 	if(!retry) {
    423  1.13    dante 		TAILQ_INSERT_TAIL(&sc->sc_waiting_ccb, ccb, chain);
    424  1.19    dante 	}
    425   1.1    dante 
    426  1.13    dante 	while ((ccb = sc->sc_waiting_ccb.tqh_first) != NULL) {
    427   1.1    dante 
    428  1.13    dante 		errcode = AdvExeScsiQueue(sc, &ccb->scsiq);
    429  1.13    dante 		switch(errcode) {
    430  1.13    dante 		case ADW_SUCCESS:
    431  1.13    dante 			break;
    432   1.1    dante 
    433  1.13    dante 		case ADW_BUSY:
    434  1.13    dante 			printf("ADW_BUSY\n");
    435  1.13    dante 			return(ADW_BUSY);
    436  1.13    dante 
    437  1.13    dante 		case ADW_ERROR:
    438  1.13    dante 			printf("ADW_ERROR\n");
    439  1.13    dante 			TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
    440  1.13    dante 			return(ADW_ERROR);
    441  1.13    dante 		}
    442  1.11    dante 
    443   1.1    dante 		TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
    444  1.19    dante 		TAILQ_INSERT_TAIL(&sc->sc_pending_ccb, ccb, chain);
    445   1.1    dante 
    446  1.12  thorpej 		if ((ccb->xs->xs_control & XS_CTL_POLL) == 0)
    447  1.15  thorpej 			callout_reset(&ccb->xs->xs_callout,
    448  1.15  thorpej 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
    449   1.1    dante 	}
    450  1.13    dante 
    451  1.13    dante 	return(errcode);
    452   1.1    dante }
    453   1.1    dante 
    454   1.1    dante 
    455   1.1    dante /******************************************************************************/
    456   1.7    dante /*                           SCSI layer interfacing routines                  */
    457   1.1    dante /******************************************************************************/
    458   1.1    dante 
    459   1.1    dante 
    460   1.1    dante int
    461   1.1    dante adw_init(sc)
    462   1.1    dante 	ADW_SOFTC      *sc;
    463   1.1    dante {
    464   1.2    dante 	u_int16_t       warn_code;
    465   1.1    dante 
    466   1.1    dante 
    467   1.1    dante 	sc->cfg.lib_version = (ADW_LIB_VERSION_MAJOR << 8) |
    468   1.2    dante 		ADW_LIB_VERSION_MINOR;
    469   1.1    dante 	sc->cfg.chip_version =
    470   1.1    dante 		ADW_GET_CHIP_VERSION(sc->sc_iot, sc->sc_ioh, sc->bus_type);
    471   1.1    dante 
    472   1.1    dante 	/*
    473   1.1    dante 	 * Reset the chip to start and allow register writes.
    474   1.1    dante 	 */
    475   1.1    dante 	if (ADW_FIND_SIGNATURE(sc->sc_iot, sc->sc_ioh) == 0) {
    476   1.1    dante 		panic("adw_init: adw_find_signature failed");
    477   1.2    dante 	} else {
    478   1.1    dante 		AdvResetChip(sc->sc_iot, sc->sc_ioh);
    479   1.1    dante 
    480  1.16    dante 		switch(sc->chip_type) {
    481  1.16    dante 		case ADV_CHIP_ASC3550:
    482  1.16    dante 			warn_code = AdvInitFrom3550EEP(sc);
    483  1.16    dante 			break;
    484  1.16    dante 
    485  1.16    dante 		case ADV_CHIP_ASC38C0800:
    486  1.16    dante 			warn_code = AdvInitFrom38C0800EEP(sc);
    487  1.16    dante 			break;
    488  1.16    dante 
    489  1.16    dante 		case ADV_CHIP_ASC38C1600:
    490  1.16    dante 			warn_code = AdvInitFrom38C1600EEP(sc);
    491  1.16    dante 			break;
    492  1.16    dante 
    493  1.16    dante 		default:
    494  1.16    dante 			return -1;
    495  1.16    dante 		}
    496  1.13    dante 
    497   1.2    dante 		if (warn_code & ASC_WARN_EEPROM_CHKSUM)
    498   1.1    dante 			printf("%s: Bad checksum found. "
    499   1.2    dante 			       "Setting default values\n",
    500   1.2    dante 			       sc->sc_dev.dv_xname);
    501   1.2    dante 		if (warn_code & ASC_WARN_EEPROM_TERMINATION)
    502   1.1    dante 			printf("%s: Bad bus termination setting."
    503   1.2    dante 			       "Using automatic termination.\n",
    504   1.2    dante 			       sc->sc_dev.dv_xname);
    505   1.1    dante 	}
    506   1.1    dante 
    507  1.13    dante 	sc->isr_callback = (ADW_CALLBACK) adw_isr_callback;
    508  1.13    dante 	sc->async_callback = (ADW_CALLBACK) adw_async_callback;
    509   1.1    dante 
    510  1.16    dante 	return 0;
    511   1.1    dante }
    512   1.1    dante 
    513   1.1    dante 
    514   1.1    dante void
    515   1.1    dante adw_attach(sc)
    516   1.1    dante 	ADW_SOFTC      *sc;
    517   1.1    dante {
    518   1.1    dante 	int             i, error;
    519   1.1    dante 
    520   1.1    dante 
    521  1.13    dante 	TAILQ_INIT(&sc->sc_free_ccb);
    522  1.13    dante 	TAILQ_INIT(&sc->sc_waiting_ccb);
    523  1.19    dante 	TAILQ_INIT(&sc->sc_pending_ccb);
    524  1.13    dante 	TAILQ_INIT(&sc->sc_queue);
    525  1.13    dante 
    526  1.13    dante 
    527  1.13    dante 	/*
    528  1.13    dante          * Allocate the Control Blocks.
    529  1.13    dante          */
    530  1.13    dante 	error = adw_alloc_controls(sc);
    531  1.13    dante 	if (error)
    532  1.13    dante 		return; /* (error) */ ;
    533  1.13    dante 
    534  1.13    dante 	bzero(sc->sc_control, sizeof(struct adw_control));
    535  1.13    dante 
    536  1.13    dante 	/*
    537  1.13    dante 	 * Create and initialize the Control Blocks.
    538  1.13    dante 	 */
    539  1.13    dante 	i = adw_create_ccbs(sc, sc->sc_control->ccbs, ADW_MAX_CCB);
    540  1.13    dante 	if (i == 0) {
    541  1.13    dante 		printf("%s: unable to create Control Blocks\n",
    542  1.13    dante 		       sc->sc_dev.dv_xname);
    543  1.13    dante 		return; /* (ENOMEM) */ ;
    544  1.13    dante 	} else if (i != ADW_MAX_CCB) {
    545  1.13    dante 		printf("%s: WARNING: only %d of %d Control Blocks"
    546  1.13    dante 		       " created\n",
    547  1.13    dante 		       sc->sc_dev.dv_xname, i, ADW_MAX_CCB);
    548  1.13    dante 	}
    549  1.13    dante 
    550  1.13    dante 	/*
    551  1.13    dante 	 * Create and initialize the Carriers.
    552  1.13    dante 	 */
    553  1.13    dante 	error = adw_alloc_carriers(sc);
    554  1.13    dante 	if (error)
    555  1.13    dante 		return; /* (error) */ ;
    556  1.13    dante 
    557  1.19    dante 	bzero(sc->sc_control->carriers, sizeof(ADW_CARRIER) * ADW_MAX_CARRIER);
    558  1.13    dante 
    559  1.13    dante 	i = adw_create_carriers(sc);
    560  1.13    dante 	if (i == 0) {
    561  1.13    dante 		printf("%s: unable to create Carriers\n",
    562  1.13    dante 		       sc->sc_dev.dv_xname);
    563  1.13    dante 		return; /* (ENOMEM) */ ;
    564  1.13    dante 	} else if (i != ADW_MAX_CARRIER) {
    565  1.13    dante 		printf("%s: WARNING: only %d of %d Carriers created\n",
    566  1.13    dante 		       sc->sc_dev.dv_xname, i, ADW_MAX_CARRIER);
    567  1.13    dante 	}
    568  1.13    dante 
    569  1.13    dante 
    570   1.1    dante 	/*
    571  1.16    dante 	 * Initialize the adapter
    572   1.1    dante 	 */
    573  1.16    dante 	switch(sc->chip_type) {
    574  1.16    dante 	case ADV_CHIP_ASC3550:
    575  1.16    dante 		error = AdvInitAsc3550Driver(sc);
    576  1.16    dante 		break;
    577  1.16    dante 
    578  1.16    dante 	case ADV_CHIP_ASC38C0800:
    579  1.16    dante 		error = AdvInitAsc38C0800Driver(sc);
    580  1.16    dante 		break;
    581  1.16    dante 
    582  1.16    dante 	case ADV_CHIP_ASC38C1600:
    583  1.16    dante 		error = AdvInitAsc38C1600Driver(sc);
    584  1.16    dante 		break;
    585  1.16    dante 
    586  1.16    dante 	default:
    587  1.16    dante 		return;
    588  1.16    dante 	}
    589  1.16    dante 
    590  1.13    dante 	switch (error) {
    591  1.19    dante 	case ASC_IERR_BIST_PRE_TEST:
    592  1.19    dante 		panic("%s: BIST pre-test error",
    593  1.19    dante 		      sc->sc_dev.dv_xname);
    594  1.19    dante 		break;
    595  1.19    dante 
    596  1.19    dante 	case ASC_IERR_BIST_RAM_TEST:
    597  1.19    dante 		panic("%s: BIST RAM test error",
    598  1.19    dante 		      sc->sc_dev.dv_xname);
    599  1.19    dante 		break;
    600  1.19    dante 
    601   1.2    dante 	case ASC_IERR_MCODE_CHKSUM:
    602   1.2    dante 		panic("%s: Microcode checksum error",
    603   1.2    dante 		      sc->sc_dev.dv_xname);
    604   1.2    dante 		break;
    605   1.2    dante 
    606   1.2    dante 	case ASC_IERR_ILLEGAL_CONNECTION:
    607   1.2    dante 		panic("%s: All three connectors are in use",
    608   1.2    dante 		      sc->sc_dev.dv_xname);
    609   1.2    dante 		break;
    610   1.2    dante 
    611   1.2    dante 	case ASC_IERR_REVERSED_CABLE:
    612   1.2    dante 		panic("%s: Cable is reversed",
    613   1.2    dante 		      sc->sc_dev.dv_xname);
    614   1.2    dante 		break;
    615   1.2    dante 
    616  1.19    dante 	case ASC_IERR_HVD_DEVICE:
    617  1.19    dante 		panic("%s: HVD attached to LVD connector",
    618  1.19    dante 		      sc->sc_dev.dv_xname);
    619  1.19    dante 		break;
    620  1.19    dante 
    621   1.2    dante 	case ASC_IERR_SINGLE_END_DEVICE:
    622   1.2    dante 		panic("%s: single-ended device is attached to"
    623   1.2    dante 		      " one of the connectors",
    624   1.2    dante 		      sc->sc_dev.dv_xname);
    625   1.2    dante 		break;
    626  1.13    dante 
    627  1.13    dante 	case ASC_IERR_NO_CARRIER:
    628  1.13    dante 		panic("%s: no carrier",
    629  1.13    dante 		      sc->sc_dev.dv_xname);
    630  1.13    dante 		break;
    631  1.13    dante 
    632  1.13    dante 	case ASC_WARN_BUSRESET_ERROR:
    633  1.13    dante 		printf("%s: WARNING: Bus Reset Error\n",
    634  1.13    dante 		      sc->sc_dev.dv_xname);
    635  1.13    dante 		break;
    636   1.1    dante 	}
    637   1.1    dante 
    638   1.4  thorpej 	/*
    639   1.4  thorpej 	 * Fill in the adapter.
    640   1.4  thorpej 	 */
    641   1.4  thorpej 	sc->sc_adapter.scsipi_cmd = adw_scsi_cmd;
    642   1.4  thorpej 	sc->sc_adapter.scsipi_minphys = adwminphys;
    643   1.1    dante 
    644   1.1    dante 	/*
    645   1.1    dante          * fill in the prototype scsipi_link.
    646   1.1    dante          */
    647   1.1    dante 	sc->sc_link.scsipi_scsi.channel = SCSI_CHANNEL_ONLY_ONE;
    648   1.1    dante 	sc->sc_link.adapter_softc = sc;
    649   1.1    dante 	sc->sc_link.scsipi_scsi.adapter_target = sc->chip_scsi_id;
    650   1.4  thorpej 	sc->sc_link.adapter = &sc->sc_adapter;
    651   1.1    dante 	sc->sc_link.device = &adw_dev;
    652   1.1    dante 	sc->sc_link.openings = 4;
    653   1.1    dante 	sc->sc_link.scsipi_scsi.max_target = ADW_MAX_TID;
    654   1.5   mjacob 	sc->sc_link.scsipi_scsi.max_lun = 7;
    655   1.1    dante 	sc->sc_link.type = BUS_SCSI;
    656   1.1    dante 
    657   1.1    dante 
    658   1.1    dante 	config_found(&sc->sc_dev, &sc->sc_link, scsiprint);
    659   1.1    dante }
    660   1.1    dante 
    661   1.1    dante 
    662   1.1    dante static void
    663   1.1    dante adwminphys(bp)
    664   1.1    dante 	struct buf     *bp;
    665   1.1    dante {
    666   1.1    dante 
    667   1.1    dante 	if (bp->b_bcount > ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE))
    668   1.1    dante 		bp->b_bcount = ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE);
    669   1.1    dante 	minphys(bp);
    670   1.1    dante }
    671   1.1    dante 
    672   1.1    dante 
    673   1.1    dante /*
    674   1.2    dante  * start a scsi operation given the command and the data address.
    675   1.2    dante  * Also needs the unit, target and lu.
    676   1.1    dante  */
    677   1.1    dante static int
    678   1.1    dante adw_scsi_cmd(xs)
    679   1.1    dante 	struct scsipi_xfer *xs;
    680   1.1    dante {
    681   1.1    dante 	struct scsipi_link *sc_link = xs->sc_link;
    682   1.1    dante 	ADW_SOFTC      *sc = sc_link->adapter_softc;
    683   1.1    dante 	ADW_CCB        *ccb;
    684  1.14  thorpej 	int             s, fromqueue = 1, dontqueue = 0, nowait = 0, retry = 0;
    685  1.14  thorpej 	int		flags;
    686   1.1    dante 
    687   1.1    dante 	s = splbio();		/* protect the queue */
    688   1.1    dante 
    689   1.1    dante 	/*
    690   1.1    dante          * If we're running the queue from adw_done(), we've been
    691   1.1    dante          * called with the first queue entry as our argument.
    692   1.1    dante          */
    693   1.6  thorpej 	if (xs == TAILQ_FIRST(&sc->sc_queue)) {
    694   1.6  thorpej 		TAILQ_REMOVE(&sc->sc_queue, xs, adapter_q);
    695   1.1    dante 		fromqueue = 1;
    696  1.14  thorpej 		nowait = 1;
    697   1.1    dante 	} else {
    698   1.1    dante 
    699   1.1    dante 		/* Polled requests can't be queued for later. */
    700  1.12  thorpej 		dontqueue = xs->xs_control & XS_CTL_POLL;
    701   1.1    dante 
    702   1.1    dante 		/*
    703   1.1    dante                  * If there are jobs in the queue, run them first.
    704   1.1    dante                  */
    705   1.6  thorpej 		if (TAILQ_FIRST(&sc->sc_queue) != NULL) {
    706   1.1    dante 			/*
    707   1.1    dante                          * If we can't queue, we have to abort, since
    708   1.1    dante                          * we have to preserve order.
    709   1.1    dante                          */
    710   1.1    dante 			if (dontqueue) {
    711   1.1    dante 				splx(s);
    712   1.1    dante 				xs->error = XS_DRIVER_STUFFUP;
    713   1.1    dante 				return (TRY_AGAIN_LATER);
    714   1.1    dante 			}
    715   1.1    dante 			/*
    716   1.1    dante                          * Swap with the first queue entry.
    717   1.1    dante                          */
    718   1.6  thorpej 			TAILQ_INSERT_TAIL(&sc->sc_queue, xs, adapter_q);
    719   1.6  thorpej 			xs = TAILQ_FIRST(&sc->sc_queue);
    720   1.6  thorpej 			TAILQ_REMOVE(&sc->sc_queue, xs, adapter_q);
    721   1.1    dante 			fromqueue = 1;
    722   1.1    dante 		}
    723   1.1    dante 	}
    724   1.1    dante 
    725   1.1    dante 
    726   1.1    dante 	/*
    727   1.1    dante          * get a ccb to use. If the transfer
    728   1.1    dante          * is from a buf (possibly from interrupt time)
    729   1.1    dante          * then we can't allow it to sleep
    730   1.1    dante          */
    731   1.1    dante 
    732  1.14  thorpej 	flags = xs->xs_control;
    733  1.14  thorpej 	if (nowait)
    734  1.14  thorpej 		flags |= XS_CTL_NOSLEEP;
    735  1.14  thorpej 	if ((ccb = adw_get_ccb(sc, flags)) == NULL) {
    736   1.1    dante 		/*
    737   1.1    dante                  * If we can't queue, we lose.
    738   1.1    dante                  */
    739   1.1    dante 		if (dontqueue) {
    740   1.1    dante 			splx(s);
    741   1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
    742   1.1    dante 			return (TRY_AGAIN_LATER);
    743   1.1    dante 		}
    744   1.1    dante 		/*
    745   1.1    dante                  * Stuff ourselves into the queue, in front
    746   1.1    dante                  * if we came off in the first place.
    747   1.1    dante                  */
    748   1.6  thorpej 		if (fromqueue)
    749   1.6  thorpej 			TAILQ_INSERT_HEAD(&sc->sc_queue, xs, adapter_q);
    750   1.6  thorpej 		else
    751   1.6  thorpej 			TAILQ_INSERT_TAIL(&sc->sc_queue, xs, adapter_q);
    752   1.1    dante 		splx(s);
    753   1.1    dante 		return (SUCCESSFULLY_QUEUED);
    754   1.1    dante 	}
    755   1.1    dante 	splx(s);		/* done playing with the queue */
    756   1.1    dante 
    757   1.1    dante 	ccb->xs = xs;
    758   1.1    dante 	ccb->timeout = xs->timeout;
    759   1.1    dante 
    760  1.14  thorpej 	if (adw_build_req(xs, ccb, flags)) {
    761  1.13    dante retryagain:
    762  1.13    dante 		s = splbio();
    763  1.13    dante 		retry = adw_queue_ccb(sc, ccb, retry);
    764  1.13    dante 		splx(s);
    765  1.13    dante 
    766  1.13    dante 		switch(retry) {
    767  1.13    dante 		case ADW_BUSY:
    768  1.13    dante 			goto retryagain;
    769  1.13    dante 
    770  1.13    dante 		case ADW_ERROR:
    771  1.13    dante 			xs->error = XS_DRIVER_STUFFUP;
    772  1.13    dante 			return (COMPLETE);
    773  1.13    dante 		}
    774   1.1    dante 
    775   1.1    dante 		/*
    776   1.1    dante 	         * Usually return SUCCESSFULLY QUEUED
    777   1.1    dante 	         */
    778  1.12  thorpej 		if ((xs->xs_control & XS_CTL_POLL) == 0)
    779   1.1    dante 			return (SUCCESSFULLY_QUEUED);
    780   1.1    dante 
    781   1.1    dante 		/*
    782   1.1    dante 	         * If we can't use interrupts, poll on completion
    783   1.1    dante 	         */
    784   1.1    dante 		if (adw_poll(sc, xs, ccb->timeout)) {
    785   1.1    dante 			adw_timeout(ccb);
    786   1.1    dante 			if (adw_poll(sc, xs, ccb->timeout))
    787   1.1    dante 				adw_timeout(ccb);
    788   1.1    dante 		}
    789   1.1    dante 	}
    790   1.2    dante 	return (COMPLETE);
    791   1.1    dante }
    792   1.1    dante 
    793   1.1    dante 
    794   1.1    dante /*
    795   1.1    dante  * Build a request structure for the Wide Boards.
    796   1.1    dante  */
    797   1.1    dante static int
    798  1.14  thorpej adw_build_req(xs, ccb, flags)
    799   1.2    dante 	struct scsipi_xfer *xs;
    800   1.2    dante 	ADW_CCB        *ccb;
    801  1.14  thorpej 	int		flags;
    802   1.1    dante {
    803   1.2    dante 	struct scsipi_link *sc_link = xs->sc_link;
    804   1.2    dante 	ADW_SOFTC      *sc = sc_link->adapter_softc;
    805   1.2    dante 	bus_dma_tag_t   dmat = sc->sc_dmat;
    806   1.2    dante 	ADW_SCSI_REQ_Q *scsiqp;
    807   1.2    dante 	int             error;
    808   1.1    dante 
    809   1.1    dante 	scsiqp = &ccb->scsiq;
    810   1.1    dante 	bzero(scsiqp, sizeof(ADW_SCSI_REQ_Q));
    811   1.1    dante 
    812   1.1    dante 	/*
    813   1.7    dante 	 * Set the ADW_SCSI_REQ_Q 'ccb_ptr' to point to the
    814   1.7    dante 	 * physical CCB structure.
    815   1.1    dante 	 */
    816  1.10  thorpej 	scsiqp->ccb_ptr = ccb->hashkey;
    817   1.1    dante 
    818   1.1    dante 	/*
    819   1.1    dante 	 * Build the ADW_SCSI_REQ_Q request.
    820   1.1    dante 	 */
    821   1.1    dante 
    822   1.1    dante 	/*
    823   1.1    dante 	 * Set CDB length and copy it to the request structure.
    824  1.16    dante 	 * For wide  boards a CDB length maximum of 16 bytes
    825  1.16    dante 	 * is supported.
    826   1.1    dante 	 */
    827  1.16    dante 	bcopy(xs->cmd, &scsiqp->cdb, ((scsiqp->cdb_len = xs->cmdlen) <= 12)?
    828  1.16    dante 			xs->cmdlen : 12 );
    829  1.16    dante 	if(xs->cmdlen > 12)
    830  1.16    dante 		bcopy(&(xs->cmd[12]),  &scsiqp->cdb16, xs->cmdlen - 12);
    831   1.1    dante 
    832   1.1    dante 	scsiqp->target_id = sc_link->scsipi_scsi.target;
    833   1.1    dante 	scsiqp->target_lun = sc_link->scsipi_scsi.lun;
    834   1.1    dante 
    835   1.7    dante 	scsiqp->vsense_addr = &ccb->scsi_sense;
    836  1.13    dante 	scsiqp->sense_addr = sc->sc_dmamap_control->dm_segs[0].ds_addr +
    837  1.13    dante 			ADW_CCB_OFF(ccb) + offsetof(struct adw_ccb, scsi_sense);
    838  1.13    dante /*	scsiqp->sense_addr = ccb->hashkey +
    839  1.10  thorpej 	    offsetof(struct adw_ccb, scsi_sense);
    840  1.13    dante */	scsiqp->sense_len = sizeof(struct scsipi_sense_data);
    841   1.1    dante 
    842   1.1    dante 	/*
    843   1.1    dante 	 * Build ADW_SCSI_REQ_Q for a scatter-gather buffer command.
    844   1.1    dante 	 */
    845   1.1    dante 	if (xs->datalen) {
    846   1.1    dante 		/*
    847   1.1    dante                  * Map the DMA transfer.
    848   1.1    dante                  */
    849   1.1    dante #ifdef TFS
    850  1.12  thorpej 		if (xs->xs_control & SCSI_DATA_UIO) {
    851   1.1    dante 			error = bus_dmamap_load_uio(dmat,
    852   1.2    dante 				ccb->dmamap_xfer, (struct uio *) xs->data,
    853  1.14  thorpej 				(flags & XS_CTL_NOSLEEP) ?
    854  1.12  thorpej 				BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
    855   1.1    dante 		} else
    856  1.13    dante #endif		/* TFS */
    857   1.1    dante 		{
    858   1.1    dante 			error = bus_dmamap_load(dmat,
    859   1.2    dante 			      ccb->dmamap_xfer, xs->data, xs->datalen, NULL,
    860  1.14  thorpej 				(flags & XS_CTL_NOSLEEP) ?
    861  1.12  thorpej 				BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
    862   1.1    dante 		}
    863   1.1    dante 
    864   1.1    dante 		if (error) {
    865   1.1    dante 			if (error == EFBIG) {
    866   1.1    dante 				printf("%s: adw_scsi_cmd, more than %d dma"
    867   1.1    dante 				       " segments\n",
    868   1.1    dante 				       sc->sc_dev.dv_xname, ADW_MAX_SG_LIST);
    869   1.1    dante 			} else {
    870   1.1    dante 				printf("%s: adw_scsi_cmd, error %d loading"
    871   1.1    dante 				       " dma map\n",
    872   1.1    dante 				       sc->sc_dev.dv_xname, error);
    873   1.1    dante 			}
    874   1.1    dante 
    875   1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
    876   1.1    dante 			adw_free_ccb(sc, ccb);
    877   1.1    dante 			return (0);
    878   1.1    dante 		}
    879   1.1    dante 		bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
    880   1.1    dante 				ccb->dmamap_xfer->dm_mapsize,
    881  1.13    dante 				(xs->xs_control & XS_CTL_DATA_IN) ?
    882  1.13    dante 				BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    883   1.1    dante 
    884   1.1    dante 		/*
    885   1.1    dante 		 * Build scatter-gather list.
    886   1.1    dante 		 */
    887   1.1    dante 		scsiqp->data_cnt = xs->datalen;
    888   1.7    dante 		scsiqp->vdata_addr = xs->data;
    889   1.1    dante 		scsiqp->data_addr = ccb->dmamap_xfer->dm_segs[0].ds_addr;
    890   1.7    dante 		bzero(ccb->sg_block, sizeof(ADW_SG_BLOCK) * ADW_NUM_SG_BLOCK);
    891   1.7    dante 		adw_build_sglist(ccb, scsiqp, ccb->sg_block);
    892   1.1    dante 	} else {
    893   1.1    dante 		/*
    894   1.1    dante                  * No data xfer, use non S/G values.
    895   1.1    dante                  */
    896   1.1    dante 		scsiqp->data_cnt = 0;
    897   1.1    dante 		scsiqp->vdata_addr = 0;
    898   1.1    dante 		scsiqp->data_addr = 0;
    899   1.1    dante 	}
    900   1.1    dante 
    901   1.1    dante 	return (1);
    902   1.1    dante }
    903   1.1    dante 
    904   1.1    dante 
    905   1.1    dante /*
    906   1.1    dante  * Build scatter-gather list for Wide Boards.
    907   1.1    dante  */
    908   1.1    dante static void
    909   1.7    dante adw_build_sglist(ccb, scsiqp, sg_block)
    910   1.2    dante 	ADW_CCB        *ccb;
    911   1.2    dante 	ADW_SCSI_REQ_Q *scsiqp;
    912   1.7    dante 	ADW_SG_BLOCK   *sg_block;
    913   1.1    dante {
    914   1.9  thorpej 	u_long          sg_block_next_addr;	/* block and its next */
    915   1.9  thorpej 	u_int32_t       sg_block_physical_addr;
    916  1.13    dante 	int             i;	/* how many SG entries */
    917   1.1    dante 	bus_dma_segment_t *sg_list = &ccb->dmamap_xfer->dm_segs[0];
    918   1.2    dante 	int             sg_elem_cnt = ccb->dmamap_xfer->dm_nsegs;
    919   1.1    dante 
    920   1.1    dante 
    921   1.9  thorpej 	sg_block_next_addr = (u_long) sg_block;	/* allow math operation */
    922  1.10  thorpej 	sg_block_physical_addr = ccb->hashkey +
    923  1.10  thorpej 	    offsetof(struct adw_ccb, sg_block[0]);
    924   1.1    dante 	scsiqp->sg_real_addr = sg_block_physical_addr;
    925   1.1    dante 
    926   1.1    dante 	/*
    927   1.1    dante 	 * If there are more than NO_OF_SG_PER_BLOCK dma segments (hw sg-list)
    928   1.1    dante 	 * then split the request into multiple sg-list blocks.
    929   1.1    dante 	 */
    930   1.1    dante 
    931   1.2    dante 	do {
    932   1.2    dante 		for (i = 0; i < NO_OF_SG_PER_BLOCK; i++) {
    933   1.1    dante 			sg_block->sg_list[i].sg_addr = sg_list->ds_addr;
    934   1.1    dante 			sg_block->sg_list[i].sg_count = sg_list->ds_len;
    935   1.1    dante 
    936   1.2    dante 			if (--sg_elem_cnt == 0) {
    937   1.1    dante 				/* last entry, get out */
    938  1.13    dante 				sg_block->sg_cnt = i + i;
    939   1.2    dante 				sg_block->sg_ptr = NULL; /* next link = NULL */
    940   1.1    dante 				return;
    941   1.1    dante 			}
    942   1.1    dante 			sg_list++;
    943   1.1    dante 		}
    944   1.1    dante 		sg_block_next_addr += sizeof(ADW_SG_BLOCK);
    945   1.1    dante 		sg_block_physical_addr += sizeof(ADW_SG_BLOCK);
    946   1.1    dante 
    947  1.13    dante 		sg_block->sg_cnt = NO_OF_SG_PER_BLOCK;
    948   1.9  thorpej 		sg_block->sg_ptr = sg_block_physical_addr;
    949   1.2    dante 		sg_block = (ADW_SG_BLOCK *) sg_block_next_addr;	/* virt. addr */
    950  1.10  thorpej 	} while (1);
    951   1.1    dante }
    952   1.1    dante 
    953   1.1    dante 
    954   1.1    dante int
    955   1.1    dante adw_intr(arg)
    956   1.1    dante 	void           *arg;
    957   1.1    dante {
    958   1.1    dante 	ADW_SOFTC      *sc = arg;
    959   1.1    dante 	struct scsipi_xfer *xs;
    960   1.1    dante 
    961   1.1    dante 
    962  1.13    dante 	if(AdvISR(sc) != ADW_FALSE) {
    963  1.13    dante 		/*
    964  1.13    dante 	         * If there are queue entries in the software queue, try to
    965  1.13    dante 	         * run the first one.  We should be more or less guaranteed
    966  1.13    dante 	         * to succeed, since we just freed a CCB.
    967  1.13    dante 	         *
    968  1.13    dante 	         * NOTE: adw_scsi_cmd() relies on our calling it with
    969  1.13    dante 	         * the first entry in the queue.
    970  1.13    dante 	         */
    971  1.13    dante 		if ((xs = TAILQ_FIRST(&sc->sc_queue)) != NULL)
    972  1.13    dante 			(void) adw_scsi_cmd(xs);
    973  1.16    dante 
    974  1.16    dante 		return (1);
    975  1.13    dante 	}
    976   1.1    dante 
    977  1.16    dante 	return (0);
    978   1.1    dante }
    979   1.1    dante 
    980   1.1    dante 
    981   1.1    dante /*
    982   1.1    dante  * Poll a particular unit, looking for a particular xs
    983   1.1    dante  */
    984   1.1    dante static int
    985   1.1    dante adw_poll(sc, xs, count)
    986   1.1    dante 	ADW_SOFTC      *sc;
    987   1.1    dante 	struct scsipi_xfer *xs;
    988   1.1    dante 	int             count;
    989   1.1    dante {
    990   1.1    dante 
    991   1.1    dante 	/* timeouts are in msec, so we loop in 1000 usec cycles */
    992   1.1    dante 	while (count) {
    993   1.1    dante 		adw_intr(sc);
    994  1.12  thorpej 		if (xs->xs_status & XS_STS_DONE)
    995   1.1    dante 			return (0);
    996   1.1    dante 		delay(1000);	/* only happens in boot so ok */
    997   1.1    dante 		count--;
    998   1.1    dante 	}
    999   1.1    dante 	return (1);
   1000   1.1    dante }
   1001   1.1    dante 
   1002   1.1    dante 
   1003   1.1    dante static void
   1004   1.1    dante adw_timeout(arg)
   1005   1.1    dante 	void           *arg;
   1006   1.1    dante {
   1007   1.1    dante 	ADW_CCB        *ccb = arg;
   1008   1.1    dante 	struct scsipi_xfer *xs = ccb->xs;
   1009   1.1    dante 	struct scsipi_link *sc_link = xs->sc_link;
   1010   1.1    dante 	ADW_SOFTC      *sc = sc_link->adapter_softc;
   1011   1.1    dante 	int             s;
   1012   1.1    dante 
   1013   1.1    dante 	scsi_print_addr(sc_link);
   1014   1.1    dante 	printf("timed out");
   1015   1.1    dante 
   1016   1.1    dante 	s = splbio();
   1017   1.1    dante 
   1018   1.1    dante 	/*
   1019  1.19    dante          * If it has been through before, then previous aborts failed,
   1020   1.1    dante          * don't try abort again, reset the bus instead.
   1021   1.1    dante          */
   1022  1.11    dante 	if (ccb->flags & CCB_ABORTED) {
   1023  1.11    dante 	/*
   1024  1.11    dante 	 * Abort Timed Out
   1025  1.19    dante 	 *
   1026  1.19    dante 	 * No more opportunities. Lets try resetting the bus!
   1027  1.11    dante 	 */
   1028  1.19    dante 		callout_stop(&xs->xs_callout);
   1029  1.19    dante 
   1030  1.11    dante 		printf(" AGAIN. Resetting SCSI Bus\n");
   1031   1.1    dante 		AdvResetSCSIBus(sc);
   1032  1.19    dante 
   1033  1.19    dante 		while((ccb = TAILQ_LAST(&sc->sc_pending_ccb,
   1034  1.19    dante 				adw_pending_ccb)) != NULL) {
   1035  1.19    dante 			callout_stop(&ccb->xs->xs_callout);
   1036  1.19    dante 			TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
   1037  1.19    dante 			TAILQ_INSERT_HEAD(&sc->sc_waiting_ccb, ccb, chain);
   1038  1.19    dante 		}
   1039  1.19    dante 		adw_queue_ccb(sc, TAILQ_FIRST(&sc->sc_waiting_ccb), 1);
   1040  1.19    dante 		splx(s);
   1041  1.19    dante 		return;
   1042  1.19    dante 	} else if (ccb->flags & CCB_ABORTING) {
   1043  1.19    dante 	/*
   1044  1.19    dante 	 * Abort the operation that has timed out
   1045  1.19    dante 	 *
   1046  1.19    dante 	 * Second opportunity.
   1047  1.19    dante 	 */
   1048  1.19    dante 		printf("\n");
   1049  1.19    dante 		xs->error = XS_TIMEOUT;
   1050  1.19    dante 		ccb->flags |= CCB_ABORTED;
   1051  1.19    dante #if 0
   1052  1.19    dante 		/*
   1053  1.19    dante 		 * - XXX - 3.3a microcode is BROKEN!!!
   1054  1.19    dante 		 *
   1055  1.19    dante 		 * We cannot abort a CCB, so we can only hope the command
   1056  1.19    dante 		 * get completed before the next timeout, otherwise a
   1057  1.19    dante 		 * Bus Reset will arrive inexorably.
   1058  1.19    dante 		 */
   1059  1.19    dante 		/*
   1060  1.19    dante 		 * ADW_ABORT_CCB() makes the board to generate an interrupt
   1061  1.19    dante 		 *
   1062  1.19    dante 		 * - XXX - The above assertion MUST be verified (and this
   1063  1.19    dante 		 *         code changed as well [callout_*()]), when the
   1064  1.19    dante 		 *         ADW_ABORT_CCB will be working again
   1065  1.19    dante 		 */
   1066  1.19    dante 		ADW_ABORT_CCB(sc, ccb);
   1067  1.19    dante #endif
   1068  1.19    dante 		/*
   1069  1.19    dante 		 * waiting for multishot callout_reset() let's restart it
   1070  1.19    dante 		 * by hand so the next time a timeout event will occour
   1071  1.19    dante 		 * we will reset the bus.
   1072  1.19    dante 		 */
   1073  1.19    dante 		callout_stop(&xs->xs_callout);
   1074  1.19    dante 		callout_reset(&xs->xs_callout,
   1075  1.19    dante 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
   1076   1.1    dante 	} else {
   1077  1.11    dante 	/*
   1078  1.11    dante 	 * Abort the operation that has timed out
   1079  1.19    dante 	 *
   1080  1.19    dante 	 * First opportunity.
   1081  1.11    dante 	 */
   1082   1.1    dante 		printf("\n");
   1083  1.11    dante 		xs->error = XS_TIMEOUT;
   1084  1.11    dante 		ccb->flags |= CCB_ABORTING;
   1085  1.19    dante #if 0
   1086  1.19    dante 		/*
   1087  1.19    dante 		 * - XXX - 3.3a microcode is BROKEN!!!
   1088  1.19    dante 		 *
   1089  1.19    dante 		 * We cannot abort a CCB, so we can only hope the command
   1090  1.19    dante 		 * get completed before the next 2 timeout, otherwise a
   1091  1.19    dante 		 * Bus Reset will arrive inexorably.
   1092  1.19    dante 		 */
   1093  1.19    dante 		/*
   1094  1.19    dante 		 * ADW_ABORT_CCB() makes the board to generate an interrupt
   1095  1.19    dante 		 *
   1096  1.19    dante 		 * - XXX - The above assertion MUST be verified (and this
   1097  1.19    dante 		 *         code changed as well [callout_*()]), when the
   1098  1.19    dante 		 *         ADW_ABORT_CCB will be working again
   1099  1.19    dante 		 */
   1100   1.1    dante 		ADW_ABORT_CCB(sc, ccb);
   1101  1.19    dante #endif
   1102  1.19    dante 		/*
   1103  1.19    dante 		 * waiting for multishot callout_reset() let's restart it
   1104  1.19    dante 		 * by hand so the next time a timeout event will occour
   1105  1.19    dante 		 * we will reset the bus.
   1106  1.19    dante 		 */
   1107  1.19    dante 		callout_stop(&xs->xs_callout);
   1108  1.19    dante 		callout_reset(&xs->xs_callout,
   1109  1.19    dante 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
   1110   1.1    dante 	}
   1111   1.1    dante 
   1112   1.1    dante 	splx(s);
   1113   1.1    dante }
   1114   1.1    dante 
   1115   1.1    dante 
   1116   1.1    dante /******************************************************************************/
   1117  1.19    dante /*              Host Adapter and Peripherals Information Routines             */
   1118  1.19    dante /******************************************************************************/
   1119  1.19    dante 
   1120  1.19    dante 
   1121  1.19    dante static void
   1122  1.19    dante adw_print_info(sc, tid)
   1123  1.19    dante 	ADW_SOFTC	*sc;
   1124  1.19    dante 	int		 tid;
   1125  1.19    dante {
   1126  1.19    dante 	bus_space_tag_t iot = sc->sc_iot;
   1127  1.19    dante 	bus_space_handle_t ioh = sc->sc_ioh;
   1128  1.19    dante 	u_int16_t wdtr_able, wdtr_done, wdtr;
   1129  1.19    dante     	u_int16_t sdtr_able, sdtr_done, sdtr, period;
   1130  1.19    dante 	int wdtr_reneg = 0, sdtr_reneg = 0;
   1131  1.19    dante 
   1132  1.19    dante 	printf("%s: target %d ", sc->sc_dev.dv_xname, tid);
   1133  1.19    dante 
   1134  1.19    dante 	ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_SDTR_ABLE, wdtr_able);
   1135  1.19    dante 	if(wdtr_able & ADW_TID_TO_TIDMASK(tid)) {
   1136  1.19    dante 		ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_SDTR_DONE, wdtr_done);
   1137  1.19    dante 		ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_DEVICE_HSHK_CFG_TABLE +
   1138  1.19    dante 			(2 * tid), wdtr);
   1139  1.19    dante 		printf("using %d-bits wide, ", (wdtr & 0x8000)? 16 : 8);
   1140  1.19    dante 		if((wdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
   1141  1.19    dante 			wdtr_reneg = 1;
   1142  1.19    dante 	} else {
   1143  1.19    dante 		printf("wide transfers disabled, ");
   1144  1.19    dante 	}
   1145  1.19    dante 
   1146  1.19    dante 	ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_SDTR_ABLE, sdtr_able);
   1147  1.19    dante 	if(sdtr_able & ADW_TID_TO_TIDMASK(tid)) {
   1148  1.19    dante 		ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_SDTR_DONE, sdtr_done);
   1149  1.19    dante 		ADW_READ_WORD_LRAM(iot, ioh, ASC_MC_DEVICE_HSHK_CFG_TABLE +
   1150  1.19    dante 			(2 * tid), sdtr);
   1151  1.19    dante 		sdtr &=  ~0x8000;
   1152  1.19    dante 		if((sdtr & 0x1F) != 0) {
   1153  1.19    dante 			if((sdtr & 0x1F00) == 0x1100){
   1154  1.19    dante 				printf("80.0 MHz");
   1155  1.19    dante 			} else if((sdtr & 0x1F00) == 0x1000){
   1156  1.19    dante 				printf("40.0 MHz");
   1157  1.19    dante 			} else {
   1158  1.19    dante 				/* <= 20.0 MHz */
   1159  1.19    dante 				period = (((sdtr >> 8) * 25) + 50)/4;
   1160  1.19    dante 				if(period == 0) {
   1161  1.19    dante 					/* Should never happen. */
   1162  1.19    dante 					printf("? MHz");
   1163  1.19    dante 				} else {
   1164  1.19    dante 					printf("%d.%d MHz", 250/period,
   1165  1.19    dante 						ADW_TENTHS(250, period));
   1166  1.19    dante 				}
   1167  1.19    dante 			}
   1168  1.19    dante 			printf(" synchronous transfers\n");
   1169  1.19    dante 		} else {
   1170  1.19    dante 			printf("asynchronous transfers\n");
   1171  1.19    dante 		}
   1172  1.19    dante 		if((sdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
   1173  1.19    dante 			sdtr_reneg = 1;
   1174  1.19    dante 	} else {
   1175  1.19    dante 		printf("synchronous transfers disabled\n");
   1176  1.19    dante 	}
   1177  1.19    dante 
   1178  1.19    dante 	if(wdtr_reneg || sdtr_reneg) {
   1179  1.19    dante 		printf("%s: target %d %s", sc->sc_dev.dv_xname, tid,
   1180  1.19    dante 			(wdtr_reneg)? ((sdtr_reneg)? "wide/sync" : "wide") :
   1181  1.19    dante 			((sdtr_reneg)? "sync" : "") );
   1182  1.19    dante 		printf(" renegotiation pending before next command.\n");
   1183  1.19    dante 	}
   1184  1.19    dante }
   1185  1.19    dante 
   1186  1.19    dante 
   1187  1.19    dante /******************************************************************************/
   1188  1.19    dante /*                        WIDE boards Interrupt callbacks                     */
   1189   1.1    dante /******************************************************************************/
   1190   1.1    dante 
   1191   1.1    dante 
   1192   1.1    dante /*
   1193  1.19    dante  * adw_isr_callback() - Second Level Interrupt Handler called by AdvISR()
   1194   1.1    dante  *
   1195   1.1    dante  * Interrupt callback function for the Wide SCSI Adv Library.
   1196  1.19    dante  *
   1197  1.19    dante  * Notice:
   1198  1.19    dante  * Intrrupts are disabled by the caller (AdvISR() function), and will be
   1199  1.19    dante  * enabled at the end of the caller.
   1200   1.1    dante  */
   1201   1.1    dante static void
   1202  1.13    dante adw_isr_callback(sc, scsiq)
   1203   1.1    dante 	ADW_SOFTC      *sc;
   1204   1.1    dante 	ADW_SCSI_REQ_Q *scsiq;
   1205   1.1    dante {
   1206   1.2    dante 	bus_dma_tag_t   dmat = sc->sc_dmat;
   1207   1.7    dante 	ADW_CCB        *ccb;
   1208   1.7    dante 	struct scsipi_xfer *xs;
   1209   1.1    dante 	struct scsipi_sense_data *s1, *s2;
   1210   1.1    dante 
   1211   1.7    dante 
   1212   1.7    dante 	ccb = adw_ccb_phys_kv(sc, scsiq->ccb_ptr);
   1213  1.11    dante 
   1214  1.15  thorpej 	callout_stop(&ccb->xs->xs_callout);
   1215  1.11    dante 
   1216   1.7    dante 	xs = ccb->xs;
   1217   1.1    dante 
   1218   1.1    dante 	/*
   1219   1.1    dante          * If we were a data transfer, unload the map that described
   1220   1.1    dante          * the data buffer.
   1221   1.1    dante          */
   1222   1.1    dante 	if (xs->datalen) {
   1223   1.1    dante 		bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
   1224   1.1    dante 				ccb->dmamap_xfer->dm_mapsize,
   1225  1.12  thorpej 			 (xs->xs_control & XS_CTL_DATA_IN) ?
   1226  1.12  thorpej 			 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1227   1.1    dante 		bus_dmamap_unload(dmat, ccb->dmamap_xfer);
   1228   1.1    dante 	}
   1229   1.1    dante 	if ((ccb->flags & CCB_ALLOC) == 0) {
   1230   1.1    dante 		printf("%s: exiting ccb not allocated!\n", sc->sc_dev.dv_xname);
   1231   1.1    dante 		Debugger();
   1232   1.1    dante 		return;
   1233   1.1    dante 	}
   1234   1.1    dante 	/*
   1235   1.1    dante 	 * Check for an underrun condition.
   1236   1.1    dante 	 */
   1237   1.2    dante 	/*
   1238   1.2    dante 	 * if (xs->request_bufflen != 0 && scsiqp->data_cnt != 0) {
   1239   1.2    dante 	 * ASC_DBG1(1, "adw_isr_callback: underrun condition %lu bytes\n",
   1240   1.2    dante 	 * scsiqp->data_cnt); underrun = ASC_TRUE; }
   1241   1.2    dante 	 */
   1242   1.1    dante 	/*
   1243   1.1    dante 	 * 'done_status' contains the command's ending status.
   1244   1.1    dante 	 */
   1245   1.1    dante 	switch (scsiq->done_status) {
   1246   1.1    dante 	case QD_NO_ERROR:
   1247   1.1    dante 		switch (scsiq->host_status) {
   1248   1.1    dante 		case QHSTA_NO_ERROR:
   1249   1.1    dante 			xs->error = XS_NOERROR;
   1250   1.1    dante 			xs->resid = 0;
   1251  1.19    dante 			if (scsiq->cdb[0] == INQUIRY &&
   1252  1.19    dante 			    scsiq->target_lun == 0) {
   1253  1.19    dante 				adw_print_info(sc, scsiq->target_id);
   1254  1.19    dante 			}
   1255   1.1    dante 			break;
   1256   1.1    dante 		default:
   1257   1.1    dante 			/* QHSTA error occurred. */
   1258   1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
   1259   1.1    dante 			break;
   1260   1.1    dante 		}
   1261  1.13    dante 		break;
   1262   1.1    dante 
   1263   1.1    dante 	case QD_WITH_ERROR:
   1264   1.1    dante 		switch (scsiq->host_status) {
   1265   1.1    dante 		case QHSTA_NO_ERROR:
   1266  1.11    dante 			switch(scsiq->scsi_status) {
   1267  1.11    dante 			case SS_CHK_CONDITION:
   1268  1.11    dante 			case SS_CMD_TERMINATED:
   1269   1.1    dante 				s1 = &ccb->scsi_sense;
   1270   1.1    dante 				s2 = &xs->sense.scsi_sense;
   1271   1.1    dante 				*s2 = *s1;
   1272   1.1    dante 				xs->error = XS_SENSE;
   1273  1.11    dante 				break;
   1274  1.11    dante 			case SS_TARGET_BUSY:
   1275  1.11    dante 			case SS_RSERV_CONFLICT:
   1276  1.11    dante 			case SS_QUEUE_FULL:
   1277  1.11    dante 				xs->error = XS_DRIVER_STUFFUP;
   1278  1.11    dante 				break;
   1279  1.11    dante 			case SS_CONDITION_MET:
   1280  1.11    dante 			case SS_INTERMID:
   1281  1.11    dante 			case SS_INTERMID_COND_MET:
   1282   1.1    dante 				xs->error = XS_DRIVER_STUFFUP;
   1283  1.11    dante 				break;
   1284  1.11    dante 			case SS_GOOD:
   1285  1.11    dante 				break;
   1286   1.1    dante 			}
   1287   1.1    dante 			break;
   1288   1.1    dante 
   1289  1.11    dante 		case QHSTA_M_SEL_TIMEOUT:
   1290  1.11    dante 			xs->error = XS_DRIVER_STUFFUP;
   1291  1.11    dante 			break;
   1292  1.11    dante 
   1293   1.1    dante 		default:
   1294   1.1    dante 			/* Some other QHSTA error occurred. */
   1295   1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
   1296   1.1    dante 			break;
   1297   1.1    dante 		}
   1298   1.1    dante 		break;
   1299   1.1    dante 
   1300   1.1    dante 	case QD_ABORTED_BY_HOST:
   1301  1.11    dante 		xs->error = XS_DRIVER_STUFFUP;
   1302  1.11    dante 		break;
   1303  1.11    dante 
   1304   1.1    dante 	default:
   1305   1.1    dante 		xs->error = XS_DRIVER_STUFFUP;
   1306   1.1    dante 		break;
   1307   1.1    dante 	}
   1308   1.1    dante 
   1309  1.19    dante 	TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
   1310   1.1    dante 	adw_free_ccb(sc, ccb);
   1311  1.12  thorpej 	xs->xs_status |= XS_STS_DONE;
   1312   1.1    dante 	scsipi_done(xs);
   1313  1.11    dante }
   1314  1.11    dante 
   1315  1.11    dante 
   1316  1.13    dante /*
   1317  1.13    dante  * adv_async_callback() - Adv Library asynchronous event callback function.
   1318  1.13    dante  */
   1319  1.11    dante static void
   1320  1.13    dante adw_async_callback(sc, code)
   1321  1.11    dante 	ADW_SOFTC	*sc;
   1322  1.13    dante 	u_int8_t	code;
   1323  1.11    dante {
   1324  1.13    dante 	switch (code) {
   1325  1.13    dante 	case ADV_ASYNC_SCSI_BUS_RESET_DET:
   1326  1.13    dante 		/*
   1327  1.13    dante 		 * The firmware detected a SCSI Bus reset.
   1328  1.13    dante 		 */
   1329  1.19    dante 		printf("%s: SCSI Bus reset detected\n", sc->sc_dev.dv_xname);
   1330  1.13    dante 		break;
   1331  1.13    dante 
   1332  1.13    dante 	case ADV_ASYNC_RDMA_FAILURE:
   1333  1.13    dante 		/*
   1334  1.13    dante 		 * Handle RDMA failure by resetting the SCSI Bus and
   1335  1.19    dante 		 * possibly the chip if it is unresponsive.
   1336  1.13    dante 		 */
   1337  1.13    dante 		AdvResetSCSIBus(sc);
   1338  1.13    dante 		break;
   1339  1.13    dante 
   1340  1.13    dante 	case ADV_HOST_SCSI_BUS_RESET:
   1341  1.19    dante 		/*
   1342  1.19    dante 		 * Host generated SCSI bus reset occurred.
   1343  1.19    dante 		 */
   1344  1.19    dante 		printf("%s: Host generated SCSI bus reset occurred\n",
   1345  1.19    dante 				sc->sc_dev.dv_xname);
   1346  1.19    dante 		break;
   1347  1.19    dante 
   1348  1.19    dante 	case ADV_ASYNC_CARRIER_READY_FAILURE:
   1349  1.19    dante 		/*
   1350  1.19    dante 		 * Carrier Ready failure.
   1351  1.19    dante 		 */
   1352  1.19    dante 		printf("%s: Carrier Ready failure!\n", sc->sc_dev.dv_xname);
   1353  1.19    dante 		break;
   1354  1.13    dante 
   1355  1.13    dante 	default:
   1356  1.13    dante 		break;
   1357  1.13    dante 	}
   1358   1.1    dante }
   1359