adw.c revision 1.25 1 1.25 mrg /* $NetBSD: adw.c,v 1.25 2000/06/28 17:12:50 mrg Exp $ */
2 1.1 dante
3 1.1 dante /*
4 1.1 dante * Generic driver for the Advanced Systems Inc. SCSI controllers
5 1.1 dante *
6 1.13 dante * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
7 1.1 dante * All rights reserved.
8 1.1 dante *
9 1.1 dante * Author: Baldassare Dante Profeta <dante (at) mclink.it>
10 1.1 dante *
11 1.1 dante * Redistribution and use in source and binary forms, with or without
12 1.1 dante * modification, are permitted provided that the following conditions
13 1.1 dante * are met:
14 1.1 dante * 1. Redistributions of source code must retain the above copyright
15 1.1 dante * notice, this list of conditions and the following disclaimer.
16 1.1 dante * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 dante * notice, this list of conditions and the following disclaimer in the
18 1.1 dante * documentation and/or other materials provided with the distribution.
19 1.1 dante * 3. All advertising materials mentioning features or use of this software
20 1.1 dante * must display the following acknowledgement:
21 1.1 dante * This product includes software developed by the NetBSD
22 1.1 dante * Foundation, Inc. and its contributors.
23 1.1 dante * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 dante * contributors may be used to endorse or promote products derived
25 1.1 dante * from this software without specific prior written permission.
26 1.1 dante *
27 1.1 dante * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 dante * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 dante * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 dante * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 dante * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 dante * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 dante * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 dante * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 dante * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 dante * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 dante * POSSIBILITY OF SUCH DAMAGE.
38 1.1 dante */
39 1.1 dante
40 1.1 dante #include <sys/types.h>
41 1.1 dante #include <sys/param.h>
42 1.1 dante #include <sys/systm.h>
43 1.15 thorpej #include <sys/callout.h>
44 1.1 dante #include <sys/kernel.h>
45 1.1 dante #include <sys/errno.h>
46 1.1 dante #include <sys/ioctl.h>
47 1.1 dante #include <sys/device.h>
48 1.1 dante #include <sys/malloc.h>
49 1.1 dante #include <sys/buf.h>
50 1.1 dante #include <sys/proc.h>
51 1.1 dante #include <sys/user.h>
52 1.1 dante
53 1.1 dante #include <machine/bus.h>
54 1.1 dante #include <machine/intr.h>
55 1.1 dante
56 1.25 mrg #include <uvm/uvm_extern.h>
57 1.1 dante
58 1.1 dante #include <dev/scsipi/scsi_all.h>
59 1.1 dante #include <dev/scsipi/scsipi_all.h>
60 1.1 dante #include <dev/scsipi/scsiconf.h>
61 1.1 dante
62 1.1 dante #include <dev/ic/adwlib.h>
63 1.22 dante #include <dev/ic/adwmcode.h>
64 1.1 dante #include <dev/ic/adw.h>
65 1.1 dante
66 1.1 dante #ifndef DDB
67 1.11 dante #define Debugger() panic("should call debugger here (adw.c)")
68 1.2 dante #endif /* ! DDB */
69 1.1 dante
70 1.1 dante /******************************************************************************/
71 1.1 dante
72 1.1 dante
73 1.13 dante static int adw_alloc_controls __P((ADW_SOFTC *));
74 1.13 dante static int adw_alloc_carriers __P((ADW_SOFTC *));
75 1.1 dante static int adw_create_ccbs __P((ADW_SOFTC *, ADW_CCB *, int));
76 1.1 dante static void adw_free_ccb __P((ADW_SOFTC *, ADW_CCB *));
77 1.1 dante static void adw_reset_ccb __P((ADW_CCB *));
78 1.1 dante static int adw_init_ccb __P((ADW_SOFTC *, ADW_CCB *));
79 1.1 dante static ADW_CCB *adw_get_ccb __P((ADW_SOFTC *, int));
80 1.13 dante static int adw_queue_ccb __P((ADW_SOFTC *, ADW_CCB *, int));
81 1.1 dante
82 1.1 dante static int adw_scsi_cmd __P((struct scsipi_xfer *));
83 1.14 thorpej static int adw_build_req __P((struct scsipi_xfer *, ADW_CCB *, int));
84 1.7 dante static void adw_build_sglist __P((ADW_CCB *, ADW_SCSI_REQ_Q *, ADW_SG_BLOCK *));
85 1.1 dante static void adwminphys __P((struct buf *));
86 1.13 dante static void adw_isr_callback __P((ADW_SOFTC *, ADW_SCSI_REQ_Q *));
87 1.13 dante static void adw_async_callback __P((ADW_SOFTC *, u_int8_t));
88 1.1 dante
89 1.19 dante static void adw_print_info __P((ADW_SOFTC *, int));
90 1.19 dante
91 1.1 dante static int adw_poll __P((ADW_SOFTC *, struct scsipi_xfer *, int));
92 1.1 dante static void adw_timeout __P((void *));
93 1.22 dante static void adw_reset_bus __P((ADW_SOFTC *));
94 1.1 dante
95 1.1 dante
96 1.1 dante /******************************************************************************/
97 1.1 dante
98 1.1 dante
99 1.19 dante /* the below structure is so we have a default dev struct for our link struct */
100 1.1 dante struct scsipi_device adw_dev =
101 1.1 dante {
102 1.1 dante NULL, /* Use default error handler */
103 1.1 dante NULL, /* have a queue, served by this */
104 1.1 dante NULL, /* have no async handler */
105 1.1 dante NULL, /* Use default 'done' routine */
106 1.1 dante };
107 1.1 dante
108 1.1 dante
109 1.1 dante /******************************************************************************/
110 1.22 dante /* DMA Mapping for Control Blocks */
111 1.1 dante /******************************************************************************/
112 1.1 dante
113 1.1 dante
114 1.1 dante static int
115 1.13 dante adw_alloc_controls(sc)
116 1.1 dante ADW_SOFTC *sc;
117 1.1 dante {
118 1.1 dante bus_dma_segment_t seg;
119 1.1 dante int error, rseg;
120 1.1 dante
121 1.1 dante /*
122 1.13 dante * Allocate the control structure.
123 1.1 dante */
124 1.1 dante if ((error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct adw_control),
125 1.1 dante NBPG, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
126 1.1 dante printf("%s: unable to allocate control structures,"
127 1.1 dante " error = %d\n", sc->sc_dev.dv_xname, error);
128 1.1 dante return (error);
129 1.1 dante }
130 1.1 dante if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
131 1.1 dante sizeof(struct adw_control), (caddr_t *) & sc->sc_control,
132 1.1 dante BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
133 1.1 dante printf("%s: unable to map control structures, error = %d\n",
134 1.1 dante sc->sc_dev.dv_xname, error);
135 1.1 dante return (error);
136 1.1 dante }
137 1.13 dante
138 1.1 dante /*
139 1.1 dante * Create and load the DMA map used for the control blocks.
140 1.1 dante */
141 1.1 dante if ((error = bus_dmamap_create(sc->sc_dmat, sizeof(struct adw_control),
142 1.1 dante 1, sizeof(struct adw_control), 0, BUS_DMA_NOWAIT,
143 1.1 dante &sc->sc_dmamap_control)) != 0) {
144 1.1 dante printf("%s: unable to create control DMA map, error = %d\n",
145 1.1 dante sc->sc_dev.dv_xname, error);
146 1.1 dante return (error);
147 1.1 dante }
148 1.1 dante if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_control,
149 1.1 dante sc->sc_control, sizeof(struct adw_control), NULL,
150 1.1 dante BUS_DMA_NOWAIT)) != 0) {
151 1.1 dante printf("%s: unable to load control DMA map, error = %d\n",
152 1.1 dante sc->sc_dev.dv_xname, error);
153 1.1 dante return (error);
154 1.1 dante }
155 1.13 dante
156 1.13 dante return (0);
157 1.13 dante }
158 1.13 dante
159 1.13 dante
160 1.13 dante static int
161 1.13 dante adw_alloc_carriers(sc)
162 1.13 dante ADW_SOFTC *sc;
163 1.13 dante {
164 1.13 dante bus_dma_segment_t seg;
165 1.13 dante int error, rseg;
166 1.13 dante
167 1.13 dante /*
168 1.13 dante * Allocate the control structure.
169 1.13 dante */
170 1.19 dante sc->sc_control->carriers = malloc(sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
171 1.13 dante M_DEVBUF, M_WAITOK);
172 1.13 dante if(!sc->sc_control->carriers) {
173 1.18 thorpej printf("%s: malloc() failed in allocating carrier structures\n",
174 1.18 thorpej sc->sc_dev.dv_xname);
175 1.18 thorpej return (ENOMEM);
176 1.13 dante }
177 1.13 dante
178 1.13 dante if ((error = bus_dmamem_alloc(sc->sc_dmat,
179 1.19 dante sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
180 1.19 dante 0x10, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
181 1.13 dante printf("%s: unable to allocate carrier structures,"
182 1.13 dante " error = %d\n", sc->sc_dev.dv_xname, error);
183 1.13 dante return (error);
184 1.13 dante }
185 1.13 dante if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
186 1.19 dante sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
187 1.13 dante (caddr_t *) &sc->sc_control->carriers,
188 1.13 dante BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
189 1.13 dante printf("%s: unable to map carrier structures,"
190 1.13 dante " error = %d\n", sc->sc_dev.dv_xname, error);
191 1.13 dante return (error);
192 1.13 dante }
193 1.13 dante
194 1.13 dante /*
195 1.13 dante * Create and load the DMA map used for the control blocks.
196 1.13 dante */
197 1.13 dante if ((error = bus_dmamap_create(sc->sc_dmat,
198 1.19 dante sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 1,
199 1.19 dante sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 0,BUS_DMA_NOWAIT,
200 1.13 dante &sc->sc_dmamap_carrier)) != 0) {
201 1.13 dante printf("%s: unable to create carriers DMA map,"
202 1.13 dante " error = %d\n", sc->sc_dev.dv_xname, error);
203 1.13 dante return (error);
204 1.13 dante }
205 1.13 dante if ((error = bus_dmamap_load(sc->sc_dmat,
206 1.13 dante sc->sc_dmamap_carrier, sc->sc_control->carriers,
207 1.19 dante sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, NULL,
208 1.13 dante BUS_DMA_NOWAIT)) != 0) {
209 1.13 dante printf("%s: unable to load carriers DMA map,"
210 1.13 dante " error = %d\n", sc->sc_dev.dv_xname, error);
211 1.13 dante return (error);
212 1.13 dante }
213 1.13 dante
214 1.1 dante return (0);
215 1.1 dante }
216 1.1 dante
217 1.1 dante
218 1.22 dante /******************************************************************************/
219 1.22 dante /* Control Blocks routines */
220 1.22 dante /******************************************************************************/
221 1.13 dante
222 1.13 dante
223 1.13 dante /*
224 1.1 dante * Create a set of ccbs and add them to the free list. Called once
225 1.1 dante * by adw_init(). We return the number of CCBs successfully created.
226 1.1 dante */
227 1.1 dante static int
228 1.1 dante adw_create_ccbs(sc, ccbstore, count)
229 1.1 dante ADW_SOFTC *sc;
230 1.1 dante ADW_CCB *ccbstore;
231 1.1 dante int count;
232 1.1 dante {
233 1.1 dante ADW_CCB *ccb;
234 1.1 dante int i, error;
235 1.1 dante
236 1.1 dante for (i = 0; i < count; i++) {
237 1.1 dante ccb = &ccbstore[i];
238 1.1 dante if ((error = adw_init_ccb(sc, ccb)) != 0) {
239 1.1 dante printf("%s: unable to initialize ccb, error = %d\n",
240 1.1 dante sc->sc_dev.dv_xname, error);
241 1.1 dante return (i);
242 1.1 dante }
243 1.1 dante TAILQ_INSERT_TAIL(&sc->sc_free_ccb, ccb, chain);
244 1.1 dante }
245 1.1 dante
246 1.1 dante return (i);
247 1.1 dante }
248 1.1 dante
249 1.1 dante
250 1.1 dante /*
251 1.1 dante * A ccb is put onto the free list.
252 1.1 dante */
253 1.1 dante static void
254 1.1 dante adw_free_ccb(sc, ccb)
255 1.1 dante ADW_SOFTC *sc;
256 1.1 dante ADW_CCB *ccb;
257 1.1 dante {
258 1.1 dante int s;
259 1.1 dante
260 1.1 dante s = splbio();
261 1.1 dante
262 1.1 dante adw_reset_ccb(ccb);
263 1.1 dante TAILQ_INSERT_HEAD(&sc->sc_free_ccb, ccb, chain);
264 1.1 dante
265 1.1 dante /*
266 1.1 dante * If there were none, wake anybody waiting for one to come free,
267 1.1 dante * starting with queued entries.
268 1.1 dante */
269 1.1 dante if (ccb->chain.tqe_next == 0)
270 1.1 dante wakeup(&sc->sc_free_ccb);
271 1.1 dante
272 1.1 dante splx(s);
273 1.1 dante }
274 1.1 dante
275 1.1 dante
276 1.1 dante static void
277 1.1 dante adw_reset_ccb(ccb)
278 1.1 dante ADW_CCB *ccb;
279 1.1 dante {
280 1.1 dante
281 1.1 dante ccb->flags = 0;
282 1.1 dante }
283 1.1 dante
284 1.1 dante
285 1.1 dante static int
286 1.1 dante adw_init_ccb(sc, ccb)
287 1.1 dante ADW_SOFTC *sc;
288 1.1 dante ADW_CCB *ccb;
289 1.1 dante {
290 1.7 dante int hashnum, error;
291 1.1 dante
292 1.1 dante /*
293 1.1 dante * Create the DMA map for this CCB.
294 1.1 dante */
295 1.1 dante error = bus_dmamap_create(sc->sc_dmat,
296 1.1 dante (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
297 1.1 dante ADW_MAX_SG_LIST, (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
298 1.1 dante 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ccb->dmamap_xfer);
299 1.1 dante if (error) {
300 1.13 dante printf("%s: unable to create CCB DMA map, error = %d\n",
301 1.1 dante sc->sc_dev.dv_xname, error);
302 1.1 dante return (error);
303 1.1 dante }
304 1.7 dante
305 1.7 dante /*
306 1.7 dante * put in the phystokv hash table
307 1.7 dante * Never gets taken out.
308 1.7 dante */
309 1.7 dante ccb->hashkey = sc->sc_dmamap_control->dm_segs[0].ds_addr +
310 1.7 dante ADW_CCB_OFF(ccb);
311 1.7 dante hashnum = CCB_HASH(ccb->hashkey);
312 1.7 dante ccb->nexthash = sc->sc_ccbhash[hashnum];
313 1.7 dante sc->sc_ccbhash[hashnum] = ccb;
314 1.1 dante adw_reset_ccb(ccb);
315 1.1 dante return (0);
316 1.1 dante }
317 1.1 dante
318 1.1 dante
319 1.1 dante /*
320 1.1 dante * Get a free ccb
321 1.1 dante *
322 1.1 dante * If there are none, see if we can allocate a new one
323 1.1 dante */
324 1.1 dante static ADW_CCB *
325 1.1 dante adw_get_ccb(sc, flags)
326 1.1 dante ADW_SOFTC *sc;
327 1.1 dante int flags;
328 1.1 dante {
329 1.1 dante ADW_CCB *ccb = 0;
330 1.1 dante int s;
331 1.1 dante
332 1.1 dante s = splbio();
333 1.1 dante
334 1.1 dante /*
335 1.1 dante * If we can and have to, sleep waiting for one to come free
336 1.1 dante * but only if we can't allocate a new one.
337 1.1 dante */
338 1.1 dante for (;;) {
339 1.1 dante ccb = sc->sc_free_ccb.tqh_first;
340 1.1 dante if (ccb) {
341 1.1 dante TAILQ_REMOVE(&sc->sc_free_ccb, ccb, chain);
342 1.1 dante break;
343 1.1 dante }
344 1.12 thorpej if ((flags & XS_CTL_NOSLEEP) != 0)
345 1.1 dante goto out;
346 1.1 dante
347 1.1 dante tsleep(&sc->sc_free_ccb, PRIBIO, "adwccb", 0);
348 1.1 dante }
349 1.1 dante
350 1.1 dante ccb->flags |= CCB_ALLOC;
351 1.1 dante
352 1.1 dante out:
353 1.1 dante splx(s);
354 1.1 dante return (ccb);
355 1.1 dante }
356 1.1 dante
357 1.1 dante
358 1.1 dante /*
359 1.7 dante * Given a physical address, find the ccb that it corresponds to.
360 1.7 dante */
361 1.7 dante ADW_CCB *
362 1.7 dante adw_ccb_phys_kv(sc, ccb_phys)
363 1.7 dante ADW_SOFTC *sc;
364 1.9 thorpej u_int32_t ccb_phys;
365 1.7 dante {
366 1.7 dante int hashnum = CCB_HASH(ccb_phys);
367 1.7 dante ADW_CCB *ccb = sc->sc_ccbhash[hashnum];
368 1.7 dante
369 1.7 dante while (ccb) {
370 1.7 dante if (ccb->hashkey == ccb_phys)
371 1.7 dante break;
372 1.7 dante ccb = ccb->nexthash;
373 1.7 dante }
374 1.7 dante return (ccb);
375 1.7 dante }
376 1.7 dante
377 1.7 dante
378 1.7 dante /*
379 1.1 dante * Queue a CCB to be sent to the controller, and send it if possible.
380 1.1 dante */
381 1.13 dante static int
382 1.13 dante adw_queue_ccb(sc, ccb, retry)
383 1.1 dante ADW_SOFTC *sc;
384 1.1 dante ADW_CCB *ccb;
385 1.13 dante int retry;
386 1.1 dante {
387 1.19 dante int errcode = ADW_SUCCESS;
388 1.1 dante
389 1.19 dante if(!retry) {
390 1.13 dante TAILQ_INSERT_TAIL(&sc->sc_waiting_ccb, ccb, chain);
391 1.19 dante }
392 1.1 dante
393 1.13 dante while ((ccb = sc->sc_waiting_ccb.tqh_first) != NULL) {
394 1.1 dante
395 1.22 dante errcode = AdwExeScsiQueue(sc, &ccb->scsiq);
396 1.13 dante switch(errcode) {
397 1.13 dante case ADW_SUCCESS:
398 1.13 dante break;
399 1.1 dante
400 1.13 dante case ADW_BUSY:
401 1.13 dante printf("ADW_BUSY\n");
402 1.13 dante return(ADW_BUSY);
403 1.13 dante
404 1.13 dante case ADW_ERROR:
405 1.13 dante printf("ADW_ERROR\n");
406 1.13 dante TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
407 1.13 dante return(ADW_ERROR);
408 1.13 dante }
409 1.11 dante
410 1.1 dante TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
411 1.19 dante TAILQ_INSERT_TAIL(&sc->sc_pending_ccb, ccb, chain);
412 1.1 dante
413 1.12 thorpej if ((ccb->xs->xs_control & XS_CTL_POLL) == 0)
414 1.15 thorpej callout_reset(&ccb->xs->xs_callout,
415 1.15 thorpej (ccb->timeout * hz) / 1000, adw_timeout, ccb);
416 1.1 dante }
417 1.13 dante
418 1.13 dante return(errcode);
419 1.1 dante }
420 1.1 dante
421 1.1 dante
422 1.1 dante /******************************************************************************/
423 1.22 dante /* SCSI layer interfacing routines */
424 1.1 dante /******************************************************************************/
425 1.1 dante
426 1.1 dante
427 1.1 dante int
428 1.1 dante adw_init(sc)
429 1.1 dante ADW_SOFTC *sc;
430 1.1 dante {
431 1.2 dante u_int16_t warn_code;
432 1.1 dante
433 1.1 dante
434 1.1 dante sc->cfg.lib_version = (ADW_LIB_VERSION_MAJOR << 8) |
435 1.2 dante ADW_LIB_VERSION_MINOR;
436 1.1 dante sc->cfg.chip_version =
437 1.1 dante ADW_GET_CHIP_VERSION(sc->sc_iot, sc->sc_ioh, sc->bus_type);
438 1.1 dante
439 1.1 dante /*
440 1.1 dante * Reset the chip to start and allow register writes.
441 1.1 dante */
442 1.1 dante if (ADW_FIND_SIGNATURE(sc->sc_iot, sc->sc_ioh) == 0) {
443 1.1 dante panic("adw_init: adw_find_signature failed");
444 1.2 dante } else {
445 1.22 dante AdwResetChip(sc->sc_iot, sc->sc_ioh);
446 1.1 dante
447 1.23 dante warn_code = AdwInitFromEEPROM(sc);
448 1.13 dante
449 1.22 dante if (warn_code & ADW_WARN_EEPROM_CHKSUM)
450 1.1 dante printf("%s: Bad checksum found. "
451 1.2 dante "Setting default values\n",
452 1.2 dante sc->sc_dev.dv_xname);
453 1.22 dante if (warn_code & ADW_WARN_EEPROM_TERMINATION)
454 1.1 dante printf("%s: Bad bus termination setting."
455 1.2 dante "Using automatic termination.\n",
456 1.2 dante sc->sc_dev.dv_xname);
457 1.1 dante }
458 1.1 dante
459 1.13 dante sc->isr_callback = (ADW_CALLBACK) adw_isr_callback;
460 1.13 dante sc->async_callback = (ADW_CALLBACK) adw_async_callback;
461 1.1 dante
462 1.16 dante return 0;
463 1.1 dante }
464 1.1 dante
465 1.1 dante
466 1.1 dante void
467 1.1 dante adw_attach(sc)
468 1.1 dante ADW_SOFTC *sc;
469 1.1 dante {
470 1.1 dante int i, error;
471 1.1 dante
472 1.1 dante
473 1.13 dante TAILQ_INIT(&sc->sc_free_ccb);
474 1.13 dante TAILQ_INIT(&sc->sc_waiting_ccb);
475 1.19 dante TAILQ_INIT(&sc->sc_pending_ccb);
476 1.13 dante TAILQ_INIT(&sc->sc_queue);
477 1.13 dante
478 1.13 dante
479 1.13 dante /*
480 1.13 dante * Allocate the Control Blocks.
481 1.13 dante */
482 1.13 dante error = adw_alloc_controls(sc);
483 1.13 dante if (error)
484 1.13 dante return; /* (error) */ ;
485 1.13 dante
486 1.13 dante bzero(sc->sc_control, sizeof(struct adw_control));
487 1.13 dante
488 1.13 dante /*
489 1.13 dante * Create and initialize the Control Blocks.
490 1.13 dante */
491 1.13 dante i = adw_create_ccbs(sc, sc->sc_control->ccbs, ADW_MAX_CCB);
492 1.13 dante if (i == 0) {
493 1.13 dante printf("%s: unable to create Control Blocks\n",
494 1.13 dante sc->sc_dev.dv_xname);
495 1.13 dante return; /* (ENOMEM) */ ;
496 1.13 dante } else if (i != ADW_MAX_CCB) {
497 1.13 dante printf("%s: WARNING: only %d of %d Control Blocks"
498 1.13 dante " created\n",
499 1.13 dante sc->sc_dev.dv_xname, i, ADW_MAX_CCB);
500 1.13 dante }
501 1.13 dante
502 1.13 dante /*
503 1.13 dante * Create and initialize the Carriers.
504 1.13 dante */
505 1.13 dante error = adw_alloc_carriers(sc);
506 1.13 dante if (error)
507 1.13 dante return; /* (error) */ ;
508 1.13 dante
509 1.21 dante /*
510 1.21 dante * Zero's the freeze_device status
511 1.21 dante */
512 1.21 dante bzero(sc->sc_freeze_dev, sizeof(sc->sc_freeze_dev));
513 1.13 dante
514 1.1 dante /*
515 1.16 dante * Initialize the adapter
516 1.1 dante */
517 1.23 dante switch (AdwInitDriver(sc)) {
518 1.22 dante case ADW_IERR_BIST_PRE_TEST:
519 1.19 dante panic("%s: BIST pre-test error",
520 1.19 dante sc->sc_dev.dv_xname);
521 1.19 dante break;
522 1.19 dante
523 1.22 dante case ADW_IERR_BIST_RAM_TEST:
524 1.19 dante panic("%s: BIST RAM test error",
525 1.19 dante sc->sc_dev.dv_xname);
526 1.19 dante break;
527 1.19 dante
528 1.22 dante case ADW_IERR_MCODE_CHKSUM:
529 1.2 dante panic("%s: Microcode checksum error",
530 1.2 dante sc->sc_dev.dv_xname);
531 1.2 dante break;
532 1.2 dante
533 1.22 dante case ADW_IERR_ILLEGAL_CONNECTION:
534 1.2 dante panic("%s: All three connectors are in use",
535 1.2 dante sc->sc_dev.dv_xname);
536 1.2 dante break;
537 1.2 dante
538 1.22 dante case ADW_IERR_REVERSED_CABLE:
539 1.2 dante panic("%s: Cable is reversed",
540 1.2 dante sc->sc_dev.dv_xname);
541 1.2 dante break;
542 1.2 dante
543 1.22 dante case ADW_IERR_HVD_DEVICE:
544 1.19 dante panic("%s: HVD attached to LVD connector",
545 1.19 dante sc->sc_dev.dv_xname);
546 1.19 dante break;
547 1.19 dante
548 1.22 dante case ADW_IERR_SINGLE_END_DEVICE:
549 1.2 dante panic("%s: single-ended device is attached to"
550 1.2 dante " one of the connectors",
551 1.2 dante sc->sc_dev.dv_xname);
552 1.2 dante break;
553 1.13 dante
554 1.22 dante case ADW_IERR_NO_CARRIER:
555 1.22 dante panic("%s: unable to create Carriers",
556 1.13 dante sc->sc_dev.dv_xname);
557 1.13 dante break;
558 1.13 dante
559 1.22 dante case ADW_WARN_BUSRESET_ERROR:
560 1.13 dante printf("%s: WARNING: Bus Reset Error\n",
561 1.13 dante sc->sc_dev.dv_xname);
562 1.13 dante break;
563 1.1 dante }
564 1.1 dante
565 1.4 thorpej /*
566 1.4 thorpej * Fill in the adapter.
567 1.4 thorpej */
568 1.4 thorpej sc->sc_adapter.scsipi_cmd = adw_scsi_cmd;
569 1.4 thorpej sc->sc_adapter.scsipi_minphys = adwminphys;
570 1.1 dante
571 1.1 dante /*
572 1.1 dante * fill in the prototype scsipi_link.
573 1.1 dante */
574 1.1 dante sc->sc_link.scsipi_scsi.channel = SCSI_CHANNEL_ONLY_ONE;
575 1.1 dante sc->sc_link.adapter_softc = sc;
576 1.1 dante sc->sc_link.scsipi_scsi.adapter_target = sc->chip_scsi_id;
577 1.4 thorpej sc->sc_link.adapter = &sc->sc_adapter;
578 1.1 dante sc->sc_link.device = &adw_dev;
579 1.1 dante sc->sc_link.openings = 4;
580 1.1 dante sc->sc_link.scsipi_scsi.max_target = ADW_MAX_TID;
581 1.5 mjacob sc->sc_link.scsipi_scsi.max_lun = 7;
582 1.1 dante sc->sc_link.type = BUS_SCSI;
583 1.1 dante
584 1.1 dante
585 1.1 dante config_found(&sc->sc_dev, &sc->sc_link, scsiprint);
586 1.1 dante }
587 1.1 dante
588 1.1 dante
589 1.1 dante static void
590 1.1 dante adwminphys(bp)
591 1.1 dante struct buf *bp;
592 1.1 dante {
593 1.1 dante
594 1.1 dante if (bp->b_bcount > ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE))
595 1.1 dante bp->b_bcount = ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE);
596 1.1 dante minphys(bp);
597 1.1 dante }
598 1.1 dante
599 1.1 dante
600 1.1 dante /*
601 1.2 dante * start a scsi operation given the command and the data address.
602 1.2 dante * Also needs the unit, target and lu.
603 1.1 dante */
604 1.1 dante static int
605 1.1 dante adw_scsi_cmd(xs)
606 1.1 dante struct scsipi_xfer *xs;
607 1.1 dante {
608 1.1 dante struct scsipi_link *sc_link = xs->sc_link;
609 1.1 dante ADW_SOFTC *sc = sc_link->adapter_softc;
610 1.1 dante ADW_CCB *ccb;
611 1.14 thorpej int s, fromqueue = 1, dontqueue = 0, nowait = 0, retry = 0;
612 1.14 thorpej int flags;
613 1.1 dante
614 1.1 dante s = splbio(); /* protect the queue */
615 1.1 dante
616 1.1 dante /*
617 1.1 dante * If we're running the queue from adw_done(), we've been
618 1.1 dante * called with the first queue entry as our argument.
619 1.1 dante */
620 1.6 thorpej if (xs == TAILQ_FIRST(&sc->sc_queue)) {
621 1.21 dante if(sc->sc_freeze_dev[xs->sc_link->scsipi_scsi.target]) {
622 1.21 dante splx(s);
623 1.21 dante return (TRY_AGAIN_LATER);
624 1.21 dante }
625 1.21 dante
626 1.6 thorpej TAILQ_REMOVE(&sc->sc_queue, xs, adapter_q);
627 1.1 dante fromqueue = 1;
628 1.14 thorpej nowait = 1;
629 1.1 dante } else {
630 1.21 dante if(sc->sc_freeze_dev[xs->sc_link->scsipi_scsi.target]) {
631 1.21 dante splx(s);
632 1.21 dante xs->error = XS_DRIVER_STUFFUP;
633 1.21 dante return (TRY_AGAIN_LATER);
634 1.21 dante }
635 1.1 dante
636 1.1 dante /* Polled requests can't be queued for later. */
637 1.12 thorpej dontqueue = xs->xs_control & XS_CTL_POLL;
638 1.1 dante
639 1.1 dante /*
640 1.1 dante * If there are jobs in the queue, run them first.
641 1.1 dante */
642 1.6 thorpej if (TAILQ_FIRST(&sc->sc_queue) != NULL) {
643 1.1 dante /*
644 1.1 dante * If we can't queue, we have to abort, since
645 1.1 dante * we have to preserve order.
646 1.1 dante */
647 1.1 dante if (dontqueue) {
648 1.1 dante splx(s);
649 1.1 dante xs->error = XS_DRIVER_STUFFUP;
650 1.1 dante return (TRY_AGAIN_LATER);
651 1.1 dante }
652 1.1 dante /*
653 1.1 dante * Swap with the first queue entry.
654 1.1 dante */
655 1.6 thorpej TAILQ_INSERT_TAIL(&sc->sc_queue, xs, adapter_q);
656 1.6 thorpej xs = TAILQ_FIRST(&sc->sc_queue);
657 1.6 thorpej TAILQ_REMOVE(&sc->sc_queue, xs, adapter_q);
658 1.1 dante fromqueue = 1;
659 1.1 dante }
660 1.1 dante }
661 1.1 dante
662 1.1 dante
663 1.1 dante /*
664 1.1 dante * get a ccb to use. If the transfer
665 1.1 dante * is from a buf (possibly from interrupt time)
666 1.1 dante * then we can't allow it to sleep
667 1.1 dante */
668 1.1 dante
669 1.14 thorpej flags = xs->xs_control;
670 1.14 thorpej if (nowait)
671 1.14 thorpej flags |= XS_CTL_NOSLEEP;
672 1.14 thorpej if ((ccb = adw_get_ccb(sc, flags)) == NULL) {
673 1.1 dante /*
674 1.1 dante * If we can't queue, we lose.
675 1.1 dante */
676 1.1 dante if (dontqueue) {
677 1.1 dante splx(s);
678 1.1 dante xs->error = XS_DRIVER_STUFFUP;
679 1.1 dante return (TRY_AGAIN_LATER);
680 1.1 dante }
681 1.1 dante /*
682 1.1 dante * Stuff ourselves into the queue, in front
683 1.1 dante * if we came off in the first place.
684 1.1 dante */
685 1.6 thorpej if (fromqueue)
686 1.6 thorpej TAILQ_INSERT_HEAD(&sc->sc_queue, xs, adapter_q);
687 1.6 thorpej else
688 1.6 thorpej TAILQ_INSERT_TAIL(&sc->sc_queue, xs, adapter_q);
689 1.1 dante splx(s);
690 1.1 dante return (SUCCESSFULLY_QUEUED);
691 1.1 dante }
692 1.1 dante splx(s); /* done playing with the queue */
693 1.1 dante
694 1.1 dante ccb->xs = xs;
695 1.1 dante ccb->timeout = xs->timeout;
696 1.1 dante
697 1.14 thorpej if (adw_build_req(xs, ccb, flags)) {
698 1.13 dante retryagain:
699 1.13 dante s = splbio();
700 1.13 dante retry = adw_queue_ccb(sc, ccb, retry);
701 1.13 dante splx(s);
702 1.13 dante
703 1.13 dante switch(retry) {
704 1.13 dante case ADW_BUSY:
705 1.13 dante goto retryagain;
706 1.13 dante
707 1.13 dante case ADW_ERROR:
708 1.13 dante xs->error = XS_DRIVER_STUFFUP;
709 1.13 dante return (COMPLETE);
710 1.13 dante }
711 1.1 dante
712 1.1 dante /*
713 1.1 dante * Usually return SUCCESSFULLY QUEUED
714 1.1 dante */
715 1.12 thorpej if ((xs->xs_control & XS_CTL_POLL) == 0)
716 1.1 dante return (SUCCESSFULLY_QUEUED);
717 1.1 dante
718 1.1 dante /*
719 1.1 dante * If we can't use interrupts, poll on completion
720 1.1 dante */
721 1.1 dante if (adw_poll(sc, xs, ccb->timeout)) {
722 1.1 dante adw_timeout(ccb);
723 1.1 dante if (adw_poll(sc, xs, ccb->timeout))
724 1.1 dante adw_timeout(ccb);
725 1.1 dante }
726 1.1 dante }
727 1.2 dante return (COMPLETE);
728 1.1 dante }
729 1.1 dante
730 1.1 dante
731 1.1 dante /*
732 1.1 dante * Build a request structure for the Wide Boards.
733 1.1 dante */
734 1.1 dante static int
735 1.14 thorpej adw_build_req(xs, ccb, flags)
736 1.2 dante struct scsipi_xfer *xs;
737 1.2 dante ADW_CCB *ccb;
738 1.14 thorpej int flags;
739 1.1 dante {
740 1.2 dante struct scsipi_link *sc_link = xs->sc_link;
741 1.2 dante ADW_SOFTC *sc = sc_link->adapter_softc;
742 1.2 dante bus_dma_tag_t dmat = sc->sc_dmat;
743 1.2 dante ADW_SCSI_REQ_Q *scsiqp;
744 1.2 dante int error;
745 1.1 dante
746 1.1 dante scsiqp = &ccb->scsiq;
747 1.1 dante bzero(scsiqp, sizeof(ADW_SCSI_REQ_Q));
748 1.1 dante
749 1.1 dante /*
750 1.7 dante * Set the ADW_SCSI_REQ_Q 'ccb_ptr' to point to the
751 1.7 dante * physical CCB structure.
752 1.1 dante */
753 1.10 thorpej scsiqp->ccb_ptr = ccb->hashkey;
754 1.1 dante
755 1.1 dante /*
756 1.1 dante * Build the ADW_SCSI_REQ_Q request.
757 1.1 dante */
758 1.1 dante
759 1.1 dante /*
760 1.1 dante * Set CDB length and copy it to the request structure.
761 1.16 dante * For wide boards a CDB length maximum of 16 bytes
762 1.16 dante * is supported.
763 1.1 dante */
764 1.16 dante bcopy(xs->cmd, &scsiqp->cdb, ((scsiqp->cdb_len = xs->cmdlen) <= 12)?
765 1.16 dante xs->cmdlen : 12 );
766 1.16 dante if(xs->cmdlen > 12)
767 1.16 dante bcopy(&(xs->cmd[12]), &scsiqp->cdb16, xs->cmdlen - 12);
768 1.1 dante
769 1.1 dante scsiqp->target_id = sc_link->scsipi_scsi.target;
770 1.1 dante scsiqp->target_lun = sc_link->scsipi_scsi.lun;
771 1.1 dante
772 1.7 dante scsiqp->vsense_addr = &ccb->scsi_sense;
773 1.13 dante scsiqp->sense_addr = sc->sc_dmamap_control->dm_segs[0].ds_addr +
774 1.13 dante ADW_CCB_OFF(ccb) + offsetof(struct adw_ccb, scsi_sense);
775 1.21 dante scsiqp->sense_len = sizeof(struct scsipi_sense_data);
776 1.1 dante
777 1.1 dante /*
778 1.1 dante * Build ADW_SCSI_REQ_Q for a scatter-gather buffer command.
779 1.1 dante */
780 1.1 dante if (xs->datalen) {
781 1.1 dante /*
782 1.1 dante * Map the DMA transfer.
783 1.1 dante */
784 1.1 dante #ifdef TFS
785 1.12 thorpej if (xs->xs_control & SCSI_DATA_UIO) {
786 1.1 dante error = bus_dmamap_load_uio(dmat,
787 1.2 dante ccb->dmamap_xfer, (struct uio *) xs->data,
788 1.14 thorpej (flags & XS_CTL_NOSLEEP) ?
789 1.12 thorpej BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
790 1.1 dante } else
791 1.13 dante #endif /* TFS */
792 1.1 dante {
793 1.1 dante error = bus_dmamap_load(dmat,
794 1.2 dante ccb->dmamap_xfer, xs->data, xs->datalen, NULL,
795 1.14 thorpej (flags & XS_CTL_NOSLEEP) ?
796 1.12 thorpej BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
797 1.1 dante }
798 1.1 dante
799 1.1 dante if (error) {
800 1.1 dante if (error == EFBIG) {
801 1.1 dante printf("%s: adw_scsi_cmd, more than %d dma"
802 1.1 dante " segments\n",
803 1.1 dante sc->sc_dev.dv_xname, ADW_MAX_SG_LIST);
804 1.1 dante } else {
805 1.1 dante printf("%s: adw_scsi_cmd, error %d loading"
806 1.1 dante " dma map\n",
807 1.1 dante sc->sc_dev.dv_xname, error);
808 1.1 dante }
809 1.1 dante
810 1.1 dante xs->error = XS_DRIVER_STUFFUP;
811 1.1 dante adw_free_ccb(sc, ccb);
812 1.1 dante return (0);
813 1.1 dante }
814 1.1 dante bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
815 1.1 dante ccb->dmamap_xfer->dm_mapsize,
816 1.13 dante (xs->xs_control & XS_CTL_DATA_IN) ?
817 1.13 dante BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
818 1.1 dante
819 1.1 dante /*
820 1.1 dante * Build scatter-gather list.
821 1.1 dante */
822 1.1 dante scsiqp->data_cnt = xs->datalen;
823 1.7 dante scsiqp->vdata_addr = xs->data;
824 1.1 dante scsiqp->data_addr = ccb->dmamap_xfer->dm_segs[0].ds_addr;
825 1.7 dante bzero(ccb->sg_block, sizeof(ADW_SG_BLOCK) * ADW_NUM_SG_BLOCK);
826 1.7 dante adw_build_sglist(ccb, scsiqp, ccb->sg_block);
827 1.1 dante } else {
828 1.1 dante /*
829 1.1 dante * No data xfer, use non S/G values.
830 1.1 dante */
831 1.1 dante scsiqp->data_cnt = 0;
832 1.1 dante scsiqp->vdata_addr = 0;
833 1.1 dante scsiqp->data_addr = 0;
834 1.1 dante }
835 1.1 dante
836 1.1 dante return (1);
837 1.1 dante }
838 1.1 dante
839 1.1 dante
840 1.1 dante /*
841 1.1 dante * Build scatter-gather list for Wide Boards.
842 1.1 dante */
843 1.1 dante static void
844 1.7 dante adw_build_sglist(ccb, scsiqp, sg_block)
845 1.2 dante ADW_CCB *ccb;
846 1.2 dante ADW_SCSI_REQ_Q *scsiqp;
847 1.7 dante ADW_SG_BLOCK *sg_block;
848 1.1 dante {
849 1.9 thorpej u_long sg_block_next_addr; /* block and its next */
850 1.9 thorpej u_int32_t sg_block_physical_addr;
851 1.13 dante int i; /* how many SG entries */
852 1.1 dante bus_dma_segment_t *sg_list = &ccb->dmamap_xfer->dm_segs[0];
853 1.2 dante int sg_elem_cnt = ccb->dmamap_xfer->dm_nsegs;
854 1.1 dante
855 1.1 dante
856 1.9 thorpej sg_block_next_addr = (u_long) sg_block; /* allow math operation */
857 1.10 thorpej sg_block_physical_addr = ccb->hashkey +
858 1.10 thorpej offsetof(struct adw_ccb, sg_block[0]);
859 1.1 dante scsiqp->sg_real_addr = sg_block_physical_addr;
860 1.1 dante
861 1.1 dante /*
862 1.1 dante * If there are more than NO_OF_SG_PER_BLOCK dma segments (hw sg-list)
863 1.1 dante * then split the request into multiple sg-list blocks.
864 1.1 dante */
865 1.1 dante
866 1.2 dante do {
867 1.2 dante for (i = 0; i < NO_OF_SG_PER_BLOCK; i++) {
868 1.1 dante sg_block->sg_list[i].sg_addr = sg_list->ds_addr;
869 1.1 dante sg_block->sg_list[i].sg_count = sg_list->ds_len;
870 1.1 dante
871 1.2 dante if (--sg_elem_cnt == 0) {
872 1.1 dante /* last entry, get out */
873 1.13 dante sg_block->sg_cnt = i + i;
874 1.2 dante sg_block->sg_ptr = NULL; /* next link = NULL */
875 1.1 dante return;
876 1.1 dante }
877 1.1 dante sg_list++;
878 1.1 dante }
879 1.1 dante sg_block_next_addr += sizeof(ADW_SG_BLOCK);
880 1.1 dante sg_block_physical_addr += sizeof(ADW_SG_BLOCK);
881 1.1 dante
882 1.13 dante sg_block->sg_cnt = NO_OF_SG_PER_BLOCK;
883 1.9 thorpej sg_block->sg_ptr = sg_block_physical_addr;
884 1.2 dante sg_block = (ADW_SG_BLOCK *) sg_block_next_addr; /* virt. addr */
885 1.10 thorpej } while (1);
886 1.1 dante }
887 1.1 dante
888 1.1 dante
889 1.22 dante /******************************************************************************/
890 1.22 dante /* Interrupts and TimeOut routines */
891 1.22 dante /******************************************************************************/
892 1.22 dante
893 1.22 dante
894 1.1 dante int
895 1.1 dante adw_intr(arg)
896 1.1 dante void *arg;
897 1.1 dante {
898 1.1 dante ADW_SOFTC *sc = arg;
899 1.1 dante struct scsipi_xfer *xs;
900 1.1 dante
901 1.1 dante
902 1.22 dante if(AdwISR(sc) != ADW_FALSE) {
903 1.13 dante /*
904 1.13 dante * If there are queue entries in the software queue, try to
905 1.13 dante * run the first one. We should be more or less guaranteed
906 1.13 dante * to succeed, since we just freed a CCB.
907 1.13 dante *
908 1.13 dante * NOTE: adw_scsi_cmd() relies on our calling it with
909 1.13 dante * the first entry in the queue.
910 1.13 dante */
911 1.13 dante if ((xs = TAILQ_FIRST(&sc->sc_queue)) != NULL)
912 1.13 dante (void) adw_scsi_cmd(xs);
913 1.16 dante
914 1.16 dante return (1);
915 1.13 dante }
916 1.1 dante
917 1.16 dante return (0);
918 1.1 dante }
919 1.1 dante
920 1.1 dante
921 1.1 dante /*
922 1.1 dante * Poll a particular unit, looking for a particular xs
923 1.1 dante */
924 1.1 dante static int
925 1.1 dante adw_poll(sc, xs, count)
926 1.1 dante ADW_SOFTC *sc;
927 1.1 dante struct scsipi_xfer *xs;
928 1.1 dante int count;
929 1.1 dante {
930 1.1 dante
931 1.1 dante /* timeouts are in msec, so we loop in 1000 usec cycles */
932 1.1 dante while (count) {
933 1.1 dante adw_intr(sc);
934 1.12 thorpej if (xs->xs_status & XS_STS_DONE)
935 1.1 dante return (0);
936 1.1 dante delay(1000); /* only happens in boot so ok */
937 1.1 dante count--;
938 1.1 dante }
939 1.1 dante return (1);
940 1.1 dante }
941 1.1 dante
942 1.1 dante
943 1.1 dante static void
944 1.1 dante adw_timeout(arg)
945 1.1 dante void *arg;
946 1.1 dante {
947 1.1 dante ADW_CCB *ccb = arg;
948 1.1 dante struct scsipi_xfer *xs = ccb->xs;
949 1.1 dante struct scsipi_link *sc_link = xs->sc_link;
950 1.1 dante ADW_SOFTC *sc = sc_link->adapter_softc;
951 1.1 dante int s;
952 1.1 dante
953 1.1 dante scsi_print_addr(sc_link);
954 1.1 dante printf("timed out");
955 1.1 dante
956 1.1 dante s = splbio();
957 1.1 dante
958 1.11 dante if (ccb->flags & CCB_ABORTED) {
959 1.11 dante /*
960 1.11 dante * Abort Timed Out
961 1.19 dante *
962 1.20 dante * No more opportunities. Lets try resetting the bus and
963 1.20 dante * reinitialize the host adapter.
964 1.11 dante */
965 1.19 dante callout_stop(&xs->xs_callout);
966 1.11 dante printf(" AGAIN. Resetting SCSI Bus\n");
967 1.22 dante adw_reset_bus(sc);
968 1.19 dante splx(s);
969 1.19 dante return;
970 1.19 dante } else if (ccb->flags & CCB_ABORTING) {
971 1.19 dante /*
972 1.20 dante * Abort the operation that has timed out.
973 1.19 dante *
974 1.19 dante * Second opportunity.
975 1.19 dante */
976 1.19 dante printf("\n");
977 1.19 dante xs->error = XS_TIMEOUT;
978 1.19 dante ccb->flags |= CCB_ABORTED;
979 1.19 dante #if 0
980 1.19 dante /*
981 1.19 dante * - XXX - 3.3a microcode is BROKEN!!!
982 1.19 dante *
983 1.19 dante * We cannot abort a CCB, so we can only hope the command
984 1.19 dante * get completed before the next timeout, otherwise a
985 1.19 dante * Bus Reset will arrive inexorably.
986 1.19 dante */
987 1.19 dante /*
988 1.19 dante * ADW_ABORT_CCB() makes the board to generate an interrupt
989 1.19 dante *
990 1.19 dante * - XXX - The above assertion MUST be verified (and this
991 1.19 dante * code changed as well [callout_*()]), when the
992 1.19 dante * ADW_ABORT_CCB will be working again
993 1.19 dante */
994 1.19 dante ADW_ABORT_CCB(sc, ccb);
995 1.19 dante #endif
996 1.19 dante /*
997 1.19 dante * waiting for multishot callout_reset() let's restart it
998 1.19 dante * by hand so the next time a timeout event will occour
999 1.19 dante * we will reset the bus.
1000 1.19 dante */
1001 1.19 dante callout_reset(&xs->xs_callout,
1002 1.19 dante (ccb->timeout * hz) / 1000, adw_timeout, ccb);
1003 1.1 dante } else {
1004 1.11 dante /*
1005 1.20 dante * Abort the operation that has timed out.
1006 1.19 dante *
1007 1.19 dante * First opportunity.
1008 1.11 dante */
1009 1.1 dante printf("\n");
1010 1.11 dante xs->error = XS_TIMEOUT;
1011 1.11 dante ccb->flags |= CCB_ABORTING;
1012 1.19 dante #if 0
1013 1.19 dante /*
1014 1.19 dante * - XXX - 3.3a microcode is BROKEN!!!
1015 1.19 dante *
1016 1.19 dante * We cannot abort a CCB, so we can only hope the command
1017 1.19 dante * get completed before the next 2 timeout, otherwise a
1018 1.19 dante * Bus Reset will arrive inexorably.
1019 1.19 dante */
1020 1.19 dante /*
1021 1.19 dante * ADW_ABORT_CCB() makes the board to generate an interrupt
1022 1.19 dante *
1023 1.19 dante * - XXX - The above assertion MUST be verified (and this
1024 1.19 dante * code changed as well [callout_*()]), when the
1025 1.19 dante * ADW_ABORT_CCB will be working again
1026 1.19 dante */
1027 1.1 dante ADW_ABORT_CCB(sc, ccb);
1028 1.19 dante #endif
1029 1.19 dante /*
1030 1.19 dante * waiting for multishot callout_reset() let's restart it
1031 1.20 dante * by hand so to give a second opportunity to the command
1032 1.20 dante * which timed-out.
1033 1.19 dante */
1034 1.19 dante callout_reset(&xs->xs_callout,
1035 1.19 dante (ccb->timeout * hz) / 1000, adw_timeout, ccb);
1036 1.1 dante }
1037 1.1 dante
1038 1.1 dante splx(s);
1039 1.1 dante }
1040 1.1 dante
1041 1.1 dante
1042 1.21 dante static void
1043 1.22 dante adw_reset_bus(sc)
1044 1.21 dante ADW_SOFTC *sc;
1045 1.21 dante {
1046 1.21 dante ADW_CCB *ccb;
1047 1.21 dante int s;
1048 1.21 dante
1049 1.21 dante s = splbio();
1050 1.22 dante AdwResetSCSIBus(sc);
1051 1.21 dante while((ccb = TAILQ_LAST(&sc->sc_pending_ccb,
1052 1.21 dante adw_pending_ccb)) != NULL) {
1053 1.21 dante callout_stop(&ccb->xs->xs_callout);
1054 1.21 dante TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
1055 1.21 dante TAILQ_INSERT_HEAD(&sc->sc_waiting_ccb, ccb, chain);
1056 1.21 dante }
1057 1.21 dante adw_queue_ccb(sc, TAILQ_FIRST(&sc->sc_waiting_ccb), 1);
1058 1.21 dante splx(s);
1059 1.21 dante }
1060 1.21 dante
1061 1.21 dante
1062 1.1 dante /******************************************************************************/
1063 1.19 dante /* Host Adapter and Peripherals Information Routines */
1064 1.19 dante /******************************************************************************/
1065 1.19 dante
1066 1.19 dante
1067 1.19 dante static void
1068 1.19 dante adw_print_info(sc, tid)
1069 1.19 dante ADW_SOFTC *sc;
1070 1.19 dante int tid;
1071 1.19 dante {
1072 1.19 dante bus_space_tag_t iot = sc->sc_iot;
1073 1.19 dante bus_space_handle_t ioh = sc->sc_ioh;
1074 1.19 dante u_int16_t wdtr_able, wdtr_done, wdtr;
1075 1.19 dante u_int16_t sdtr_able, sdtr_done, sdtr, period;
1076 1.20 dante static int wdtr_reneg = 0, sdtr_reneg = 0;
1077 1.20 dante
1078 1.20 dante if (tid == 0){
1079 1.20 dante wdtr_reneg = sdtr_reneg = 0;
1080 1.20 dante }
1081 1.19 dante
1082 1.19 dante printf("%s: target %d ", sc->sc_dev.dv_xname, tid);
1083 1.19 dante
1084 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_ABLE, wdtr_able);
1085 1.19 dante if(wdtr_able & ADW_TID_TO_TIDMASK(tid)) {
1086 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_DONE, wdtr_done);
1087 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_DEVICE_HSHK_CFG_TABLE +
1088 1.19 dante (2 * tid), wdtr);
1089 1.19 dante printf("using %d-bits wide, ", (wdtr & 0x8000)? 16 : 8);
1090 1.19 dante if((wdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
1091 1.19 dante wdtr_reneg = 1;
1092 1.19 dante } else {
1093 1.19 dante printf("wide transfers disabled, ");
1094 1.19 dante }
1095 1.19 dante
1096 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_ABLE, sdtr_able);
1097 1.19 dante if(sdtr_able & ADW_TID_TO_TIDMASK(tid)) {
1098 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_DONE, sdtr_done);
1099 1.22 dante ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_DEVICE_HSHK_CFG_TABLE +
1100 1.19 dante (2 * tid), sdtr);
1101 1.19 dante sdtr &= ~0x8000;
1102 1.19 dante if((sdtr & 0x1F) != 0) {
1103 1.19 dante if((sdtr & 0x1F00) == 0x1100){
1104 1.19 dante printf("80.0 MHz");
1105 1.19 dante } else if((sdtr & 0x1F00) == 0x1000){
1106 1.19 dante printf("40.0 MHz");
1107 1.19 dante } else {
1108 1.19 dante /* <= 20.0 MHz */
1109 1.19 dante period = (((sdtr >> 8) * 25) + 50)/4;
1110 1.19 dante if(period == 0) {
1111 1.19 dante /* Should never happen. */
1112 1.19 dante printf("? MHz");
1113 1.19 dante } else {
1114 1.19 dante printf("%d.%d MHz", 250/period,
1115 1.19 dante ADW_TENTHS(250, period));
1116 1.19 dante }
1117 1.19 dante }
1118 1.19 dante printf(" synchronous transfers\n");
1119 1.19 dante } else {
1120 1.19 dante printf("asynchronous transfers\n");
1121 1.19 dante }
1122 1.19 dante if((sdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
1123 1.19 dante sdtr_reneg = 1;
1124 1.19 dante } else {
1125 1.19 dante printf("synchronous transfers disabled\n");
1126 1.19 dante }
1127 1.19 dante
1128 1.19 dante if(wdtr_reneg || sdtr_reneg) {
1129 1.19 dante printf("%s: target %d %s", sc->sc_dev.dv_xname, tid,
1130 1.19 dante (wdtr_reneg)? ((sdtr_reneg)? "wide/sync" : "wide") :
1131 1.19 dante ((sdtr_reneg)? "sync" : "") );
1132 1.19 dante printf(" renegotiation pending before next command.\n");
1133 1.19 dante }
1134 1.19 dante }
1135 1.19 dante
1136 1.19 dante
1137 1.19 dante /******************************************************************************/
1138 1.19 dante /* WIDE boards Interrupt callbacks */
1139 1.1 dante /******************************************************************************/
1140 1.1 dante
1141 1.1 dante
1142 1.1 dante /*
1143 1.22 dante * adw_isr_callback() - Second Level Interrupt Handler called by AdwISR()
1144 1.1 dante *
1145 1.1 dante * Interrupt callback function for the Wide SCSI Adv Library.
1146 1.19 dante *
1147 1.19 dante * Notice:
1148 1.22 dante * Interrupts are disabled by the caller (AdwISR() function), and will be
1149 1.19 dante * enabled at the end of the caller.
1150 1.1 dante */
1151 1.1 dante static void
1152 1.13 dante adw_isr_callback(sc, scsiq)
1153 1.1 dante ADW_SOFTC *sc;
1154 1.1 dante ADW_SCSI_REQ_Q *scsiq;
1155 1.1 dante {
1156 1.2 dante bus_dma_tag_t dmat = sc->sc_dmat;
1157 1.7 dante ADW_CCB *ccb;
1158 1.7 dante struct scsipi_xfer *xs;
1159 1.1 dante struct scsipi_sense_data *s1, *s2;
1160 1.1 dante
1161 1.7 dante
1162 1.7 dante ccb = adw_ccb_phys_kv(sc, scsiq->ccb_ptr);
1163 1.11 dante
1164 1.15 thorpej callout_stop(&ccb->xs->xs_callout);
1165 1.11 dante
1166 1.7 dante xs = ccb->xs;
1167 1.1 dante
1168 1.1 dante /*
1169 1.1 dante * If we were a data transfer, unload the map that described
1170 1.1 dante * the data buffer.
1171 1.1 dante */
1172 1.1 dante if (xs->datalen) {
1173 1.1 dante bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
1174 1.1 dante ccb->dmamap_xfer->dm_mapsize,
1175 1.12 thorpej (xs->xs_control & XS_CTL_DATA_IN) ?
1176 1.12 thorpej BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1177 1.1 dante bus_dmamap_unload(dmat, ccb->dmamap_xfer);
1178 1.1 dante }
1179 1.20 dante
1180 1.1 dante if ((ccb->flags & CCB_ALLOC) == 0) {
1181 1.1 dante printf("%s: exiting ccb not allocated!\n", sc->sc_dev.dv_xname);
1182 1.1 dante Debugger();
1183 1.1 dante return;
1184 1.1 dante }
1185 1.20 dante
1186 1.1 dante /*
1187 1.1 dante * 'done_status' contains the command's ending status.
1188 1.20 dante * 'host_status' conatins the host adapter status.
1189 1.20 dante * 'scsi_status' contains the scsi peripheral status.
1190 1.1 dante */
1191 1.21 dante if ((scsiq->host_status == QHSTA_NO_ERROR) &&
1192 1.21 dante ((scsiq->done_status == QD_NO_ERROR) ||
1193 1.22 dante (scsiq->done_status == QD_WITH_ERROR))) {
1194 1.21 dante switch (scsiq->host_status) {
1195 1.21 dante case SCSI_STATUS_GOOD:
1196 1.21 dante if ((scsiq->cdb[0] == INQUIRY) &&
1197 1.21 dante (scsiq->target_lun == 0)) {
1198 1.21 dante adw_print_info(sc, scsiq->target_id);
1199 1.21 dante }
1200 1.21 dante xs->error = XS_NOERROR;
1201 1.21 dante xs->resid = scsiq->data_cnt;
1202 1.21 dante sc->sc_freeze_dev[scsiq->target_id] = 0;
1203 1.21 dante break;
1204 1.21 dante
1205 1.21 dante case SCSI_STATUS_CHECK_CONDITION:
1206 1.21 dante case SCSI_STATUS_CMD_TERMINATED:
1207 1.21 dante s1 = &ccb->scsi_sense;
1208 1.21 dante s2 = &xs->sense.scsi_sense;
1209 1.21 dante *s2 = *s1;
1210 1.21 dante xs->error = XS_SENSE;
1211 1.21 dante sc->sc_freeze_dev[scsiq->target_id] = 1;
1212 1.21 dante break;
1213 1.21 dante
1214 1.21 dante default:
1215 1.21 dante xs->error = XS_BUSY;
1216 1.21 dante sc->sc_freeze_dev[scsiq->target_id] = 1;
1217 1.21 dante break;
1218 1.20 dante }
1219 1.21 dante } else if (scsiq->done_status == QD_ABORTED_BY_HOST) {
1220 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1221 1.21 dante } else {
1222 1.21 dante switch (scsiq->host_status) {
1223 1.21 dante case QHSTA_M_SEL_TIMEOUT:
1224 1.21 dante xs->error = XS_SELTIMEOUT;
1225 1.21 dante break;
1226 1.21 dante
1227 1.21 dante case QHSTA_M_SXFR_OFF_UFLW:
1228 1.21 dante case QHSTA_M_SXFR_OFF_OFLW:
1229 1.21 dante case QHSTA_M_DATA_OVER_RUN:
1230 1.21 dante printf("%s: Overrun/Overflow/Underflow condition\n",
1231 1.21 dante sc->sc_dev.dv_xname);
1232 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1233 1.21 dante break;
1234 1.21 dante
1235 1.21 dante case QHSTA_M_SXFR_DESELECTED:
1236 1.21 dante case QHSTA_M_UNEXPECTED_BUS_FREE:
1237 1.21 dante printf("%s: Unexpected BUS free\n",sc->sc_dev.dv_xname);
1238 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1239 1.21 dante break;
1240 1.21 dante
1241 1.21 dante case QHSTA_M_SCSI_BUS_RESET:
1242 1.21 dante case QHSTA_M_SCSI_BUS_RESET_UNSOL:
1243 1.21 dante printf("%s: BUS Reset\n", sc->sc_dev.dv_xname);
1244 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1245 1.21 dante break;
1246 1.1 dante
1247 1.21 dante case QHSTA_M_BUS_DEVICE_RESET:
1248 1.21 dante printf("%s: Device Reset\n", sc->sc_dev.dv_xname);
1249 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1250 1.21 dante break;
1251 1.20 dante
1252 1.21 dante case QHSTA_M_QUEUE_ABORTED:
1253 1.21 dante printf("%s: Queue Aborted\n", sc->sc_dev.dv_xname);
1254 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1255 1.1 dante break;
1256 1.1 dante
1257 1.20 dante case QHSTA_M_SXFR_SDMA_ERR:
1258 1.21 dante case QHSTA_M_SXFR_SXFR_PERR:
1259 1.21 dante case QHSTA_M_RDMA_PERR:
1260 1.20 dante /*
1261 1.21 dante * DMA Error. This should *NEVER* happen!
1262 1.20 dante *
1263 1.20 dante * Lets try resetting the bus and reinitialize
1264 1.20 dante * the host adapter.
1265 1.20 dante */
1266 1.21 dante printf("%s: DMA Error. Reseting bus\n",
1267 1.21 dante sc->sc_dev.dv_xname);
1268 1.22 dante TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
1269 1.22 dante adw_reset_bus(sc);
1270 1.21 dante xs->error = XS_BUSY;
1271 1.22 dante goto done;
1272 1.21 dante
1273 1.21 dante case QHSTA_M_WTM_TIMEOUT:
1274 1.21 dante case QHSTA_M_SXFR_WD_TMO:
1275 1.21 dante /* The SCSI bus hung in a phase */
1276 1.21 dante printf("%s: Watch Dog timer expired. Reseting bus\n",
1277 1.21 dante sc->sc_dev.dv_xname);
1278 1.22 dante TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
1279 1.22 dante adw_reset_bus(sc);
1280 1.21 dante xs->error = XS_BUSY;
1281 1.22 dante goto done;
1282 1.21 dante
1283 1.21 dante case QHSTA_M_SXFR_XFR_PH_ERR:
1284 1.21 dante printf("%s: Transfer Error\n", sc->sc_dev.dv_xname);
1285 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1286 1.21 dante break;
1287 1.21 dante
1288 1.21 dante case QHSTA_M_BAD_CMPL_STATUS_IN:
1289 1.21 dante /* No command complete after a status message */
1290 1.21 dante printf("%s: Bad Completion Status\n",
1291 1.21 dante sc->sc_dev.dv_xname);
1292 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1293 1.21 dante break;
1294 1.21 dante
1295 1.21 dante case QHSTA_M_AUTO_REQ_SENSE_FAIL:
1296 1.21 dante printf("%s: Auto Sense Failed\n", sc->sc_dev.dv_xname);
1297 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1298 1.21 dante break;
1299 1.21 dante
1300 1.21 dante case QHSTA_M_INVALID_DEVICE:
1301 1.21 dante printf("%s: Invalid Device\n", sc->sc_dev.dv_xname);
1302 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1303 1.21 dante break;
1304 1.11 dante
1305 1.21 dante case QHSTA_M_NO_AUTO_REQ_SENSE:
1306 1.21 dante /*
1307 1.21 dante * User didn't request sense, but we got a
1308 1.21 dante * check condition.
1309 1.21 dante */
1310 1.21 dante printf("%s: Unexpected Check Condition\n",
1311 1.21 dante sc->sc_dev.dv_xname);
1312 1.1 dante xs->error = XS_DRIVER_STUFFUP;
1313 1.1 dante break;
1314 1.1 dante
1315 1.21 dante case QHSTA_M_SXFR_UNKNOWN_ERROR:
1316 1.21 dante printf("%s: Unknown Error\n", sc->sc_dev.dv_xname);
1317 1.21 dante xs->error = XS_DRIVER_STUFFUP;
1318 1.21 dante break;
1319 1.11 dante
1320 1.21 dante default:
1321 1.21 dante panic("%s: Unhandled Host Status Error %x",
1322 1.21 dante sc->sc_dev.dv_xname, scsiq->host_status);
1323 1.21 dante }
1324 1.1 dante }
1325 1.1 dante
1326 1.19 dante TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
1327 1.22 dante done: adw_free_ccb(sc, ccb);
1328 1.12 thorpej xs->xs_status |= XS_STS_DONE;
1329 1.1 dante scsipi_done(xs);
1330 1.11 dante }
1331 1.11 dante
1332 1.11 dante
1333 1.13 dante /*
1334 1.22 dante * adw_async_callback() - Adv Library asynchronous event callback function.
1335 1.13 dante */
1336 1.11 dante static void
1337 1.13 dante adw_async_callback(sc, code)
1338 1.11 dante ADW_SOFTC *sc;
1339 1.13 dante u_int8_t code;
1340 1.11 dante {
1341 1.13 dante switch (code) {
1342 1.13 dante case ADV_ASYNC_SCSI_BUS_RESET_DET:
1343 1.21 dante /* The firmware detected a SCSI Bus reset. */
1344 1.19 dante printf("%s: SCSI Bus reset detected\n", sc->sc_dev.dv_xname);
1345 1.13 dante break;
1346 1.13 dante
1347 1.13 dante case ADV_ASYNC_RDMA_FAILURE:
1348 1.13 dante /*
1349 1.13 dante * Handle RDMA failure by resetting the SCSI Bus and
1350 1.19 dante * possibly the chip if it is unresponsive.
1351 1.13 dante */
1352 1.20 dante printf("%s: RDMA failure. Resetting the SCSI Bus and"
1353 1.20 dante " the adapter\n", sc->sc_dev.dv_xname);
1354 1.22 dante AdwResetSCSIBus(sc);
1355 1.13 dante break;
1356 1.13 dante
1357 1.13 dante case ADV_HOST_SCSI_BUS_RESET:
1358 1.21 dante /* Host generated SCSI bus reset occurred. */
1359 1.19 dante printf("%s: Host generated SCSI bus reset occurred\n",
1360 1.19 dante sc->sc_dev.dv_xname);
1361 1.19 dante break;
1362 1.19 dante
1363 1.19 dante case ADV_ASYNC_CARRIER_READY_FAILURE:
1364 1.21 dante /* Carrier Ready failure. */
1365 1.19 dante printf("%s: Carrier Ready failure!\n", sc->sc_dev.dv_xname);
1366 1.19 dante break;
1367 1.13 dante
1368 1.13 dante default:
1369 1.13 dante break;
1370 1.13 dante }
1371 1.1 dante }
1372