Home | History | Annotate | Line # | Download | only in ic
adw.c revision 1.27.2.2
      1  1.27.2.2  nathanw /* $NetBSD: adw.c,v 1.27.2.2 2001/06/21 20:01:55 nathanw Exp $	 */
      2       1.1    dante 
      3       1.1    dante /*
      4       1.1    dante  * Generic driver for the Advanced Systems Inc. SCSI controllers
      5       1.1    dante  *
      6      1.13    dante  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
      7       1.1    dante  * All rights reserved.
      8       1.1    dante  *
      9       1.1    dante  * Author: Baldassare Dante Profeta <dante (at) mclink.it>
     10       1.1    dante  *
     11       1.1    dante  * Redistribution and use in source and binary forms, with or without
     12       1.1    dante  * modification, are permitted provided that the following conditions
     13       1.1    dante  * are met:
     14       1.1    dante  * 1. Redistributions of source code must retain the above copyright
     15       1.1    dante  *    notice, this list of conditions and the following disclaimer.
     16       1.1    dante  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1    dante  *    notice, this list of conditions and the following disclaimer in the
     18       1.1    dante  *    documentation and/or other materials provided with the distribution.
     19       1.1    dante  * 3. All advertising materials mentioning features or use of this software
     20       1.1    dante  *    must display the following acknowledgement:
     21       1.1    dante  *        This product includes software developed by the NetBSD
     22       1.1    dante  *        Foundation, Inc. and its contributors.
     23       1.1    dante  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1    dante  *    contributors may be used to endorse or promote products derived
     25       1.1    dante  *    from this software without specific prior written permission.
     26       1.1    dante  *
     27       1.1    dante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1    dante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1    dante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1    dante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1    dante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1    dante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1    dante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1    dante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1    dante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1    dante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1    dante  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1    dante  */
     39       1.1    dante 
     40       1.1    dante #include <sys/types.h>
     41       1.1    dante #include <sys/param.h>
     42       1.1    dante #include <sys/systm.h>
     43      1.15  thorpej #include <sys/callout.h>
     44       1.1    dante #include <sys/kernel.h>
     45       1.1    dante #include <sys/errno.h>
     46       1.1    dante #include <sys/ioctl.h>
     47       1.1    dante #include <sys/device.h>
     48       1.1    dante #include <sys/malloc.h>
     49       1.1    dante #include <sys/buf.h>
     50       1.1    dante #include <sys/proc.h>
     51       1.1    dante #include <sys/user.h>
     52       1.1    dante 
     53       1.1    dante #include <machine/bus.h>
     54       1.1    dante #include <machine/intr.h>
     55       1.1    dante 
     56      1.25      mrg #include <uvm/uvm_extern.h>
     57       1.1    dante 
     58       1.1    dante #include <dev/scsipi/scsi_all.h>
     59       1.1    dante #include <dev/scsipi/scsipi_all.h>
     60       1.1    dante #include <dev/scsipi/scsiconf.h>
     61       1.1    dante 
     62       1.1    dante #include <dev/ic/adwlib.h>
     63      1.22    dante #include <dev/ic/adwmcode.h>
     64       1.1    dante #include <dev/ic/adw.h>
     65       1.1    dante 
     66       1.1    dante #ifndef DDB
     67      1.11    dante #define	Debugger()	panic("should call debugger here (adw.c)")
     68       1.2    dante #endif				/* ! DDB */
     69       1.1    dante 
     70       1.1    dante /******************************************************************************/
     71       1.1    dante 
     72       1.1    dante 
     73  1.27.2.2  nathanw static int adw_alloc_controls(ADW_SOFTC *);
     74  1.27.2.2  nathanw static int adw_alloc_carriers(ADW_SOFTC *);
     75  1.27.2.2  nathanw static int adw_create_ccbs(ADW_SOFTC *, ADW_CCB *, int);
     76  1.27.2.2  nathanw static void adw_free_ccb(ADW_SOFTC *, ADW_CCB *);
     77  1.27.2.2  nathanw static void adw_reset_ccb(ADW_CCB *);
     78  1.27.2.2  nathanw static int adw_init_ccb(ADW_SOFTC *, ADW_CCB *);
     79  1.27.2.2  nathanw static ADW_CCB *adw_get_ccb(ADW_SOFTC *);
     80  1.27.2.2  nathanw static int adw_queue_ccb(ADW_SOFTC *, ADW_CCB *);
     81  1.27.2.2  nathanw 
     82  1.27.2.2  nathanw static void adw_scsipi_request(struct scsipi_channel *,
     83  1.27.2.2  nathanw 	scsipi_adapter_req_t, void *);
     84  1.27.2.2  nathanw static int adw_build_req(ADW_SOFTC *, ADW_CCB *);
     85  1.27.2.2  nathanw static void adw_build_sglist(ADW_CCB *, ADW_SCSI_REQ_Q *, ADW_SG_BLOCK *);
     86  1.27.2.2  nathanw static void adwminphys(struct buf *);
     87  1.27.2.2  nathanw static void adw_isr_callback(ADW_SOFTC *, ADW_SCSI_REQ_Q *);
     88  1.27.2.2  nathanw static void adw_async_callback(ADW_SOFTC *, u_int8_t);
     89  1.27.2.2  nathanw 
     90  1.27.2.2  nathanw static void adw_print_info(ADW_SOFTC *, int);
     91  1.27.2.2  nathanw 
     92  1.27.2.2  nathanw static int adw_poll(ADW_SOFTC *, struct scsipi_xfer *, int);
     93  1.27.2.2  nathanw static void adw_timeout(void *);
     94  1.27.2.2  nathanw static void adw_reset_bus(ADW_SOFTC *);
     95       1.1    dante 
     96       1.1    dante 
     97       1.1    dante /******************************************************************************/
     98      1.22    dante /*                       DMA Mapping for Control Blocks                       */
     99       1.1    dante /******************************************************************************/
    100       1.1    dante 
    101       1.1    dante 
    102       1.1    dante static int
    103  1.27.2.2  nathanw adw_alloc_controls(ADW_SOFTC *sc)
    104       1.1    dante {
    105       1.1    dante 	bus_dma_segment_t seg;
    106       1.1    dante 	int             error, rseg;
    107       1.1    dante 
    108       1.1    dante 	/*
    109      1.13    dante          * Allocate the control structure.
    110       1.1    dante          */
    111       1.1    dante 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct adw_control),
    112      1.26  thorpej 			   PAGE_SIZE, 0, &seg, 1, &rseg,
    113      1.26  thorpej 			   BUS_DMA_NOWAIT)) != 0) {
    114       1.1    dante 		printf("%s: unable to allocate control structures,"
    115       1.1    dante 		       " error = %d\n", sc->sc_dev.dv_xname, error);
    116       1.1    dante 		return (error);
    117       1.1    dante 	}
    118       1.1    dante 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    119       1.1    dante 		   sizeof(struct adw_control), (caddr_t *) & sc->sc_control,
    120       1.1    dante 				 BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    121       1.1    dante 		printf("%s: unable to map control structures, error = %d\n",
    122       1.1    dante 		       sc->sc_dev.dv_xname, error);
    123       1.1    dante 		return (error);
    124       1.1    dante 	}
    125      1.13    dante 
    126       1.1    dante 	/*
    127       1.1    dante          * Create and load the DMA map used for the control blocks.
    128       1.1    dante          */
    129       1.1    dante 	if ((error = bus_dmamap_create(sc->sc_dmat, sizeof(struct adw_control),
    130       1.1    dante 			   1, sizeof(struct adw_control), 0, BUS_DMA_NOWAIT,
    131       1.1    dante 				       &sc->sc_dmamap_control)) != 0) {
    132       1.1    dante 		printf("%s: unable to create control DMA map, error = %d\n",
    133       1.1    dante 		       sc->sc_dev.dv_xname, error);
    134       1.1    dante 		return (error);
    135       1.1    dante 	}
    136       1.1    dante 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_control,
    137       1.1    dante 			   sc->sc_control, sizeof(struct adw_control), NULL,
    138       1.1    dante 				     BUS_DMA_NOWAIT)) != 0) {
    139       1.1    dante 		printf("%s: unable to load control DMA map, error = %d\n",
    140       1.1    dante 		       sc->sc_dev.dv_xname, error);
    141       1.1    dante 		return (error);
    142       1.1    dante 	}
    143      1.13    dante 
    144      1.13    dante 	return (0);
    145      1.13    dante }
    146      1.13    dante 
    147      1.13    dante 
    148      1.13    dante static int
    149  1.27.2.2  nathanw adw_alloc_carriers(ADW_SOFTC *sc)
    150      1.13    dante {
    151      1.13    dante 	bus_dma_segment_t seg;
    152      1.13    dante 	int             error, rseg;
    153      1.13    dante 
    154      1.13    dante 	/*
    155      1.13    dante          * Allocate the control structure.
    156      1.13    dante          */
    157      1.19    dante 	sc->sc_control->carriers = malloc(sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    158      1.13    dante 			M_DEVBUF, M_WAITOK);
    159      1.13    dante 	if(!sc->sc_control->carriers) {
    160      1.18  thorpej 		printf("%s: malloc() failed in allocating carrier structures\n",
    161      1.18  thorpej 		       sc->sc_dev.dv_xname);
    162      1.18  thorpej 		return (ENOMEM);
    163      1.13    dante 	}
    164      1.13    dante 
    165      1.13    dante 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    166      1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    167      1.19    dante 			0x10, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    168      1.13    dante 		printf("%s: unable to allocate carrier structures,"
    169      1.13    dante 		       " error = %d\n", sc->sc_dev.dv_xname, error);
    170      1.13    dante 		return (error);
    171      1.13    dante 	}
    172      1.13    dante 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    173      1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER,
    174      1.13    dante 			(caddr_t *) &sc->sc_control->carriers,
    175      1.13    dante 			BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    176      1.13    dante 		printf("%s: unable to map carrier structures,"
    177      1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    178      1.13    dante 		return (error);
    179      1.13    dante 	}
    180      1.13    dante 
    181      1.13    dante 	/*
    182      1.13    dante          * Create and load the DMA map used for the control blocks.
    183      1.13    dante          */
    184      1.13    dante 	if ((error = bus_dmamap_create(sc->sc_dmat,
    185      1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 1,
    186      1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, 0,BUS_DMA_NOWAIT,
    187      1.13    dante 			&sc->sc_dmamap_carrier)) != 0) {
    188      1.13    dante 		printf("%s: unable to create carriers DMA map,"
    189      1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    190      1.13    dante 		return (error);
    191      1.13    dante 	}
    192      1.13    dante 	if ((error = bus_dmamap_load(sc->sc_dmat,
    193      1.13    dante 			sc->sc_dmamap_carrier, sc->sc_control->carriers,
    194      1.19    dante 			sizeof(ADW_CARRIER) * ADW_MAX_CARRIER, NULL,
    195      1.13    dante 			BUS_DMA_NOWAIT)) != 0) {
    196      1.13    dante 		printf("%s: unable to load carriers DMA map,"
    197      1.13    dante 			" error = %d\n", sc->sc_dev.dv_xname, error);
    198      1.13    dante 		return (error);
    199      1.13    dante 	}
    200      1.13    dante 
    201       1.1    dante 	return (0);
    202       1.1    dante }
    203       1.1    dante 
    204       1.1    dante 
    205      1.22    dante /******************************************************************************/
    206      1.22    dante /*                           Control Blocks routines                          */
    207      1.22    dante /******************************************************************************/
    208      1.13    dante 
    209      1.13    dante 
    210      1.13    dante /*
    211       1.1    dante  * Create a set of ccbs and add them to the free list.  Called once
    212       1.1    dante  * by adw_init().  We return the number of CCBs successfully created.
    213       1.1    dante  */
    214       1.1    dante static int
    215  1.27.2.2  nathanw adw_create_ccbs(ADW_SOFTC *sc, ADW_CCB *ccbstore, int count)
    216       1.1    dante {
    217       1.1    dante 	ADW_CCB        *ccb;
    218       1.1    dante 	int             i, error;
    219       1.1    dante 
    220       1.1    dante 	for (i = 0; i < count; i++) {
    221       1.1    dante 		ccb = &ccbstore[i];
    222       1.1    dante 		if ((error = adw_init_ccb(sc, ccb)) != 0) {
    223       1.1    dante 			printf("%s: unable to initialize ccb, error = %d\n",
    224       1.1    dante 			       sc->sc_dev.dv_xname, error);
    225       1.1    dante 			return (i);
    226       1.1    dante 		}
    227       1.1    dante 		TAILQ_INSERT_TAIL(&sc->sc_free_ccb, ccb, chain);
    228       1.1    dante 	}
    229       1.1    dante 
    230       1.1    dante 	return (i);
    231       1.1    dante }
    232       1.1    dante 
    233       1.1    dante 
    234       1.1    dante /*
    235       1.1    dante  * A ccb is put onto the free list.
    236       1.1    dante  */
    237       1.1    dante static void
    238  1.27.2.2  nathanw adw_free_ccb(ADW_SOFTC *sc, ADW_CCB *ccb)
    239       1.1    dante {
    240       1.1    dante 	int             s;
    241       1.1    dante 
    242       1.1    dante 	s = splbio();
    243       1.1    dante 
    244       1.1    dante 	adw_reset_ccb(ccb);
    245       1.1    dante 	TAILQ_INSERT_HEAD(&sc->sc_free_ccb, ccb, chain);
    246       1.1    dante 
    247       1.1    dante 	splx(s);
    248       1.1    dante }
    249       1.1    dante 
    250       1.1    dante 
    251       1.1    dante static void
    252  1.27.2.2  nathanw adw_reset_ccb(ADW_CCB *ccb)
    253       1.1    dante {
    254       1.1    dante 
    255       1.1    dante 	ccb->flags = 0;
    256       1.1    dante }
    257       1.1    dante 
    258       1.1    dante 
    259       1.1    dante static int
    260  1.27.2.2  nathanw adw_init_ccb(ADW_SOFTC *sc, ADW_CCB *ccb)
    261       1.1    dante {
    262       1.7    dante 	int	hashnum, error;
    263       1.1    dante 
    264       1.1    dante 	/*
    265       1.1    dante          * Create the DMA map for this CCB.
    266       1.1    dante          */
    267       1.1    dante 	error = bus_dmamap_create(sc->sc_dmat,
    268       1.1    dante 				  (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
    269       1.1    dante 			 ADW_MAX_SG_LIST, (ADW_MAX_SG_LIST - 1) * PAGE_SIZE,
    270       1.1    dante 		   0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ccb->dmamap_xfer);
    271       1.1    dante 	if (error) {
    272      1.13    dante 		printf("%s: unable to create CCB DMA map, error = %d\n",
    273       1.1    dante 		       sc->sc_dev.dv_xname, error);
    274       1.1    dante 		return (error);
    275       1.1    dante 	}
    276       1.7    dante 
    277       1.7    dante 	/*
    278       1.7    dante 	 * put in the phystokv hash table
    279       1.7    dante 	 * Never gets taken out.
    280       1.7    dante 	 */
    281       1.7    dante 	ccb->hashkey = sc->sc_dmamap_control->dm_segs[0].ds_addr +
    282       1.7    dante 	    ADW_CCB_OFF(ccb);
    283       1.7    dante 	hashnum = CCB_HASH(ccb->hashkey);
    284       1.7    dante 	ccb->nexthash = sc->sc_ccbhash[hashnum];
    285       1.7    dante 	sc->sc_ccbhash[hashnum] = ccb;
    286       1.1    dante 	adw_reset_ccb(ccb);
    287       1.1    dante 	return (0);
    288       1.1    dante }
    289       1.1    dante 
    290       1.1    dante 
    291       1.1    dante /*
    292       1.1    dante  * Get a free ccb
    293       1.1    dante  *
    294       1.1    dante  * If there are none, see if we can allocate a new one
    295       1.1    dante  */
    296       1.1    dante static ADW_CCB *
    297  1.27.2.2  nathanw adw_get_ccb(ADW_SOFTC *sc)
    298       1.1    dante {
    299       1.1    dante 	ADW_CCB        *ccb = 0;
    300       1.1    dante 	int             s;
    301       1.1    dante 
    302       1.1    dante 	s = splbio();
    303       1.1    dante 
    304  1.27.2.2  nathanw 	ccb = sc->sc_free_ccb.tqh_first;
    305  1.27.2.2  nathanw 	if (ccb != NULL) {
    306  1.27.2.2  nathanw 		TAILQ_REMOVE(&sc->sc_free_ccb, ccb, chain);
    307  1.27.2.2  nathanw 		ccb->flags |= CCB_ALLOC;
    308       1.1    dante 	}
    309       1.1    dante 	splx(s);
    310       1.1    dante 	return (ccb);
    311       1.1    dante }
    312       1.1    dante 
    313       1.1    dante 
    314       1.1    dante /*
    315       1.7    dante  * Given a physical address, find the ccb that it corresponds to.
    316       1.7    dante  */
    317       1.7    dante ADW_CCB *
    318  1.27.2.2  nathanw adw_ccb_phys_kv(ADW_SOFTC *sc, u_int32_t ccb_phys)
    319       1.7    dante {
    320       1.7    dante 	int hashnum = CCB_HASH(ccb_phys);
    321       1.7    dante 	ADW_CCB *ccb = sc->sc_ccbhash[hashnum];
    322       1.7    dante 
    323       1.7    dante 	while (ccb) {
    324       1.7    dante 		if (ccb->hashkey == ccb_phys)
    325       1.7    dante 			break;
    326       1.7    dante 		ccb = ccb->nexthash;
    327       1.7    dante 	}
    328       1.7    dante 	return (ccb);
    329       1.7    dante }
    330       1.7    dante 
    331       1.7    dante 
    332       1.7    dante /*
    333       1.1    dante  * Queue a CCB to be sent to the controller, and send it if possible.
    334       1.1    dante  */
    335      1.13    dante static int
    336  1.27.2.2  nathanw adw_queue_ccb(ADW_SOFTC *sc, ADW_CCB *ccb)
    337       1.1    dante {
    338      1.19    dante 	int		errcode = ADW_SUCCESS;
    339       1.1    dante 
    340  1.27.2.2  nathanw 	TAILQ_INSERT_TAIL(&sc->sc_waiting_ccb, ccb, chain);
    341       1.1    dante 
    342      1.13    dante 	while ((ccb = sc->sc_waiting_ccb.tqh_first) != NULL) {
    343       1.1    dante 
    344  1.27.2.2  nathanw 		TAILQ_REMOVE(&sc->sc_waiting_ccb, ccb, chain);
    345      1.22    dante 		errcode = AdwExeScsiQueue(sc, &ccb->scsiq);
    346      1.13    dante 		switch(errcode) {
    347      1.13    dante 		case ADW_SUCCESS:
    348      1.13    dante 			break;
    349       1.1    dante 
    350      1.13    dante 		case ADW_BUSY:
    351      1.13    dante 			printf("ADW_BUSY\n");
    352      1.13    dante 			return(ADW_BUSY);
    353      1.13    dante 
    354      1.13    dante 		case ADW_ERROR:
    355      1.13    dante 			printf("ADW_ERROR\n");
    356      1.13    dante 			return(ADW_ERROR);
    357      1.13    dante 		}
    358      1.11    dante 
    359      1.19    dante 		TAILQ_INSERT_TAIL(&sc->sc_pending_ccb, ccb, chain);
    360       1.1    dante 
    361      1.12  thorpej 		if ((ccb->xs->xs_control & XS_CTL_POLL) == 0)
    362      1.15  thorpej 			callout_reset(&ccb->xs->xs_callout,
    363      1.15  thorpej 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
    364       1.1    dante 	}
    365      1.13    dante 
    366      1.13    dante 	return(errcode);
    367       1.1    dante }
    368       1.1    dante 
    369       1.1    dante 
    370       1.1    dante /******************************************************************************/
    371      1.22    dante /*                       SCSI layer interfacing routines                      */
    372       1.1    dante /******************************************************************************/
    373       1.1    dante 
    374       1.1    dante 
    375       1.1    dante int
    376  1.27.2.2  nathanw adw_init(ADW_SOFTC *sc)
    377       1.1    dante {
    378       1.2    dante 	u_int16_t       warn_code;
    379       1.1    dante 
    380       1.1    dante 
    381       1.1    dante 	sc->cfg.lib_version = (ADW_LIB_VERSION_MAJOR << 8) |
    382       1.2    dante 		ADW_LIB_VERSION_MINOR;
    383       1.1    dante 	sc->cfg.chip_version =
    384       1.1    dante 		ADW_GET_CHIP_VERSION(sc->sc_iot, sc->sc_ioh, sc->bus_type);
    385       1.1    dante 
    386       1.1    dante 	/*
    387       1.1    dante 	 * Reset the chip to start and allow register writes.
    388       1.1    dante 	 */
    389       1.1    dante 	if (ADW_FIND_SIGNATURE(sc->sc_iot, sc->sc_ioh) == 0) {
    390       1.1    dante 		panic("adw_init: adw_find_signature failed");
    391       1.2    dante 	} else {
    392      1.22    dante 		AdwResetChip(sc->sc_iot, sc->sc_ioh);
    393       1.1    dante 
    394      1.23    dante 		warn_code = AdwInitFromEEPROM(sc);
    395      1.13    dante 
    396      1.22    dante 		if (warn_code & ADW_WARN_EEPROM_CHKSUM)
    397       1.1    dante 			printf("%s: Bad checksum found. "
    398       1.2    dante 			       "Setting default values\n",
    399       1.2    dante 			       sc->sc_dev.dv_xname);
    400      1.22    dante 		if (warn_code & ADW_WARN_EEPROM_TERMINATION)
    401       1.1    dante 			printf("%s: Bad bus termination setting."
    402       1.2    dante 			       "Using automatic termination.\n",
    403       1.2    dante 			       sc->sc_dev.dv_xname);
    404       1.1    dante 	}
    405       1.1    dante 
    406      1.13    dante 	sc->isr_callback = (ADW_CALLBACK) adw_isr_callback;
    407      1.13    dante 	sc->async_callback = (ADW_CALLBACK) adw_async_callback;
    408       1.1    dante 
    409      1.16    dante 	return 0;
    410       1.1    dante }
    411       1.1    dante 
    412       1.1    dante 
    413       1.1    dante void
    414  1.27.2.2  nathanw adw_attach(ADW_SOFTC *sc)
    415       1.1    dante {
    416  1.27.2.2  nathanw 	struct scsipi_adapter *adapt = &sc->sc_adapter;
    417  1.27.2.2  nathanw 	struct scsipi_channel *chan = &sc->sc_channel;
    418  1.27.2.2  nathanw 	int             ncontrols, error;
    419       1.1    dante 
    420      1.13    dante 	TAILQ_INIT(&sc->sc_free_ccb);
    421      1.13    dante 	TAILQ_INIT(&sc->sc_waiting_ccb);
    422      1.19    dante 	TAILQ_INIT(&sc->sc_pending_ccb);
    423      1.13    dante 
    424      1.13    dante 	/*
    425      1.13    dante          * Allocate the Control Blocks.
    426      1.13    dante          */
    427      1.13    dante 	error = adw_alloc_controls(sc);
    428      1.13    dante 	if (error)
    429      1.13    dante 		return; /* (error) */ ;
    430      1.13    dante 
    431      1.13    dante 	bzero(sc->sc_control, sizeof(struct adw_control));
    432      1.13    dante 
    433      1.13    dante 	/*
    434      1.13    dante 	 * Create and initialize the Control Blocks.
    435      1.13    dante 	 */
    436  1.27.2.2  nathanw 	ncontrols = adw_create_ccbs(sc, sc->sc_control->ccbs, ADW_MAX_CCB);
    437  1.27.2.2  nathanw 	if (ncontrols == 0) {
    438      1.13    dante 		printf("%s: unable to create Control Blocks\n",
    439      1.13    dante 		       sc->sc_dev.dv_xname);
    440      1.13    dante 		return; /* (ENOMEM) */ ;
    441  1.27.2.2  nathanw 	} else if (ncontrols != ADW_MAX_CCB) {
    442      1.13    dante 		printf("%s: WARNING: only %d of %d Control Blocks"
    443      1.13    dante 		       " created\n",
    444  1.27.2.2  nathanw 		       sc->sc_dev.dv_xname, ncontrols, ADW_MAX_CCB);
    445      1.13    dante 	}
    446      1.13    dante 
    447      1.13    dante 	/*
    448      1.13    dante 	 * Create and initialize the Carriers.
    449      1.13    dante 	 */
    450      1.13    dante 	error = adw_alloc_carriers(sc);
    451      1.13    dante 	if (error)
    452      1.13    dante 		return; /* (error) */ ;
    453      1.13    dante 
    454      1.21    dante 	/*
    455      1.21    dante 	 * Zero's the freeze_device status
    456      1.21    dante 	 */
    457      1.21    dante 	 bzero(sc->sc_freeze_dev, sizeof(sc->sc_freeze_dev));
    458      1.13    dante 
    459       1.1    dante 	/*
    460      1.16    dante 	 * Initialize the adapter
    461       1.1    dante 	 */
    462      1.23    dante 	switch (AdwInitDriver(sc)) {
    463      1.22    dante 	case ADW_IERR_BIST_PRE_TEST:
    464      1.19    dante 		panic("%s: BIST pre-test error",
    465      1.19    dante 		      sc->sc_dev.dv_xname);
    466      1.19    dante 		break;
    467      1.19    dante 
    468      1.22    dante 	case ADW_IERR_BIST_RAM_TEST:
    469      1.19    dante 		panic("%s: BIST RAM test error",
    470      1.19    dante 		      sc->sc_dev.dv_xname);
    471      1.19    dante 		break;
    472      1.19    dante 
    473      1.22    dante 	case ADW_IERR_MCODE_CHKSUM:
    474       1.2    dante 		panic("%s: Microcode checksum error",
    475       1.2    dante 		      sc->sc_dev.dv_xname);
    476       1.2    dante 		break;
    477       1.2    dante 
    478      1.22    dante 	case ADW_IERR_ILLEGAL_CONNECTION:
    479       1.2    dante 		panic("%s: All three connectors are in use",
    480       1.2    dante 		      sc->sc_dev.dv_xname);
    481       1.2    dante 		break;
    482       1.2    dante 
    483      1.22    dante 	case ADW_IERR_REVERSED_CABLE:
    484       1.2    dante 		panic("%s: Cable is reversed",
    485       1.2    dante 		      sc->sc_dev.dv_xname);
    486       1.2    dante 		break;
    487       1.2    dante 
    488      1.22    dante 	case ADW_IERR_HVD_DEVICE:
    489      1.19    dante 		panic("%s: HVD attached to LVD connector",
    490      1.19    dante 		      sc->sc_dev.dv_xname);
    491      1.19    dante 		break;
    492      1.19    dante 
    493      1.22    dante 	case ADW_IERR_SINGLE_END_DEVICE:
    494       1.2    dante 		panic("%s: single-ended device is attached to"
    495       1.2    dante 		      " one of the connectors",
    496       1.2    dante 		      sc->sc_dev.dv_xname);
    497       1.2    dante 		break;
    498      1.13    dante 
    499      1.22    dante 	case ADW_IERR_NO_CARRIER:
    500      1.22    dante 		panic("%s: unable to create Carriers",
    501      1.13    dante 		      sc->sc_dev.dv_xname);
    502      1.13    dante 		break;
    503      1.13    dante 
    504      1.22    dante 	case ADW_WARN_BUSRESET_ERROR:
    505      1.13    dante 		printf("%s: WARNING: Bus Reset Error\n",
    506      1.13    dante 		      sc->sc_dev.dv_xname);
    507      1.13    dante 		break;
    508       1.1    dante 	}
    509       1.1    dante 
    510       1.4  thorpej 	/*
    511  1.27.2.2  nathanw 	 * Fill in the scsipi_adapter.
    512       1.4  thorpej 	 */
    513  1.27.2.2  nathanw 	memset(adapt, 0, sizeof(*adapt));
    514  1.27.2.2  nathanw 	adapt->adapt_dev = &sc->sc_dev;
    515  1.27.2.2  nathanw 	adapt->adapt_nchannels = 1;
    516  1.27.2.2  nathanw 	adapt->adapt_openings = ncontrols;
    517  1.27.2.2  nathanw 	adapt->adapt_max_periph = adapt->adapt_openings;
    518  1.27.2.2  nathanw 	adapt->adapt_request = adw_scsipi_request;
    519  1.27.2.2  nathanw 	adapt->adapt_minphys = adwminphys;
    520       1.1    dante 
    521       1.1    dante 	/*
    522  1.27.2.2  nathanw 	 * Fill in the scsipi_channel.
    523  1.27.2.2  nathanw 	 */
    524  1.27.2.2  nathanw 	memset(chan, 0, sizeof(*chan));
    525  1.27.2.2  nathanw 	chan->chan_adapter = adapt;
    526  1.27.2.2  nathanw 	chan->chan_bustype = &scsi_bustype;
    527  1.27.2.2  nathanw 	chan->chan_channel = 0;
    528  1.27.2.2  nathanw 	chan->chan_ntargets = ADW_MAX_TID + 1;
    529  1.27.2.2  nathanw 	chan->chan_nluns = 7;
    530  1.27.2.2  nathanw 	chan->chan_id = sc->chip_scsi_id;
    531       1.1    dante 
    532  1.27.2.2  nathanw 	config_found(&sc->sc_dev, &sc->sc_channel, scsiprint);
    533       1.1    dante }
    534       1.1    dante 
    535       1.1    dante 
    536       1.1    dante static void
    537  1.27.2.2  nathanw adwminphys(struct buf *bp)
    538       1.1    dante {
    539       1.1    dante 
    540       1.1    dante 	if (bp->b_bcount > ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE))
    541       1.1    dante 		bp->b_bcount = ((ADW_MAX_SG_LIST - 1) * PAGE_SIZE);
    542       1.1    dante 	minphys(bp);
    543       1.1    dante }
    544       1.1    dante 
    545       1.1    dante 
    546       1.1    dante /*
    547       1.2    dante  * start a scsi operation given the command and the data address.
    548       1.2    dante  * Also needs the unit, target and lu.
    549       1.1    dante  */
    550  1.27.2.2  nathanw static void
    551  1.27.2.2  nathanw adw_scsipi_request(struct scsipi_channel *chan, scsipi_adapter_req_t req,
    552  1.27.2.2  nathanw 	void *arg)
    553       1.1    dante {
    554  1.27.2.2  nathanw 	struct scsipi_xfer *xs;
    555  1.27.2.2  nathanw 	ADW_SOFTC      *sc = (void *)chan->chan_adapter->adapt_dev;
    556       1.1    dante 	ADW_CCB        *ccb;
    557  1.27.2.2  nathanw 	int            s, retry;
    558       1.1    dante 
    559  1.27.2.2  nathanw 	switch (req) {
    560  1.27.2.2  nathanw 	case ADAPTER_REQ_RUN_XFER:
    561  1.27.2.2  nathanw 		xs = arg;
    562       1.1    dante 
    563       1.1    dante 		/*
    564  1.27.2.2  nathanw 		 * get a ccb to use. If the transfer
    565  1.27.2.2  nathanw 		 * is from a buf (possibly from interrupt time)
    566  1.27.2.2  nathanw 		 * then we can't allow it to sleep
    567  1.27.2.2  nathanw 		 */
    568       1.1    dante 
    569  1.27.2.2  nathanw 		ccb = adw_get_ccb(sc);
    570  1.27.2.2  nathanw #ifdef DIAGNOSTIC
    571       1.1    dante 		/*
    572  1.27.2.2  nathanw                  * This should never happen as we track the resources
    573  1.27.2.2  nathanw 		 * in the mid-layer.
    574       1.1    dante                  */
    575  1.27.2.2  nathanw 		if (ccb == NULL) {
    576  1.27.2.2  nathanw 			scsipi_printaddr(xs->xs_periph);
    577  1.27.2.2  nathanw 			printf("unable to allocate ccb\n");
    578  1.27.2.2  nathanw 			panic("adw_scsipi_request");
    579       1.1    dante 		}
    580  1.27.2.2  nathanw #endif
    581       1.1    dante 
    582  1.27.2.2  nathanw 		ccb->xs = xs;
    583  1.27.2.2  nathanw 		ccb->timeout = xs->timeout;
    584       1.1    dante 
    585  1.27.2.2  nathanw 		if (adw_build_req(sc, ccb)) {
    586  1.27.2.2  nathanw 			s = splbio();
    587  1.27.2.2  nathanw 			retry = adw_queue_ccb(sc, ccb);
    588  1.27.2.2  nathanw 			splx(s);
    589      1.13    dante 
    590  1.27.2.2  nathanw 			switch(retry) {
    591  1.27.2.2  nathanw 			case ADW_BUSY:
    592  1.27.2.2  nathanw 				xs->error = XS_RESOURCE_SHORTAGE;
    593  1.27.2.2  nathanw 				adw_free_ccb(sc, ccb);
    594  1.27.2.2  nathanw 				scsipi_done(xs);
    595  1.27.2.2  nathanw 				return;
    596      1.13    dante 
    597  1.27.2.2  nathanw 			case ADW_ERROR:
    598  1.27.2.2  nathanw 				xs->error = XS_DRIVER_STUFFUP;
    599  1.27.2.2  nathanw 				adw_free_ccb(sc, ccb);
    600  1.27.2.2  nathanw 				scsipi_done(xs);
    601  1.27.2.2  nathanw 				return;
    602  1.27.2.2  nathanw 			}
    603  1.27.2.2  nathanw 			if ((xs->xs_control & XS_CTL_POLL) == 0)
    604  1.27.2.2  nathanw 				return;
    605  1.27.2.2  nathanw 			/*
    606  1.27.2.2  nathanw 			 * Not allowed to use interrupts, poll for completion.
    607  1.27.2.2  nathanw 			 */
    608  1.27.2.2  nathanw 			if (adw_poll(sc, xs, ccb->timeout)) {
    609  1.27.2.2  nathanw 				adw_timeout(ccb);
    610  1.27.2.2  nathanw 				if (adw_poll(sc, xs, ccb->timeout))
    611  1.27.2.2  nathanw 					adw_timeout(ccb);
    612  1.27.2.2  nathanw 			}
    613      1.13    dante 		}
    614  1.27.2.2  nathanw 		return;
    615       1.1    dante 
    616  1.27.2.2  nathanw 	case ADAPTER_REQ_GROW_RESOURCES:
    617  1.27.2.2  nathanw 		/* XXX Not supported. */
    618  1.27.2.2  nathanw 		return;
    619       1.1    dante 
    620  1.27.2.2  nathanw 	case ADAPTER_REQ_SET_XFER_MODE:
    621  1.27.2.2  nathanw 		/* XXX XXX XXX */
    622  1.27.2.2  nathanw 		return;
    623       1.1    dante 	}
    624       1.1    dante }
    625       1.1    dante 
    626       1.1    dante 
    627       1.1    dante /*
    628       1.1    dante  * Build a request structure for the Wide Boards.
    629       1.1    dante  */
    630       1.1    dante static int
    631  1.27.2.2  nathanw adw_build_req(ADW_SOFTC *sc, ADW_CCB *ccb)
    632       1.1    dante {
    633  1.27.2.2  nathanw 	struct scsipi_xfer *xs = ccb->xs;
    634  1.27.2.2  nathanw 	struct scsipi_periph *periph = xs->xs_periph;
    635       1.2    dante 	bus_dma_tag_t   dmat = sc->sc_dmat;
    636       1.2    dante 	ADW_SCSI_REQ_Q *scsiqp;
    637       1.2    dante 	int             error;
    638       1.1    dante 
    639       1.1    dante 	scsiqp = &ccb->scsiq;
    640       1.1    dante 	bzero(scsiqp, sizeof(ADW_SCSI_REQ_Q));
    641       1.1    dante 
    642       1.1    dante 	/*
    643       1.7    dante 	 * Set the ADW_SCSI_REQ_Q 'ccb_ptr' to point to the
    644       1.7    dante 	 * physical CCB structure.
    645       1.1    dante 	 */
    646      1.10  thorpej 	scsiqp->ccb_ptr = ccb->hashkey;
    647       1.1    dante 
    648       1.1    dante 	/*
    649       1.1    dante 	 * Build the ADW_SCSI_REQ_Q request.
    650       1.1    dante 	 */
    651       1.1    dante 
    652       1.1    dante 	/*
    653       1.1    dante 	 * Set CDB length and copy it to the request structure.
    654      1.16    dante 	 * For wide  boards a CDB length maximum of 16 bytes
    655      1.16    dante 	 * is supported.
    656       1.1    dante 	 */
    657      1.16    dante 	bcopy(xs->cmd, &scsiqp->cdb, ((scsiqp->cdb_len = xs->cmdlen) <= 12)?
    658      1.16    dante 			xs->cmdlen : 12 );
    659      1.16    dante 	if(xs->cmdlen > 12)
    660      1.16    dante 		bcopy(&(xs->cmd[12]),  &scsiqp->cdb16, xs->cmdlen - 12);
    661       1.1    dante 
    662  1.27.2.2  nathanw 	scsiqp->target_id = periph->periph_target;
    663  1.27.2.2  nathanw 	scsiqp->target_lun = periph->periph_lun;
    664       1.1    dante 
    665       1.7    dante 	scsiqp->vsense_addr = &ccb->scsi_sense;
    666      1.13    dante 	scsiqp->sense_addr = sc->sc_dmamap_control->dm_segs[0].ds_addr +
    667      1.13    dante 			ADW_CCB_OFF(ccb) + offsetof(struct adw_ccb, scsi_sense);
    668      1.21    dante 	scsiqp->sense_len = sizeof(struct scsipi_sense_data);
    669       1.1    dante 
    670       1.1    dante 	/*
    671       1.1    dante 	 * Build ADW_SCSI_REQ_Q for a scatter-gather buffer command.
    672       1.1    dante 	 */
    673       1.1    dante 	if (xs->datalen) {
    674       1.1    dante 		/*
    675       1.1    dante                  * Map the DMA transfer.
    676       1.1    dante                  */
    677       1.1    dante #ifdef TFS
    678      1.12  thorpej 		if (xs->xs_control & SCSI_DATA_UIO) {
    679  1.27.2.2  nathanw 			error = bus_dmamap_load_uio(dmat,
    680  1.27.2.2  nathanw 				ccb->dmamap_xfer, (struct uio *) xs->data,
    681  1.27.2.2  nathanw 			        ((flags & XS_CTL_NOSLEEP) ? BUS_DMA_NOWAIT :
    682  1.27.2.2  nathanw 			         BUS_DMA_WAITOK) | BUS_DMA_STREAMING);
    683       1.1    dante 		} else
    684      1.13    dante #endif		/* TFS */
    685       1.1    dante 		{
    686  1.27.2.2  nathanw 			error = bus_dmamap_load(dmat,
    687  1.27.2.2  nathanw 			      ccb->dmamap_xfer, xs->data, xs->datalen, NULL,
    688  1.27.2.2  nathanw 			      ((xs->xs_control & XS_CTL_NOSLEEP) ?
    689  1.27.2.2  nathanw 			       BUS_DMA_NOWAIT : BUS_DMA_WAITOK) |
    690  1.27.2.2  nathanw 			       BUS_DMA_STREAMING);
    691       1.1    dante 		}
    692       1.1    dante 
    693  1.27.2.2  nathanw 		switch (error) {
    694  1.27.2.2  nathanw 		case 0:
    695  1.27.2.2  nathanw 			break;
    696  1.27.2.2  nathanw 		case ENOMEM:
    697  1.27.2.2  nathanw 		case EAGAIN:
    698  1.27.2.2  nathanw 			xs->error = XS_RESOURCE_SHORTAGE;
    699  1.27.2.2  nathanw 			goto out_bad;
    700       1.1    dante 
    701  1.27.2.2  nathanw 		default:
    702       1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
    703  1.27.2.2  nathanw 			printf("%s: error %d loading DMA map\n",
    704  1.27.2.2  nathanw 			    sc->sc_dev.dv_xname, error);
    705  1.27.2.2  nathanw out_bad:
    706       1.1    dante 			adw_free_ccb(sc, ccb);
    707  1.27.2.2  nathanw 			scsipi_done(xs);
    708  1.27.2.2  nathanw 			return(0);
    709       1.1    dante 		}
    710  1.27.2.2  nathanw 
    711       1.1    dante 		bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
    712  1.27.2.2  nathanw 		    ccb->dmamap_xfer->dm_mapsize,
    713  1.27.2.2  nathanw 		    (xs->xs_control & XS_CTL_DATA_IN) ?
    714  1.27.2.2  nathanw 		    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    715       1.1    dante 
    716       1.1    dante 		/*
    717       1.1    dante 		 * Build scatter-gather list.
    718       1.1    dante 		 */
    719       1.1    dante 		scsiqp->data_cnt = xs->datalen;
    720       1.7    dante 		scsiqp->vdata_addr = xs->data;
    721       1.1    dante 		scsiqp->data_addr = ccb->dmamap_xfer->dm_segs[0].ds_addr;
    722       1.7    dante 		bzero(ccb->sg_block, sizeof(ADW_SG_BLOCK) * ADW_NUM_SG_BLOCK);
    723       1.7    dante 		adw_build_sglist(ccb, scsiqp, ccb->sg_block);
    724       1.1    dante 	} else {
    725       1.1    dante 		/*
    726       1.1    dante                  * No data xfer, use non S/G values.
    727       1.1    dante                  */
    728       1.1    dante 		scsiqp->data_cnt = 0;
    729       1.1    dante 		scsiqp->vdata_addr = 0;
    730       1.1    dante 		scsiqp->data_addr = 0;
    731       1.1    dante 	}
    732       1.1    dante 
    733       1.1    dante 	return (1);
    734       1.1    dante }
    735       1.1    dante 
    736       1.1    dante 
    737       1.1    dante /*
    738       1.1    dante  * Build scatter-gather list for Wide Boards.
    739       1.1    dante  */
    740       1.1    dante static void
    741  1.27.2.2  nathanw adw_build_sglist(ADW_CCB *ccb, ADW_SCSI_REQ_Q *scsiqp, ADW_SG_BLOCK *sg_block)
    742       1.1    dante {
    743       1.9  thorpej 	u_long          sg_block_next_addr;	/* block and its next */
    744       1.9  thorpej 	u_int32_t       sg_block_physical_addr;
    745      1.13    dante 	int             i;	/* how many SG entries */
    746       1.1    dante 	bus_dma_segment_t *sg_list = &ccb->dmamap_xfer->dm_segs[0];
    747       1.2    dante 	int             sg_elem_cnt = ccb->dmamap_xfer->dm_nsegs;
    748       1.1    dante 
    749       1.1    dante 
    750       1.9  thorpej 	sg_block_next_addr = (u_long) sg_block;	/* allow math operation */
    751      1.10  thorpej 	sg_block_physical_addr = ccb->hashkey +
    752      1.10  thorpej 	    offsetof(struct adw_ccb, sg_block[0]);
    753       1.1    dante 	scsiqp->sg_real_addr = sg_block_physical_addr;
    754       1.1    dante 
    755       1.1    dante 	/*
    756       1.1    dante 	 * If there are more than NO_OF_SG_PER_BLOCK dma segments (hw sg-list)
    757       1.1    dante 	 * then split the request into multiple sg-list blocks.
    758       1.1    dante 	 */
    759       1.1    dante 
    760       1.2    dante 	do {
    761       1.2    dante 		for (i = 0; i < NO_OF_SG_PER_BLOCK; i++) {
    762       1.1    dante 			sg_block->sg_list[i].sg_addr = sg_list->ds_addr;
    763       1.1    dante 			sg_block->sg_list[i].sg_count = sg_list->ds_len;
    764       1.1    dante 
    765       1.2    dante 			if (--sg_elem_cnt == 0) {
    766       1.1    dante 				/* last entry, get out */
    767      1.27  hpeyerl 				sg_block->sg_cnt = i + 1;
    768       1.2    dante 				sg_block->sg_ptr = NULL; /* next link = NULL */
    769       1.1    dante 				return;
    770       1.1    dante 			}
    771       1.1    dante 			sg_list++;
    772       1.1    dante 		}
    773       1.1    dante 		sg_block_next_addr += sizeof(ADW_SG_BLOCK);
    774       1.1    dante 		sg_block_physical_addr += sizeof(ADW_SG_BLOCK);
    775       1.1    dante 
    776      1.13    dante 		sg_block->sg_cnt = NO_OF_SG_PER_BLOCK;
    777       1.9  thorpej 		sg_block->sg_ptr = sg_block_physical_addr;
    778       1.2    dante 		sg_block = (ADW_SG_BLOCK *) sg_block_next_addr;	/* virt. addr */
    779      1.10  thorpej 	} while (1);
    780       1.1    dante }
    781       1.1    dante 
    782       1.1    dante 
    783      1.22    dante /******************************************************************************/
    784      1.22    dante /*                       Interrupts and TimeOut routines                      */
    785      1.22    dante /******************************************************************************/
    786      1.22    dante 
    787      1.22    dante 
    788       1.1    dante int
    789  1.27.2.2  nathanw adw_intr(void *arg)
    790       1.1    dante {
    791       1.1    dante 	ADW_SOFTC      *sc = arg;
    792       1.1    dante 
    793       1.1    dante 
    794      1.22    dante 	if(AdwISR(sc) != ADW_FALSE) {
    795      1.16    dante 		return (1);
    796      1.13    dante 	}
    797       1.1    dante 
    798      1.16    dante 	return (0);
    799       1.1    dante }
    800       1.1    dante 
    801       1.1    dante 
    802       1.1    dante /*
    803       1.1    dante  * Poll a particular unit, looking for a particular xs
    804       1.1    dante  */
    805       1.1    dante static int
    806  1.27.2.2  nathanw adw_poll(ADW_SOFTC *sc, struct scsipi_xfer *xs, int count)
    807       1.1    dante {
    808       1.1    dante 
    809       1.1    dante 	/* timeouts are in msec, so we loop in 1000 usec cycles */
    810       1.1    dante 	while (count) {
    811       1.1    dante 		adw_intr(sc);
    812      1.12  thorpej 		if (xs->xs_status & XS_STS_DONE)
    813       1.1    dante 			return (0);
    814       1.1    dante 		delay(1000);	/* only happens in boot so ok */
    815       1.1    dante 		count--;
    816       1.1    dante 	}
    817       1.1    dante 	return (1);
    818       1.1    dante }
    819       1.1    dante 
    820       1.1    dante 
    821       1.1    dante static void
    822  1.27.2.2  nathanw adw_timeout(void *arg)
    823       1.1    dante {
    824       1.1    dante 	ADW_CCB        *ccb = arg;
    825       1.1    dante 	struct scsipi_xfer *xs = ccb->xs;
    826  1.27.2.2  nathanw 	struct scsipi_periph *periph = xs->xs_periph;
    827  1.27.2.2  nathanw 	ADW_SOFTC      *sc =
    828  1.27.2.2  nathanw 	    (void *)periph->periph_channel->chan_adapter->adapt_dev;
    829       1.1    dante 	int             s;
    830       1.1    dante 
    831  1.27.2.2  nathanw 	scsipi_printaddr(periph);
    832       1.1    dante 	printf("timed out");
    833       1.1    dante 
    834       1.1    dante 	s = splbio();
    835       1.1    dante 
    836      1.11    dante 	if (ccb->flags & CCB_ABORTED) {
    837      1.11    dante 	/*
    838      1.11    dante 	 * Abort Timed Out
    839      1.19    dante 	 *
    840      1.20    dante 	 * No more opportunities. Lets try resetting the bus and
    841      1.20    dante 	 * reinitialize the host adapter.
    842      1.11    dante 	 */
    843      1.19    dante 		callout_stop(&xs->xs_callout);
    844      1.11    dante 		printf(" AGAIN. Resetting SCSI Bus\n");
    845      1.22    dante 		adw_reset_bus(sc);
    846      1.19    dante 		splx(s);
    847      1.19    dante 		return;
    848      1.19    dante 	} else if (ccb->flags & CCB_ABORTING) {
    849      1.19    dante 	/*
    850      1.20    dante 	 * Abort the operation that has timed out.
    851      1.19    dante 	 *
    852      1.19    dante 	 * Second opportunity.
    853      1.19    dante 	 */
    854      1.19    dante 		printf("\n");
    855      1.19    dante 		xs->error = XS_TIMEOUT;
    856      1.19    dante 		ccb->flags |= CCB_ABORTED;
    857      1.19    dante #if 0
    858      1.19    dante 		/*
    859      1.19    dante 		 * - XXX - 3.3a microcode is BROKEN!!!
    860      1.19    dante 		 *
    861      1.19    dante 		 * We cannot abort a CCB, so we can only hope the command
    862      1.19    dante 		 * get completed before the next timeout, otherwise a
    863      1.19    dante 		 * Bus Reset will arrive inexorably.
    864      1.19    dante 		 */
    865      1.19    dante 		/*
    866      1.19    dante 		 * ADW_ABORT_CCB() makes the board to generate an interrupt
    867      1.19    dante 		 *
    868      1.19    dante 		 * - XXX - The above assertion MUST be verified (and this
    869      1.19    dante 		 *         code changed as well [callout_*()]), when the
    870      1.19    dante 		 *         ADW_ABORT_CCB will be working again
    871      1.19    dante 		 */
    872      1.19    dante 		ADW_ABORT_CCB(sc, ccb);
    873      1.19    dante #endif
    874      1.19    dante 		/*
    875      1.19    dante 		 * waiting for multishot callout_reset() let's restart it
    876      1.19    dante 		 * by hand so the next time a timeout event will occour
    877      1.19    dante 		 * we will reset the bus.
    878      1.19    dante 		 */
    879      1.19    dante 		callout_reset(&xs->xs_callout,
    880      1.19    dante 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
    881       1.1    dante 	} else {
    882      1.11    dante 	/*
    883      1.20    dante 	 * Abort the operation that has timed out.
    884      1.19    dante 	 *
    885      1.19    dante 	 * First opportunity.
    886      1.11    dante 	 */
    887       1.1    dante 		printf("\n");
    888      1.11    dante 		xs->error = XS_TIMEOUT;
    889      1.11    dante 		ccb->flags |= CCB_ABORTING;
    890      1.19    dante #if 0
    891      1.19    dante 		/*
    892      1.19    dante 		 * - XXX - 3.3a microcode is BROKEN!!!
    893      1.19    dante 		 *
    894      1.19    dante 		 * We cannot abort a CCB, so we can only hope the command
    895      1.19    dante 		 * get completed before the next 2 timeout, otherwise a
    896      1.19    dante 		 * Bus Reset will arrive inexorably.
    897      1.19    dante 		 */
    898      1.19    dante 		/*
    899      1.19    dante 		 * ADW_ABORT_CCB() makes the board to generate an interrupt
    900      1.19    dante 		 *
    901      1.19    dante 		 * - XXX - The above assertion MUST be verified (and this
    902      1.19    dante 		 *         code changed as well [callout_*()]), when the
    903      1.19    dante 		 *         ADW_ABORT_CCB will be working again
    904      1.19    dante 		 */
    905       1.1    dante 		ADW_ABORT_CCB(sc, ccb);
    906      1.19    dante #endif
    907      1.19    dante 		/*
    908      1.19    dante 		 * waiting for multishot callout_reset() let's restart it
    909      1.20    dante 		 * by hand so to give a second opportunity to the command
    910      1.20    dante 		 * which timed-out.
    911      1.19    dante 		 */
    912      1.19    dante 		callout_reset(&xs->xs_callout,
    913      1.19    dante 			    (ccb->timeout * hz) / 1000, adw_timeout, ccb);
    914       1.1    dante 	}
    915       1.1    dante 
    916       1.1    dante 	splx(s);
    917       1.1    dante }
    918       1.1    dante 
    919       1.1    dante 
    920      1.21    dante static void
    921  1.27.2.2  nathanw adw_reset_bus(ADW_SOFTC *sc)
    922      1.21    dante {
    923      1.21    dante 	ADW_CCB	*ccb;
    924      1.21    dante 	int	 s;
    925  1.27.2.2  nathanw 	struct scsipi_xfer *xs;
    926      1.21    dante 
    927      1.21    dante 	s = splbio();
    928      1.22    dante 	AdwResetSCSIBus(sc);
    929      1.21    dante 	while((ccb = TAILQ_LAST(&sc->sc_pending_ccb,
    930      1.21    dante 			adw_pending_ccb)) != NULL) {
    931      1.21    dante 		callout_stop(&ccb->xs->xs_callout);
    932      1.21    dante 		TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
    933  1.27.2.2  nathanw 		xs = ccb->xs;
    934  1.27.2.2  nathanw 		adw_free_ccb(sc, ccb);
    935  1.27.2.2  nathanw 		xs->error = XS_RESOURCE_SHORTAGE;
    936  1.27.2.2  nathanw 		scsipi_done(xs);
    937      1.21    dante 	}
    938      1.21    dante 	splx(s);
    939      1.21    dante }
    940      1.21    dante 
    941      1.21    dante 
    942       1.1    dante /******************************************************************************/
    943      1.19    dante /*              Host Adapter and Peripherals Information Routines             */
    944      1.19    dante /******************************************************************************/
    945      1.19    dante 
    946      1.19    dante 
    947      1.19    dante static void
    948  1.27.2.2  nathanw adw_print_info(ADW_SOFTC *sc, int tid)
    949      1.19    dante {
    950      1.19    dante 	bus_space_tag_t iot = sc->sc_iot;
    951      1.19    dante 	bus_space_handle_t ioh = sc->sc_ioh;
    952      1.19    dante 	u_int16_t wdtr_able, wdtr_done, wdtr;
    953      1.19    dante     	u_int16_t sdtr_able, sdtr_done, sdtr, period;
    954      1.20    dante 	static int wdtr_reneg = 0, sdtr_reneg = 0;
    955      1.20    dante 
    956      1.20    dante 	if (tid == 0){
    957      1.20    dante 		wdtr_reneg = sdtr_reneg = 0;
    958      1.20    dante 	}
    959      1.19    dante 
    960      1.19    dante 	printf("%s: target %d ", sc->sc_dev.dv_xname, tid);
    961      1.19    dante 
    962      1.22    dante 	ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_ABLE, wdtr_able);
    963      1.19    dante 	if(wdtr_able & ADW_TID_TO_TIDMASK(tid)) {
    964      1.22    dante 		ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_DONE, wdtr_done);
    965      1.22    dante 		ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_DEVICE_HSHK_CFG_TABLE +
    966      1.19    dante 			(2 * tid), wdtr);
    967      1.19    dante 		printf("using %d-bits wide, ", (wdtr & 0x8000)? 16 : 8);
    968      1.19    dante 		if((wdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
    969      1.19    dante 			wdtr_reneg = 1;
    970      1.19    dante 	} else {
    971      1.19    dante 		printf("wide transfers disabled, ");
    972      1.19    dante 	}
    973      1.19    dante 
    974      1.22    dante 	ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_ABLE, sdtr_able);
    975      1.19    dante 	if(sdtr_able & ADW_TID_TO_TIDMASK(tid)) {
    976      1.22    dante 		ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_SDTR_DONE, sdtr_done);
    977      1.22    dante 		ADW_READ_WORD_LRAM(iot, ioh, ADW_MC_DEVICE_HSHK_CFG_TABLE +
    978      1.19    dante 			(2 * tid), sdtr);
    979      1.19    dante 		sdtr &=  ~0x8000;
    980      1.19    dante 		if((sdtr & 0x1F) != 0) {
    981      1.19    dante 			if((sdtr & 0x1F00) == 0x1100){
    982      1.19    dante 				printf("80.0 MHz");
    983      1.19    dante 			} else if((sdtr & 0x1F00) == 0x1000){
    984      1.19    dante 				printf("40.0 MHz");
    985      1.19    dante 			} else {
    986      1.19    dante 				/* <= 20.0 MHz */
    987      1.19    dante 				period = (((sdtr >> 8) * 25) + 50)/4;
    988      1.19    dante 				if(period == 0) {
    989      1.19    dante 					/* Should never happen. */
    990      1.19    dante 					printf("? MHz");
    991      1.19    dante 				} else {
    992      1.19    dante 					printf("%d.%d MHz", 250/period,
    993      1.19    dante 						ADW_TENTHS(250, period));
    994      1.19    dante 				}
    995      1.19    dante 			}
    996      1.19    dante 			printf(" synchronous transfers\n");
    997      1.19    dante 		} else {
    998      1.19    dante 			printf("asynchronous transfers\n");
    999      1.19    dante 		}
   1000      1.19    dante 		if((sdtr_done & ADW_TID_TO_TIDMASK(tid)) == 0)
   1001      1.19    dante 			sdtr_reneg = 1;
   1002      1.19    dante 	} else {
   1003      1.19    dante 		printf("synchronous transfers disabled\n");
   1004      1.19    dante 	}
   1005      1.19    dante 
   1006      1.19    dante 	if(wdtr_reneg || sdtr_reneg) {
   1007      1.19    dante 		printf("%s: target %d %s", sc->sc_dev.dv_xname, tid,
   1008      1.19    dante 			(wdtr_reneg)? ((sdtr_reneg)? "wide/sync" : "wide") :
   1009      1.19    dante 			((sdtr_reneg)? "sync" : "") );
   1010      1.19    dante 		printf(" renegotiation pending before next command.\n");
   1011      1.19    dante 	}
   1012      1.19    dante }
   1013      1.19    dante 
   1014      1.19    dante 
   1015      1.19    dante /******************************************************************************/
   1016      1.19    dante /*                        WIDE boards Interrupt callbacks                     */
   1017       1.1    dante /******************************************************************************/
   1018       1.1    dante 
   1019       1.1    dante 
   1020       1.1    dante /*
   1021      1.22    dante  * adw_isr_callback() - Second Level Interrupt Handler called by AdwISR()
   1022       1.1    dante  *
   1023       1.1    dante  * Interrupt callback function for the Wide SCSI Adv Library.
   1024      1.19    dante  *
   1025      1.19    dante  * Notice:
   1026      1.22    dante  * Interrupts are disabled by the caller (AdwISR() function), and will be
   1027      1.19    dante  * enabled at the end of the caller.
   1028       1.1    dante  */
   1029       1.1    dante static void
   1030  1.27.2.2  nathanw adw_isr_callback(ADW_SOFTC *sc, ADW_SCSI_REQ_Q *scsiq)
   1031       1.1    dante {
   1032       1.2    dante 	bus_dma_tag_t   dmat = sc->sc_dmat;
   1033       1.7    dante 	ADW_CCB        *ccb;
   1034       1.7    dante 	struct scsipi_xfer *xs;
   1035       1.1    dante 	struct scsipi_sense_data *s1, *s2;
   1036       1.1    dante 
   1037       1.7    dante 
   1038       1.7    dante 	ccb = adw_ccb_phys_kv(sc, scsiq->ccb_ptr);
   1039      1.11    dante 
   1040      1.15  thorpej 	callout_stop(&ccb->xs->xs_callout);
   1041      1.11    dante 
   1042       1.7    dante 	xs = ccb->xs;
   1043       1.1    dante 
   1044       1.1    dante 	/*
   1045       1.1    dante          * If we were a data transfer, unload the map that described
   1046       1.1    dante          * the data buffer.
   1047       1.1    dante          */
   1048       1.1    dante 	if (xs->datalen) {
   1049       1.1    dante 		bus_dmamap_sync(dmat, ccb->dmamap_xfer, 0,
   1050       1.1    dante 				ccb->dmamap_xfer->dm_mapsize,
   1051      1.12  thorpej 			 (xs->xs_control & XS_CTL_DATA_IN) ?
   1052      1.12  thorpej 			 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
   1053       1.1    dante 		bus_dmamap_unload(dmat, ccb->dmamap_xfer);
   1054       1.1    dante 	}
   1055      1.20    dante 
   1056       1.1    dante 	if ((ccb->flags & CCB_ALLOC) == 0) {
   1057       1.1    dante 		printf("%s: exiting ccb not allocated!\n", sc->sc_dev.dv_xname);
   1058       1.1    dante 		Debugger();
   1059       1.1    dante 		return;
   1060       1.1    dante 	}
   1061      1.20    dante 
   1062       1.1    dante 	/*
   1063       1.1    dante 	 * 'done_status' contains the command's ending status.
   1064      1.20    dante 	 * 'host_status' conatins the host adapter status.
   1065      1.20    dante 	 * 'scsi_status' contains the scsi peripheral status.
   1066       1.1    dante 	 */
   1067      1.21    dante 	if ((scsiq->host_status == QHSTA_NO_ERROR) &&
   1068      1.21    dante 	   ((scsiq->done_status == QD_NO_ERROR) ||
   1069      1.22    dante 	    (scsiq->done_status == QD_WITH_ERROR))) {
   1070      1.21    dante 		switch (scsiq->host_status) {
   1071      1.21    dante 		case SCSI_STATUS_GOOD:
   1072      1.21    dante 			if ((scsiq->cdb[0] == INQUIRY) &&
   1073      1.21    dante 			    (scsiq->target_lun == 0)) {
   1074      1.21    dante 				adw_print_info(sc, scsiq->target_id);
   1075      1.21    dante 			}
   1076      1.21    dante 			xs->error = XS_NOERROR;
   1077      1.21    dante 			xs->resid = scsiq->data_cnt;
   1078      1.21    dante 			sc->sc_freeze_dev[scsiq->target_id] = 0;
   1079      1.21    dante 			break;
   1080      1.21    dante 
   1081      1.21    dante 		case SCSI_STATUS_CHECK_CONDITION:
   1082      1.21    dante 		case SCSI_STATUS_CMD_TERMINATED:
   1083      1.21    dante 			s1 = &ccb->scsi_sense;
   1084      1.21    dante 			s2 = &xs->sense.scsi_sense;
   1085      1.21    dante 			*s2 = *s1;
   1086      1.21    dante 			xs->error = XS_SENSE;
   1087      1.21    dante 			sc->sc_freeze_dev[scsiq->target_id] = 1;
   1088      1.21    dante 			break;
   1089      1.21    dante 
   1090      1.21    dante 		default:
   1091      1.21    dante 			xs->error = XS_BUSY;
   1092      1.21    dante 			sc->sc_freeze_dev[scsiq->target_id] = 1;
   1093      1.21    dante 			break;
   1094      1.20    dante 		}
   1095      1.21    dante 	} else if (scsiq->done_status == QD_ABORTED_BY_HOST) {
   1096      1.21    dante 		xs->error = XS_DRIVER_STUFFUP;
   1097      1.21    dante 	} else {
   1098      1.21    dante 		switch (scsiq->host_status) {
   1099      1.21    dante 		case QHSTA_M_SEL_TIMEOUT:
   1100      1.21    dante 			xs->error = XS_SELTIMEOUT;
   1101      1.21    dante 			break;
   1102      1.21    dante 
   1103      1.21    dante 		case QHSTA_M_SXFR_OFF_UFLW:
   1104      1.21    dante 		case QHSTA_M_SXFR_OFF_OFLW:
   1105      1.21    dante 		case QHSTA_M_DATA_OVER_RUN:
   1106      1.21    dante 			printf("%s: Overrun/Overflow/Underflow condition\n",
   1107      1.21    dante 				sc->sc_dev.dv_xname);
   1108      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1109      1.21    dante 			break;
   1110      1.21    dante 
   1111      1.21    dante 		case QHSTA_M_SXFR_DESELECTED:
   1112      1.21    dante 		case QHSTA_M_UNEXPECTED_BUS_FREE:
   1113      1.21    dante 			printf("%s: Unexpected BUS free\n",sc->sc_dev.dv_xname);
   1114      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1115      1.21    dante 			break;
   1116      1.21    dante 
   1117      1.21    dante 		case QHSTA_M_SCSI_BUS_RESET:
   1118      1.21    dante 		case QHSTA_M_SCSI_BUS_RESET_UNSOL:
   1119      1.21    dante 			printf("%s: BUS Reset\n", sc->sc_dev.dv_xname);
   1120      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1121      1.21    dante 			break;
   1122       1.1    dante 
   1123      1.21    dante 		case QHSTA_M_BUS_DEVICE_RESET:
   1124      1.21    dante 			printf("%s: Device Reset\n", sc->sc_dev.dv_xname);
   1125      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1126      1.21    dante 			break;
   1127      1.20    dante 
   1128      1.21    dante 		case QHSTA_M_QUEUE_ABORTED:
   1129      1.21    dante 			printf("%s: Queue Aborted\n", sc->sc_dev.dv_xname);
   1130      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1131       1.1    dante 			break;
   1132       1.1    dante 
   1133      1.20    dante 		case QHSTA_M_SXFR_SDMA_ERR:
   1134      1.21    dante 		case QHSTA_M_SXFR_SXFR_PERR:
   1135      1.21    dante 		case QHSTA_M_RDMA_PERR:
   1136      1.20    dante 			/*
   1137      1.21    dante 			 * DMA Error. This should *NEVER* happen!
   1138      1.20    dante 			 *
   1139      1.20    dante 			 * Lets try resetting the bus and reinitialize
   1140      1.20    dante 			 * the host adapter.
   1141      1.20    dante 			 */
   1142      1.21    dante 			printf("%s: DMA Error. Reseting bus\n",
   1143      1.21    dante 				sc->sc_dev.dv_xname);
   1144      1.22    dante 			TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
   1145      1.22    dante 			adw_reset_bus(sc);
   1146      1.21    dante 			xs->error = XS_BUSY;
   1147      1.22    dante 			goto done;
   1148      1.21    dante 
   1149      1.21    dante 		case QHSTA_M_WTM_TIMEOUT:
   1150      1.21    dante 		case QHSTA_M_SXFR_WD_TMO:
   1151      1.21    dante 			/* The SCSI bus hung in a phase */
   1152      1.21    dante 			printf("%s: Watch Dog timer expired. Reseting bus\n",
   1153      1.21    dante 				sc->sc_dev.dv_xname);
   1154      1.22    dante 			TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
   1155      1.22    dante 			adw_reset_bus(sc);
   1156      1.21    dante 			xs->error = XS_BUSY;
   1157      1.22    dante 			goto done;
   1158      1.21    dante 
   1159      1.21    dante 		case QHSTA_M_SXFR_XFR_PH_ERR:
   1160      1.21    dante 			printf("%s: Transfer Error\n", sc->sc_dev.dv_xname);
   1161      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1162      1.21    dante 			break;
   1163      1.21    dante 
   1164      1.21    dante 		case QHSTA_M_BAD_CMPL_STATUS_IN:
   1165      1.21    dante 			/* No command complete after a status message */
   1166      1.21    dante 			printf("%s: Bad Completion Status\n",
   1167      1.21    dante 				sc->sc_dev.dv_xname);
   1168      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1169      1.21    dante 			break;
   1170      1.21    dante 
   1171      1.21    dante 		case QHSTA_M_AUTO_REQ_SENSE_FAIL:
   1172      1.21    dante 			printf("%s: Auto Sense Failed\n", sc->sc_dev.dv_xname);
   1173      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1174      1.21    dante 			break;
   1175      1.21    dante 
   1176      1.21    dante 		case QHSTA_M_INVALID_DEVICE:
   1177      1.21    dante 			printf("%s: Invalid Device\n", sc->sc_dev.dv_xname);
   1178      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1179      1.21    dante 			break;
   1180      1.11    dante 
   1181      1.21    dante 		case QHSTA_M_NO_AUTO_REQ_SENSE:
   1182      1.21    dante 			/*
   1183      1.21    dante 			 * User didn't request sense, but we got a
   1184      1.21    dante 			 * check condition.
   1185      1.21    dante 			 */
   1186      1.21    dante 			printf("%s: Unexpected Check Condition\n",
   1187      1.21    dante 					sc->sc_dev.dv_xname);
   1188       1.1    dante 			xs->error = XS_DRIVER_STUFFUP;
   1189       1.1    dante 			break;
   1190       1.1    dante 
   1191      1.21    dante 		case QHSTA_M_SXFR_UNKNOWN_ERROR:
   1192      1.21    dante 			printf("%s: Unknown Error\n", sc->sc_dev.dv_xname);
   1193      1.21    dante 			xs->error = XS_DRIVER_STUFFUP;
   1194      1.21    dante 			break;
   1195      1.11    dante 
   1196      1.21    dante 		default:
   1197      1.21    dante 			panic("%s: Unhandled Host Status Error %x",
   1198      1.21    dante 			      sc->sc_dev.dv_xname, scsiq->host_status);
   1199      1.21    dante 		}
   1200       1.1    dante 	}
   1201       1.1    dante 
   1202      1.19    dante 	TAILQ_REMOVE(&sc->sc_pending_ccb, ccb, chain);
   1203      1.22    dante done:	adw_free_ccb(sc, ccb);
   1204       1.1    dante 	scsipi_done(xs);
   1205      1.11    dante }
   1206      1.11    dante 
   1207      1.11    dante 
   1208      1.13    dante /*
   1209      1.22    dante  * adw_async_callback() - Adv Library asynchronous event callback function.
   1210      1.13    dante  */
   1211      1.11    dante static void
   1212  1.27.2.2  nathanw adw_async_callback(ADW_SOFTC *sc, u_int8_t code)
   1213      1.11    dante {
   1214      1.13    dante 	switch (code) {
   1215      1.13    dante 	case ADV_ASYNC_SCSI_BUS_RESET_DET:
   1216      1.21    dante 		/* The firmware detected a SCSI Bus reset. */
   1217      1.19    dante 		printf("%s: SCSI Bus reset detected\n", sc->sc_dev.dv_xname);
   1218      1.13    dante 		break;
   1219      1.13    dante 
   1220      1.13    dante 	case ADV_ASYNC_RDMA_FAILURE:
   1221      1.13    dante 		/*
   1222      1.13    dante 		 * Handle RDMA failure by resetting the SCSI Bus and
   1223      1.19    dante 		 * possibly the chip if it is unresponsive.
   1224      1.13    dante 		 */
   1225      1.20    dante 		printf("%s: RDMA failure. Resetting the SCSI Bus and"
   1226      1.20    dante 				" the adapter\n", sc->sc_dev.dv_xname);
   1227      1.22    dante 		AdwResetSCSIBus(sc);
   1228      1.13    dante 		break;
   1229      1.13    dante 
   1230      1.13    dante 	case ADV_HOST_SCSI_BUS_RESET:
   1231      1.21    dante 		/* Host generated SCSI bus reset occurred. */
   1232      1.19    dante 		printf("%s: Host generated SCSI bus reset occurred\n",
   1233      1.19    dante 				sc->sc_dev.dv_xname);
   1234      1.19    dante 		break;
   1235      1.19    dante 
   1236      1.19    dante 	case ADV_ASYNC_CARRIER_READY_FAILURE:
   1237      1.21    dante 		/* Carrier Ready failure. */
   1238      1.19    dante 		printf("%s: Carrier Ready failure!\n", sc->sc_dev.dv_xname);
   1239      1.19    dante 		break;
   1240      1.13    dante 
   1241      1.13    dante 	default:
   1242      1.13    dante 		break;
   1243      1.13    dante 	}
   1244       1.1    dante }
   1245