adwlib.h revision 1.13 1 1.13 dante /* $NetBSD: adwlib.h,v 1.13 2000/05/27 18:24:50 dante Exp $ */
2 1.1 dante
3 1.1 dante /*
4 1.1 dante * Definitions for low level routines and data structures
5 1.1 dante * for the Advanced Systems Inc. SCSI controllers chips.
6 1.1 dante *
7 1.7 dante * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
8 1.1 dante * All rights reserved.
9 1.1 dante *
10 1.1 dante * Author: Baldassare Dante Profeta <dante (at) mclink.it>
11 1.1 dante *
12 1.1 dante * Redistribution and use in source and binary forms, with or without
13 1.1 dante * modification, are permitted provided that the following conditions
14 1.1 dante * are met:
15 1.1 dante * 1. Redistributions of source code must retain the above copyright
16 1.1 dante * notice, this list of conditions and the following disclaimer.
17 1.1 dante * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 dante * notice, this list of conditions and the following disclaimer in the
19 1.1 dante * documentation and/or other materials provided with the distribution.
20 1.1 dante * 3. All advertising materials mentioning features or use of this software
21 1.1 dante * must display the following acknowledgement:
22 1.1 dante * This product includes software developed by the NetBSD
23 1.1 dante * Foundation, Inc. and its contributors.
24 1.1 dante * 4. Neither the name of The NetBSD Foundation nor the names of its
25 1.1 dante * contributors may be used to endorse or promote products derived
26 1.1 dante * from this software without specific prior written permission.
27 1.1 dante *
28 1.1 dante * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
29 1.1 dante * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
30 1.1 dante * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
31 1.1 dante * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
32 1.1 dante * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
33 1.1 dante * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
34 1.1 dante * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
35 1.1 dante * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
36 1.1 dante * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
37 1.1 dante * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38 1.1 dante * POSSIBILITY OF SUCH DAMAGE.
39 1.1 dante */
40 1.1 dante /*
41 1.1 dante * Ported from:
42 1.1 dante */
43 1.1 dante /*
44 1.1 dante * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
45 1.8 dante *
46 1.8 dante * Copyright (c) 1995-2000 Advanced System Products, Inc.
47 1.1 dante * All Rights Reserved.
48 1.8 dante *
49 1.1 dante * Redistribution and use in source and binary forms, with or without
50 1.1 dante * modification, are permitted provided that redistributions of source
51 1.1 dante * code retain the above copyright notice and this comment without
52 1.1 dante * modification.
53 1.1 dante */
54 1.1 dante
55 1.1 dante #ifndef _ADVANSYS_WIDE_LIBRARY_H_
56 1.1 dante #define _ADVANSYS_WIDE_LIBRARY_H_
57 1.1 dante
58 1.1 dante
59 1.1 dante /*
60 1.1 dante * --- Adv Library Constants and Macros
61 1.1 dante */
62 1.1 dante
63 1.7 dante #define ADW_LIB_VERSION_MAJOR 5
64 1.8 dante #define ADW_LIB_VERSION_MINOR 8
65 1.1 dante
66 1.9 dante
67 1.9 dante /* If the result wraps when calculating tenths, return 0. */
68 1.9 dante #define ADW_TENTHS(num, den) \
69 1.9 dante (((10 * ((num)/(den))) > (((num) * 10)/(den))) ? \
70 1.9 dante 0 : ((((num) * 10)/(den)) - (10 * ((num)/(den)))))
71 1.9 dante
72 1.9 dante
73 1.1 dante /*
74 1.1 dante * Define Adv Reset Hold Time grater than 25 uSec.
75 1.12 dante * See AdwResetSCSIBus() for more info.
76 1.1 dante */
77 1.1 dante #define ASC_SCSI_RESET_HOLD_TIME_US 60
78 1.1 dante
79 1.1 dante /*
80 1.1 dante * Define Adv EEPROM constants.
81 1.1 dante */
82 1.1 dante
83 1.1 dante #define ASC_EEP_DVC_CFG_BEGIN (0x00)
84 1.1 dante #define ASC_EEP_DVC_CFG_END (0x15)
85 1.1 dante #define ASC_EEP_DVC_CTL_BEGIN (0x16) /* location of OEM name */
86 1.1 dante #define ASC_EEP_MAX_WORD_ADDR (0x1E)
87 1.1 dante
88 1.1 dante #define ASC_EEP_DELAY_MS 100
89 1.1 dante
90 1.1 dante /*
91 1.1 dante * EEPROM bits reference by the RISC after initialization.
92 1.1 dante */
93 1.1 dante #define ADW_EEPROM_BIG_ENDIAN 0x8000 /* EEPROM Bit 15 */
94 1.1 dante #define ADW_EEPROM_BIOS_ENABLE 0x4000 /* EEPROM Bit 14 */
95 1.1 dante #define ADW_EEPROM_TERM_POL 0x2000 /* EEPROM Bit 13 */
96 1.1 dante
97 1.1 dante /*
98 1.1 dante * EEPROM configuration format
99 1.1 dante *
100 1.1 dante * Field naming convention:
101 1.1 dante *
102 1.1 dante * *_enable indicates the field enables or disables the feature. The
103 1.1 dante * value is never reset.
104 1.1 dante *
105 1.1 dante * *_able indicates both whether a feature should be enabled or disabled
106 1.1 dante * and whether a device isi capable of the feature. At initialization
107 1.1 dante * this field may be set, but later if a device is found to be incapable
108 1.1 dante * of the feature, the field is cleared.
109 1.1 dante *
110 1.8 dante * Default values are maintained in the structure Default_EEPROM_Config.
111 1.1 dante */
112 1.7 dante #define ADV_EEPROM_BIG_ENDIAN 0x8000 /* EEPROM Bit 15 */
113 1.7 dante #define ADV_EEPROM_BIOS_ENABLE 0x4000 /* EEPROM Bit 14 */
114 1.7 dante /*
115 1.7 dante * For the ASC3550 Bit 13 is Termination Polarity control bit.
116 1.7 dante * For later ICs Bit 13 controls whether the CIS (Card Information
117 1.7 dante * Service Section) is loaded from EEPROM.
118 1.7 dante */
119 1.7 dante #define ADV_EEPROM_TERM_POL 0x2000 /* EEPROM Bit 13 */
120 1.7 dante #define ADV_EEPROM_CIS_LD 0x2000 /* EEPROM Bit 13 */
121 1.7 dante
122 1.8 dante /*
123 1.8 dante * ASC38C1600 Bit 11
124 1.8 dante *
125 1.8 dante * If EEPROM Bit 11 is 0 for Function 0, then Function 0 will specify
126 1.8 dante * INT A in the PCI Configuration Space Int Pin field. If it is 1, then
127 1.8 dante * Function 0 will specify INT B.
128 1.8 dante *
129 1.8 dante * If EEPROM Bit 11 is 0 for Function 1, then Function 1 will specify
130 1.8 dante * INT B in the PCI Configuration Space Int Pin field. If it is 1, then
131 1.8 dante * Function 1 will specify INT A.
132 1.8 dante */
133 1.8 dante #define ADW_EEPROM_INTAB 0x0800 /* EEPROM Bit 11 */
134 1.8 dante
135 1.13 dante typedef struct adw_eeprom
136 1.1 dante {
137 1.1 dante /* Word Offset, Description */
138 1.1 dante
139 1.1 dante u_int16_t cfg_lsw; /* 00 power up initialization */
140 1.1 dante /* bit 13 set - Term Polarity Control */
141 1.1 dante /* bit 14 set - BIOS Enable */
142 1.1 dante /* bit 15 set - Big Endian Mode */
143 1.8 dante u_int16_t cfg_msw; /* 01 unused */
144 1.1 dante u_int16_t disc_enable; /* 02 disconnect enable */
145 1.1 dante u_int16_t wdtr_able; /* 03 Wide DTR able */
146 1.13 dante union {
147 1.13 dante u_int16_t sdtr_able; /* 04 Synchronous DTR able */
148 1.13 dante u_int16_t sdtr_speed1; /* 04 SDTR Speed TID 0-3 */
149 1.13 dante } sdtr1;
150 1.7 dante u_int16_t start_motor; /* 05 send start up motor */
151 1.7 dante u_int16_t tagqng_able; /* 06 tag queuing able */
152 1.7 dante u_int16_t bios_scan; /* 07 BIOS device control */
153 1.7 dante u_int16_t scam_tolerant; /* 08 no scam */
154 1.7 dante
155 1.7 dante u_int8_t adapter_scsi_id; /* 09 Host Adapter ID */
156 1.7 dante u_int8_t bios_boot_delay; /* power up wait */
157 1.7 dante
158 1.7 dante u_int8_t scsi_reset_delay; /* 10 reset delay */
159 1.7 dante u_int8_t bios_id_lun; /* first boot device scsi id & lun */
160 1.7 dante /* high nibble is lun */
161 1.7 dante /* low nibble is scsi id */
162 1.7 dante
163 1.7 dante u_int8_t termination_se; /* 11 0 - automatic */
164 1.7 dante /* 1 - low off / high off */
165 1.7 dante /* 2 - low off / high on */
166 1.7 dante /* 3 - low on / high on */
167 1.7 dante /* There is no low on / high off */
168 1.7 dante
169 1.7 dante u_int8_t termination_lvd; /* 11 0 - automatic */
170 1.7 dante /* 1 - low off / high off */
171 1.7 dante /* 2 - low off / high on */
172 1.7 dante /* 3 - low on / high on */
173 1.7 dante /* There is no low on / high off */
174 1.7 dante
175 1.7 dante u_int16_t bios_ctrl; /* 12 BIOS control bits */
176 1.13 dante /* bit 0 BIOS don't act as initiator. */
177 1.8 dante /* bit 1 BIOS > 1 GB support */
178 1.8 dante /* bit 2 BIOS > 2 Disk Support */
179 1.8 dante /* bit 3 BIOS don't support removables */
180 1.8 dante /* bit 4 BIOS support bootable CD */
181 1.8 dante /* bit 5 BIOS scan enabled */
182 1.8 dante /* bit 6 BIOS support multiple LUNs */
183 1.8 dante /* bit 7 BIOS display of message */
184 1.8 dante /* bit 8 SCAM disabled */
185 1.8 dante /* bit 9 Reset SCSI bus during init. */
186 1.8 dante /* bit 10 */
187 1.8 dante /* bit 11 No verbose initialization. */
188 1.8 dante /* bit 12 SCSI parity enabled */
189 1.8 dante /* bit 13 */
190 1.8 dante /* bit 14 */
191 1.8 dante /* bit 15 */
192 1.13 dante union {
193 1.13 dante u_int16_t ultra_able; /* 13 ULTRA speed able */
194 1.13 dante u_int16_t sdtr_speed2; /* 13 SDTR speed TID 4-7 */
195 1.13 dante } sdtr2;
196 1.13 dante union {
197 1.13 dante u_int16_t reserved2; /* 14 reserved */
198 1.13 dante u_int16_t sdtr_speed3; /* 14 SDTR speed TID 8-11 */
199 1.13 dante } sdtr3;
200 1.13 dante u_int8_t max_host_qng; /* 15 maximum host queuing */
201 1.7 dante u_int8_t max_dvc_qng; /* maximum per device queuing */
202 1.7 dante u_int16_t dvc_cntl; /* 16 control bit for driver */
203 1.13 dante union {
204 1.13 dante u_int16_t bug_fix; /* 17 control bit for bug fix */
205 1.13 dante u_int16_t sdtr_speed4; /* 17 SDTR speed 4 TID 12-15 */
206 1.13 dante } sdtr4;
207 1.13 dante u_int16_t serial_number[3]; /* 18 - 20 Board serial number */
208 1.8 dante u_int16_t check_sum; /* 21 EEP check sum */
209 1.8 dante u_int8_t oem_name[16]; /* 22 OEM name */
210 1.8 dante u_int16_t dvc_err_code; /* 30 last device driver error code */
211 1.8 dante u_int16_t adv_err_code; /* 31 last uc and Adv Lib error code */
212 1.8 dante u_int16_t adv_err_addr; /* 32 last uc error address */
213 1.8 dante u_int16_t saved_dvc_err_code; /* 33 saved last dev. driver error code */
214 1.8 dante u_int16_t saved_adv_err_code; /* 34 saved last uc and Adv Lib error code */
215 1.8 dante u_int16_t saved_adv_err_addr; /* 35 saved last uc error address */
216 1.13 dante u_int16_t reserved1[20]; /* 36 - 55 reserved */
217 1.8 dante u_int16_t cisptr_lsw; /* 56 CIS PTR LSW */
218 1.8 dante u_int16_t cisprt_msw; /* 57 CIS PTR MSW */
219 1.7 dante u_int16_t subsysvid; /* 58 SubSystem Vendor ID */
220 1.7 dante u_int16_t subsysid; /* 59 SubSystem ID */
221 1.13 dante u_int16_t reserved2[4]; /* 60 - 63 reserved */
222 1.13 dante } ADW_EEPROM;
223 1.8 dante
224 1.1 dante
225 1.1 dante /*
226 1.1 dante * EEPROM Commands
227 1.1 dante */
228 1.1 dante #define ASC_EEP_CMD_READ 0x80
229 1.1 dante #define ASC_EEP_CMD_WRITE 0x40
230 1.1 dante #define ASC_EEP_CMD_WRITE_ABLE 0x30
231 1.1 dante #define ASC_EEP_CMD_WRITE_DISABLE 0x00
232 1.1 dante
233 1.1 dante #define ASC_EEP_CMD_DONE 0x0200
234 1.1 dante #define ASC_EEP_CMD_DONE_ERR 0x0001
235 1.1 dante
236 1.1 dante /* cfg_word */
237 1.1 dante #define EEP_CFG_WORD_BIG_ENDIAN 0x8000
238 1.1 dante
239 1.1 dante /* bios_ctrl */
240 1.1 dante #define BIOS_CTRL_BIOS 0x0001
241 1.1 dante #define BIOS_CTRL_EXTENDED_XLAT 0x0002
242 1.1 dante #define BIOS_CTRL_GT_2_DISK 0x0004
243 1.1 dante #define BIOS_CTRL_BIOS_REMOVABLE 0x0008
244 1.1 dante #define BIOS_CTRL_BOOTABLE_CD 0x0010
245 1.1 dante #define BIOS_CTRL_MULTIPLE_LUN 0x0040
246 1.1 dante #define BIOS_CTRL_DISPLAY_MSG 0x0080
247 1.1 dante #define BIOS_CTRL_NO_SCAM 0x0100
248 1.1 dante #define BIOS_CTRL_RESET_SCSI_BUS 0x0200
249 1.1 dante #define BIOS_CTRL_INIT_VERBOSE 0x0800
250 1.1 dante #define BIOS_CTRL_SCSI_PARITY 0x1000
251 1.8 dante #define BIOS_CTRL_AIPP_DIS 0x2000
252 1.1 dante
253 1.12 dante #define ADW_3550_MEMSIZE 0x2000 /* 8 KB Internal Memory */
254 1.12 dante #define ADW_3550_IOLEN 0x40 /* I/O Port Range in bytes */
255 1.7 dante
256 1.12 dante #define ADW_38C0800_MEMSIZE 0x4000 /* 16 KB Internal Memory */
257 1.12 dante #define ADW_38C0800_IOLEN 0x100 /* I/O Port Range in bytes */
258 1.1 dante
259 1.12 dante #define ADW_38C1600_MEMSIZE 0x8000 /* 32 KB Internal Memory */
260 1.12 dante #define ADW_38C1600_IOLEN 0x100 /* I/O Port Range 256 bytes */
261 1.12 dante #define ADW_38C1600_MEMLEN 0x1000 /* Memory Range 4KB bytes */
262 1.1 dante
263 1.1 dante /*
264 1.1 dante * Byte I/O register address from base of 'iop_base'.
265 1.1 dante */
266 1.1 dante #define IOPB_INTR_STATUS_REG 0x00
267 1.1 dante #define IOPB_CHIP_ID_1 0x01
268 1.1 dante #define IOPB_INTR_ENABLES 0x02
269 1.1 dante #define IOPB_CHIP_TYPE_REV 0x03
270 1.1 dante #define IOPB_RES_ADDR_4 0x04
271 1.1 dante #define IOPB_RES_ADDR_5 0x05
272 1.1 dante #define IOPB_RAM_DATA 0x06
273 1.1 dante #define IOPB_RES_ADDR_7 0x07
274 1.1 dante #define IOPB_FLAG_REG 0x08
275 1.1 dante #define IOPB_RES_ADDR_9 0x09
276 1.1 dante #define IOPB_RISC_CSR 0x0A
277 1.1 dante #define IOPB_RES_ADDR_B 0x0B
278 1.1 dante #define IOPB_RES_ADDR_C 0x0C
279 1.1 dante #define IOPB_RES_ADDR_D 0x0D
280 1.7 dante #define IOPB_SOFT_OVER_WR 0x0E
281 1.1 dante #define IOPB_RES_ADDR_F 0x0F
282 1.1 dante #define IOPB_MEM_CFG 0x10
283 1.1 dante #define IOPB_RES_ADDR_11 0x11
284 1.7 dante #define IOPB_GPIO_DATA 0x12
285 1.1 dante #define IOPB_RES_ADDR_13 0x13
286 1.1 dante #define IOPB_FLASH_PAGE 0x14
287 1.1 dante #define IOPB_RES_ADDR_15 0x15
288 1.7 dante #define IOPB_GPIO_CNTL 0x16
289 1.1 dante #define IOPB_RES_ADDR_17 0x17
290 1.1 dante #define IOPB_FLASH_DATA 0x18
291 1.1 dante #define IOPB_RES_ADDR_19 0x19
292 1.1 dante #define IOPB_RES_ADDR_1A 0x1A
293 1.1 dante #define IOPB_RES_ADDR_1B 0x1B
294 1.1 dante #define IOPB_RES_ADDR_1C 0x1C
295 1.1 dante #define IOPB_RES_ADDR_1D 0x1D
296 1.1 dante #define IOPB_RES_ADDR_1E 0x1E
297 1.1 dante #define IOPB_RES_ADDR_1F 0x1F
298 1.1 dante #define IOPB_DMA_CFG0 0x20
299 1.1 dante #define IOPB_DMA_CFG1 0x21
300 1.1 dante #define IOPB_TICKLE 0x22
301 1.1 dante #define IOPB_DMA_REG_WR 0x23
302 1.1 dante #define IOPB_SDMA_STATUS 0x24
303 1.1 dante #define IOPB_SCSI_BYTE_CNT 0x25
304 1.1 dante #define IOPB_HOST_BYTE_CNT 0x26
305 1.1 dante #define IOPB_BYTE_LEFT_TO_XFER 0x27
306 1.1 dante #define IOPB_BYTE_TO_XFER_0 0x28
307 1.1 dante #define IOPB_BYTE_TO_XFER_1 0x29
308 1.1 dante #define IOPB_BYTE_TO_XFER_2 0x2A
309 1.1 dante #define IOPB_BYTE_TO_XFER_3 0x2B
310 1.1 dante #define IOPB_ACC_GRP 0x2C
311 1.1 dante #define IOPB_RES_ADDR_2D 0x2D
312 1.1 dante #define IOPB_DEV_ID 0x2E
313 1.1 dante #define IOPB_RES_ADDR_2F 0x2F
314 1.1 dante #define IOPB_SCSI_DATA 0x30
315 1.1 dante #define IOPB_RES_ADDR_31 0x31
316 1.1 dante #define IOPB_RES_ADDR_32 0x32
317 1.1 dante #define IOPB_SCSI_DATA_HSHK 0x33
318 1.1 dante #define IOPB_SCSI_CTRL 0x34
319 1.1 dante #define IOPB_RES_ADDR_35 0x35
320 1.1 dante #define IOPB_RES_ADDR_36 0x36
321 1.1 dante #define IOPB_RES_ADDR_37 0x37
322 1.7 dante #define IOPB_RAM_BIST 0x38
323 1.7 dante #define IOPB_PLL_TEST 0x39
324 1.7 dante #define IOPB_PCI_INT_CFG 0x3A
325 1.1 dante #define IOPB_RES_ADDR_3B 0x3B
326 1.1 dante #define IOPB_RFIFO_CNT 0x3C
327 1.1 dante #define IOPB_RES_ADDR_3D 0x3D
328 1.1 dante #define IOPB_RES_ADDR_3E 0x3E
329 1.1 dante #define IOPB_RES_ADDR_3F 0x3F
330 1.1 dante
331 1.1 dante /*
332 1.1 dante * Word I/O register address from base of 'iop_base'.
333 1.1 dante */
334 1.1 dante #define IOPW_CHIP_ID_0 0x00 /* CID0 */
335 1.1 dante #define IOPW_CTRL_REG 0x02 /* CC */
336 1.1 dante #define IOPW_RAM_ADDR 0x04 /* LA */
337 1.1 dante #define IOPW_RAM_DATA 0x06 /* LD */
338 1.1 dante #define IOPW_RES_ADDR_08 0x08
339 1.1 dante #define IOPW_RISC_CSR 0x0A /* CSR */
340 1.1 dante #define IOPW_SCSI_CFG0 0x0C /* CFG0 */
341 1.1 dante #define IOPW_SCSI_CFG1 0x0E /* CFG1 */
342 1.1 dante #define IOPW_RES_ADDR_10 0x10
343 1.1 dante #define IOPW_SEL_MASK 0x12 /* SM */
344 1.1 dante #define IOPW_RES_ADDR_14 0x14
345 1.1 dante #define IOPW_FLASH_ADDR 0x16 /* FA */
346 1.1 dante #define IOPW_RES_ADDR_18 0x18
347 1.1 dante #define IOPW_EE_CMD 0x1A /* EC */
348 1.1 dante #define IOPW_EE_DATA 0x1C /* ED */
349 1.1 dante #define IOPW_SFIFO_CNT 0x1E /* SFC */
350 1.1 dante #define IOPW_RES_ADDR_20 0x20
351 1.1 dante #define IOPW_Q_BASE 0x22 /* QB */
352 1.1 dante #define IOPW_QP 0x24 /* QP */
353 1.1 dante #define IOPW_IX 0x26 /* IX */
354 1.1 dante #define IOPW_SP 0x28 /* SP */
355 1.1 dante #define IOPW_PC 0x2A /* PC */
356 1.1 dante #define IOPW_RES_ADDR_2C 0x2C
357 1.1 dante #define IOPW_RES_ADDR_2E 0x2E
358 1.1 dante #define IOPW_SCSI_DATA 0x30 /* SD */
359 1.1 dante #define IOPW_SCSI_DATA_HSHK 0x32 /* SDH */
360 1.1 dante #define IOPW_SCSI_CTRL 0x34 /* SC */
361 1.1 dante #define IOPW_HSHK_CFG 0x36 /* HCFG */
362 1.1 dante #define IOPW_SXFR_STATUS 0x36 /* SXS */
363 1.1 dante #define IOPW_SXFR_CNTL 0x38 /* SXL */
364 1.1 dante #define IOPW_SXFR_CNTH 0x3A /* SXH */
365 1.1 dante #define IOPW_RES_ADDR_3C 0x3C
366 1.1 dante #define IOPW_RFIFO_DATA 0x3E /* RFD */
367 1.1 dante
368 1.1 dante /*
369 1.1 dante * Doubleword I/O register address from base of 'iop_base'.
370 1.1 dante */
371 1.1 dante #define IOPDW_RES_ADDR_0 0x00
372 1.1 dante #define IOPDW_RAM_DATA 0x04
373 1.1 dante #define IOPDW_RES_ADDR_8 0x08
374 1.1 dante #define IOPDW_RES_ADDR_C 0x0C
375 1.1 dante #define IOPDW_RES_ADDR_10 0x10
376 1.7 dante #define IOPDW_COMMA 0x14
377 1.7 dante #define IOPDW_COMMB 0x18
378 1.1 dante #define IOPDW_RES_ADDR_1C 0x1C
379 1.1 dante #define IOPDW_SDMA_ADDR0 0x20
380 1.1 dante #define IOPDW_SDMA_ADDR1 0x24
381 1.1 dante #define IOPDW_SDMA_COUNT 0x28
382 1.1 dante #define IOPDW_SDMA_ERROR 0x2C
383 1.1 dante #define IOPDW_RDMA_ADDR0 0x30
384 1.1 dante #define IOPDW_RDMA_ADDR1 0x34
385 1.1 dante #define IOPDW_RDMA_COUNT 0x38
386 1.1 dante #define IOPDW_RDMA_ERROR 0x3C
387 1.1 dante
388 1.1 dante #define ADW_CHIP_ID_BYTE 0x25
389 1.1 dante #define ADW_CHIP_ID_WORD 0x04C1
390 1.1 dante
391 1.1 dante #define ADW_SC_SCSI_BUS_RESET 0x2000
392 1.1 dante
393 1.1 dante #define ADW_INTR_ENABLE_HOST_INTR 0x01
394 1.1 dante #define ADW_INTR_ENABLE_SEL_INTR 0x02
395 1.1 dante #define ADW_INTR_ENABLE_DPR_INTR 0x04
396 1.1 dante #define ADW_INTR_ENABLE_RTA_INTR 0x08
397 1.1 dante #define ADW_INTR_ENABLE_RMA_INTR 0x10
398 1.1 dante #define ADW_INTR_ENABLE_RST_INTR 0x20
399 1.1 dante #define ADW_INTR_ENABLE_DPE_INTR 0x40
400 1.1 dante #define ADW_INTR_ENABLE_GLOBAL_INTR 0x80
401 1.1 dante
402 1.1 dante #define ADW_INTR_STATUS_INTRA 0x01
403 1.1 dante #define ADW_INTR_STATUS_INTRB 0x02
404 1.1 dante #define ADW_INTR_STATUS_INTRC 0x04
405 1.1 dante
406 1.1 dante #define ADW_RISC_CSR_STOP (0x0000)
407 1.1 dante #define ADW_RISC_TEST_COND (0x2000)
408 1.1 dante #define ADW_RISC_CSR_RUN (0x4000)
409 1.1 dante #define ADW_RISC_CSR_SINGLE_STEP (0x8000)
410 1.1 dante
411 1.1 dante #define ADW_CTRL_REG_HOST_INTR 0x0100
412 1.1 dante #define ADW_CTRL_REG_SEL_INTR 0x0200
413 1.1 dante #define ADW_CTRL_REG_DPR_INTR 0x0400
414 1.1 dante #define ADW_CTRL_REG_RTA_INTR 0x0800
415 1.1 dante #define ADW_CTRL_REG_RMA_INTR 0x1000
416 1.1 dante #define ADW_CTRL_REG_RES_BIT14 0x2000
417 1.1 dante #define ADW_CTRL_REG_DPE_INTR 0x4000
418 1.1 dante #define ADW_CTRL_REG_POWER_DONE 0x8000
419 1.1 dante #define ADW_CTRL_REG_ANY_INTR 0xFF00
420 1.1 dante
421 1.1 dante #define ADW_CTRL_REG_CMD_RESET 0x00C6
422 1.1 dante #define ADW_CTRL_REG_CMD_WR_IO_REG 0x00C5
423 1.1 dante #define ADW_CTRL_REG_CMD_RD_IO_REG 0x00C4
424 1.1 dante #define ADW_CTRL_REG_CMD_WR_PCI_CFG_SPACE 0x00C3
425 1.1 dante #define ADW_CTRL_REG_CMD_RD_PCI_CFG_SPACE 0x00C2
426 1.1 dante
427 1.7 dante #define ADV_TICKLE_NOP 0x00
428 1.7 dante #define ADV_TICKLE_A 0x01
429 1.7 dante #define ADV_TICKLE_B 0x02
430 1.7 dante #define ADV_TICKLE_C 0x03
431 1.7 dante
432 1.1 dante #define ADW_SCSI_CTRL_RSTOUT 0x2000
433 1.1 dante
434 1.1 dante #define ADW_IS_INT_PENDING(iot, ioh) \
435 1.1 dante (ADW_READ_WORD_REGISTER((iot), (ioh), IOPW_CTRL_REG) & ADW_CTRL_REG_HOST_INTR)
436 1.1 dante
437 1.1 dante /*
438 1.1 dante * SCSI_CFG0 Register bit definitions
439 1.1 dante */
440 1.1 dante #define ADW_TIMER_MODEAB 0xC000 /* Watchdog, Second, and Select. Timer Ctrl. */
441 1.1 dante #define ADW_PARITY_EN 0x2000 /* Enable SCSI Parity Error detection */
442 1.1 dante #define ADW_EVEN_PARITY 0x1000 /* Select Even Parity */
443 1.1 dante #define ADW_WD_LONG 0x0800 /* Watchdog Interval, 1: 57 min, 0: 13 sec */
444 1.1 dante #define ADW_QUEUE_128 0x0400 /* Queue Size, 1: 128 byte, 0: 64 byte */
445 1.1 dante #define ADW_PRIM_MODE 0x0100 /* Primitive SCSI mode */
446 1.1 dante #define ADW_SCAM_EN 0x0080 /* Enable SCAM selection */
447 1.1 dante #define ADW_SEL_TMO_LONG 0x0040 /* Sel/Resel Timeout, 1: 400 ms, 0: 1.6 ms */
448 1.1 dante #define ADW_CFRM_ID 0x0020 /* SCAM id sel. confirm., 1: fast, 0: 6.4 ms */
449 1.1 dante #define ADW_OUR_ID_EN 0x0010 /* Enable OUR_ID bits */
450 1.1 dante #define ADW_OUR_ID 0x000F /* SCSI ID */
451 1.1 dante
452 1.1 dante /*
453 1.1 dante * SCSI_CFG1 Register bit definitions
454 1.1 dante */
455 1.1 dante #define ADW_BIG_ENDIAN 0x8000 /* Enable Big Endian Mode MIO:15, EEP:15 */
456 1.1 dante #define ADW_TERM_POL 0x2000 /* Terminator Polarity Ctrl. MIO:13, EEP:13 */
457 1.1 dante #define ADW_SLEW_RATE 0x1000 /* SCSI output buffer slew rate */
458 1.1 dante #define ADW_FILTER_SEL 0x0C00 /* Filter Period Selection */
459 1.1 dante #define ADW_FLTR_DISABLE 0x0000 /* Input Filtering Disabled */
460 1.1 dante #define ADW_FLTR_11_TO_20NS 0x0800 /* Input Filtering 11ns to 20ns */
461 1.1 dante #define ADW_FLTR_21_TO_39NS 0x0C00 /* Input Filtering 21ns to 39ns */
462 1.1 dante #define ADW_ACTIVE_DBL 0x0200 /* Disable Active Negation */
463 1.1 dante #define ADW_DIFF_MODE 0x0100 /* SCSI differential Mode (Read-Only) */
464 1.1 dante #define ADW_DIFF_SENSE 0x0080 /* 1: No SE cables, 0: SE cable (Read-Only) */
465 1.1 dante #define ADW_TERM_CTL_SEL 0x0040 /* Enable TERM_CTL_H and TERM_CTL_L */
466 1.1 dante #define ADW_TERM_CTL 0x0030 /* External SCSI Termination Bits */
467 1.1 dante #define ADW_TERM_CTL_H 0x0020 /* Enable External SCSI Upper Termination */
468 1.1 dante #define ADW_TERM_CTL_L 0x0010 /* Enable External SCSI Lower Termination */
469 1.1 dante #define ADW_CABLE_DETECT 0x000F /* External SCSI Cable Connection Status */
470 1.1 dante
471 1.7 dante /*
472 1.7 dante * Addendum for ASC-38C0800 Chip
473 1.8 dante *
474 1.8 dante * The ASC-38C1600 Chip uses the same definitions except that the
475 1.8 dante * bus mode override bits [12:10] have been moved to byte register
476 1.8 dante * offset 0xE (IOPB_SOFT_OVER_WR) bits [12:10]. The [12:10] bits in
477 1.8 dante * SCSI_CFG1 are read-only and always available. Bit 14 (DIS_TERM_DRV)
478 1.8 dante * is not needed. The [12:10] bits in IOPB_SOFT_OVER_WR are write-only.
479 1.8 dante * Also each ASC-38C1600 function or channel uses only cable bits [5:4]
480 1.8 dante * and [1:0]. Bits [14], [7:6], [3:2] are unused.
481 1.7 dante */
482 1.7 dante #define ADW_DIS_TERM_DRV 0x4000 /* 1: Read c_det[3:0], 0: cannot read */
483 1.7 dante #define ADW_HVD_LVD_SE 0x1C00 /* Device Detect Bits */
484 1.7 dante #define ADW_HVD 0x1000 /* HVD Device Detect */
485 1.7 dante #define ADW_LVD 0x0800 /* LVD Device Detect */
486 1.7 dante #define ADW_SE 0x0400 /* SE Device Detect */
487 1.7 dante #define ADW_TERM_LVD 0x00C0 /* LVD Termination Bits */
488 1.7 dante #define ADW_TERM_LVD_HI 0x0080 /* Enable LVD Upper Termination */
489 1.7 dante #define ADW_TERM_LVD_LO 0x0040 /* Enable LVD Lower Termination */
490 1.7 dante #define ADW_TERM_SE 0x0030 /* SE Termination Bits */
491 1.7 dante #define ADW_TERM_SE_HI 0x0020 /* Enable SE Upper Termination */
492 1.7 dante #define ADW_TERM_SE_LO 0x0010 /* Enable SE Lower Termination */
493 1.7 dante #define ADW_C_DET_LVD 0x000C /* LVD Cable Detect Bits */
494 1.7 dante #define ADW_C_DET3 0x0008 /* Cable Detect for LVD External Wide */
495 1.7 dante #define ADW_C_DET2 0x0004 /* Cable Detect for LVD Internal Wide */
496 1.7 dante #define ADW_C_DET_SE 0x0003 /* SE Cable Detect Bits */
497 1.7 dante #define ADW_C_DET1 0x0002 /* Cable Detect for SE Internal Wide */
498 1.7 dante #define ADW_C_DET0 0x0001 /* Cable Detect for SE Internal Narrow */
499 1.7 dante
500 1.7 dante
501 1.1 dante #define CABLE_ILLEGAL_A 0x7
502 1.1 dante /* x 0 0 0 | on on | Illegal (all 3 connectors are used) */
503 1.1 dante
504 1.1 dante #define CABLE_ILLEGAL_B 0xB
505 1.1 dante /* 0 x 0 0 | on on | Illegal (all 3 connectors are used) */
506 1.1 dante
507 1.1 dante /*
508 1.1 dante The following table details the SCSI_CFG1 Termination Polarity,
509 1.1 dante Termination Control and Cable Detect bits.
510 1.1 dante
511 1.1 dante Cable Detect | Termination
512 1.1 dante Bit 3 2 1 0 | 5 4 | Notes
513 1.1 dante _____________|________|____________________
514 1.1 dante 1 1 1 0 | on on | Internal wide only
515 1.1 dante 1 1 0 1 | on on | Internal narrow only
516 1.1 dante 1 0 1 1 | on on | External narrow only
517 1.1 dante 0 x 1 1 | on on | External wide only
518 1.1 dante 1 1 0 0 | on off| Internal wide and internal narrow
519 1.1 dante 1 0 1 0 | on off| Internal wide and external narrow
520 1.1 dante 0 x 1 0 | off off| Internal wide and external wide
521 1.1 dante 1 0 0 1 | on off| Internal narrow and external narrow
522 1.1 dante 0 x 0 1 | on off| Internal narrow and external wide
523 1.1 dante 1 1 1 1 | on on | No devices are attached
524 1.1 dante x 0 0 0 | on on | Illegal (all 3 connectors are used)
525 1.1 dante 0 x 0 0 | on on | Illegal (all 3 connectors are used)
526 1.1 dante
527 1.1 dante x means don't-care (either '0' or '1')
528 1.1 dante
529 1.1 dante If term_pol (bit 13) is '0' (active-low terminator enable), then:
530 1.1 dante 'on' is '0' and 'off' is '1'.
531 1.1 dante
532 1.1 dante If term_pol bit is '1' (meaning active-hi terminator enable), then:
533 1.1 dante 'on' is '1' and 'off' is '0'.
534 1.1 dante */
535 1.1 dante
536 1.1 dante /*
537 1.1 dante * MEM_CFG Register bit definitions
538 1.1 dante */
539 1.7 dante #define ADW_BIOS_EN 0x40 /* BIOS Enable MIO:14,EEP:14 */
540 1.7 dante #define ADW_FAST_EE_CLK 0x20 /* Diagnostic Bit */
541 1.7 dante #define ADW_RAM_SZ 0x1C /* Specify size of RAM to RISC */
542 1.7 dante #define ADW_RAM_SZ_2KB 0x00 /* 2 KB */
543 1.7 dante #define ADW_RAM_SZ_4KB 0x04 /* 4 KB */
544 1.7 dante #define ADW_RAM_SZ_8KB 0x08 /* 8 KB */
545 1.7 dante #define ADW_RAM_SZ_16KB 0x0C /* 16 KB */
546 1.7 dante #define ADW_RAM_SZ_32KB 0x10 /* 32 KB */
547 1.7 dante #define ADW_RAM_SZ_64KB 0x14 /* 64 KB */
548 1.1 dante
549 1.1 dante /*
550 1.1 dante * DMA_CFG0 Register bit definitions
551 1.1 dante *
552 1.1 dante * This register is only accessible to the host.
553 1.1 dante */
554 1.1 dante #define BC_THRESH_ENB 0x80 /* PCI DMA Start Conditions */
555 1.1 dante #define FIFO_THRESH 0x70 /* PCI DMA FIFO Threshold */
556 1.1 dante #define FIFO_THRESH_16B 0x00 /* 16 bytes */
557 1.1 dante #define FIFO_THRESH_32B 0x20 /* 32 bytes */
558 1.1 dante #define FIFO_THRESH_48B 0x30 /* 48 bytes */
559 1.1 dante #define FIFO_THRESH_64B 0x40 /* 64 bytes */
560 1.1 dante #define FIFO_THRESH_80B 0x50 /* 80 bytes (default) */
561 1.1 dante #define FIFO_THRESH_96B 0x60 /* 96 bytes */
562 1.1 dante #define FIFO_THRESH_112B 0x70 /* 112 bytes */
563 1.1 dante #define START_CTL 0x0C /* DMA start conditions */
564 1.1 dante #define START_CTL_TH 0x00 /* Wait threshold level (default) */
565 1.1 dante #define START_CTL_ID 0x04 /* Wait SDMA/SBUS idle */
566 1.1 dante #define START_CTL_THID 0x08 /* Wait threshold and SDMA/SBUS idle */
567 1.1 dante #define START_CTL_EMFU 0x0C /* Wait SDMA FIFO empty/full */
568 1.1 dante #define READ_CMD 0x03 /* Memory Read Method */
569 1.1 dante #define READ_CMD_MR 0x00 /* Memory Read */
570 1.1 dante #define READ_CMD_MRL 0x02 /* Memory Read Long */
571 1.1 dante #define READ_CMD_MRM 0x03 /* Memory Read Multiple (default) */
572 1.1 dante
573 1.7 dante /*
574 1.7 dante * ASC-38C0800 RAM BIST Register bit definitions
575 1.7 dante */
576 1.7 dante #define RAM_TEST_MODE 0x80
577 1.7 dante #define PRE_TEST_MODE 0x40
578 1.7 dante #define NORMAL_MODE 0x00
579 1.7 dante #define RAM_TEST_DONE 0x10
580 1.7 dante #define RAM_TEST_STATUS 0x0F
581 1.7 dante #define RAM_TEST_HOST_ERROR 0x08
582 1.7 dante #define RAM_TEST_INTRAM_ERROR 0x04
583 1.7 dante #define RAM_TEST_RISC_ERROR 0x02
584 1.7 dante #define RAM_TEST_SCSI_ERROR 0x01
585 1.7 dante #define RAM_TEST_SUCCESS 0x00
586 1.7 dante #define PRE_TEST_VALUE 0x05
587 1.7 dante #define NORMAL_VALUE 0x00
588 1.7 dante
589 1.8 dante /*
590 1.8 dante * ASC38C1600 Definitions
591 1.8 dante *
592 1.8 dante * IOPB_PCI_INT_CFG Bit Field Definitions
593 1.8 dante */
594 1.8 dante
595 1.8 dante #define INTAB_LD 0x80 /* Value loaded from EEPROM Bit 11. */
596 1.8 dante
597 1.8 dante /*
598 1.8 dante * Bit 1 can be set to change the interrupt for the Function to operate in
599 1.8 dante * Totem Pole mode. By default Bit 1 is 0 and the interrupt operates in
600 1.8 dante * Open Drain mode. Both functions of the ASC38C1600 must be set to the same
601 1.8 dante * mode, otherwise the operating mode is undefined.
602 1.8 dante */
603 1.8 dante #define TOTEMPOLE 0x02
604 1.8 dante
605 1.8 dante /*
606 1.8 dante * Bit 0 can be used to change the Int Pin for the Function. The value is
607 1.8 dante * 0 by default for both Functions with Function 0 using INT A and Function
608 1.8 dante * B using INT B. For Function 0 if set, INT B is used. For Function 1 if set,
609 1.8 dante * INT A is used.
610 1.8 dante *
611 1.8 dante * EEPROM Word 0 Bit 11 for each Function may change the initial Int Pin
612 1.8 dante * value specified in the PCI Configuration Space.
613 1.8 dante */
614 1.8 dante #define INTAB 0x01
615 1.8 dante
616 1.1 dante
617 1.12 dante #define ADW_MAX_TID 15 /* max. target identifier */
618 1.12 dante #define ADW_MAX_LUN 7 /* max. logical unit number */
619 1.12 dante
620 1.12 dante
621 1.1 dante /*
622 1.1 dante * Adv Library Status Definitions
623 1.1 dante */
624 1.1 dante #define ADW_TRUE 1
625 1.1 dante #define ADW_FALSE 0
626 1.1 dante #define ADW_NOERROR 1
627 1.1 dante #define ADW_SUCCESS 1
628 1.1 dante #define ADW_BUSY 0
629 1.1 dante #define ADW_ERROR (-1)
630 1.1 dante
631 1.1 dante
632 1.1 dante /*
633 1.12 dante * Warning code values for AdwInitFrom*EEP() functions
634 1.1 dante */
635 1.12 dante #define ADW_WARN_BUSRESET_ERROR 0x0001 /* SCSI Bus Reset error */
636 1.12 dante #define ADW_WARN_EEPROM_CHKSUM 0x0002 /* EEP check sum error */
637 1.12 dante #define ADW_WARN_EEPROM_TERMINATION 0x0004 /* EEP termination bad field */
638 1.12 dante #define ADW_WARN_SET_PCI_CONFIG_SPACE 0x0080 /* PCI config space set error */
639 1.12 dante #define ADW_WARN_ERROR 0xFFFF /* ADW_ERROR return */
640 1.12 dante
641 1.12 dante /*
642 1.12 dante * Error code values for AdwInitAsc*Driver() functions
643 1.12 dante */
644 1.12 dante #define ADW_IERR_WRITE_EEPROM 0x0001 /* write EEPROM error */
645 1.12 dante #define ADW_IERR_MCODE_CHKSUM 0x0002 /* micro code check sum error */
646 1.12 dante #define ADW_IERR_NO_CARRIER 0x0004 /* No more carrier memory. */
647 1.12 dante #define ADW_IERR_START_STOP_CHIP 0x0008 /* start/stop chip failed */
648 1.12 dante #define ADW_IERR_CHIP_VERSION 0x0040 /* wrong chip version */
649 1.12 dante #define ADW_IERR_SET_SCSI_ID 0x0080 /* set SCSI ID failed */
650 1.12 dante #define ADW_IERR_HVD_DEVICE 0x0100 /* HVD attached to LVD connector. */
651 1.12 dante #define ADW_IERR_BAD_SIGNATURE 0x0200 /* signature not found */
652 1.12 dante #define ADW_IERR_ILLEGAL_CONNECTION 0x0400 /* Illegal cable connection */
653 1.12 dante #define ADW_IERR_SINGLE_END_DEVICE 0x0800 /* Single-end used w/differential */
654 1.12 dante #define ADW_IERR_REVERSED_CABLE 0x1000 /* Narrow flat cable reversed */
655 1.12 dante #define ADW_IERR_BIST_PRE_TEST 0x2000 /* BIST pre-test error */
656 1.12 dante #define ADW_IERR_BIST_RAM_TEST 0x4000 /* BIST RAM test error */
657 1.12 dante #define ADW_IERR_BAD_CHIPTYPE 0x8000 /* Invalid 'chip_type' setting. */
658 1.1 dante
659 1.1 dante /*
660 1.1 dante * BIOS LRAM variable absolute offsets.
661 1.1 dante */
662 1.1 dante #define BIOS_CODESEG 0x54
663 1.1 dante #define BIOS_CODELEN 0x56
664 1.1 dante #define BIOS_SIGNATURE 0x58
665 1.1 dante #define BIOS_VERSION 0x5A
666 1.1 dante
667 1.1 dante /*
668 1.12 dante * Chip Type flag values
669 1.1 dante */
670 1.12 dante #define ADW_CHIP_ASC3550 0x01 /* Ultra-Wide IC */
671 1.12 dante #define ADW_CHIP_ASC38C0800 0x02 /* Ultra2-Wide/LVD IC */
672 1.12 dante #define ADW_CHIP_ASC38C1600 0x03 /* Ultra3-Wide/LVD2 IC */
673 1.1 dante
674 1.1 dante /*
675 1.1 dante * Adapter temporary configuration structure
676 1.1 dante *
677 1.1 dante * This structure can be discarded after initialization. Don't add
678 1.1 dante * fields here needed after initialization.
679 1.1 dante *
680 1.1 dante * Field naming convention:
681 1.1 dante *
682 1.1 dante * *_enable indicates the field enables or disables a feature. The
683 1.1 dante * value of the field is never reset.
684 1.1 dante */
685 1.1 dante typedef struct adw_dvc_cfg {
686 1.1 dante u_int16_t disc_enable; /* enable disconnection */
687 1.1 dante u_int8_t chip_version; /* chip version */
688 1.13 dante u_int8_t termination; /* Term. Ctrl. bits 6-5 of SCSI_CFG1 */
689 1.1 dante u_int16_t pci_device_id; /* PCI device code number */
690 1.1 dante u_int16_t lib_version; /* Adv Library version number */
691 1.1 dante u_int16_t control_flag; /* Microcode Control Flag */
692 1.1 dante u_int16_t mcode_date; /* Microcode date */
693 1.1 dante u_int16_t mcode_version; /* Microcode version */
694 1.13 dante u_int16_t pci_slot_info; /* high byte device/function number
695 1.13 dante bits 7-3 device num.,
696 1.13 dante bits 2-0 function num.
697 1.13 dante low byte bus num. */
698 1.1 dante u_int16_t serial1; /* EEPROM serial number word 1 */
699 1.1 dante u_int16_t serial2; /* EEPROM serial number word 2 */
700 1.1 dante u_int16_t serial3; /* EEPROM serial number word 3 */
701 1.1 dante } ADW_DVC_CFG;
702 1.1 dante
703 1.7 dante
704 1.7 dante #define NO_OF_SG_PER_BLOCK 15
705 1.7 dante
706 1.7 dante typedef struct adw_sg_block {
707 1.7 dante u_int8_t reserved1;
708 1.7 dante u_int8_t reserved2;
709 1.7 dante u_int8_t reserved3;
710 1.7 dante u_int8_t sg_cnt; /* Valid entries in block. */
711 1.7 dante u_int32_t sg_ptr; /* links to next sg block */
712 1.7 dante struct {
713 1.7 dante u_int32_t sg_addr; /* SG element address */
714 1.7 dante u_int32_t sg_count; /* SG element count */
715 1.7 dante } sg_list[NO_OF_SG_PER_BLOCK];
716 1.7 dante } ADW_SG_BLOCK;
717 1.7 dante
718 1.7 dante
719 1.1 dante /*
720 1.1 dante * Adapter operation variable structure.
721 1.1 dante *
722 1.1 dante * One structure is required per host adapter.
723 1.1 dante *
724 1.1 dante * Field naming convention:
725 1.1 dante *
726 1.1 dante * *_able indicates both whether a feature should be enabled or disabled
727 1.1 dante * and whether a device is capable of the feature. At initialization
728 1.1 dante * this field may be set, but later if a device is found to be incapable
729 1.1 dante * of the feature, the field is cleared.
730 1.1 dante */
731 1.4 dante #define CCB_HASH_SIZE 32 /* hash table size for phystokv */
732 1.4 dante #define CCB_HASH_SHIFT 9
733 1.6 thorpej #define CCB_HASH(x) ((((x)) >> CCB_HASH_SHIFT) & (CCB_HASH_SIZE - 1))
734 1.4 dante
735 1.5 dante typedef int (* ADW_CALLBACK) (int);
736 1.5 dante
737 1.1 dante typedef struct adw_softc {
738 1.1 dante
739 1.1 dante struct device sc_dev;
740 1.1 dante
741 1.1 dante bus_space_tag_t sc_iot;
742 1.1 dante bus_space_handle_t sc_ioh;
743 1.1 dante bus_dma_tag_t sc_dmat;
744 1.1 dante bus_dmamap_t sc_dmamap_control; /* maps the control structures */
745 1.7 dante bus_dmamap_t sc_dmamap_carrier; /* maps the carrier structures */
746 1.1 dante void *sc_ih;
747 1.1 dante
748 1.1 dante struct adw_control *sc_control; /* control structures */
749 1.4 dante
750 1.4 dante struct adw_ccb *sc_ccbhash[CCB_HASH_SIZE];
751 1.1 dante TAILQ_HEAD(, adw_ccb) sc_free_ccb, sc_waiting_ccb;
752 1.9 dante TAILQ_HEAD(adw_pending_ccb, adw_ccb) sc_pending_ccb;
753 1.1 dante struct scsipi_link sc_link; /* prototype for devs */
754 1.2 thorpej struct scsipi_adapter sc_adapter;
755 1.1 dante
756 1.3 thorpej TAILQ_HEAD(, scsipi_xfer) sc_queue;
757 1.1 dante
758 1.11 dante int sc_freeze_dev[ADW_MAX_TID];
759 1.11 dante
760 1.12 dante ADW_CALLBACK isr_callback; /* pointer to function, called in AdwISR() */
761 1.12 dante ADW_CALLBACK async_callback; /* pointer to function, called in AdwISR() */
762 1.1 dante u_int16_t bios_ctrl; /* BIOS control word, EEPROM word 12 */
763 1.1 dante u_int16_t wdtr_able; /* try WDTR for a device */
764 1.1 dante u_int16_t sdtr_able; /* try SDTR for a device */
765 1.1 dante u_int16_t ultra_able; /* try SDTR Ultra speed for a device */
766 1.7 dante u_int16_t sdtr_speed1; /* EEPROM SDTR Speed for TID 0-3 */
767 1.7 dante u_int16_t sdtr_speed2; /* EEPROM SDTR Speed for TID 4-7 */
768 1.7 dante u_int16_t sdtr_speed3; /* EEPROM SDTR Speed for TID 8-11 */
769 1.7 dante u_int16_t sdtr_speed4; /* EEPROM SDTR Speed for TID 12-15 */
770 1.1 dante u_int16_t tagqng_able; /* try tagged queuing with a device */
771 1.8 dante u_int16_t ppr_able; /* PPR message capable per TID bitmask. */
772 1.5 dante u_int16_t start_motor; /* start motor command allowed */
773 1.1 dante u_int8_t max_dvc_qng; /* maximum number of tagged commands per device */
774 1.1 dante u_int8_t scsi_reset_wait; /* delay in seconds after scsi bus reset */
775 1.1 dante u_int8_t chip_no; /* should be assigned by caller */
776 1.1 dante u_int8_t max_host_qng; /* maximum number of Q'ed command allowed */
777 1.1 dante u_int8_t irq_no; /* IRQ number */
778 1.7 dante u_int8_t chip_type; /* chip SCSI target ID */
779 1.1 dante u_int16_t no_scam; /* scam_tolerant of EEPROM */
780 1.7 dante u_int32_t drv_ptr; /* driver pointer to private structure */
781 1.1 dante u_int8_t chip_scsi_id; /* chip SCSI target ID */
782 1.7 dante u_int8_t bist_err_code;
783 1.7 dante u_int16_t carr_pending_cnt; /* Count of pending carriers. */
784 1.7 dante struct adw_carrier *carr_freelist; /* Carrier free list. */
785 1.7 dante struct adw_carrier *icq_sp; /* Initiator command queue stopper pointer. */
786 1.7 dante struct adw_carrier *irq_sp; /* Initiator response queue stopper pointer. */
787 1.1 dante /*
788 1.1 dante * Note: The following fields will not be used after initialization. The
789 1.1 dante * driver may discard the buffer after initialization is done.
790 1.1 dante */
791 1.1 dante ADW_DVC_CFG cfg; /* temporary configuration structure */
792 1.1 dante } ADW_SOFTC;
793 1.1 dante
794 1.1 dante
795 1.1 dante /*
796 1.1 dante * ADW_SCSI_REQ_Q - microcode request structure
797 1.1 dante *
798 1.1 dante * All fields in this structure up to byte 60 are used by the microcode.
799 1.1 dante * The microcode makes assumptions about the size and ordering of fields
800 1.1 dante * in this structure. Do not change the structure definition here without
801 1.1 dante * coordinating the change with the microcode.
802 1.1 dante */
803 1.1 dante typedef struct adw_scsi_req_q {
804 1.12 dante u_int8_t cntl; /* Ucode flags and state (ADW_MC_QC_*). */
805 1.7 dante u_int8_t target_cmd;
806 1.1 dante u_int8_t target_id; /* Device target identifier. */
807 1.1 dante u_int8_t target_lun; /* Device target logical unit number. */
808 1.6 thorpej u_int32_t data_addr; /* Data buffer physical address. */
809 1.1 dante u_int32_t data_cnt; /* Data count. Ucode sets to residual. */
810 1.6 thorpej u_int32_t sense_addr; /* Sense buffer physical address. */
811 1.10 dante u_int32_t carr_ba; /* Carrier p-address */
812 1.7 dante u_int8_t mflag; /* Adv Library flag field. */
813 1.4 dante u_int8_t sense_len; /* Auto-sense length. uCode sets to residual. */
814 1.8 dante u_int8_t cdb_len; /* SCSI CDB length. Must <= 16 bytes. */
815 1.7 dante u_int8_t scsi_cntl;
816 1.10 dante u_int8_t done_status; /* Completion status. (see below) */
817 1.1 dante u_int8_t scsi_status; /* SCSI status byte. (see below) */
818 1.10 dante u_int8_t host_status; /* ,uCode host status. (see below) */
819 1.10 dante u_int8_t sg_working_ix; /* ,uCode working SG variable. */
820 1.8 dante u_int8_t cdb[12]; /* SCSI CDB bytes 0-11. */
821 1.6 thorpej u_int32_t sg_real_addr; /* SG list physical address. */
822 1.7 dante u_int32_t scsiq_rptr; /* Iternal pointer to ADW_SCSI_REQ_Q */
823 1.8 dante u_int8_t cdb16[4]; /* SCSI CDB bytes 12-15. */
824 1.7 dante u_int32_t ccb_ptr; /* CCB Physical Address */
825 1.7 dante u_int32_t carr_va; /* Carrier v-address (unused) */
826 1.1 dante /*
827 1.1 dante * End of microcode structure - 60 bytes. The rest of the structure
828 1.1 dante * is used by the Adv Library and ignored by the microcode.
829 1.1 dante */
830 1.4 dante struct scsipi_sense_data *vsense_addr; /* Sense buffer virtual address. */
831 1.4 dante u_char *vdata_addr; /* Data buffer virtual address. */
832 1.1 dante } ADW_SCSI_REQ_Q;
833 1.1 dante
834 1.1 dante /*
835 1.10 dante * ASC_SCSI_REQ_Q 'done_status' return values.
836 1.10 dante */
837 1.10 dante #define QD_NO_STATUS 0x00 /* Request not completed yet. */
838 1.10 dante #define QD_NO_ERROR 0x01
839 1.10 dante #define QD_ABORTED_BY_HOST 0x02
840 1.10 dante #define QD_WITH_ERROR 0x04
841 1.10 dante
842 1.10 dante /*
843 1.10 dante * ASC_SCSI_REQ_Q 'host_status' return values.
844 1.10 dante */
845 1.10 dante #define QHSTA_NO_ERROR 0x00
846 1.10 dante #define QHSTA_M_SEL_TIMEOUT 0x11
847 1.10 dante #define QHSTA_M_DATA_OVER_RUN 0x12
848 1.10 dante #define QHSTA_M_UNEXPECTED_BUS_FREE 0x13
849 1.10 dante #define QHSTA_M_QUEUE_ABORTED 0x15
850 1.10 dante #define QHSTA_M_SXFR_SDMA_ERR 0x16 /* SXFR_STATUS SCSI DMA Error */
851 1.10 dante #define QHSTA_M_SXFR_SXFR_PERR 0x17 /* SXFR_STATUS SCSI Bus Parity Error */
852 1.10 dante #define QHSTA_M_RDMA_PERR 0x18 /* RISC PCI DMA parity error */
853 1.10 dante #define QHSTA_M_SXFR_OFF_UFLW 0x19 /* SXFR_STATUS Offset Underflow */
854 1.10 dante #define QHSTA_M_SXFR_OFF_OFLW 0x20 /* SXFR_STATUS Offset Overflow */
855 1.10 dante #define QHSTA_M_SXFR_WD_TMO 0x21 /* SXFR_STATUS Watchdog Timeout */
856 1.10 dante #define QHSTA_M_SXFR_DESELECTED 0x22 /* SXFR_STATUS Deselected */
857 1.10 dante /* Note: QHSTA_M_SXFR_XFR_OFLW is identical to QHSTA_M_DATA_OVER_RUN. */
858 1.10 dante #define QHSTA_M_SXFR_XFR_OFLW 0x12 /* SXFR_STATUS Transfer Overflow */
859 1.10 dante #define QHSTA_M_SXFR_XFR_PH_ERR 0x24 /* SXFR_STATUS Transfer Phase Error */
860 1.10 dante #define QHSTA_M_SXFR_UNKNOWN_ERROR 0x25 /* SXFR_STATUS Unknown Error */
861 1.10 dante #define QHSTA_M_SCSI_BUS_RESET 0x30 /* Request aborted from SBR */
862 1.10 dante #define QHSTA_M_SCSI_BUS_RESET_UNSOL 0x31 /* Request aborted from unsol. SBR */
863 1.10 dante #define QHSTA_M_BUS_DEVICE_RESET 0x32 /* Request aborted from BDR */
864 1.10 dante #define QHSTA_M_DIRECTION_ERR 0x35 /* Data Phase mismatch */
865 1.10 dante #define QHSTA_M_DIRECTION_ERR_HUNG 0x36 /* Data Phase mismatch and bus hang */
866 1.10 dante #define QHSTA_M_WTM_TIMEOUT 0x41
867 1.10 dante #define QHSTA_M_BAD_CMPL_STATUS_IN 0x42
868 1.10 dante #define QHSTA_M_NO_AUTO_REQ_SENSE 0x43
869 1.10 dante #define QHSTA_M_AUTO_REQ_SENSE_FAIL 0x44
870 1.10 dante #define QHSTA_M_INVALID_DEVICE 0x45 /* Bad target ID */
871 1.10 dante #define QHSTA_M_FROZEN_TIDQ 0x46 /* TID Queue frozen. */
872 1.10 dante #define QHSTA_M_SGBACKUP_ERROR 0x47 /* Scatter-Gather backup error */
873 1.10 dante
874 1.10 dante /*
875 1.10 dante * ASC_SCSI_REQ_Q 'scsi_status' return values.
876 1.10 dante */
877 1.11 dante #define SCSI_STATUS_GOOD 0x00
878 1.11 dante #define SCSI_STATUS_CHECK_CONDITION 0x02
879 1.11 dante #define SCSI_STATUS_CONDITION_MET 0x04
880 1.11 dante #define SCSI_STATUS_TARGET_BUSY 0x08
881 1.11 dante #define SCSI_STATUS_INTERMID 0x10
882 1.11 dante #define SCSI_STATUS_INTERMID_COND_MET 0x14
883 1.11 dante #define SCSI_STATUS_RSERV_CONFLICT 0x18
884 1.11 dante #define SCSI_STATUS_CMD_TERMINATED 0x22
885 1.11 dante #define SCSI_STATUS_QUEUE_FULL 0x28
886 1.10 dante
887 1.10 dante
888 1.10 dante /*
889 1.1 dante * Microcode idle loop commands
890 1.1 dante */
891 1.1 dante #define IDLE_CMD_COMPLETED 0
892 1.1 dante #define IDLE_CMD_STOP_CHIP 0x0001
893 1.1 dante #define IDLE_CMD_STOP_CHIP_SEND_INT 0x0002
894 1.1 dante #define IDLE_CMD_SEND_INT 0x0004
895 1.1 dante #define IDLE_CMD_ABORT 0x0008
896 1.1 dante #define IDLE_CMD_DEVICE_RESET 0x0010
897 1.7 dante #define IDLE_CMD_SCSI_RESET_START 0x0020 /* Assert SCSI Bus Reset */
898 1.7 dante #define IDLE_CMD_SCSI_RESET_END 0x0040 /* Deassert SCSI Bus Reset */
899 1.7 dante #define IDLE_CMD_SCSIREQ 0x0080
900 1.7 dante
901 1.7 dante #define IDLE_CMD_STATUS_SUCCESS 0x0001
902 1.7 dante #define IDLE_CMD_STATUS_FAILURE 0x0002
903 1.1 dante
904 1.1 dante /*
905 1.12 dante * AdwSendIdleCmd() flag definitions.
906 1.1 dante */
907 1.1 dante #define ADW_NOWAIT 0x01
908 1.1 dante
909 1.1 dante /*
910 1.1 dante * Wait loop time out values.
911 1.1 dante */
912 1.7 dante #define SCSI_WAIT_10_SEC 10UL /* 10 seconds */
913 1.7 dante #define SCSI_WAIT_100_MSEC 100UL /* 100 milliseconds */
914 1.7 dante #define SCSI_US_PER_MSEC 1000 /* microseconds per millisecond */
915 1.7 dante #define SCSI_MS_PER_SEC 1000UL /* milliseconds per second */
916 1.7 dante #define SCSI_MAX_RETRY 10 /* retry count */
917 1.7 dante
918 1.7 dante #define ADV_ASYNC_RDMA_FAILURE 0x01 /* Fatal RDMA failure. */
919 1.7 dante #define ADV_ASYNC_SCSI_BUS_RESET_DET 0x02 /* Detected SCSI Bus Reset. */
920 1.7 dante #define ADV_ASYNC_CARRIER_READY_FAILURE 0x03 /* Carrier Ready failure. */
921 1.7 dante
922 1.7 dante #define ADV_HOST_SCSI_BUS_RESET 0x80 /* Host Initiated SCSI Bus Reset. */
923 1.1 dante
924 1.1 dante
925 1.1 dante /* Read byte from a register. */
926 1.1 dante #define ADW_READ_BYTE_REGISTER(iot, ioh, reg_off) \
927 1.1 dante bus_space_read_1((iot), (ioh), (reg_off))
928 1.1 dante
929 1.1 dante /* Write byte to a register. */
930 1.1 dante #define ADW_WRITE_BYTE_REGISTER(iot, ioh, reg_off, byte) \
931 1.1 dante bus_space_write_1((iot), (ioh), (reg_off), (byte))
932 1.1 dante
933 1.1 dante /* Read word (2 bytes) from a register. */
934 1.1 dante #define ADW_READ_WORD_REGISTER(iot, ioh, reg_off) \
935 1.1 dante bus_space_read_2((iot), (ioh), (reg_off))
936 1.1 dante
937 1.1 dante /* Write word (2 bytes) to a register. */
938 1.1 dante #define ADW_WRITE_WORD_REGISTER(iot, ioh, reg_off, word) \
939 1.1 dante bus_space_write_2((iot), (ioh), (reg_off), (word))
940 1.1 dante
941 1.8 dante /* Write double word (4 bytes) to a register. */
942 1.8 dante #define ADW_WRITE_DWORD_REGISTER(iot, ioh, reg_off, dword) \
943 1.8 dante bus_space_write_4((iot), (ioh), (reg_off), (dword))
944 1.8 dante
945 1.1 dante /* Read byte from LRAM. */
946 1.1 dante #define ADW_READ_BYTE_LRAM(iot, ioh, addr, byte) \
947 1.1 dante do { \
948 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
949 1.1 dante (byte) = bus_space_read_1((iot), (ioh), IOPB_RAM_DATA); \
950 1.1 dante } while (0)
951 1.1 dante
952 1.1 dante /* Write byte to LRAM. */
953 1.1 dante #define ADW_WRITE_BYTE_LRAM(iot, ioh, addr, byte) \
954 1.1 dante do { \
955 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
956 1.1 dante bus_space_write_1((iot), (ioh), IOPB_RAM_DATA, (byte)); \
957 1.1 dante } while (0)
958 1.1 dante
959 1.1 dante /* Read word (2 bytes) from LRAM. */
960 1.1 dante #define ADW_READ_WORD_LRAM(iot, ioh, addr, word) \
961 1.1 dante do { \
962 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
963 1.1 dante (word) = bus_space_read_2((iot), (ioh), IOPW_RAM_DATA); \
964 1.1 dante } while (0)
965 1.1 dante
966 1.1 dante /* Write word (2 bytes) to LRAM. */
967 1.1 dante #define ADW_WRITE_WORD_LRAM(iot, ioh, addr, word) \
968 1.1 dante do { \
969 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
970 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, (word)); \
971 1.1 dante } while (0)
972 1.1 dante
973 1.1 dante /* Write double word (4 bytes) to LRAM */
974 1.1 dante /* Because of unspecified C language ordering don't use auto-increment. */
975 1.1 dante #define ADW_WRITE_DWORD_LRAM(iot, ioh, addr, dword) \
976 1.1 dante do { \
977 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
978 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, \
979 1.1 dante (ushort) ((dword) & 0xFFFF)); \
980 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr) + 2); \
981 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, \
982 1.1 dante (ushort) ((dword >> 16) & 0xFFFF)); \
983 1.1 dante } while (0)
984 1.1 dante
985 1.1 dante /* Read word (2 bytes) from LRAM assuming that the address is already set. */
986 1.1 dante #define ADW_READ_WORD_AUTO_INC_LRAM(iot, ioh) \
987 1.1 dante bus_space_read_2((iot), (ioh), IOPW_RAM_DATA) \
988 1.1 dante
989 1.1 dante /* Write word (2 bytes) to LRAM assuming that the address is already set. */
990 1.1 dante #define ADW_WRITE_WORD_AUTO_INC_LRAM(iot, ioh, word) \
991 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, (word))
992 1.1 dante
993 1.1 dante /*
994 1.1 dante * Define macro to check for Condor signature.
995 1.1 dante *
996 1.1 dante * Evaluate to ADW_TRUE if a Condor chip is found the specified port
997 1.1 dante * address 'iop_base'. Otherwise evalue to ADW_FALSE.
998 1.1 dante */
999 1.1 dante #define ADW_FIND_SIGNATURE(iot, ioh) \
1000 1.1 dante (((ADW_READ_BYTE_REGISTER((iot), (ioh), IOPB_CHIP_ID_1) == \
1001 1.1 dante ADW_CHIP_ID_BYTE) && \
1002 1.1 dante (ADW_READ_WORD_REGISTER((iot), (ioh), IOPW_CHIP_ID_0) == \
1003 1.1 dante ADW_CHIP_ID_WORD)) ? ADW_TRUE : ADW_FALSE)
1004 1.1 dante
1005 1.1 dante /*
1006 1.1 dante * Define macro to Return the version number of the chip at 'iop_base'.
1007 1.1 dante *
1008 1.1 dante * The second parameter 'bus_type' is currently unused.
1009 1.1 dante */
1010 1.1 dante #define ADW_GET_CHIP_VERSION(iot, ioh, bus_type) \
1011 1.1 dante ADW_READ_BYTE_REGISTER((iot), (ioh), IOPB_CHIP_TYPE_REV)
1012 1.1 dante
1013 1.1 dante /*
1014 1.1 dante * Abort an SRB in the chip's RISC Memory. The 'srb_ptr' argument must
1015 1.1 dante * match the ASC_SCSI_REQ_Q 'srb_ptr' field.
1016 1.1 dante *
1017 1.1 dante * If the request has not yet been sent to the device it will simply be
1018 1.1 dante * aborted from RISC memory. If the request is disconnected it will be
1019 1.1 dante * aborted on reselection by sending an Abort Message to the target ID.
1020 1.1 dante *
1021 1.1 dante * Return value:
1022 1.1 dante * ADW_TRUE(1) - Queue was successfully aborted.
1023 1.1 dante * ADW_FALSE(0) - Queue was not found on the active queue list.
1024 1.1 dante */
1025 1.1 dante #define ADW_ABORT_CCB(sc, ccb_ptr) \
1026 1.12 dante AdwSendIdleCmd((sc), (u_int16_t) IDLE_CMD_ABORT, (ccb_ptr)->hashkey)
1027 1.1 dante
1028 1.1 dante /*
1029 1.1 dante * Send a Bus Device Reset Message to the specified target ID.
1030 1.1 dante *
1031 1.1 dante * All outstanding commands will be purged if sending the
1032 1.1 dante * Bus Device Reset Message is successful.
1033 1.1 dante *
1034 1.1 dante * Return Value:
1035 1.1 dante * ADW_TRUE(1) - All requests on the target are purged.
1036 1.1 dante * ADW_FALSE(0) - Couldn't issue Bus Device Reset Message; Requests
1037 1.1 dante * are not purged.
1038 1.1 dante */
1039 1.1 dante #define ADW_RESET_DEVICE(sc, target_id) \
1040 1.12 dante AdwSendIdleCmd((sc), (u_int16_t) IDLE_CMD_DEVICE_RESET, (target_id), 0)
1041 1.1 dante
1042 1.1 dante /*
1043 1.1 dante * SCSI Wide Type definition.
1044 1.1 dante */
1045 1.7 dante #define ADW_SCSI_BIT_ID_TYPE u_int16_t
1046 1.1 dante
1047 1.1 dante /*
1048 1.1 dante * AdvInitScsiTarget() 'cntl_flag' options.
1049 1.1 dante */
1050 1.1 dante #define ADW_SCAN_LUN 0x01
1051 1.1 dante #define ADW_CAPINFO_NOLUN 0x02
1052 1.1 dante
1053 1.1 dante /*
1054 1.1 dante * Convert target id to target id bit mask.
1055 1.1 dante */
1056 1.1 dante #define ADW_TID_TO_TIDMASK(tid) (0x01 << ((tid) & ADW_MAX_TID))
1057 1.1 dante
1058 1.1 dante /*
1059 1.1 dante * Adv Library functions available to drivers.
1060 1.1 dante */
1061 1.1 dante
1062 1.13 dante int AdwInitFromEEPROM __P((ADW_SOFTC *));
1063 1.13 dante int AdwInitDriver __P((ADW_SOFTC *));
1064 1.12 dante int AdwExeScsiQueue __P((ADW_SOFTC *, ADW_SCSI_REQ_Q *));
1065 1.12 dante int AdwISR __P((ADW_SOFTC *));
1066 1.12 dante void AdwResetChip __P((bus_space_tag_t, bus_space_handle_t));
1067 1.12 dante int AdwSendIdleCmd __P((ADW_SOFTC *, u_int16_t, u_int32_t));
1068 1.12 dante int AdwResetSCSIBus __P((ADW_SOFTC *));
1069 1.12 dante int AdwResetCCB __P((ADW_SOFTC *));
1070 1.1 dante
1071 1.1 dante #endif /* _ADVANSYS_WIDE_LIBRARY_H_ */
1072