adwlib.h revision 1.23 1 1.23 tsutsui /* $NetBSD: adwlib.h,v 1.23 2019/12/15 16:48:27 tsutsui Exp $ */
2 1.1 dante
3 1.1 dante /*
4 1.1 dante * Definitions for low level routines and data structures
5 1.1 dante * for the Advanced Systems Inc. SCSI controllers chips.
6 1.1 dante *
7 1.7 dante * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
8 1.1 dante * All rights reserved.
9 1.1 dante *
10 1.1 dante * Author: Baldassare Dante Profeta <dante (at) mclink.it>
11 1.1 dante *
12 1.1 dante * Redistribution and use in source and binary forms, with or without
13 1.1 dante * modification, are permitted provided that the following conditions
14 1.1 dante * are met:
15 1.1 dante * 1. Redistributions of source code must retain the above copyright
16 1.1 dante * notice, this list of conditions and the following disclaimer.
17 1.1 dante * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 dante * notice, this list of conditions and the following disclaimer in the
19 1.1 dante * documentation and/or other materials provided with the distribution.
20 1.1 dante *
21 1.1 dante * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 dante * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 dante * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 dante * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 dante * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 dante * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 dante * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 dante * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 dante * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 dante * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 dante * POSSIBILITY OF SUCH DAMAGE.
32 1.1 dante */
33 1.1 dante /*
34 1.1 dante * Ported from:
35 1.1 dante */
36 1.1 dante /*
37 1.1 dante * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters
38 1.18 perry *
39 1.8 dante * Copyright (c) 1995-2000 Advanced System Products, Inc.
40 1.1 dante * All Rights Reserved.
41 1.8 dante *
42 1.1 dante * Redistribution and use in source and binary forms, with or without
43 1.1 dante * modification, are permitted provided that redistributions of source
44 1.1 dante * code retain the above copyright notice and this comment without
45 1.1 dante * modification.
46 1.1 dante */
47 1.1 dante
48 1.1 dante #ifndef _ADVANSYS_WIDE_LIBRARY_H_
49 1.1 dante #define _ADVANSYS_WIDE_LIBRARY_H_
50 1.1 dante
51 1.1 dante
52 1.1 dante /*
53 1.14 dante * --- Adw Library Constants and Macros
54 1.1 dante */
55 1.1 dante
56 1.7 dante #define ADW_LIB_VERSION_MAJOR 5
57 1.8 dante #define ADW_LIB_VERSION_MINOR 8
58 1.1 dante
59 1.9 dante
60 1.9 dante /* If the result wraps when calculating tenths, return 0. */
61 1.9 dante #define ADW_TENTHS(num, den) \
62 1.9 dante (((10 * ((num)/(den))) > (((num) * 10)/(den))) ? \
63 1.9 dante 0 : ((((num) * 10)/(den)) - (10 * ((num)/(den)))))
64 1.9 dante
65 1.9 dante
66 1.1 dante /*
67 1.14 dante * Define Adw Reset Hold Time grater than 25 uSec.
68 1.12 dante * See AdwResetSCSIBus() for more info.
69 1.1 dante */
70 1.1 dante #define ASC_SCSI_RESET_HOLD_TIME_US 60
71 1.1 dante
72 1.1 dante /*
73 1.14 dante * Define Adw EEPROM constants.
74 1.1 dante */
75 1.1 dante
76 1.1 dante #define ASC_EEP_DVC_CFG_BEGIN (0x00)
77 1.1 dante #define ASC_EEP_DVC_CFG_END (0x15)
78 1.1 dante #define ASC_EEP_DVC_CTL_BEGIN (0x16) /* location of OEM name */
79 1.1 dante #define ASC_EEP_MAX_WORD_ADDR (0x1E)
80 1.1 dante
81 1.1 dante #define ASC_EEP_DELAY_MS 100
82 1.1 dante
83 1.1 dante /*
84 1.1 dante * EEPROM bits reference by the RISC after initialization.
85 1.1 dante */
86 1.1 dante #define ADW_EEPROM_BIG_ENDIAN 0x8000 /* EEPROM Bit 15 */
87 1.1 dante #define ADW_EEPROM_BIOS_ENABLE 0x4000 /* EEPROM Bit 14 */
88 1.1 dante #define ADW_EEPROM_TERM_POL 0x2000 /* EEPROM Bit 13 */
89 1.1 dante
90 1.1 dante /*
91 1.1 dante * EEPROM configuration format
92 1.1 dante *
93 1.18 perry * Field naming convention:
94 1.1 dante *
95 1.1 dante * *_enable indicates the field enables or disables the feature. The
96 1.1 dante * value is never reset.
97 1.1 dante *
98 1.1 dante * *_able indicates both whether a feature should be enabled or disabled
99 1.1 dante * and whether a device isi capable of the feature. At initialization
100 1.1 dante * this field may be set, but later if a device is found to be incapable
101 1.1 dante * of the feature, the field is cleared.
102 1.1 dante *
103 1.8 dante * Default values are maintained in the structure Default_EEPROM_Config.
104 1.1 dante */
105 1.7 dante #define ADV_EEPROM_BIG_ENDIAN 0x8000 /* EEPROM Bit 15 */
106 1.7 dante #define ADV_EEPROM_BIOS_ENABLE 0x4000 /* EEPROM Bit 14 */
107 1.7 dante /*
108 1.7 dante * For the ASC3550 Bit 13 is Termination Polarity control bit.
109 1.7 dante * For later ICs Bit 13 controls whether the CIS (Card Information
110 1.7 dante * Service Section) is loaded from EEPROM.
111 1.7 dante */
112 1.7 dante #define ADV_EEPROM_TERM_POL 0x2000 /* EEPROM Bit 13 */
113 1.7 dante #define ADV_EEPROM_CIS_LD 0x2000 /* EEPROM Bit 13 */
114 1.7 dante
115 1.8 dante /*
116 1.8 dante * ASC38C1600 Bit 11
117 1.8 dante *
118 1.8 dante * If EEPROM Bit 11 is 0 for Function 0, then Function 0 will specify
119 1.8 dante * INT A in the PCI Configuration Space Int Pin field. If it is 1, then
120 1.8 dante * Function 0 will specify INT B.
121 1.8 dante *
122 1.8 dante * If EEPROM Bit 11 is 0 for Function 1, then Function 1 will specify
123 1.8 dante * INT B in the PCI Configuration Space Int Pin field. If it is 1, then
124 1.8 dante * Function 1 will specify INT A.
125 1.8 dante */
126 1.8 dante #define ADW_EEPROM_INTAB 0x0800 /* EEPROM Bit 11 */
127 1.8 dante
128 1.13 dante typedef struct adw_eeprom
129 1.18 perry {
130 1.1 dante /* Word Offset, Description */
131 1.1 dante
132 1.1 dante u_int16_t cfg_lsw; /* 00 power up initialization */
133 1.1 dante /* bit 13 set - Term Polarity Control */
134 1.1 dante /* bit 14 set - BIOS Enable */
135 1.1 dante /* bit 15 set - Big Endian Mode */
136 1.8 dante u_int16_t cfg_msw; /* 01 unused */
137 1.1 dante u_int16_t disc_enable; /* 02 disconnect enable */
138 1.1 dante u_int16_t wdtr_able; /* 03 Wide DTR able */
139 1.13 dante union {
140 1.13 dante u_int16_t sdtr_able; /* 04 Synchronous DTR able */
141 1.13 dante u_int16_t sdtr_speed1; /* 04 SDTR Speed TID 0-3 */
142 1.13 dante } sdtr1;
143 1.7 dante u_int16_t start_motor; /* 05 send start up motor */
144 1.7 dante u_int16_t tagqng_able; /* 06 tag queuing able */
145 1.7 dante u_int16_t bios_scan; /* 07 BIOS device control */
146 1.7 dante u_int16_t scam_tolerant; /* 08 no scam */
147 1.7 dante
148 1.7 dante u_int8_t adapter_scsi_id; /* 09 Host Adapter ID */
149 1.7 dante u_int8_t bios_boot_delay; /* power up wait */
150 1.7 dante
151 1.7 dante u_int8_t scsi_reset_delay; /* 10 reset delay */
152 1.7 dante u_int8_t bios_id_lun; /* first boot device scsi id & lun */
153 1.7 dante /* high nibble is lun */
154 1.7 dante /* low nibble is scsi id */
155 1.7 dante
156 1.7 dante u_int8_t termination_se; /* 11 0 - automatic */
157 1.7 dante /* 1 - low off / high off */
158 1.7 dante /* 2 - low off / high on */
159 1.7 dante /* 3 - low on / high on */
160 1.7 dante /* There is no low on / high off */
161 1.7 dante
162 1.7 dante u_int8_t termination_lvd; /* 11 0 - automatic */
163 1.7 dante /* 1 - low off / high off */
164 1.7 dante /* 2 - low off / high on */
165 1.7 dante /* 3 - low on / high on */
166 1.7 dante /* There is no low on / high off */
167 1.7 dante
168 1.7 dante u_int16_t bios_ctrl; /* 12 BIOS control bits */
169 1.13 dante /* bit 0 BIOS don't act as initiator. */
170 1.8 dante /* bit 1 BIOS > 1 GB support */
171 1.8 dante /* bit 2 BIOS > 2 Disk Support */
172 1.8 dante /* bit 3 BIOS don't support removables */
173 1.8 dante /* bit 4 BIOS support bootable CD */
174 1.8 dante /* bit 5 BIOS scan enabled */
175 1.8 dante /* bit 6 BIOS support multiple LUNs */
176 1.8 dante /* bit 7 BIOS display of message */
177 1.8 dante /* bit 8 SCAM disabled */
178 1.8 dante /* bit 9 Reset SCSI bus during init. */
179 1.8 dante /* bit 10 */
180 1.8 dante /* bit 11 No verbose initialization. */
181 1.8 dante /* bit 12 SCSI parity enabled */
182 1.8 dante /* bit 13 */
183 1.8 dante /* bit 14 */
184 1.8 dante /* bit 15 */
185 1.13 dante union {
186 1.13 dante u_int16_t ultra_able; /* 13 ULTRA speed able */
187 1.13 dante u_int16_t sdtr_speed2; /* 13 SDTR speed TID 4-7 */
188 1.13 dante } sdtr2;
189 1.13 dante union {
190 1.13 dante u_int16_t reserved2; /* 14 reserved */
191 1.13 dante u_int16_t sdtr_speed3; /* 14 SDTR speed TID 8-11 */
192 1.13 dante } sdtr3;
193 1.13 dante u_int8_t max_host_qng; /* 15 maximum host queuing */
194 1.7 dante u_int8_t max_dvc_qng; /* maximum per device queuing */
195 1.7 dante u_int16_t dvc_cntl; /* 16 control bit for driver */
196 1.13 dante union {
197 1.13 dante u_int16_t bug_fix; /* 17 control bit for bug fix */
198 1.13 dante u_int16_t sdtr_speed4; /* 17 SDTR speed 4 TID 12-15 */
199 1.13 dante } sdtr4;
200 1.13 dante u_int16_t serial_number[3]; /* 18 - 20 Board serial number */
201 1.8 dante u_int16_t check_sum; /* 21 EEP check sum */
202 1.8 dante u_int8_t oem_name[16]; /* 22 OEM name */
203 1.8 dante u_int16_t dvc_err_code; /* 30 last device driver error code */
204 1.14 dante u_int16_t adv_err_code; /* 31 last uc and Adw Lib error code */
205 1.8 dante u_int16_t adv_err_addr; /* 32 last uc error address */
206 1.8 dante u_int16_t saved_dvc_err_code; /* 33 saved last dev. driver error code */
207 1.14 dante u_int16_t saved_adv_err_code; /* 34 saved last uc and Adw Lib error code */
208 1.8 dante u_int16_t saved_adv_err_addr; /* 35 saved last uc error address */
209 1.13 dante u_int16_t reserved1[20]; /* 36 - 55 reserved */
210 1.8 dante u_int16_t cisptr_lsw; /* 56 CIS PTR LSW */
211 1.8 dante u_int16_t cisprt_msw; /* 57 CIS PTR MSW */
212 1.7 dante u_int16_t subsysvid; /* 58 SubSystem Vendor ID */
213 1.7 dante u_int16_t subsysid; /* 59 SubSystem ID */
214 1.13 dante u_int16_t reserved2[4]; /* 60 - 63 reserved */
215 1.13 dante } ADW_EEPROM;
216 1.8 dante
217 1.1 dante
218 1.1 dante /*
219 1.1 dante * EEPROM Commands
220 1.1 dante */
221 1.1 dante #define ASC_EEP_CMD_READ 0x80
222 1.1 dante #define ASC_EEP_CMD_WRITE 0x40
223 1.1 dante #define ASC_EEP_CMD_WRITE_ABLE 0x30
224 1.1 dante #define ASC_EEP_CMD_WRITE_DISABLE 0x00
225 1.1 dante
226 1.1 dante #define ASC_EEP_CMD_DONE 0x0200
227 1.1 dante #define ASC_EEP_CMD_DONE_ERR 0x0001
228 1.1 dante
229 1.1 dante /* cfg_word */
230 1.1 dante #define EEP_CFG_WORD_BIG_ENDIAN 0x8000
231 1.1 dante
232 1.1 dante /* bios_ctrl */
233 1.1 dante #define BIOS_CTRL_BIOS 0x0001
234 1.1 dante #define BIOS_CTRL_EXTENDED_XLAT 0x0002
235 1.1 dante #define BIOS_CTRL_GT_2_DISK 0x0004
236 1.1 dante #define BIOS_CTRL_BIOS_REMOVABLE 0x0008
237 1.1 dante #define BIOS_CTRL_BOOTABLE_CD 0x0010
238 1.1 dante #define BIOS_CTRL_MULTIPLE_LUN 0x0040
239 1.1 dante #define BIOS_CTRL_DISPLAY_MSG 0x0080
240 1.1 dante #define BIOS_CTRL_NO_SCAM 0x0100
241 1.1 dante #define BIOS_CTRL_RESET_SCSI_BUS 0x0200
242 1.1 dante #define BIOS_CTRL_INIT_VERBOSE 0x0800
243 1.1 dante #define BIOS_CTRL_SCSI_PARITY 0x1000
244 1.8 dante #define BIOS_CTRL_AIPP_DIS 0x2000
245 1.1 dante
246 1.12 dante #define ADW_3550_MEMSIZE 0x2000 /* 8 KB Internal Memory */
247 1.12 dante #define ADW_3550_IOLEN 0x40 /* I/O Port Range in bytes */
248 1.7 dante
249 1.12 dante #define ADW_38C0800_MEMSIZE 0x4000 /* 16 KB Internal Memory */
250 1.12 dante #define ADW_38C0800_IOLEN 0x100 /* I/O Port Range in bytes */
251 1.1 dante
252 1.12 dante #define ADW_38C1600_MEMSIZE 0x8000 /* 32 KB Internal Memory */
253 1.12 dante #define ADW_38C1600_IOLEN 0x100 /* I/O Port Range 256 bytes */
254 1.12 dante #define ADW_38C1600_MEMLEN 0x1000 /* Memory Range 4KB bytes */
255 1.1 dante
256 1.1 dante /*
257 1.1 dante * Byte I/O register address from base of 'iop_base'.
258 1.1 dante */
259 1.1 dante #define IOPB_INTR_STATUS_REG 0x00
260 1.1 dante #define IOPB_CHIP_ID_1 0x01
261 1.1 dante #define IOPB_INTR_ENABLES 0x02
262 1.1 dante #define IOPB_CHIP_TYPE_REV 0x03
263 1.1 dante #define IOPB_RES_ADDR_4 0x04
264 1.1 dante #define IOPB_RES_ADDR_5 0x05
265 1.1 dante #define IOPB_RAM_DATA 0x06
266 1.1 dante #define IOPB_RES_ADDR_7 0x07
267 1.1 dante #define IOPB_FLAG_REG 0x08
268 1.1 dante #define IOPB_RES_ADDR_9 0x09
269 1.1 dante #define IOPB_RISC_CSR 0x0A
270 1.1 dante #define IOPB_RES_ADDR_B 0x0B
271 1.1 dante #define IOPB_RES_ADDR_C 0x0C
272 1.1 dante #define IOPB_RES_ADDR_D 0x0D
273 1.7 dante #define IOPB_SOFT_OVER_WR 0x0E
274 1.1 dante #define IOPB_RES_ADDR_F 0x0F
275 1.1 dante #define IOPB_MEM_CFG 0x10
276 1.1 dante #define IOPB_RES_ADDR_11 0x11
277 1.7 dante #define IOPB_GPIO_DATA 0x12
278 1.1 dante #define IOPB_RES_ADDR_13 0x13
279 1.1 dante #define IOPB_FLASH_PAGE 0x14
280 1.1 dante #define IOPB_RES_ADDR_15 0x15
281 1.7 dante #define IOPB_GPIO_CNTL 0x16
282 1.1 dante #define IOPB_RES_ADDR_17 0x17
283 1.1 dante #define IOPB_FLASH_DATA 0x18
284 1.1 dante #define IOPB_RES_ADDR_19 0x19
285 1.1 dante #define IOPB_RES_ADDR_1A 0x1A
286 1.1 dante #define IOPB_RES_ADDR_1B 0x1B
287 1.1 dante #define IOPB_RES_ADDR_1C 0x1C
288 1.1 dante #define IOPB_RES_ADDR_1D 0x1D
289 1.1 dante #define IOPB_RES_ADDR_1E 0x1E
290 1.1 dante #define IOPB_RES_ADDR_1F 0x1F
291 1.1 dante #define IOPB_DMA_CFG0 0x20
292 1.1 dante #define IOPB_DMA_CFG1 0x21
293 1.1 dante #define IOPB_TICKLE 0x22
294 1.1 dante #define IOPB_DMA_REG_WR 0x23
295 1.1 dante #define IOPB_SDMA_STATUS 0x24
296 1.1 dante #define IOPB_SCSI_BYTE_CNT 0x25
297 1.1 dante #define IOPB_HOST_BYTE_CNT 0x26
298 1.1 dante #define IOPB_BYTE_LEFT_TO_XFER 0x27
299 1.1 dante #define IOPB_BYTE_TO_XFER_0 0x28
300 1.1 dante #define IOPB_BYTE_TO_XFER_1 0x29
301 1.1 dante #define IOPB_BYTE_TO_XFER_2 0x2A
302 1.1 dante #define IOPB_BYTE_TO_XFER_3 0x2B
303 1.1 dante #define IOPB_ACC_GRP 0x2C
304 1.1 dante #define IOPB_RES_ADDR_2D 0x2D
305 1.1 dante #define IOPB_DEV_ID 0x2E
306 1.1 dante #define IOPB_RES_ADDR_2F 0x2F
307 1.1 dante #define IOPB_SCSI_DATA 0x30
308 1.1 dante #define IOPB_RES_ADDR_31 0x31
309 1.1 dante #define IOPB_RES_ADDR_32 0x32
310 1.1 dante #define IOPB_SCSI_DATA_HSHK 0x33
311 1.1 dante #define IOPB_SCSI_CTRL 0x34
312 1.1 dante #define IOPB_RES_ADDR_35 0x35
313 1.1 dante #define IOPB_RES_ADDR_36 0x36
314 1.1 dante #define IOPB_RES_ADDR_37 0x37
315 1.7 dante #define IOPB_RAM_BIST 0x38
316 1.7 dante #define IOPB_PLL_TEST 0x39
317 1.7 dante #define IOPB_PCI_INT_CFG 0x3A
318 1.1 dante #define IOPB_RES_ADDR_3B 0x3B
319 1.1 dante #define IOPB_RFIFO_CNT 0x3C
320 1.1 dante #define IOPB_RES_ADDR_3D 0x3D
321 1.1 dante #define IOPB_RES_ADDR_3E 0x3E
322 1.1 dante #define IOPB_RES_ADDR_3F 0x3F
323 1.1 dante
324 1.1 dante /*
325 1.1 dante * Word I/O register address from base of 'iop_base'.
326 1.1 dante */
327 1.1 dante #define IOPW_CHIP_ID_0 0x00 /* CID0 */
328 1.1 dante #define IOPW_CTRL_REG 0x02 /* CC */
329 1.1 dante #define IOPW_RAM_ADDR 0x04 /* LA */
330 1.1 dante #define IOPW_RAM_DATA 0x06 /* LD */
331 1.1 dante #define IOPW_RES_ADDR_08 0x08
332 1.1 dante #define IOPW_RISC_CSR 0x0A /* CSR */
333 1.1 dante #define IOPW_SCSI_CFG0 0x0C /* CFG0 */
334 1.1 dante #define IOPW_SCSI_CFG1 0x0E /* CFG1 */
335 1.1 dante #define IOPW_RES_ADDR_10 0x10
336 1.1 dante #define IOPW_SEL_MASK 0x12 /* SM */
337 1.1 dante #define IOPW_RES_ADDR_14 0x14
338 1.1 dante #define IOPW_FLASH_ADDR 0x16 /* FA */
339 1.1 dante #define IOPW_RES_ADDR_18 0x18
340 1.1 dante #define IOPW_EE_CMD 0x1A /* EC */
341 1.1 dante #define IOPW_EE_DATA 0x1C /* ED */
342 1.1 dante #define IOPW_SFIFO_CNT 0x1E /* SFC */
343 1.1 dante #define IOPW_RES_ADDR_20 0x20
344 1.1 dante #define IOPW_Q_BASE 0x22 /* QB */
345 1.1 dante #define IOPW_QP 0x24 /* QP */
346 1.1 dante #define IOPW_IX 0x26 /* IX */
347 1.1 dante #define IOPW_SP 0x28 /* SP */
348 1.1 dante #define IOPW_PC 0x2A /* PC */
349 1.1 dante #define IOPW_RES_ADDR_2C 0x2C
350 1.1 dante #define IOPW_RES_ADDR_2E 0x2E
351 1.1 dante #define IOPW_SCSI_DATA 0x30 /* SD */
352 1.1 dante #define IOPW_SCSI_DATA_HSHK 0x32 /* SDH */
353 1.1 dante #define IOPW_SCSI_CTRL 0x34 /* SC */
354 1.1 dante #define IOPW_HSHK_CFG 0x36 /* HCFG */
355 1.1 dante #define IOPW_SXFR_STATUS 0x36 /* SXS */
356 1.1 dante #define IOPW_SXFR_CNTL 0x38 /* SXL */
357 1.1 dante #define IOPW_SXFR_CNTH 0x3A /* SXH */
358 1.1 dante #define IOPW_RES_ADDR_3C 0x3C
359 1.1 dante #define IOPW_RFIFO_DATA 0x3E /* RFD */
360 1.1 dante
361 1.1 dante /*
362 1.1 dante * Doubleword I/O register address from base of 'iop_base'.
363 1.1 dante */
364 1.1 dante #define IOPDW_RES_ADDR_0 0x00
365 1.1 dante #define IOPDW_RAM_DATA 0x04
366 1.1 dante #define IOPDW_RES_ADDR_8 0x08
367 1.1 dante #define IOPDW_RES_ADDR_C 0x0C
368 1.1 dante #define IOPDW_RES_ADDR_10 0x10
369 1.7 dante #define IOPDW_COMMA 0x14
370 1.7 dante #define IOPDW_COMMB 0x18
371 1.1 dante #define IOPDW_RES_ADDR_1C 0x1C
372 1.1 dante #define IOPDW_SDMA_ADDR0 0x20
373 1.1 dante #define IOPDW_SDMA_ADDR1 0x24
374 1.1 dante #define IOPDW_SDMA_COUNT 0x28
375 1.1 dante #define IOPDW_SDMA_ERROR 0x2C
376 1.1 dante #define IOPDW_RDMA_ADDR0 0x30
377 1.1 dante #define IOPDW_RDMA_ADDR1 0x34
378 1.1 dante #define IOPDW_RDMA_COUNT 0x38
379 1.1 dante #define IOPDW_RDMA_ERROR 0x3C
380 1.1 dante
381 1.1 dante #define ADW_CHIP_ID_BYTE 0x25
382 1.1 dante #define ADW_CHIP_ID_WORD 0x04C1
383 1.1 dante
384 1.1 dante #define ADW_SC_SCSI_BUS_RESET 0x2000
385 1.1 dante
386 1.1 dante #define ADW_INTR_ENABLE_HOST_INTR 0x01
387 1.1 dante #define ADW_INTR_ENABLE_SEL_INTR 0x02
388 1.1 dante #define ADW_INTR_ENABLE_DPR_INTR 0x04
389 1.1 dante #define ADW_INTR_ENABLE_RTA_INTR 0x08
390 1.1 dante #define ADW_INTR_ENABLE_RMA_INTR 0x10
391 1.1 dante #define ADW_INTR_ENABLE_RST_INTR 0x20
392 1.1 dante #define ADW_INTR_ENABLE_DPE_INTR 0x40
393 1.1 dante #define ADW_INTR_ENABLE_GLOBAL_INTR 0x80
394 1.1 dante
395 1.1 dante #define ADW_INTR_STATUS_INTRA 0x01
396 1.1 dante #define ADW_INTR_STATUS_INTRB 0x02
397 1.1 dante #define ADW_INTR_STATUS_INTRC 0x04
398 1.1 dante
399 1.1 dante #define ADW_RISC_CSR_STOP (0x0000)
400 1.1 dante #define ADW_RISC_TEST_COND (0x2000)
401 1.1 dante #define ADW_RISC_CSR_RUN (0x4000)
402 1.1 dante #define ADW_RISC_CSR_SINGLE_STEP (0x8000)
403 1.1 dante
404 1.1 dante #define ADW_CTRL_REG_HOST_INTR 0x0100
405 1.1 dante #define ADW_CTRL_REG_SEL_INTR 0x0200
406 1.1 dante #define ADW_CTRL_REG_DPR_INTR 0x0400
407 1.1 dante #define ADW_CTRL_REG_RTA_INTR 0x0800
408 1.1 dante #define ADW_CTRL_REG_RMA_INTR 0x1000
409 1.1 dante #define ADW_CTRL_REG_RES_BIT14 0x2000
410 1.1 dante #define ADW_CTRL_REG_DPE_INTR 0x4000
411 1.1 dante #define ADW_CTRL_REG_POWER_DONE 0x8000
412 1.1 dante #define ADW_CTRL_REG_ANY_INTR 0xFF00
413 1.1 dante
414 1.1 dante #define ADW_CTRL_REG_CMD_RESET 0x00C6
415 1.1 dante #define ADW_CTRL_REG_CMD_WR_IO_REG 0x00C5
416 1.1 dante #define ADW_CTRL_REG_CMD_RD_IO_REG 0x00C4
417 1.1 dante #define ADW_CTRL_REG_CMD_WR_PCI_CFG_SPACE 0x00C3
418 1.1 dante #define ADW_CTRL_REG_CMD_RD_PCI_CFG_SPACE 0x00C2
419 1.1 dante
420 1.14 dante #define ADW_TICKLE_NOP 0x00
421 1.14 dante #define ADW_TICKLE_A 0x01
422 1.14 dante #define ADW_TICKLE_B 0x02
423 1.14 dante #define ADW_TICKLE_C 0x03
424 1.7 dante
425 1.1 dante #define ADW_SCSI_CTRL_RSTOUT 0x2000
426 1.1 dante
427 1.1 dante #define ADW_IS_INT_PENDING(iot, ioh) \
428 1.1 dante (ADW_READ_WORD_REGISTER((iot), (ioh), IOPW_CTRL_REG) & ADW_CTRL_REG_HOST_INTR)
429 1.1 dante
430 1.1 dante /*
431 1.1 dante * SCSI_CFG0 Register bit definitions
432 1.1 dante */
433 1.1 dante #define ADW_TIMER_MODEAB 0xC000 /* Watchdog, Second, and Select. Timer Ctrl. */
434 1.1 dante #define ADW_PARITY_EN 0x2000 /* Enable SCSI Parity Error detection */
435 1.1 dante #define ADW_EVEN_PARITY 0x1000 /* Select Even Parity */
436 1.1 dante #define ADW_WD_LONG 0x0800 /* Watchdog Interval, 1: 57 min, 0: 13 sec */
437 1.1 dante #define ADW_QUEUE_128 0x0400 /* Queue Size, 1: 128 byte, 0: 64 byte */
438 1.1 dante #define ADW_PRIM_MODE 0x0100 /* Primitive SCSI mode */
439 1.1 dante #define ADW_SCAM_EN 0x0080 /* Enable SCAM selection */
440 1.1 dante #define ADW_SEL_TMO_LONG 0x0040 /* Sel/Resel Timeout, 1: 400 ms, 0: 1.6 ms */
441 1.1 dante #define ADW_CFRM_ID 0x0020 /* SCAM id sel. confirm., 1: fast, 0: 6.4 ms */
442 1.1 dante #define ADW_OUR_ID_EN 0x0010 /* Enable OUR_ID bits */
443 1.1 dante #define ADW_OUR_ID 0x000F /* SCSI ID */
444 1.1 dante
445 1.1 dante /*
446 1.1 dante * SCSI_CFG1 Register bit definitions
447 1.1 dante */
448 1.1 dante #define ADW_BIG_ENDIAN 0x8000 /* Enable Big Endian Mode MIO:15, EEP:15 */
449 1.1 dante #define ADW_TERM_POL 0x2000 /* Terminator Polarity Ctrl. MIO:13, EEP:13 */
450 1.1 dante #define ADW_SLEW_RATE 0x1000 /* SCSI output buffer slew rate */
451 1.1 dante #define ADW_FILTER_SEL 0x0C00 /* Filter Period Selection */
452 1.1 dante #define ADW_FLTR_DISABLE 0x0000 /* Input Filtering Disabled */
453 1.18 perry #define ADW_FLTR_11_TO_20NS 0x0800 /* Input Filtering 11ns to 20ns */
454 1.18 perry #define ADW_FLTR_21_TO_39NS 0x0C00 /* Input Filtering 21ns to 39ns */
455 1.1 dante #define ADW_ACTIVE_DBL 0x0200 /* Disable Active Negation */
456 1.1 dante #define ADW_DIFF_MODE 0x0100 /* SCSI differential Mode (Read-Only) */
457 1.1 dante #define ADW_DIFF_SENSE 0x0080 /* 1: No SE cables, 0: SE cable (Read-Only) */
458 1.1 dante #define ADW_TERM_CTL_SEL 0x0040 /* Enable TERM_CTL_H and TERM_CTL_L */
459 1.1 dante #define ADW_TERM_CTL 0x0030 /* External SCSI Termination Bits */
460 1.1 dante #define ADW_TERM_CTL_H 0x0020 /* Enable External SCSI Upper Termination */
461 1.1 dante #define ADW_TERM_CTL_L 0x0010 /* Enable External SCSI Lower Termination */
462 1.1 dante #define ADW_CABLE_DETECT 0x000F /* External SCSI Cable Connection Status */
463 1.1 dante
464 1.7 dante /*
465 1.7 dante * Addendum for ASC-38C0800 Chip
466 1.8 dante *
467 1.8 dante * The ASC-38C1600 Chip uses the same definitions except that the
468 1.8 dante * bus mode override bits [12:10] have been moved to byte register
469 1.8 dante * offset 0xE (IOPB_SOFT_OVER_WR) bits [12:10]. The [12:10] bits in
470 1.8 dante * SCSI_CFG1 are read-only and always available. Bit 14 (DIS_TERM_DRV)
471 1.8 dante * is not needed. The [12:10] bits in IOPB_SOFT_OVER_WR are write-only.
472 1.8 dante * Also each ASC-38C1600 function or channel uses only cable bits [5:4]
473 1.8 dante * and [1:0]. Bits [14], [7:6], [3:2] are unused.
474 1.7 dante */
475 1.7 dante #define ADW_DIS_TERM_DRV 0x4000 /* 1: Read c_det[3:0], 0: cannot read */
476 1.7 dante #define ADW_HVD_LVD_SE 0x1C00 /* Device Detect Bits */
477 1.7 dante #define ADW_HVD 0x1000 /* HVD Device Detect */
478 1.7 dante #define ADW_LVD 0x0800 /* LVD Device Detect */
479 1.7 dante #define ADW_SE 0x0400 /* SE Device Detect */
480 1.7 dante #define ADW_TERM_LVD 0x00C0 /* LVD Termination Bits */
481 1.7 dante #define ADW_TERM_LVD_HI 0x0080 /* Enable LVD Upper Termination */
482 1.7 dante #define ADW_TERM_LVD_LO 0x0040 /* Enable LVD Lower Termination */
483 1.7 dante #define ADW_TERM_SE 0x0030 /* SE Termination Bits */
484 1.7 dante #define ADW_TERM_SE_HI 0x0020 /* Enable SE Upper Termination */
485 1.7 dante #define ADW_TERM_SE_LO 0x0010 /* Enable SE Lower Termination */
486 1.7 dante #define ADW_C_DET_LVD 0x000C /* LVD Cable Detect Bits */
487 1.7 dante #define ADW_C_DET3 0x0008 /* Cable Detect for LVD External Wide */
488 1.7 dante #define ADW_C_DET2 0x0004 /* Cable Detect for LVD Internal Wide */
489 1.7 dante #define ADW_C_DET_SE 0x0003 /* SE Cable Detect Bits */
490 1.7 dante #define ADW_C_DET1 0x0002 /* Cable Detect for SE Internal Wide */
491 1.7 dante #define ADW_C_DET0 0x0001 /* Cable Detect for SE Internal Narrow */
492 1.7 dante
493 1.7 dante
494 1.1 dante #define CABLE_ILLEGAL_A 0x7
495 1.1 dante /* x 0 0 0 | on on | Illegal (all 3 connectors are used) */
496 1.1 dante
497 1.1 dante #define CABLE_ILLEGAL_B 0xB
498 1.1 dante /* 0 x 0 0 | on on | Illegal (all 3 connectors are used) */
499 1.1 dante
500 1.1 dante /*
501 1.1 dante The following table details the SCSI_CFG1 Termination Polarity,
502 1.1 dante Termination Control and Cable Detect bits.
503 1.1 dante
504 1.1 dante Cable Detect | Termination
505 1.1 dante Bit 3 2 1 0 | 5 4 | Notes
506 1.1 dante _____________|________|____________________
507 1.1 dante 1 1 1 0 | on on | Internal wide only
508 1.1 dante 1 1 0 1 | on on | Internal narrow only
509 1.1 dante 1 0 1 1 | on on | External narrow only
510 1.1 dante 0 x 1 1 | on on | External wide only
511 1.1 dante 1 1 0 0 | on off| Internal wide and internal narrow
512 1.1 dante 1 0 1 0 | on off| Internal wide and external narrow
513 1.1 dante 0 x 1 0 | off off| Internal wide and external wide
514 1.1 dante 1 0 0 1 | on off| Internal narrow and external narrow
515 1.1 dante 0 x 0 1 | on off| Internal narrow and external wide
516 1.1 dante 1 1 1 1 | on on | No devices are attached
517 1.1 dante x 0 0 0 | on on | Illegal (all 3 connectors are used)
518 1.1 dante 0 x 0 0 | on on | Illegal (all 3 connectors are used)
519 1.18 perry
520 1.1 dante x means don't-care (either '0' or '1')
521 1.18 perry
522 1.1 dante If term_pol (bit 13) is '0' (active-low terminator enable), then:
523 1.1 dante 'on' is '0' and 'off' is '1'.
524 1.18 perry
525 1.1 dante If term_pol bit is '1' (meaning active-hi terminator enable), then:
526 1.1 dante 'on' is '1' and 'off' is '0'.
527 1.1 dante */
528 1.1 dante
529 1.1 dante /*
530 1.1 dante * MEM_CFG Register bit definitions
531 1.1 dante */
532 1.7 dante #define ADW_BIOS_EN 0x40 /* BIOS Enable MIO:14,EEP:14 */
533 1.7 dante #define ADW_FAST_EE_CLK 0x20 /* Diagnostic Bit */
534 1.7 dante #define ADW_RAM_SZ 0x1C /* Specify size of RAM to RISC */
535 1.7 dante #define ADW_RAM_SZ_2KB 0x00 /* 2 KB */
536 1.7 dante #define ADW_RAM_SZ_4KB 0x04 /* 4 KB */
537 1.7 dante #define ADW_RAM_SZ_8KB 0x08 /* 8 KB */
538 1.7 dante #define ADW_RAM_SZ_16KB 0x0C /* 16 KB */
539 1.7 dante #define ADW_RAM_SZ_32KB 0x10 /* 32 KB */
540 1.7 dante #define ADW_RAM_SZ_64KB 0x14 /* 64 KB */
541 1.1 dante
542 1.1 dante /*
543 1.1 dante * DMA_CFG0 Register bit definitions
544 1.1 dante *
545 1.1 dante * This register is only accessible to the host.
546 1.1 dante */
547 1.1 dante #define BC_THRESH_ENB 0x80 /* PCI DMA Start Conditions */
548 1.1 dante #define FIFO_THRESH 0x70 /* PCI DMA FIFO Threshold */
549 1.1 dante #define FIFO_THRESH_16B 0x00 /* 16 bytes */
550 1.1 dante #define FIFO_THRESH_32B 0x20 /* 32 bytes */
551 1.1 dante #define FIFO_THRESH_48B 0x30 /* 48 bytes */
552 1.1 dante #define FIFO_THRESH_64B 0x40 /* 64 bytes */
553 1.1 dante #define FIFO_THRESH_80B 0x50 /* 80 bytes (default) */
554 1.1 dante #define FIFO_THRESH_96B 0x60 /* 96 bytes */
555 1.1 dante #define FIFO_THRESH_112B 0x70 /* 112 bytes */
556 1.1 dante #define START_CTL 0x0C /* DMA start conditions */
557 1.1 dante #define START_CTL_TH 0x00 /* Wait threshold level (default) */
558 1.1 dante #define START_CTL_ID 0x04 /* Wait SDMA/SBUS idle */
559 1.1 dante #define START_CTL_THID 0x08 /* Wait threshold and SDMA/SBUS idle */
560 1.1 dante #define START_CTL_EMFU 0x0C /* Wait SDMA FIFO empty/full */
561 1.1 dante #define READ_CMD 0x03 /* Memory Read Method */
562 1.1 dante #define READ_CMD_MR 0x00 /* Memory Read */
563 1.1 dante #define READ_CMD_MRL 0x02 /* Memory Read Long */
564 1.1 dante #define READ_CMD_MRM 0x03 /* Memory Read Multiple (default) */
565 1.1 dante
566 1.7 dante /*
567 1.7 dante * ASC-38C0800 RAM BIST Register bit definitions
568 1.7 dante */
569 1.7 dante #define RAM_TEST_MODE 0x80
570 1.7 dante #define PRE_TEST_MODE 0x40
571 1.7 dante #define NORMAL_MODE 0x00
572 1.7 dante #define RAM_TEST_DONE 0x10
573 1.7 dante #define RAM_TEST_STATUS 0x0F
574 1.7 dante #define RAM_TEST_HOST_ERROR 0x08
575 1.7 dante #define RAM_TEST_INTRAM_ERROR 0x04
576 1.7 dante #define RAM_TEST_RISC_ERROR 0x02
577 1.7 dante #define RAM_TEST_SCSI_ERROR 0x01
578 1.7 dante #define RAM_TEST_SUCCESS 0x00
579 1.7 dante #define PRE_TEST_VALUE 0x05
580 1.7 dante #define NORMAL_VALUE 0x00
581 1.7 dante
582 1.8 dante /*
583 1.8 dante * ASC38C1600 Definitions
584 1.8 dante *
585 1.8 dante * IOPB_PCI_INT_CFG Bit Field Definitions
586 1.8 dante */
587 1.8 dante
588 1.8 dante #define INTAB_LD 0x80 /* Value loaded from EEPROM Bit 11. */
589 1.8 dante
590 1.8 dante /*
591 1.8 dante * Bit 1 can be set to change the interrupt for the Function to operate in
592 1.8 dante * Totem Pole mode. By default Bit 1 is 0 and the interrupt operates in
593 1.8 dante * Open Drain mode. Both functions of the ASC38C1600 must be set to the same
594 1.8 dante * mode, otherwise the operating mode is undefined.
595 1.8 dante */
596 1.8 dante #define TOTEMPOLE 0x02
597 1.8 dante
598 1.8 dante /*
599 1.8 dante * Bit 0 can be used to change the Int Pin for the Function. The value is
600 1.8 dante * 0 by default for both Functions with Function 0 using INT A and Function
601 1.8 dante * B using INT B. For Function 0 if set, INT B is used. For Function 1 if set,
602 1.8 dante * INT A is used.
603 1.8 dante *
604 1.8 dante * EEPROM Word 0 Bit 11 for each Function may change the initial Int Pin
605 1.8 dante * value specified in the PCI Configuration Space.
606 1.8 dante */
607 1.8 dante #define INTAB 0x01
608 1.8 dante
609 1.1 dante
610 1.12 dante #define ADW_MAX_TID 15 /* max. target identifier */
611 1.12 dante #define ADW_MAX_LUN 7 /* max. logical unit number */
612 1.12 dante
613 1.12 dante
614 1.1 dante /*
615 1.14 dante * Adw Library Status Definitions
616 1.1 dante */
617 1.1 dante #define ADW_TRUE 1
618 1.1 dante #define ADW_FALSE 0
619 1.1 dante #define ADW_NOERROR 1
620 1.1 dante #define ADW_SUCCESS 1
621 1.1 dante #define ADW_BUSY 0
622 1.1 dante #define ADW_ERROR (-1)
623 1.1 dante
624 1.1 dante
625 1.1 dante /*
626 1.12 dante * Warning code values for AdwInitFrom*EEP() functions
627 1.1 dante */
628 1.12 dante #define ADW_WARN_BUSRESET_ERROR 0x0001 /* SCSI Bus Reset error */
629 1.12 dante #define ADW_WARN_EEPROM_CHKSUM 0x0002 /* EEP check sum error */
630 1.12 dante #define ADW_WARN_EEPROM_TERMINATION 0x0004 /* EEP termination bad field */
631 1.12 dante #define ADW_WARN_SET_PCI_CONFIG_SPACE 0x0080 /* PCI config space set error */
632 1.12 dante #define ADW_WARN_ERROR 0xFFFF /* ADW_ERROR return */
633 1.12 dante
634 1.12 dante /*
635 1.12 dante * Error code values for AdwInitAsc*Driver() functions
636 1.12 dante */
637 1.12 dante #define ADW_IERR_WRITE_EEPROM 0x0001 /* write EEPROM error */
638 1.12 dante #define ADW_IERR_MCODE_CHKSUM 0x0002 /* micro code check sum error */
639 1.12 dante #define ADW_IERR_NO_CARRIER 0x0004 /* No more carrier memory. */
640 1.12 dante #define ADW_IERR_START_STOP_CHIP 0x0008 /* start/stop chip failed */
641 1.12 dante #define ADW_IERR_CHIP_VERSION 0x0040 /* wrong chip version */
642 1.12 dante #define ADW_IERR_SET_SCSI_ID 0x0080 /* set SCSI ID failed */
643 1.12 dante #define ADW_IERR_HVD_DEVICE 0x0100 /* HVD attached to LVD connector. */
644 1.12 dante #define ADW_IERR_BAD_SIGNATURE 0x0200 /* signature not found */
645 1.12 dante #define ADW_IERR_ILLEGAL_CONNECTION 0x0400 /* Illegal cable connection */
646 1.12 dante #define ADW_IERR_SINGLE_END_DEVICE 0x0800 /* Single-end used w/differential */
647 1.12 dante #define ADW_IERR_REVERSED_CABLE 0x1000 /* Narrow flat cable reversed */
648 1.12 dante #define ADW_IERR_BIST_PRE_TEST 0x2000 /* BIST pre-test error */
649 1.12 dante #define ADW_IERR_BIST_RAM_TEST 0x4000 /* BIST RAM test error */
650 1.12 dante #define ADW_IERR_BAD_CHIPTYPE 0x8000 /* Invalid 'chip_type' setting. */
651 1.1 dante
652 1.1 dante /*
653 1.1 dante * BIOS LRAM variable absolute offsets.
654 1.1 dante */
655 1.1 dante #define BIOS_CODESEG 0x54
656 1.1 dante #define BIOS_CODELEN 0x56
657 1.1 dante #define BIOS_SIGNATURE 0x58
658 1.1 dante #define BIOS_VERSION 0x5A
659 1.1 dante
660 1.1 dante /*
661 1.12 dante * Chip Type flag values
662 1.1 dante */
663 1.12 dante #define ADW_CHIP_ASC3550 0x01 /* Ultra-Wide IC */
664 1.12 dante #define ADW_CHIP_ASC38C0800 0x02 /* Ultra2-Wide/LVD IC */
665 1.12 dante #define ADW_CHIP_ASC38C1600 0x03 /* Ultra3-Wide/LVD2 IC */
666 1.1 dante
667 1.1 dante /*
668 1.1 dante * Adapter temporary configuration structure
669 1.1 dante *
670 1.1 dante * This structure can be discarded after initialization. Don't add
671 1.1 dante * fields here needed after initialization.
672 1.1 dante *
673 1.18 perry * Field naming convention:
674 1.1 dante *
675 1.1 dante * *_enable indicates the field enables or disables a feature. The
676 1.1 dante * value of the field is never reset.
677 1.1 dante */
678 1.1 dante typedef struct adw_dvc_cfg {
679 1.1 dante u_int16_t disc_enable; /* enable disconnection */
680 1.1 dante u_int8_t chip_version; /* chip version */
681 1.13 dante u_int8_t termination; /* Term. Ctrl. bits 6-5 of SCSI_CFG1 */
682 1.1 dante u_int16_t pci_device_id; /* PCI device code number */
683 1.14 dante u_int16_t lib_version; /* Adw Library version number */
684 1.1 dante u_int16_t control_flag; /* Microcode Control Flag */
685 1.1 dante u_int16_t mcode_date; /* Microcode date */
686 1.1 dante u_int16_t mcode_version; /* Microcode version */
687 1.13 dante u_int16_t pci_slot_info; /* high byte device/function number
688 1.13 dante bits 7-3 device num.,
689 1.13 dante bits 2-0 function num.
690 1.13 dante low byte bus num. */
691 1.1 dante u_int16_t serial1; /* EEPROM serial number word 1 */
692 1.1 dante u_int16_t serial2; /* EEPROM serial number word 2 */
693 1.1 dante u_int16_t serial3; /* EEPROM serial number word 3 */
694 1.18 perry } ADW_DVC_CFG;
695 1.1 dante
696 1.7 dante
697 1.7 dante #define NO_OF_SG_PER_BLOCK 15
698 1.7 dante
699 1.7 dante typedef struct adw_sg_block {
700 1.7 dante u_int8_t reserved1;
701 1.7 dante u_int8_t reserved2;
702 1.7 dante u_int8_t reserved3;
703 1.7 dante u_int8_t sg_cnt; /* Valid entries in block. */
704 1.7 dante u_int32_t sg_ptr; /* links to next sg block */
705 1.7 dante struct {
706 1.7 dante u_int32_t sg_addr; /* SG element address */
707 1.7 dante u_int32_t sg_count; /* SG element count */
708 1.7 dante } sg_list[NO_OF_SG_PER_BLOCK];
709 1.7 dante } ADW_SG_BLOCK;
710 1.7 dante
711 1.7 dante
712 1.1 dante /*
713 1.1 dante * ADW_SCSI_REQ_Q - microcode request structure
714 1.1 dante *
715 1.1 dante * All fields in this structure up to byte 60 are used by the microcode.
716 1.1 dante * The microcode makes assumptions about the size and ordering of fields
717 1.1 dante * in this structure. Do not change the structure definition here without
718 1.1 dante * coordinating the change with the microcode.
719 1.1 dante */
720 1.1 dante typedef struct adw_scsi_req_q {
721 1.12 dante u_int8_t cntl; /* Ucode flags and state (ADW_MC_QC_*). */
722 1.7 dante u_int8_t target_cmd;
723 1.1 dante u_int8_t target_id; /* Device target identifier. */
724 1.1 dante u_int8_t target_lun; /* Device target logical unit number. */
725 1.6 thorpej u_int32_t data_addr; /* Data buffer physical address. */
726 1.1 dante u_int32_t data_cnt; /* Data count. Ucode sets to residual. */
727 1.6 thorpej u_int32_t sense_addr; /* Sense buffer physical address. */
728 1.10 dante u_int32_t carr_ba; /* Carrier p-address */
729 1.14 dante u_int8_t mflag; /* Adw Library flag field. */
730 1.4 dante u_int8_t sense_len; /* Auto-sense length. uCode sets to residual. */
731 1.8 dante u_int8_t cdb_len; /* SCSI CDB length. Must <= 16 bytes. */
732 1.7 dante u_int8_t scsi_cntl;
733 1.10 dante u_int8_t done_status; /* Completion status. (see below) */
734 1.1 dante u_int8_t scsi_status; /* SCSI status byte. (see below) */
735 1.10 dante u_int8_t host_status; /* ,uCode host status. (see below) */
736 1.10 dante u_int8_t sg_working_ix; /* ,uCode working SG variable. */
737 1.8 dante u_int8_t cdb[12]; /* SCSI CDB bytes 0-11. */
738 1.6 thorpej u_int32_t sg_real_addr; /* SG list physical address. */
739 1.20 msaitoh u_int32_t scsiq_rptr; /* Internal pointer to ADW_SCSI_REQ_Q */
740 1.8 dante u_int8_t cdb16[4]; /* SCSI CDB bytes 12-15. */
741 1.7 dante u_int32_t ccb_ptr; /* CCB Physical Address */
742 1.7 dante u_int32_t carr_va; /* Carrier v-address (unused) */
743 1.1 dante /*
744 1.1 dante * End of microcode structure - 60 bytes. The rest of the structure
745 1.14 dante * is used by the Adw Library and ignored by the microcode.
746 1.1 dante */
747 1.17 thorpej struct scsi_sense_data *vsense_addr; /* Sense buffer virtual address. */
748 1.4 dante u_char *vdata_addr; /* Data buffer virtual address. */
749 1.1 dante } ADW_SCSI_REQ_Q;
750 1.1 dante
751 1.1 dante /*
752 1.10 dante * ASC_SCSI_REQ_Q 'done_status' return values.
753 1.10 dante */
754 1.10 dante #define QD_NO_STATUS 0x00 /* Request not completed yet. */
755 1.10 dante #define QD_NO_ERROR 0x01
756 1.10 dante #define QD_ABORTED_BY_HOST 0x02
757 1.10 dante #define QD_WITH_ERROR 0x04
758 1.10 dante
759 1.10 dante /*
760 1.10 dante * ASC_SCSI_REQ_Q 'host_status' return values.
761 1.10 dante */
762 1.10 dante #define QHSTA_NO_ERROR 0x00
763 1.10 dante #define QHSTA_M_SEL_TIMEOUT 0x11
764 1.10 dante #define QHSTA_M_DATA_OVER_RUN 0x12
765 1.10 dante #define QHSTA_M_UNEXPECTED_BUS_FREE 0x13
766 1.10 dante #define QHSTA_M_QUEUE_ABORTED 0x15
767 1.10 dante #define QHSTA_M_SXFR_SDMA_ERR 0x16 /* SXFR_STATUS SCSI DMA Error */
768 1.10 dante #define QHSTA_M_SXFR_SXFR_PERR 0x17 /* SXFR_STATUS SCSI Bus Parity Error */
769 1.10 dante #define QHSTA_M_RDMA_PERR 0x18 /* RISC PCI DMA parity error */
770 1.10 dante #define QHSTA_M_SXFR_OFF_UFLW 0x19 /* SXFR_STATUS Offset Underflow */
771 1.10 dante #define QHSTA_M_SXFR_OFF_OFLW 0x20 /* SXFR_STATUS Offset Overflow */
772 1.10 dante #define QHSTA_M_SXFR_WD_TMO 0x21 /* SXFR_STATUS Watchdog Timeout */
773 1.10 dante #define QHSTA_M_SXFR_DESELECTED 0x22 /* SXFR_STATUS Deselected */
774 1.10 dante /* Note: QHSTA_M_SXFR_XFR_OFLW is identical to QHSTA_M_DATA_OVER_RUN. */
775 1.10 dante #define QHSTA_M_SXFR_XFR_OFLW 0x12 /* SXFR_STATUS Transfer Overflow */
776 1.10 dante #define QHSTA_M_SXFR_XFR_PH_ERR 0x24 /* SXFR_STATUS Transfer Phase Error */
777 1.10 dante #define QHSTA_M_SXFR_UNKNOWN_ERROR 0x25 /* SXFR_STATUS Unknown Error */
778 1.10 dante #define QHSTA_M_SCSI_BUS_RESET 0x30 /* Request aborted from SBR */
779 1.10 dante #define QHSTA_M_SCSI_BUS_RESET_UNSOL 0x31 /* Request aborted from unsol. SBR */
780 1.10 dante #define QHSTA_M_BUS_DEVICE_RESET 0x32 /* Request aborted from BDR */
781 1.10 dante #define QHSTA_M_DIRECTION_ERR 0x35 /* Data Phase mismatch */
782 1.10 dante #define QHSTA_M_DIRECTION_ERR_HUNG 0x36 /* Data Phase mismatch and bus hang */
783 1.10 dante #define QHSTA_M_WTM_TIMEOUT 0x41
784 1.10 dante #define QHSTA_M_BAD_CMPL_STATUS_IN 0x42
785 1.10 dante #define QHSTA_M_NO_AUTO_REQ_SENSE 0x43
786 1.10 dante #define QHSTA_M_AUTO_REQ_SENSE_FAIL 0x44
787 1.10 dante #define QHSTA_M_INVALID_DEVICE 0x45 /* Bad target ID */
788 1.10 dante #define QHSTA_M_FROZEN_TIDQ 0x46 /* TID Queue frozen. */
789 1.10 dante #define QHSTA_M_SGBACKUP_ERROR 0x47 /* Scatter-Gather backup error */
790 1.10 dante
791 1.10 dante /*
792 1.10 dante * ASC_SCSI_REQ_Q 'scsi_status' return values.
793 1.10 dante */
794 1.11 dante #define SCSI_STATUS_GOOD 0x00
795 1.11 dante #define SCSI_STATUS_CHECK_CONDITION 0x02
796 1.11 dante #define SCSI_STATUS_CONDITION_MET 0x04
797 1.11 dante #define SCSI_STATUS_TARGET_BUSY 0x08
798 1.11 dante #define SCSI_STATUS_INTERMID 0x10
799 1.11 dante #define SCSI_STATUS_INTERMID_COND_MET 0x14
800 1.11 dante #define SCSI_STATUS_RSERV_CONFLICT 0x18
801 1.11 dante #define SCSI_STATUS_CMD_TERMINATED 0x22
802 1.11 dante #define SCSI_STATUS_QUEUE_FULL 0x28
803 1.10 dante
804 1.10 dante
805 1.10 dante /*
806 1.22 uwe * Adapter operation variable structure.
807 1.22 uwe *
808 1.22 uwe * One structure is required per host adapter.
809 1.22 uwe *
810 1.22 uwe * Field naming convention:
811 1.22 uwe *
812 1.22 uwe * *_able indicates both whether a feature should be enabled or disabled
813 1.22 uwe * and whether a device is capable of the feature. At initialization
814 1.22 uwe * this field may be set, but later if a device is found to be incapable
815 1.22 uwe * of the feature, the field is cleared.
816 1.22 uwe */
817 1.22 uwe #define CCB_HASH_SIZE 32 /* hash table size for phystokv */
818 1.22 uwe #define CCB_HASH_SHIFT 9
819 1.22 uwe #define CCB_HASH(x) ((((x)) >> CCB_HASH_SHIFT) & (CCB_HASH_SIZE - 1))
820 1.22 uwe
821 1.22 uwe typedef struct adw_softc {
822 1.22 uwe
823 1.22 uwe device_t sc_dev;
824 1.22 uwe
825 1.22 uwe bus_space_tag_t sc_iot;
826 1.22 uwe bus_space_handle_t sc_ioh;
827 1.22 uwe bus_dma_tag_t sc_dmat;
828 1.22 uwe bus_dmamap_t sc_dmamap_control; /* maps the control structures */
829 1.22 uwe bus_dmamap_t sc_dmamap_carrier; /* maps the carrier structures */
830 1.22 uwe void *sc_ih;
831 1.22 uwe
832 1.22 uwe struct adw_control *sc_control; /* control structures */
833 1.22 uwe
834 1.22 uwe struct adw_ccb *sc_ccbhash[CCB_HASH_SIZE];
835 1.22 uwe TAILQ_HEAD(, adw_ccb) sc_free_ccb, sc_waiting_ccb;
836 1.22 uwe TAILQ_HEAD(adw_pending_ccb, adw_ccb) sc_pending_ccb;
837 1.22 uwe struct scsipi_adapter sc_adapter;
838 1.22 uwe struct scsipi_channel sc_channel;
839 1.22 uwe
840 1.22 uwe int sc_freeze_dev[ADW_MAX_TID+1];
841 1.22 uwe
842 1.22 uwe /* pointers to functions, called in AdwISR() */
843 1.22 uwe void (*isr_callback)(struct adw_softc *, ADW_SCSI_REQ_Q *);
844 1.22 uwe void (*async_callback)(struct adw_softc *, u_int8_t);
845 1.22 uwe
846 1.22 uwe u_int16_t bios_ctrl; /* BIOS control word, EEPROM word 12 */
847 1.22 uwe u_int16_t wdtr_able; /* try WDTR for a device */
848 1.22 uwe u_int16_t sdtr_able; /* try SDTR for a device */
849 1.22 uwe u_int16_t ultra_able; /* try SDTR Ultra speed for a device */
850 1.22 uwe u_int16_t sdtr_speed1; /* EEPROM SDTR Speed for TID 0-3 */
851 1.22 uwe u_int16_t sdtr_speed2; /* EEPROM SDTR Speed for TID 4-7 */
852 1.22 uwe u_int16_t sdtr_speed3; /* EEPROM SDTR Speed for TID 8-11 */
853 1.22 uwe u_int16_t sdtr_speed4; /* EEPROM SDTR Speed for TID 12-15 */
854 1.22 uwe u_int16_t tagqng_able; /* try tagged queuing with a device */
855 1.22 uwe u_int16_t ppr_able; /* PPR message capable per TID bitmask. */
856 1.22 uwe u_int16_t start_motor; /* start motor command allowed */
857 1.22 uwe u_int8_t max_dvc_qng; /* maximum number of tagged commands per device */
858 1.22 uwe u_int8_t scsi_reset_wait; /* delay in seconds after scsi bus reset */
859 1.22 uwe u_int8_t chip_no; /* should be assigned by caller */
860 1.22 uwe u_int8_t max_host_qng; /* maximum number of Q'ed command allowed */
861 1.22 uwe u_int8_t irq_no; /* IRQ number */
862 1.22 uwe u_int8_t chip_type; /* chip SCSI target ID */
863 1.22 uwe u_int16_t no_scam; /* scam_tolerant of EEPROM */
864 1.22 uwe u_int32_t drv_ptr; /* driver pointer to private structure */
865 1.22 uwe u_int8_t chip_scsi_id; /* chip SCSI target ID */
866 1.22 uwe u_int8_t bist_err_code;
867 1.22 uwe u_int16_t carr_pending_cnt; /* Count of pending carriers. */
868 1.22 uwe struct adw_carrier *carr_freelist; /* Carrier free list. */
869 1.22 uwe struct adw_carrier *icq_sp; /* Initiator command queue stopper pointer. */
870 1.22 uwe struct adw_carrier *irq_sp; /* Initiator response queue stopper pointer. */
871 1.22 uwe /*
872 1.22 uwe * Note: The following fields will not be used after initialization. The
873 1.22 uwe * driver may discard the buffer after initialization is done.
874 1.22 uwe */
875 1.22 uwe ADW_DVC_CFG cfg; /* temporary configuration structure */
876 1.22 uwe } ADW_SOFTC;
877 1.22 uwe
878 1.22 uwe
879 1.22 uwe /*
880 1.1 dante * Microcode idle loop commands
881 1.1 dante */
882 1.1 dante #define IDLE_CMD_COMPLETED 0
883 1.1 dante #define IDLE_CMD_STOP_CHIP 0x0001
884 1.1 dante #define IDLE_CMD_STOP_CHIP_SEND_INT 0x0002
885 1.1 dante #define IDLE_CMD_SEND_INT 0x0004
886 1.1 dante #define IDLE_CMD_ABORT 0x0008
887 1.1 dante #define IDLE_CMD_DEVICE_RESET 0x0010
888 1.7 dante #define IDLE_CMD_SCSI_RESET_START 0x0020 /* Assert SCSI Bus Reset */
889 1.7 dante #define IDLE_CMD_SCSI_RESET_END 0x0040 /* Deassert SCSI Bus Reset */
890 1.7 dante #define IDLE_CMD_SCSIREQ 0x0080
891 1.7 dante
892 1.7 dante #define IDLE_CMD_STATUS_SUCCESS 0x0001
893 1.7 dante #define IDLE_CMD_STATUS_FAILURE 0x0002
894 1.1 dante
895 1.1 dante /*
896 1.12 dante * AdwSendIdleCmd() flag definitions.
897 1.1 dante */
898 1.1 dante #define ADW_NOWAIT 0x01
899 1.1 dante
900 1.1 dante /*
901 1.1 dante * Wait loop time out values.
902 1.1 dante */
903 1.7 dante #define SCSI_WAIT_10_SEC 10UL /* 10 seconds */
904 1.7 dante #define SCSI_WAIT_100_MSEC 100UL /* 100 milliseconds */
905 1.7 dante #define SCSI_US_PER_MSEC 1000 /* microseconds per millisecond */
906 1.7 dante #define SCSI_MS_PER_SEC 1000UL /* milliseconds per second */
907 1.7 dante #define SCSI_MAX_RETRY 10 /* retry count */
908 1.7 dante
909 1.7 dante #define ADV_ASYNC_RDMA_FAILURE 0x01 /* Fatal RDMA failure. */
910 1.7 dante #define ADV_ASYNC_SCSI_BUS_RESET_DET 0x02 /* Detected SCSI Bus Reset. */
911 1.7 dante #define ADV_ASYNC_CARRIER_READY_FAILURE 0x03 /* Carrier Ready failure. */
912 1.7 dante
913 1.7 dante #define ADV_HOST_SCSI_BUS_RESET 0x80 /* Host Initiated SCSI Bus Reset. */
914 1.1 dante
915 1.1 dante
916 1.1 dante /* Read byte from a register. */
917 1.1 dante #define ADW_READ_BYTE_REGISTER(iot, ioh, reg_off) \
918 1.1 dante bus_space_read_1((iot), (ioh), (reg_off))
919 1.1 dante
920 1.1 dante /* Write byte to a register. */
921 1.1 dante #define ADW_WRITE_BYTE_REGISTER(iot, ioh, reg_off, byte) \
922 1.1 dante bus_space_write_1((iot), (ioh), (reg_off), (byte))
923 1.1 dante
924 1.1 dante /* Read word (2 bytes) from a register. */
925 1.1 dante #define ADW_READ_WORD_REGISTER(iot, ioh, reg_off) \
926 1.1 dante bus_space_read_2((iot), (ioh), (reg_off))
927 1.1 dante
928 1.1 dante /* Write word (2 bytes) to a register. */
929 1.1 dante #define ADW_WRITE_WORD_REGISTER(iot, ioh, reg_off, word) \
930 1.1 dante bus_space_write_2((iot), (ioh), (reg_off), (word))
931 1.1 dante
932 1.8 dante /* Write double word (4 bytes) to a register. */
933 1.8 dante #define ADW_WRITE_DWORD_REGISTER(iot, ioh, reg_off, dword) \
934 1.8 dante bus_space_write_4((iot), (ioh), (reg_off), (dword))
935 1.8 dante
936 1.1 dante /* Read byte from LRAM. */
937 1.14 dante #define ADW_READ_BYTE_LRAM(iot, ioh, addr, byte) \
938 1.14 dante do { \
939 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
940 1.14 dante (byte) = bus_space_read_1((iot), (ioh), IOPB_RAM_DATA); \
941 1.1 dante } while (0)
942 1.1 dante
943 1.1 dante /* Write byte to LRAM. */
944 1.14 dante #define ADW_WRITE_BYTE_LRAM(iot, ioh, addr, byte) \
945 1.14 dante do { \
946 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
947 1.14 dante bus_space_write_1((iot), (ioh), IOPB_RAM_DATA, (byte)); \
948 1.1 dante } while (0)
949 1.1 dante
950 1.1 dante /* Read word (2 bytes) from LRAM. */
951 1.14 dante #define ADW_READ_WORD_LRAM(iot, ioh, addr, word) \
952 1.14 dante do { \
953 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
954 1.14 dante (word) = bus_space_read_2((iot), (ioh), IOPW_RAM_DATA); \
955 1.1 dante } while (0)
956 1.1 dante
957 1.1 dante /* Write word (2 bytes) to LRAM. */
958 1.14 dante #define ADW_WRITE_WORD_LRAM(iot, ioh, addr, word) \
959 1.14 dante do { \
960 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
961 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, (word)); \
962 1.1 dante } while (0)
963 1.1 dante
964 1.1 dante /* Write double word (4 bytes) to LRAM */
965 1.1 dante /* Because of unspecified C language ordering don't use auto-increment. */
966 1.14 dante #define ADW_WRITE_DWORD_LRAM(iot, ioh, addr, dword) \
967 1.14 dante do { \
968 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr)); \
969 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, \
970 1.14 dante (u_int16_t) ((dword) & 0xFFFF)); \
971 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_ADDR, (addr) + 2); \
972 1.14 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, \
973 1.14 dante (u_int16_t) ((dword >> 16) & 0xFFFF)); \
974 1.1 dante } while (0)
975 1.1 dante
976 1.1 dante /* Read word (2 bytes) from LRAM assuming that the address is already set. */
977 1.1 dante #define ADW_READ_WORD_AUTO_INC_LRAM(iot, ioh) \
978 1.1 dante bus_space_read_2((iot), (ioh), IOPW_RAM_DATA) \
979 1.1 dante
980 1.1 dante /* Write word (2 bytes) to LRAM assuming that the address is already set. */
981 1.1 dante #define ADW_WRITE_WORD_AUTO_INC_LRAM(iot, ioh, word) \
982 1.1 dante bus_space_write_2((iot), (ioh), IOPW_RAM_DATA, (word))
983 1.1 dante
984 1.1 dante /*
985 1.1 dante * Define macro to check for Condor signature.
986 1.1 dante *
987 1.1 dante * Evaluate to ADW_TRUE if a Condor chip is found the specified port
988 1.1 dante * address 'iop_base'. Otherwise evalue to ADW_FALSE.
989 1.1 dante */
990 1.14 dante #define ADW_FIND_SIGNATURE(iot, ioh) \
991 1.14 dante (((ADW_READ_BYTE_REGISTER((iot), (ioh), IOPB_CHIP_ID_1) == \
992 1.14 dante ADW_CHIP_ID_BYTE) && \
993 1.1 dante (ADW_READ_WORD_REGISTER((iot), (ioh), IOPW_CHIP_ID_0) == \
994 1.1 dante ADW_CHIP_ID_WORD)) ? ADW_TRUE : ADW_FALSE)
995 1.1 dante
996 1.1 dante /*
997 1.1 dante * Define macro to Return the version number of the chip at 'iop_base'.
998 1.1 dante *
999 1.1 dante * The second parameter 'bus_type' is currently unused.
1000 1.1 dante */
1001 1.1 dante #define ADW_GET_CHIP_VERSION(iot, ioh, bus_type) \
1002 1.1 dante ADW_READ_BYTE_REGISTER((iot), (ioh), IOPB_CHIP_TYPE_REV)
1003 1.1 dante
1004 1.1 dante /*
1005 1.1 dante * Abort an SRB in the chip's RISC Memory. The 'srb_ptr' argument must
1006 1.1 dante * match the ASC_SCSI_REQ_Q 'srb_ptr' field.
1007 1.18 perry *
1008 1.1 dante * If the request has not yet been sent to the device it will simply be
1009 1.1 dante * aborted from RISC memory. If the request is disconnected it will be
1010 1.1 dante * aborted on reselection by sending an Abort Message to the target ID.
1011 1.1 dante *
1012 1.1 dante * Return value:
1013 1.1 dante * ADW_TRUE(1) - Queue was successfully aborted.
1014 1.1 dante * ADW_FALSE(0) - Queue was not found on the active queue list.
1015 1.1 dante */
1016 1.1 dante #define ADW_ABORT_CCB(sc, ccb_ptr) \
1017 1.12 dante AdwSendIdleCmd((sc), (u_int16_t) IDLE_CMD_ABORT, (ccb_ptr)->hashkey)
1018 1.1 dante
1019 1.1 dante /*
1020 1.1 dante * Send a Bus Device Reset Message to the specified target ID.
1021 1.1 dante *
1022 1.1 dante * All outstanding commands will be purged if sending the
1023 1.1 dante * Bus Device Reset Message is successful.
1024 1.1 dante *
1025 1.1 dante * Return Value:
1026 1.1 dante * ADW_TRUE(1) - All requests on the target are purged.
1027 1.1 dante * ADW_FALSE(0) - Couldn't issue Bus Device Reset Message; Requests
1028 1.1 dante * are not purged.
1029 1.1 dante */
1030 1.1 dante #define ADW_RESET_DEVICE(sc, target_id) \
1031 1.12 dante AdwSendIdleCmd((sc), (u_int16_t) IDLE_CMD_DEVICE_RESET, (target_id), 0)
1032 1.1 dante
1033 1.1 dante /*
1034 1.1 dante * SCSI Wide Type definition.
1035 1.1 dante */
1036 1.7 dante #define ADW_SCSI_BIT_ID_TYPE u_int16_t
1037 1.1 dante
1038 1.1 dante /*
1039 1.14 dante * AdwInitScsiTarget() 'cntl_flag' options.
1040 1.1 dante */
1041 1.1 dante #define ADW_SCAN_LUN 0x01
1042 1.1 dante #define ADW_CAPINFO_NOLUN 0x02
1043 1.1 dante
1044 1.1 dante /*
1045 1.1 dante * Convert target id to target id bit mask.
1046 1.1 dante */
1047 1.1 dante #define ADW_TID_TO_TIDMASK(tid) (0x01 << ((tid) & ADW_MAX_TID))
1048 1.1 dante
1049 1.1 dante /*
1050 1.1 dante * Adv Library functions available to drivers.
1051 1.1 dante */
1052 1.1 dante
1053 1.16 perry int AdwInitFromEEPROM(ADW_SOFTC *);
1054 1.16 perry int AdwInitDriver(ADW_SOFTC *);
1055 1.16 perry int AdwExeScsiQueue(ADW_SOFTC *, ADW_SCSI_REQ_Q *);
1056 1.16 perry int AdwISR(ADW_SOFTC *);
1057 1.16 perry void AdwResetChip(bus_space_tag_t, bus_space_handle_t);
1058 1.16 perry int AdwSendIdleCmd(ADW_SOFTC *, u_int16_t, u_int32_t);
1059 1.16 perry int AdwResetSCSIBus(ADW_SOFTC *);
1060 1.16 perry int AdwResetCCB(ADW_SOFTC *);
1061 1.1 dante
1062 1.1 dante #endif /* _ADVANSYS_WIDE_LIBRARY_H_ */
1063