Home | History | Annotate | Line # | Download | only in ic
adwmcode.h revision 1.9
      1  1.9     perry /*      $NetBSD: adwmcode.h,v 1.9 2005/02/04 02:10:36 perry Exp $        */
      2  1.1     dante 
      3  1.1     dante /*
      4  1.1     dante  * Generic driver definitions and exported functions for the Advanced
      5  1.1     dante  * Systems Inc. SCSI controllers
      6  1.1     dante  *
      7  1.2     dante  * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
      8  1.1     dante  * All rights reserved.
      9  1.1     dante  *
     10  1.1     dante  * Author: Baldassare Dante Profeta <dante (at) mclink.it>
     11  1.1     dante  *
     12  1.1     dante  * Redistribution and use in source and binary forms, with or without
     13  1.1     dante  * modification, are permitted provided that the following conditions
     14  1.1     dante  * are met:
     15  1.1     dante  * 1. Redistributions of source code must retain the above copyright
     16  1.1     dante  *    notice, this list of conditions and the following disclaimer.
     17  1.1     dante  * 2. Redistributions in binary form must reproduce the above copyright
     18  1.1     dante  *    notice, this list of conditions and the following disclaimer in the
     19  1.1     dante  *    documentation and/or other materials provided with the distribution.
     20  1.1     dante  * 3. All advertising materials mentioning features or use of this software
     21  1.1     dante  *    must display the following acknowledgement:
     22  1.1     dante  *      This product includes software developed by the NetBSD
     23  1.1     dante  *      Foundation, Inc. and its contributors.
     24  1.1     dante  * 4. Neither the name of The NetBSD Foundation nor the names of its
     25  1.1     dante  *    contributors may be used to endorse or promote products derived
     26  1.1     dante  *    from this software without specific prior written permission.
     27  1.1     dante  *
     28  1.1     dante  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     29  1.1     dante  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     30  1.1     dante  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     31  1.1     dante  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     32  1.1     dante  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     33  1.1     dante  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     34  1.1     dante  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     35  1.1     dante  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     36  1.1     dante  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     37  1.1     dante  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     38  1.1     dante  * POSSIBILITY OF SUCH DAMAGE.
     39  1.1     dante  */
     40  1.1     dante 
     41  1.4     dante #ifndef ADW_MCODE_H
     42  1.4     dante #define ADW_MCODE_H
     43  1.1     dante 
     44  1.4     dante /******************************************************************************/
     45  1.1     dante 
     46  1.4     dante #define ADW_MAX_CARRIER	253	/* Max. number of host commands (253) */
     47  1.4     dante 
     48  1.4     dante /*
     49  1.4     dante  * ADW_CARRIER must be exactly 16 BYTES
     50  1.4     dante  * Every adw_carrier structure _MUST_ always be aligned on a 16 bytes boundary
     51  1.4     dante  */
     52  1.4     dante struct adw_carrier {
     53  1.4     dante /* ---------- the microcode wants the field below ---------- */
     54  1.4     dante 	u_int32_t	carr_id;  /* Carrier ID */
     55  1.4     dante 	u_int32_t	carr_ba;  /* Carrier Bus Address */
     56  1.4     dante 	u_int32_t	areq_ba;  /* ADW_SCSI_REQ_Q Bus Address */
     57  1.4     dante 	/*
     58  1.4     dante 	 * next_ba [31:4]	Carrier Physical Next Pointer
     59  1.4     dante 	 *
     60  1.4     dante 	 * next_ba [3:1]	Reserved Bits
     61  1.4     dante 	 * next_ba [0]		Done Flag set in Response Queue.
     62  1.4     dante 	 */
     63  1.4     dante 	u_int32_t	next_ba;  /* see next_ba flags below */
     64  1.4     dante /* ----------                                     ---------- */
     65  1.4     dante };
     66  1.4     dante 
     67  1.4     dante typedef struct adw_carrier ADW_CARRIER;
     68  1.4     dante 
     69  1.4     dante /*
     70  1.4     dante  * next_ba flags
     71  1.4     dante  */
     72  1.4     dante #define ASC_RQ_DONE		0x00000001
     73  1.4     dante #define ASC_RQ_GOOD		0x00000002
     74  1.4     dante #define ASC_CQ_STOPPER		0x00000000
     75  1.4     dante 
     76  1.4     dante /*
     77  1.4     dante  * Mask used to eliminate low 4 bits of carrier 'next_ba' field.
     78  1.4     dante  */
     79  1.4     dante #define ASC_NEXT_BA_MASK	0xFFFFFFF0
     80  1.7    briggs #define ASC_GET_CARRP(carrp)	htole32((le32toh(carrp)) & ASC_NEXT_BA_MASK)
     81  1.4     dante 
     82  1.4     dante /*
     83  1.4     dante  * Bus Address of a Carrier.
     84  1.4     dante  * ba = base_ba + v_address - base_va
     85  1.4     dante  */
     86  1.7    briggs #define	ADW_CARRIER_BADDR(dmamap, carriers, x)	\
     87  1.7    briggs 	htole32((dmamap)->dm_segs[0].ds_addr + ((u_long)x - (u_long)(carriers)))
     88  1.4     dante /*
     89  1.4     dante  * Virtual Address of a Carrier.
     90  1.4     dante  * va = base_va + bus_address - base_ba
     91  1.4     dante  */
     92  1.4     dante #define	ADW_CARRIER_VADDR(sc, x)	((ADW_CARRIER *) \
     93  1.4     dante 			(((u_int8_t *)(sc)->sc_control->carriers) + \
     94  1.7    briggs 			le32toh((u_long)x) - \
     95  1.4     dante 			(sc)->sc_dmamap_carrier->dm_segs[0].ds_addr))
     96  1.4     dante 
     97  1.4     dante /******************************************************************************/
     98  1.4     dante 
     99  1.4     dante struct adw_mcode {
    100  1.6  jdolecek 	const u_int8_t	* const mcode_data;
    101  1.4     dante 	const u_int32_t	 mcode_chksum;
    102  1.4     dante 	const u_int16_t	 mcode_size;
    103  1.4     dante };
    104  1.4     dante 
    105  1.4     dante 
    106  1.4     dante /******************************************************************************/
    107  1.4     dante 
    108  1.4     dante /*
    109  1.4     dante  * Fixed locations of microcode operating variables.
    110  1.4     dante  */
    111  1.4     dante #define ADW_MC_CODE_BEGIN_ADDR		0x0028 /* microcode start address */
    112  1.4     dante #define ADW_MC_CODE_END_ADDR		0x002A /* microcode end address */
    113  1.4     dante #define ADW_MC_CODE_CHK_SUM		0x002C /* microcode code checksum */
    114  1.4     dante #define ADW_MC_VERSION_DATE		0x0038 /* microcode version */
    115  1.4     dante #define ADW_MC_VERSION_NUM		0x003A /* microcode number */
    116  1.4     dante #define ADW_MC_BIOSMEM			0x0040 /* BIOS RISC Memory Start */
    117  1.4     dante #define ADW_MC_BIOSLEN			0x0050 /* BIOS RISC Memory Length */
    118  1.4     dante #define ADW_MC_BIOS_SIGNATURE		0x0058 /* BIOS Signature 0x55AA */
    119  1.4     dante #define ADW_MC_BIOS_VERSION		0x005A /* BIOS Version (2 bytes) */
    120  1.4     dante 
    121  1.4     dante #define ADW_MC_SDTR_SPEED1		0x0090 /* SDTR Speed for TID 0-3 */
    122  1.4     dante #define ADW_MC_SDTR_SPEED2		0x0092 /* SDTR Speed for TID 4-7 */
    123  1.4     dante #define ADW_MC_SDTR_SPEED3		0x0094 /* SDTR Speed for TID 8-11 */
    124  1.4     dante #define ADW_MC_SDTR_SPEED4		0x0096 /* SDTR Speed for TID 12-15 */
    125  1.4     dante 					/*
    126  1.4     dante 					 * 4-bit speed  SDTR speed name
    127  1.4     dante 					 * ===========  ===============
    128  1.4     dante 					 * 0000b (0x0)  SDTR disabled
    129  1.8   tsutsui 					 * 0001b (0x1)  5 MHz
    130  1.8   tsutsui 					 * 0010b (0x2)  10 MHz
    131  1.8   tsutsui 					 * 0011b (0x3)  20 MHz (Ultra)
    132  1.8   tsutsui 					 * 0100b (0x4)  40 MHz (LVD/Ultra2)
    133  1.8   tsutsui 					 * 0101b (0x5)  80 MHz (LVD2/Ultra3)
    134  1.4     dante 					 * 0110b (0x6)  Undefined
    135  1.5     dante 					 * ...
    136  1.4     dante 					 * 1111b (0xF)  Undefined
    137  1.4     dante 					 */
    138  1.4     dante #define ADW_MC_CHIP_TYPE		0x009A
    139  1.4     dante #define ADW_MC_INTRB_CODE		0x009B
    140  1.4     dante #define ADW_MC_WDTR_ABLE		0x009C
    141  1.4     dante #define ADW_MC_SDTR_ABLE		0x009E
    142  1.4     dante #define ADW_MC_TAGQNG_ABLE		0x00A0
    143  1.4     dante #define ADW_MC_DISC_ENABLE		0x00A2
    144  1.4     dante #define ADW_MC_IDLE_CMD_STATUS		0x00A4
    145  1.4     dante #define ADW_MC_IDLE_CMD			0x00A6
    146  1.4     dante #define ADW_MC_IDLE_CMD_PARAMETER	0x00A8
    147  1.4     dante #define ADW_MC_DEFAULT_SCSI_CFG0	0x00AC
    148  1.4     dante #define ADW_MC_DEFAULT_SCSI_CFG1	0x00AE
    149  1.4     dante #define ADW_MC_DEFAULT_MEM_CFG		0x00B0
    150  1.4     dante #define ADW_MC_DEFAULT_SEL_MASK		0x00B2
    151  1.4     dante #define ADW_MC_SDTR_DONE 		0x00B6
    152  1.4     dante #define ADW_MC_NUMBER_OF_QUEUED_CMD	0x00C0
    153  1.4     dante #define ADW_MC_NUMBER_OF_MAX_CMD	0x00D0
    154  1.4     dante #define ADW_MC_DEVICE_HSHK_CFG_TABLE	0x0100
    155  1.4     dante #define ADW_MC_CONTROL_FLAG 		0x0122 /* Microcode control flag. */
    156  1.4     dante #define ADW_MC_WDTR_DONE 		0x0124
    157  1.4     dante #define ADW_MC_CAM_MODE_MASK		0x015E /* CAM mode TID bitmask. */
    158  1.4     dante #define ADW_MC_ICQ			0x0160
    159  1.4     dante #define ADW_MC_IRQ			0x0164
    160  1.4     dante #define ADW_MC_PPR_ABLE			0x017A
    161  1.4     dante 
    162  1.4     dante 
    163  1.4     dante /*
    164  1.4     dante  * Microcode Control Flags
    165  1.4     dante  *
    166  1.4     dante  * Flags set by the Adw Library in RISC variable 'control_flag' (0x122)
    167  1.4     dante  * and handled by the microcode.
    168  1.4     dante  */
    169  1.4     dante #define CONTROL_FLAG_IGNORE_PERR	0x0001 /* Ignore DMA Parity Errors */
    170  1.4     dante #define CONTROL_FLAG_ENABLE_AIPP	0x0002 /* Enabled AIPP checking. */
    171  1.4     dante 
    172  1.4     dante 
    173  1.4     dante /*
    174  1.4     dante  * ADW_MC_DEVICE_HSHK_CFG_TABLE microcode table or HSHK_CFG register format
    175  1.4     dante  */
    176  1.4     dante #define HSHK_CFG_WIDE_XFR	0x8000
    177  1.4     dante #define HSHK_CFG_RATE		0x0F00
    178  1.4     dante #define HSHK_CFG_OFFSET		0x001F
    179  1.4     dante 
    180  1.4     dante #define ADW_DEF_MAX_HOST_QNG	0xFD /* Max. number of host commands (253) */
    181  1.4     dante #define ADW_DEF_MIN_HOST_QNG	0x10 /* Min. number of host commands (16) */
    182  1.4     dante #define ADW_DEF_MAX_DVC_QNG	0x3F /* Max. number commands per device (63) */
    183  1.4     dante #define ADW_DEF_MIN_DVC_QNG	0x04 /* Min. number commands per device (4) */
    184  1.4     dante 
    185  1.4     dante #define ADW_QC_DATA_CHECK	0x01 /* Require ADW_QC_DATA_OUT set or clear. */
    186  1.4     dante #define ADW_QC_DATA_OUT		0x02 /* Data out DMA transfer. */
    187  1.4     dante #define ADW_QC_START_MOTOR	0x04 /* Send auto-start motor before request. */
    188  1.4     dante #define ADW_QC_NO_OVERRUN	0x08 /* Don't report overrun. */
    189  1.4     dante #define ADW_QC_FREEZE_TIDQ	0x10 /* Freeze TID queue after request.XXX TBD*/
    190  1.4     dante 
    191  1.4     dante #define ADW_QSC_NO_DISC		0x01 /* Don't allow disconnect for request. */
    192  1.4     dante #define ADW_QSC_NO_TAGMSG	0x02 /* Don't allow tag queuing for request. */
    193  1.4     dante #define ADW_QSC_NO_SYNC		0x04 /* Don't use Synch. transfer on request. */
    194  1.4     dante #define ADW_QSC_NO_WIDE		0x08 /* Don't use Wide transfer on request. */
    195  1.4     dante #define ADW_QSC_REDO_DTR	0x10 /* Renegotiate WDTR/SDTR before request. */
    196  1.4     dante /*
    197  1.4     dante  * Note: If a Tag Message is to be sent and neither ADW_QSC_HEAD_TAG or
    198  1.4     dante  * ADW_QSC_ORDERED_TAG is set, then a Simple Tag Message (0x20) is used.
    199  1.4     dante  */
    200  1.4     dante #define ADW_QSC_HEAD_TAG	0x40 /* Use Head Tag Message (0x21). */
    201  1.4     dante #define ADW_QSC_ORDERED_TAG	0x80 /* Use Ordered Tag Message (0x22). */
    202  1.4     dante 
    203  1.4     dante 
    204  1.4     dante /******************************************************************************/
    205  1.4     dante 
    206  1.9     perry ADW_CARRIER *AdwInitCarriers(bus_dmamap_t, ADW_CARRIER *);
    207  1.4     dante 
    208  1.4     dante extern const struct adw_mcode adw_asc3550_mcode_data;
    209  1.4     dante extern const struct adw_mcode adw_asc38C0800_mcode_data;
    210  1.4     dante extern const struct adw_mcode adw_asc38C1600_mcode_data;
    211  1.4     dante 
    212  1.4     dante /******************************************************************************/
    213  1.4     dante 
    214  1.4     dante #endif	/* ADW_MCODE_H */
    215