Home | History | Annotate | Line # | Download | only in ic
ahcisata_core.c revision 1.13
      1  1.13     cube /*	$NetBSD: ahcisata_core.c,v 1.13 2008/03/18 20:46:36 cube Exp $	*/
      2   1.1   bouyer 
      3   1.1   bouyer /*
      4   1.1   bouyer  * Copyright (c) 2006 Manuel Bouyer.
      5   1.1   bouyer  *
      6   1.1   bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1   bouyer  * modification, are permitted provided that the following conditions
      8   1.1   bouyer  * are met:
      9   1.1   bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1   bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1   bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1   bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1   bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1   bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.1   bouyer  *    must display the following acknowledgement:
     16   1.1   bouyer  *	This product includes software developed by Manuel Bouyer.
     17   1.1   bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.1   bouyer  *    derived from this software without specific prior written permission.
     19   1.1   bouyer  *
     20   1.1   bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.1   bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.1   bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.1   bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.1   bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.1   bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.1   bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.1   bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.1   bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.1   bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.1   bouyer  *
     31   1.1   bouyer  */
     32   1.1   bouyer 
     33   1.1   bouyer #include <sys/cdefs.h>
     34  1.13     cube __KERNEL_RCSID(0, "$NetBSD: ahcisata_core.c,v 1.13 2008/03/18 20:46:36 cube Exp $");
     35   1.1   bouyer 
     36   1.1   bouyer #include <sys/types.h>
     37   1.1   bouyer #include <sys/malloc.h>
     38   1.1   bouyer #include <sys/param.h>
     39   1.1   bouyer #include <sys/kernel.h>
     40   1.1   bouyer #include <sys/systm.h>
     41   1.1   bouyer #include <sys/disklabel.h>
     42   1.4       ad #include <sys/proc.h>
     43   1.8   bouyer #include <sys/buf.h>
     44   1.1   bouyer 
     45   1.1   bouyer #include <uvm/uvm_extern.h>
     46   1.1   bouyer 
     47   1.1   bouyer #include <dev/ic/wdcreg.h>
     48   1.1   bouyer #include <dev/ata/atareg.h>
     49   1.1   bouyer #include <dev/ata/satavar.h>
     50   1.1   bouyer #include <dev/ata/satareg.h>
     51   1.1   bouyer #include <dev/ic/ahcisatavar.h>
     52   1.1   bouyer 
     53   1.8   bouyer #include "atapibus.h"
     54   1.8   bouyer 
     55   1.1   bouyer #ifdef AHCI_DEBUG
     56   1.1   bouyer int ahcidebug_mask = 0x0;
     57   1.1   bouyer #endif
     58   1.1   bouyer 
     59   1.1   bouyer void ahci_probe_drive(struct ata_channel *);
     60   1.1   bouyer void ahci_setup_channel(struct ata_channel *);
     61   1.1   bouyer 
     62   1.1   bouyer int  ahci_ata_bio(struct ata_drive_datas *, struct ata_bio *);
     63   1.1   bouyer void ahci_reset_drive(struct ata_drive_datas *, int);
     64   1.1   bouyer void ahci_reset_channel(struct ata_channel *, int);
     65   1.1   bouyer int  ahci_exec_command(struct ata_drive_datas *, struct ata_command *);
     66   1.1   bouyer int  ahci_ata_addref(struct ata_drive_datas *);
     67   1.1   bouyer void ahci_ata_delref(struct ata_drive_datas *);
     68   1.1   bouyer void ahci_killpending(struct ata_drive_datas *);
     69   1.1   bouyer 
     70   1.1   bouyer void ahci_cmd_start(struct ata_channel *, struct ata_xfer *);
     71   1.1   bouyer int  ahci_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
     72   1.1   bouyer void ahci_cmd_done(struct ata_channel *, struct ata_xfer *, int);
     73   1.1   bouyer void ahci_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     74   1.1   bouyer void ahci_bio_start(struct ata_channel *, struct ata_xfer *);
     75   1.1   bouyer int  ahci_bio_complete(struct ata_channel *, struct ata_xfer *, int);
     76   1.1   bouyer void ahci_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     77   1.5   bouyer void ahci_channel_stop(struct ahci_softc *, struct ata_channel *, int);
     78   1.1   bouyer void ahci_channel_start(struct ahci_softc *, struct ata_channel *);
     79   1.1   bouyer void ahci_timeout(void *);
     80   1.1   bouyer int  ahci_dma_setup(struct ata_channel *, int, void *, size_t, int);
     81   1.1   bouyer 
     82   1.8   bouyer #if NATAPIBUS > 0
     83   1.8   bouyer void ahci_atapibus_attach(struct atabus_softc *);
     84   1.8   bouyer void ahci_atapi_kill_pending(struct scsipi_periph *);
     85   1.8   bouyer void ahci_atapi_minphys(struct buf *);
     86   1.8   bouyer void ahci_atapi_scsipi_request(struct scsipi_channel *,
     87   1.8   bouyer     scsipi_adapter_req_t, void *);
     88   1.8   bouyer void ahci_atapi_start(struct ata_channel *, struct ata_xfer *);
     89   1.8   bouyer int  ahci_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
     90   1.8   bouyer void ahci_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
     91   1.8   bouyer void ahci_atapi_probe_device(struct atapibus_softc *, int);
     92   1.8   bouyer 
     93   1.8   bouyer static const struct scsipi_bustype ahci_atapi_bustype = {
     94   1.8   bouyer 	SCSIPI_BUSTYPE_ATAPI,
     95   1.8   bouyer 	atapi_scsipi_cmd,
     96   1.8   bouyer 	atapi_interpret_sense,
     97   1.8   bouyer 	atapi_print_addr,
     98   1.8   bouyer 	ahci_atapi_kill_pending,
     99   1.8   bouyer };
    100   1.8   bouyer #endif /* NATAPIBUS */
    101   1.8   bouyer 
    102   1.1   bouyer #define ATA_DELAY 10000 /* 10s for a drive I/O */
    103   1.1   bouyer 
    104   1.1   bouyer const struct ata_bustype ahci_ata_bustype = {
    105   1.1   bouyer 	SCSIPI_BUSTYPE_ATA,
    106   1.1   bouyer 	ahci_ata_bio,
    107   1.1   bouyer 	ahci_reset_drive,
    108   1.1   bouyer 	ahci_reset_channel,
    109   1.1   bouyer 	ahci_exec_command,
    110   1.1   bouyer 	ata_get_params,
    111   1.1   bouyer 	ahci_ata_addref,
    112   1.1   bouyer 	ahci_ata_delref,
    113   1.1   bouyer 	ahci_killpending
    114   1.1   bouyer };
    115   1.1   bouyer 
    116   1.1   bouyer void ahci_intr_port(struct ahci_softc *, struct ahci_channel *);
    117   1.1   bouyer 
    118   1.7    joerg static void ahci_setup_port(struct ahci_softc *sc, int i);
    119   1.7    joerg 
    120   1.7    joerg int
    121   1.7    joerg ahci_reset(struct ahci_softc *sc)
    122   1.1   bouyer {
    123   1.7    joerg 	int i;
    124   1.1   bouyer 
    125   1.1   bouyer 	/* reset controller */
    126   1.1   bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_HR);
    127   1.1   bouyer 	/* wait up to 1s for reset to complete */
    128   1.1   bouyer 	for (i = 0; i < 1000; i++) {
    129   1.6   bouyer 		delay(1000);
    130   1.1   bouyer 		if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR) == 0)
    131   1.1   bouyer 			break;
    132   1.1   bouyer 	}
    133   1.1   bouyer 	if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR)) {
    134   1.1   bouyer 		aprint_error("%s: reset failed\n", AHCINAME(sc));
    135   1.7    joerg 		return -1;
    136   1.1   bouyer 	}
    137   1.1   bouyer 	/* enable ahci mode */
    138   1.1   bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_AE);
    139   1.7    joerg 	return 0;
    140   1.7    joerg }
    141   1.1   bouyer 
    142   1.7    joerg void
    143   1.7    joerg ahci_setup_ports(struct ahci_softc *sc)
    144   1.7    joerg {
    145   1.7    joerg 	u_int32_t ahci_ports;
    146   1.7    joerg 	int i, port;
    147   1.7    joerg 
    148   1.7    joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    149   1.7    joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    150   1.7    joerg 		if ((ahci_ports & (1 << i)) == 0)
    151   1.7    joerg 			continue;
    152   1.7    joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    153   1.7    joerg 			aprint_error("%s: more ports than announced\n",
    154   1.7    joerg 			    AHCINAME(sc));
    155   1.7    joerg 			break;
    156   1.7    joerg 		}
    157   1.7    joerg 		ahci_setup_port(sc, i);
    158   1.7    joerg 	}
    159   1.7    joerg }
    160   1.7    joerg 
    161   1.7    joerg void
    162   1.7    joerg ahci_reprobe_drives(struct ahci_softc *sc)
    163   1.7    joerg {
    164   1.7    joerg 	u_int32_t ahci_ports;
    165   1.7    joerg 	int i, port;
    166   1.7    joerg 	struct ahci_channel *achp;
    167   1.7    joerg 	struct ata_channel *chp;
    168   1.7    joerg 
    169   1.7    joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    170   1.7    joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    171   1.7    joerg 		if ((ahci_ports & (1 << i)) == 0)
    172   1.7    joerg 			continue;
    173   1.7    joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    174   1.7    joerg 			aprint_error("%s: more ports than announced\n",
    175   1.7    joerg 			    AHCINAME(sc));
    176   1.7    joerg 			break;
    177   1.7    joerg 		}
    178   1.7    joerg 		achp = &sc->sc_channels[i];
    179   1.7    joerg 		chp = &achp->ata_channel;
    180   1.7    joerg 
    181   1.7    joerg 		ahci_probe_drive(chp);
    182   1.7    joerg 	}
    183   1.7    joerg }
    184   1.7    joerg 
    185   1.7    joerg static void
    186   1.7    joerg ahci_setup_port(struct ahci_softc *sc, int i)
    187   1.7    joerg {
    188   1.7    joerg 	struct ahci_channel *achp;
    189   1.7    joerg 
    190   1.7    joerg 	achp = &sc->sc_channels[i];
    191   1.7    joerg 
    192   1.7    joerg 	AHCI_WRITE(sc, AHCI_P_CLB(i), achp->ahcic_bus_cmdh);
    193   1.7    joerg 	AHCI_WRITE(sc, AHCI_P_CLBU(i), 0);
    194   1.7    joerg 	AHCI_WRITE(sc, AHCI_P_FB(i), achp->ahcic_bus_rfis);
    195   1.7    joerg 	AHCI_WRITE(sc, AHCI_P_FBU(i), 0);
    196   1.7    joerg }
    197   1.7    joerg 
    198   1.7    joerg void
    199   1.7    joerg ahci_enable_intrs(struct ahci_softc *sc)
    200   1.7    joerg {
    201   1.7    joerg 
    202   1.7    joerg 	/* clear interrupts */
    203   1.7    joerg 	AHCI_WRITE(sc, AHCI_IS, AHCI_READ(sc, AHCI_IS));
    204   1.7    joerg 	/* enable interrupts */
    205   1.7    joerg 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    206   1.7    joerg }
    207   1.7    joerg 
    208   1.7    joerg void
    209   1.7    joerg ahci_attach(struct ahci_softc *sc)
    210   1.7    joerg {
    211   1.7    joerg 	u_int32_t ahci_cap, ahci_rev, ahci_ports;
    212   1.7    joerg 	int i, j, port;
    213   1.7    joerg 	struct ahci_channel *achp;
    214   1.7    joerg 	struct ata_channel *chp;
    215   1.7    joerg 	int error;
    216   1.7    joerg 	bus_dma_segment_t seg;
    217   1.7    joerg 	int rseg;
    218   1.7    joerg 	int dmasize;
    219   1.7    joerg 	void *cmdhp;
    220   1.7    joerg 	void *cmdtblp;
    221   1.7    joerg 
    222   1.7    joerg 	if (ahci_reset(sc) != 0)
    223   1.7    joerg 		return;
    224   1.1   bouyer 
    225   1.1   bouyer 	ahci_cap = AHCI_READ(sc, AHCI_CAP);
    226   1.1   bouyer 	sc->sc_atac.atac_nchannels = (ahci_cap & AHCI_CAP_NPMASK) + 1;
    227   1.1   bouyer 	sc->sc_ncmds = ((ahci_cap & AHCI_CAP_NCS) >> 8) + 1;
    228   1.1   bouyer 	ahci_rev = AHCI_READ(sc, AHCI_VS);
    229   1.1   bouyer 	aprint_normal("%s: AHCI revision ", AHCINAME(sc));
    230   1.1   bouyer 	switch(ahci_rev) {
    231   1.1   bouyer 	case AHCI_VS_10:
    232   1.1   bouyer 		aprint_normal("1.0");
    233   1.1   bouyer 		break;
    234   1.1   bouyer 	case AHCI_VS_11:
    235   1.1   bouyer 		aprint_normal("1.1");
    236   1.1   bouyer 		break;
    237  1.11  xtraeme 	case AHCI_VS_12:
    238  1.11  xtraeme 		aprint_normal("1.2");
    239  1.11  xtraeme 		break;
    240   1.1   bouyer 	default:
    241   1.1   bouyer 		aprint_normal("0x%x", ahci_rev);
    242   1.1   bouyer 		break;
    243   1.1   bouyer 	}
    244   1.1   bouyer 
    245   1.1   bouyer 	aprint_normal(", %d ports, %d command slots, features 0x%x\n",
    246   1.1   bouyer 	    sc->sc_atac.atac_nchannels, sc->sc_ncmds,
    247   1.1   bouyer 	    ahci_cap & ~(AHCI_CAP_NPMASK|AHCI_CAP_NCS));
    248   1.1   bouyer 	sc->sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DMA | ATAC_CAP_UDMA;
    249  1.12  xtraeme 	sc->sc_atac.atac_cap |= sc->sc_atac_capflags;
    250   1.1   bouyer 	sc->sc_atac.atac_pio_cap = 4;
    251   1.1   bouyer 	sc->sc_atac.atac_dma_cap = 2;
    252   1.1   bouyer 	sc->sc_atac.atac_udma_cap = 6;
    253   1.1   bouyer 	sc->sc_atac.atac_channels = sc->sc_chanarray;
    254   1.1   bouyer 	sc->sc_atac.atac_probe = ahci_probe_drive;
    255   1.1   bouyer 	sc->sc_atac.atac_bustype_ata = &ahci_ata_bustype;
    256   1.1   bouyer 	sc->sc_atac.atac_set_modes = ahci_setup_channel;
    257   1.8   bouyer #if NATAPIBUS > 0
    258   1.8   bouyer 	sc->sc_atac.atac_atapibus_attach = ahci_atapibus_attach;
    259   1.8   bouyer #endif
    260   1.1   bouyer 
    261   1.1   bouyer 	dmasize =
    262   1.1   bouyer 	    (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels;
    263   1.1   bouyer 	error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    264   1.1   bouyer 	    &seg, 1, &rseg, BUS_DMA_NOWAIT);
    265   1.1   bouyer 	if (error) {
    266   1.1   bouyer 		aprint_error("%s: unable to allocate command header memory"
    267   1.1   bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    268   1.1   bouyer 		return;
    269   1.1   bouyer 	}
    270   1.1   bouyer 	error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, dmasize,
    271   1.1   bouyer 	    &cmdhp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    272   1.1   bouyer 	if (error) {
    273   1.1   bouyer 		aprint_error("%s: unable to map command header memory"
    274   1.1   bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    275   1.1   bouyer 		return;
    276   1.1   bouyer 	}
    277   1.1   bouyer 	error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    278   1.1   bouyer 	    BUS_DMA_NOWAIT, &sc->sc_cmd_hdrd);
    279   1.1   bouyer 	if (error) {
    280   1.1   bouyer 		aprint_error("%s: unable to create command header map"
    281   1.1   bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    282   1.1   bouyer 		return;
    283   1.1   bouyer 	}
    284   1.1   bouyer 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cmd_hdrd,
    285   1.1   bouyer 	    cmdhp, dmasize, NULL, BUS_DMA_NOWAIT);
    286   1.1   bouyer 	if (error) {
    287   1.1   bouyer 		aprint_error("%s: unable to load command header map"
    288   1.1   bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    289   1.1   bouyer 		return;
    290   1.1   bouyer 	}
    291   1.1   bouyer 	sc->sc_cmd_hdr = cmdhp;
    292   1.1   bouyer 
    293   1.7    joerg 	ahci_enable_intrs(sc);
    294   1.1   bouyer 
    295   1.1   bouyer 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    296   1.1   bouyer 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    297   1.1   bouyer 		if ((ahci_ports & (1 << i)) == 0)
    298   1.1   bouyer 			continue;
    299   1.1   bouyer 		if (port >= sc->sc_atac.atac_nchannels) {
    300   1.1   bouyer 			aprint_error("%s: more ports than announced\n",
    301   1.1   bouyer 			    AHCINAME(sc));
    302   1.1   bouyer 			break;
    303   1.1   bouyer 		}
    304   1.1   bouyer 		achp = &sc->sc_channels[i];
    305   1.1   bouyer 		chp = (struct ata_channel *)achp;
    306   1.1   bouyer 		sc->sc_chanarray[i] = chp;
    307   1.1   bouyer 		chp->ch_channel = i;
    308   1.1   bouyer 		chp->ch_atac = &sc->sc_atac;
    309   1.1   bouyer 		chp->ch_queue = malloc(sizeof(struct ata_queue),
    310   1.1   bouyer 		    M_DEVBUF, M_NOWAIT);
    311   1.1   bouyer 		if (chp->ch_queue == NULL) {
    312   1.1   bouyer 			aprint_error("%s port %d: can't allocate memory for "
    313   1.1   bouyer 			    "command queue", AHCINAME(sc), i);
    314   1.1   bouyer 			break;
    315   1.1   bouyer 		}
    316   1.1   bouyer 		dmasize = AHCI_CMDTBL_SIZE * sc->sc_ncmds;
    317   1.1   bouyer 		error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    318   1.1   bouyer 		    &seg, 1, &rseg, BUS_DMA_NOWAIT);
    319   1.1   bouyer 		if (error) {
    320   1.1   bouyer 			aprint_error("%s: unable to allocate command table "
    321   1.1   bouyer 			    "memory, error=%d\n", AHCINAME(sc), error);
    322   1.1   bouyer 			break;
    323   1.1   bouyer 		}
    324   1.1   bouyer 		error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, dmasize,
    325   1.1   bouyer 		    &cmdtblp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    326   1.1   bouyer 		if (error) {
    327   1.1   bouyer 			aprint_error("%s: unable to map command table memory"
    328   1.1   bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    329   1.1   bouyer 			break;
    330   1.1   bouyer 		}
    331   1.1   bouyer 		error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    332   1.1   bouyer 		    BUS_DMA_NOWAIT, &achp->ahcic_cmd_tbld);
    333   1.1   bouyer 		if (error) {
    334   1.1   bouyer 			aprint_error("%s: unable to create command table map"
    335   1.1   bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    336   1.1   bouyer 			break;
    337   1.1   bouyer 		}
    338   1.1   bouyer 		error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_cmd_tbld,
    339   1.1   bouyer 		    cmdtblp, dmasize, NULL, BUS_DMA_NOWAIT);
    340   1.1   bouyer 		if (error) {
    341   1.1   bouyer 			aprint_error("%s: unable to load command table map"
    342   1.1   bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    343   1.1   bouyer 			break;
    344   1.1   bouyer 		}
    345   1.1   bouyer 		achp->ahcic_cmdh  = (struct ahci_cmd_header *)
    346   1.1   bouyer 		    ((char *)cmdhp + AHCI_CMDH_SIZE * port);
    347   1.1   bouyer 		achp->ahcic_bus_cmdh = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    348   1.1   bouyer 		    AHCI_CMDH_SIZE * port;
    349   1.1   bouyer 		achp->ahcic_rfis = (struct ahci_r_fis *)
    350   1.1   bouyer 		    ((char *)cmdhp +
    351   1.1   bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    352   1.1   bouyer 		     AHCI_RFIS_SIZE * port);
    353   1.1   bouyer 		achp->ahcic_bus_rfis = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    354   1.1   bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    355   1.1   bouyer 		     AHCI_RFIS_SIZE * port;
    356   1.1   bouyer 		AHCIDEBUG_PRINT(("port %d cmdh %p (0x%x) rfis %p (0x%x)\n", i,
    357   1.1   bouyer 		   achp->ahcic_cmdh, (u_int)achp->ahcic_bus_cmdh,
    358   1.1   bouyer 		   achp->ahcic_rfis, (u_int)achp->ahcic_bus_rfis),
    359   1.1   bouyer 		   DEBUG_PROBE);
    360   1.1   bouyer 
    361   1.1   bouyer 		for (j = 0; j < sc->sc_ncmds; j++) {
    362   1.1   bouyer 			achp->ahcic_cmd_tbl[j] = (struct ahci_cmd_tbl *)
    363   1.1   bouyer 			    ((char *)cmdtblp + AHCI_CMDTBL_SIZE * j);
    364   1.1   bouyer 			achp->ahcic_bus_cmd_tbl[j] =
    365   1.1   bouyer 			     achp->ahcic_cmd_tbld->dm_segs[0].ds_addr +
    366   1.1   bouyer 			     AHCI_CMDTBL_SIZE * j;
    367   1.1   bouyer 			achp->ahcic_cmdh[j].cmdh_cmdtba =
    368   1.1   bouyer 			    htole32(achp->ahcic_bus_cmd_tbl[j]);
    369   1.1   bouyer 			achp->ahcic_cmdh[j].cmdh_cmdtbau = htole32(0);
    370   1.1   bouyer 			AHCIDEBUG_PRINT(("port %d/%d tbl %p (0x%x)\n", i, j,
    371   1.1   bouyer 			    achp->ahcic_cmd_tbl[j],
    372   1.1   bouyer 			    (u_int)achp->ahcic_bus_cmd_tbl[j]), DEBUG_PROBE);
    373   1.1   bouyer 			/* The xfer DMA map */
    374   1.1   bouyer 			error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    375   1.1   bouyer 			    AHCI_NPRD, 0x400000 /* 4MB */, 0,
    376   1.1   bouyer 			    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    377   1.1   bouyer 			    &achp->ahcic_datad[j]);
    378   1.1   bouyer 			if (error) {
    379   1.1   bouyer 				aprint_error("%s: couldn't alloc xfer DMA map, "
    380   1.1   bouyer 				    "error=%d\n", AHCINAME(sc), error);
    381   1.1   bouyer 				goto end;
    382   1.1   bouyer 			}
    383   1.1   bouyer 		}
    384   1.7    joerg 		ahci_setup_port(sc, i);
    385   1.1   bouyer 		chp->ch_ndrive = 1;
    386   1.1   bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    387   1.1   bouyer 		    AHCI_P_SSTS(i), 1,  &achp->ahcic_sstatus) != 0) {
    388   1.1   bouyer 			aprint_error("%s: couldn't map channel %d "
    389   1.1   bouyer 			    "sata_status regs\n", AHCINAME(sc), i);
    390   1.1   bouyer 			break;
    391   1.1   bouyer 		}
    392   1.1   bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    393   1.1   bouyer 		    AHCI_P_SCTL(i), 1,  &achp->ahcic_scontrol) != 0) {
    394   1.1   bouyer 			aprint_error("%s: couldn't map channel %d "
    395   1.1   bouyer 			    "sata_control regs\n", AHCINAME(sc), i);
    396   1.1   bouyer 			break;
    397   1.1   bouyer 		}
    398   1.1   bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    399   1.1   bouyer 		    AHCI_P_SERR(i), 1,  &achp->ahcic_serror) != 0) {
    400   1.1   bouyer 			aprint_error("%s: couldn't map channel %d "
    401   1.1   bouyer 			    "sata_error regs\n", AHCINAME(sc), i);
    402   1.1   bouyer 			break;
    403   1.1   bouyer 		}
    404   1.1   bouyer 		ata_channel_attach(chp);
    405   1.1   bouyer 		port++;
    406   1.1   bouyer end:
    407   1.1   bouyer 		continue;
    408   1.1   bouyer 	}
    409   1.1   bouyer }
    410   1.1   bouyer 
    411   1.1   bouyer int
    412   1.1   bouyer ahci_intr(void *v)
    413   1.1   bouyer {
    414   1.1   bouyer 	struct ahci_softc *sc = v;
    415   1.1   bouyer 	u_int32_t is;
    416   1.1   bouyer 	int i, r = 0;
    417   1.1   bouyer 
    418   1.1   bouyer 	while ((is = AHCI_READ(sc, AHCI_IS))) {
    419   1.1   bouyer 		AHCIDEBUG_PRINT(("%s ahci_intr 0x%x\n", AHCINAME(sc), is),
    420   1.1   bouyer 		    DEBUG_INTR);
    421   1.1   bouyer 		r = 1;
    422   1.1   bouyer 		AHCI_WRITE(sc, AHCI_IS, is);
    423   1.1   bouyer 		for (i = 0; i < AHCI_MAX_PORTS; i++)
    424   1.1   bouyer 			if (is & (1 << i))
    425   1.1   bouyer 				ahci_intr_port(sc, &sc->sc_channels[i]);
    426   1.1   bouyer 	}
    427   1.1   bouyer 	return r;
    428   1.1   bouyer }
    429   1.1   bouyer 
    430   1.1   bouyer void
    431   1.1   bouyer ahci_intr_port(struct ahci_softc *sc, struct ahci_channel *achp)
    432   1.1   bouyer {
    433   1.1   bouyer 	u_int32_t is, tfd;
    434   1.1   bouyer 	struct ata_channel *chp = &achp->ata_channel;
    435   1.1   bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
    436   1.1   bouyer 	int slot;
    437   1.1   bouyer 
    438   1.1   bouyer 	is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    439   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), is);
    440   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_intr_port %s port %d is 0x%x CI 0x%x\n", AHCINAME(sc),
    441   1.1   bouyer 	    chp->ch_channel, is, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    442   1.1   bouyer 	    DEBUG_INTR);
    443   1.1   bouyer 
    444   1.1   bouyer 	if (is & (AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    445   1.1   bouyer 	    AHCI_P_IX_OFS | AHCI_P_IX_UFS)) {
    446   1.1   bouyer 		slot = (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))
    447   1.1   bouyer 			& AHCI_P_CMD_CCS_MASK) >> AHCI_P_CMD_CCS_SHIFT;
    448   1.1   bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    449   1.1   bouyer 			return;
    450   1.1   bouyer 		/* stop channel */
    451   1.5   bouyer 		ahci_channel_stop(sc, chp, 0);
    452   1.1   bouyer 		if (slot != 0) {
    453   1.1   bouyer 			printf("ahci_intr_port: slot %d\n", slot);
    454   1.1   bouyer 			panic("ahci_intr_port");
    455   1.1   bouyer 		}
    456   1.1   bouyer 		if (is & AHCI_P_IX_TFES) {
    457   1.1   bouyer 			tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    458   1.1   bouyer 			chp->ch_error =
    459   1.1   bouyer 			    (tfd & AHCI_P_TFD_ERR_MASK) >> AHCI_P_TFD_ERR_SHIFT;
    460   1.1   bouyer 			chp->ch_status = (tfd & 0xff);
    461   1.1   bouyer 		} else {
    462   1.1   bouyer 			/* emulate a CRC error */
    463   1.1   bouyer 			chp->ch_error = WDCE_CRC;
    464   1.1   bouyer 			chp->ch_status = WDCS_ERR;
    465   1.1   bouyer 		}
    466   1.1   bouyer 		xfer->c_intr(chp, xfer, is);
    467   1.5   bouyer 		/* if channel has not been restarted, do it now */
    468   1.5   bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
    469   1.5   bouyer 		    == 0)
    470   1.5   bouyer 			ahci_channel_start(sc, chp);
    471   1.1   bouyer 	} else {
    472   1.1   bouyer 		slot = 0; /* XXX */
    473   1.1   bouyer 		is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    474   1.1   bouyer 		AHCIDEBUG_PRINT(("ahci_intr_port port %d is 0x%x act 0x%x CI 0x%x\n",
    475   1.1   bouyer 		    chp->ch_channel, is, achp->ahcic_cmds_active,
    476   1.1   bouyer 		    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_INTR);
    477   1.1   bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    478   1.1   bouyer 			return;
    479   1.1   bouyer 		if ((AHCI_READ(sc, AHCI_P_CI(chp->ch_channel)) & (1 << slot))
    480   1.1   bouyer 		    == 0) {
    481   1.1   bouyer 			xfer->c_intr(chp, xfer, 0);
    482   1.1   bouyer 		}
    483   1.1   bouyer 	}
    484   1.1   bouyer }
    485   1.1   bouyer 
    486   1.1   bouyer void
    487   1.1   bouyer ahci_reset_drive(struct ata_drive_datas *drvp, int flags)
    488   1.1   bouyer {
    489   1.1   bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    490   1.1   bouyer 	ata_reset_channel(chp, flags);
    491   1.1   bouyer 	return;
    492   1.1   bouyer }
    493   1.1   bouyer 
    494   1.1   bouyer void
    495   1.1   bouyer ahci_reset_channel(struct ata_channel *chp, int flags)
    496   1.1   bouyer {
    497   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    498   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    499   1.1   bouyer 
    500   1.5   bouyer 	ahci_channel_stop(sc, chp, flags);
    501   1.1   bouyer 	if (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    502   1.1   bouyer 	    achp->ahcic_sstatus) != SStatus_DET_DEV) {
    503   1.1   bouyer 		printf("%s: port reset failed\n", AHCINAME(sc));
    504   1.1   bouyer 		/* XXX and then ? */
    505   1.1   bouyer 	}
    506   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel),
    507   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_SERR(chp->ch_channel)));
    508   1.1   bouyer 	if (chp->ch_queue->active_xfer) {
    509   1.1   bouyer 		chp->ch_queue->active_xfer->c_kill_xfer(chp,
    510   1.1   bouyer 		    chp->ch_queue->active_xfer, KILL_RESET);
    511   1.1   bouyer 	}
    512   1.1   bouyer 	ahci_channel_start(sc, chp);
    513   1.8   bouyer #if 0
    514   1.8   bouyer 	/* Wait 15s for device to host FIS to arrive. */
    515   1.8   bouyer 	for (i = 0; i <1500; i++) {
    516   1.8   bouyer 		if (AHCI_READ(sc, AHCI_P_IS(chp->ch_channel)) & AHCI_P_IX_DHRS)
    517   1.8   bouyer 			break;
    518   1.8   bouyer 		if (flags & AT_WAIT)
    519   1.8   bouyer 			tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    520   1.8   bouyer 		else
    521   1.8   bouyer 			delay (10000);
    522   1.8   bouyer 	}
    523   1.8   bouyer 	if (i == 1500)
    524   1.8   bouyer 		aprint_error("%s port %d: D2H FIS never arrived\n", AHCINAME(sc));
    525   1.8   bouyer #endif
    526   1.8   bouyer 	/* clear port interrupt register */
    527   1.8   bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    528   1.8   bouyer 
    529   1.1   bouyer 	return;
    530   1.1   bouyer }
    531   1.1   bouyer 
    532   1.1   bouyer int
    533   1.1   bouyer ahci_ata_addref(struct ata_drive_datas *drvp)
    534   1.1   bouyer {
    535   1.1   bouyer 	return 0;
    536   1.1   bouyer }
    537   1.1   bouyer 
    538   1.1   bouyer void
    539   1.1   bouyer ahci_ata_delref(struct ata_drive_datas *drvp)
    540   1.1   bouyer {
    541   1.1   bouyer 	return;
    542   1.1   bouyer }
    543   1.1   bouyer 
    544   1.1   bouyer void
    545   1.1   bouyer ahci_killpending(struct ata_drive_datas *drvp)
    546   1.1   bouyer {
    547   1.1   bouyer 	return;
    548   1.1   bouyer }
    549   1.1   bouyer 
    550   1.1   bouyer void
    551   1.1   bouyer ahci_probe_drive(struct ata_channel *chp)
    552   1.1   bouyer {
    553   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    554   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    555   1.1   bouyer 	int i, s;
    556   1.1   bouyer 	u_int32_t sig;
    557   1.1   bouyer 
    558   1.1   bouyer 	/* XXX This should be done by other code. */
    559   1.1   bouyer 	for (i = 0; i < chp->ch_ndrive; i++) {
    560   1.1   bouyer 		chp->ch_drive[i].chnl_softc = chp;
    561   1.1   bouyer 		chp->ch_drive[i].drive = i;
    562   1.1   bouyer 	}
    563   1.1   bouyer 
    564   1.1   bouyer 	/* bring interface up, power up and spin up device */
    565   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
    566   1.1   bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_POD | AHCI_P_CMD_SUD);
    567   1.1   bouyer 	/* reset the PHY and bring online */
    568   1.1   bouyer 	switch (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    569   1.1   bouyer 	    achp->ahcic_sstatus)) {
    570   1.1   bouyer 	case SStatus_DET_DEV:
    571   1.1   bouyer 		AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel),
    572   1.1   bouyer 		    AHCI_READ(sc, AHCI_P_SERR(chp->ch_channel)));
    573   1.8   bouyer #if 0
    574   1.8   bouyer 		/* wait 15s for d2h FIS */
    575   1.8   bouyer 		for (i = 0; i <1500; i++) {
    576   1.8   bouyer 			if (AHCI_READ(sc, AHCI_P_IS(chp->ch_channel))
    577   1.8   bouyer 			    & AHCI_P_IX_DHRS)
    578   1.8   bouyer 				break;
    579   1.8   bouyer 			tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    580   1.8   bouyer 		}
    581   1.8   bouyer 		if (i == 1500)
    582   1.8   bouyer 			aprint_error("%s: D2H FIS never arrived\n",
    583   1.8   bouyer 			    AHCINAME(sc));
    584   1.8   bouyer #endif
    585   1.8   bouyer 
    586   1.1   bouyer 		sig = AHCI_READ(sc, AHCI_P_SIG(chp->ch_channel));
    587   1.1   bouyer 		AHCIDEBUG_PRINT(("%s: port %d: sig=0x%x CMD=0x%x\n",
    588   1.1   bouyer 		    AHCINAME(sc), chp->ch_channel, sig,
    589   1.1   bouyer 		    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))), DEBUG_PROBE);
    590   1.1   bouyer 		/*
    591   1.1   bouyer 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    592   1.1   bouyer 		 * cases we get wrong values here, so ignore it.
    593   1.1   bouyer 		 */
    594   1.1   bouyer 		s = splbio();
    595   1.3   bouyer 		if ((sig & 0xffff0000) == 0xeb140000) {
    596   1.8   bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    597   1.3   bouyer 		} else
    598   1.1   bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    599   1.1   bouyer 		splx(s);
    600   1.1   bouyer 		/* enable interrupts */
    601   1.1   bouyer 		AHCI_WRITE(sc, AHCI_P_IE(chp->ch_channel),
    602   1.1   bouyer 		    AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    603   1.1   bouyer 		    AHCI_P_IX_OFS | AHCI_P_IX_DPS | AHCI_P_IX_UFS |
    604   1.1   bouyer 		    AHCI_P_IX_DHRS);
    605   1.1   bouyer 		/* and start operations */
    606   1.1   bouyer 		ahci_channel_start(sc, chp);
    607   1.1   bouyer 		break;
    608   1.1   bouyer 
    609   1.1   bouyer 	default:
    610   1.1   bouyer 		break;
    611   1.1   bouyer 	}
    612   1.1   bouyer }
    613   1.1   bouyer 
    614   1.1   bouyer void
    615   1.1   bouyer ahci_setup_channel(struct ata_channel *chp)
    616   1.1   bouyer {
    617   1.1   bouyer 	return;
    618   1.1   bouyer }
    619   1.1   bouyer 
    620   1.1   bouyer int
    621   1.1   bouyer ahci_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
    622   1.1   bouyer {
    623   1.1   bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    624   1.1   bouyer 	struct ata_xfer *xfer;
    625   1.1   bouyer 	int ret;
    626   1.1   bouyer 	int s;
    627   1.1   bouyer 
    628   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    629   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_exec_command port %d CI 0x%x\n",
    630   1.1   bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    631   1.1   bouyer 	    DEBUG_XFERS);
    632   1.1   bouyer 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
    633   1.1   bouyer 	    ATAXF_NOSLEEP);
    634   1.1   bouyer 	if (xfer == NULL) {
    635   1.1   bouyer 		return ATACMD_TRY_AGAIN;
    636   1.1   bouyer 	}
    637   1.1   bouyer 	if (ata_c->flags & AT_POLL)
    638   1.1   bouyer 		xfer->c_flags |= C_POLL;
    639   1.1   bouyer 	if (ata_c->flags & AT_WAIT)
    640   1.1   bouyer 		xfer->c_flags |= C_WAIT;
    641   1.1   bouyer 	xfer->c_drive = drvp->drive;
    642   1.1   bouyer 	xfer->c_databuf = ata_c->data;
    643   1.1   bouyer 	xfer->c_bcount = ata_c->bcount;
    644   1.1   bouyer 	xfer->c_cmd = ata_c;
    645   1.1   bouyer 	xfer->c_start = ahci_cmd_start;
    646   1.1   bouyer 	xfer->c_intr = ahci_cmd_complete;
    647   1.1   bouyer 	xfer->c_kill_xfer = ahci_cmd_kill_xfer;
    648   1.1   bouyer 	s = splbio();
    649   1.1   bouyer 	ata_exec_xfer(chp, xfer);
    650   1.1   bouyer #ifdef DIAGNOSTIC
    651   1.1   bouyer 	if ((ata_c->flags & AT_POLL) != 0 &&
    652   1.1   bouyer 	    (ata_c->flags & AT_DONE) == 0)
    653   1.1   bouyer 		panic("ahci_exec_command: polled command not done");
    654   1.1   bouyer #endif
    655   1.1   bouyer 	if (ata_c->flags & AT_DONE) {
    656   1.1   bouyer 		ret = ATACMD_COMPLETE;
    657   1.1   bouyer 	} else {
    658   1.1   bouyer 		if (ata_c->flags & AT_WAIT) {
    659   1.1   bouyer 			while ((ata_c->flags & AT_DONE) == 0) {
    660   1.1   bouyer 				tsleep(ata_c, PRIBIO, "ahcicmd", 0);
    661   1.1   bouyer 			}
    662   1.1   bouyer 			ret = ATACMD_COMPLETE;
    663   1.1   bouyer 		} else {
    664   1.1   bouyer 			ret = ATACMD_QUEUED;
    665   1.1   bouyer 		}
    666   1.1   bouyer 	}
    667   1.1   bouyer 	splx(s);
    668   1.1   bouyer 	return ret;
    669   1.1   bouyer }
    670   1.1   bouyer 
    671   1.1   bouyer void
    672   1.1   bouyer ahci_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
    673   1.1   bouyer {
    674   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    675   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    676   1.1   bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    677   1.1   bouyer 	int slot = 0 /* XXX slot */;
    678   1.1   bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    679   1.1   bouyer 	struct ahci_cmd_header *cmd_h;
    680   1.1   bouyer 	u_int8_t *fis;
    681   1.1   bouyer 	int i;
    682   1.1   bouyer 	int channel = chp->ch_channel;
    683   1.1   bouyer 
    684   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_start CI 0x%x\n",
    685   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    686   1.1   bouyer 
    687   1.1   bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    688   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    689   1.1   bouyer 	      cmd_tbl), DEBUG_XFERS);
    690   1.1   bouyer 	fis = cmd_tbl->cmdt_cfis;
    691   1.1   bouyer 
    692   1.1   bouyer 	fis[0] = 0x27;  /* host to device */
    693   1.1   bouyer 	fis[1] = 0x80;  /* command FIS */
    694   1.1   bouyer 	fis[2] = ata_c->r_command;
    695   1.1   bouyer 	fis[3] = ata_c->r_features;
    696   1.1   bouyer 	fis[4] = ata_c->r_sector;
    697   1.1   bouyer 	fis[5] = ata_c->r_cyl & 0xff;
    698   1.1   bouyer 	fis[6] = (ata_c->r_cyl >> 8) & 0xff;
    699   1.1   bouyer 	fis[7] = ata_c->r_head & 0x0f;
    700   1.1   bouyer 	fis[8] = 0;
    701   1.1   bouyer 	fis[9] = 0;
    702   1.1   bouyer 	fis[10] = 0;
    703   1.1   bouyer 	fis[11] = 0;
    704   1.1   bouyer 	fis[12] = ata_c->r_count;
    705   1.1   bouyer 	fis[13] = 0;
    706   1.1   bouyer 	fis[14] = 0;
    707   1.1   bouyer 	fis[15] = WDCTL_4BIT;
    708   1.1   bouyer 	fis[16] = 0;
    709   1.1   bouyer 	fis[17] = 0;
    710   1.1   bouyer 	fis[18] = 0;
    711   1.1   bouyer 	fis[19] = 0;
    712   1.1   bouyer 
    713   1.1   bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    714   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    715   1.1   bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    716   1.1   bouyer 	if (ahci_dma_setup(chp, slot,
    717   1.1   bouyer 	    (ata_c->flags & (AT_READ|AT_WRITE)) ? ata_c->data : NULL,
    718   1.1   bouyer 	    ata_c->bcount,
    719   1.1   bouyer 	    (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    720   1.1   bouyer 		ata_c->flags |= AT_DF;
    721   1.1   bouyer 		ahci_cmd_complete(chp, xfer, slot);
    722   1.1   bouyer 		return;
    723   1.1   bouyer 	}
    724   1.1   bouyer 	cmd_h->cmdh_flags = htole16(
    725   1.1   bouyer 	    ((ata_c->flags & AT_WRITE) ? AHCI_CMDH_F_WR : 0) |
    726   1.1   bouyer 	    20 /* fis lenght */ / 4);
    727   1.1   bouyer 	cmd_h->cmdh_prdbc = 0;
    728   1.1   bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
    729   1.1   bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    730   1.1   bouyer 
    731   1.1   bouyer 	if (ata_c->flags & AT_POLL) {
    732   1.1   bouyer 		/* polled command, disable interrupts */
    733   1.1   bouyer 		AHCI_WRITE(sc, AHCI_GHC,
    734   1.1   bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
    735   1.1   bouyer 	}
    736   1.1   bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
    737   1.5   bouyer 	chp->ch_status = 0;
    738   1.1   bouyer 	/* start command */
    739   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
    740   1.1   bouyer 	/* and says we started this command */
    741   1.1   bouyer 	achp->ahcic_cmds_active |= 1 << slot;
    742   1.1   bouyer 
    743   1.1   bouyer 	if ((ata_c->flags & AT_POLL) == 0) {
    744   1.1   bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
    745   1.1   bouyer 		callout_reset(&chp->ch_callout, mstohz(ata_c->timeout),
    746   1.1   bouyer 		    ahci_timeout, chp);
    747   1.1   bouyer 		return;
    748   1.1   bouyer 	}
    749   1.1   bouyer 	/*
    750   1.1   bouyer 	 * Polled command.
    751   1.1   bouyer 	 */
    752   1.1   bouyer 	for (i = 0; i < ata_c->timeout / 10; i++) {
    753   1.1   bouyer 		if (ata_c->flags & AT_DONE)
    754   1.1   bouyer 			break;
    755   1.1   bouyer 		ahci_intr_port(sc, achp);
    756   1.1   bouyer 		if (ata_c->flags & AT_WAIT)
    757   1.1   bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
    758   1.1   bouyer 		else
    759   1.1   bouyer 			delay(10000);
    760   1.1   bouyer 	}
    761   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
    762   1.1   bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
    763   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
    764   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
    765   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
    766   1.1   bouyer 	    DEBUG_XFERS);
    767   1.1   bouyer 	if ((ata_c->flags & AT_DONE) == 0) {
    768   1.1   bouyer 		ata_c->flags |= AT_TIMEOU;
    769   1.1   bouyer 		ahci_cmd_complete(chp, xfer, slot);
    770   1.1   bouyer 	}
    771   1.1   bouyer 	/* reenable interrupts */
    772   1.1   bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    773   1.1   bouyer }
    774   1.1   bouyer 
    775   1.1   bouyer void
    776   1.1   bouyer ahci_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
    777   1.1   bouyer {
    778   1.1   bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    779   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_kill_xfer channel %d\n", chp->ch_channel),
    780   1.1   bouyer 	    DEBUG_FUNCS);
    781   1.1   bouyer 
    782   1.1   bouyer 	switch (reason) {
    783   1.1   bouyer 	case KILL_GONE:
    784   1.1   bouyer 		ata_c->flags |= AT_GONE;
    785   1.1   bouyer 		break;
    786   1.1   bouyer 	case KILL_RESET:
    787   1.1   bouyer 		ata_c->flags |= AT_RESET;
    788   1.1   bouyer 		break;
    789   1.1   bouyer 	default:
    790   1.1   bouyer 		printf("ahci_cmd_kill_xfer: unknown reason %d\n", reason);
    791   1.1   bouyer 		panic("ahci_cmd_kill_xfer");
    792   1.1   bouyer 	}
    793   1.1   bouyer 	ahci_cmd_done(chp, xfer, 0 /* XXX slot */);
    794   1.1   bouyer }
    795   1.1   bouyer 
    796   1.1   bouyer int
    797   1.1   bouyer ahci_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
    798   1.1   bouyer {
    799   1.1   bouyer 	int slot = 0; /* XXX slot */
    800   1.1   bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    801   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    802   1.1   bouyer 
    803   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_complete channel %d CMD 0x%x CI 0x%x\n",
    804   1.1   bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)),
    805   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    806   1.1   bouyer 	    DEBUG_FUNCS);
    807   1.1   bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    808   1.1   bouyer 	if (xfer->c_flags & C_TIMEOU) {
    809   1.1   bouyer 		ata_c->flags |= AT_TIMEOU;
    810   1.1   bouyer 	} else
    811   1.1   bouyer 		callout_stop(&chp->ch_callout);
    812   1.1   bouyer 
    813   1.1   bouyer 	chp->ch_queue->active_xfer = NULL;
    814   1.1   bouyer 
    815   1.1   bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
    816   1.1   bouyer 		ahci_cmd_kill_xfer(chp, xfer, KILL_GONE);
    817   1.1   bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
    818   1.1   bouyer 		wakeup(&chp->ch_queue->active_xfer);
    819   1.1   bouyer 		return 0;
    820   1.1   bouyer 	}
    821   1.1   bouyer 	if (is) {
    822   1.1   bouyer 		ata_c->r_head = 0;
    823   1.1   bouyer 		ata_c->r_count = 0;
    824   1.1   bouyer 		ata_c->r_sector = 0;
    825   1.1   bouyer 		ata_c->r_cyl = 0;
    826   1.1   bouyer 		if (chp->ch_status & WDCS_BSY) {
    827   1.1   bouyer 			ata_c->flags |= AT_TIMEOU;
    828   1.1   bouyer 		} else if (chp->ch_status & WDCS_ERR) {
    829   1.1   bouyer 			ata_c->r_error = chp->ch_error;
    830   1.1   bouyer 			ata_c->flags |= AT_ERROR;
    831   1.1   bouyer 		}
    832   1.1   bouyer 	}
    833   1.1   bouyer 	ahci_cmd_done(chp, xfer, slot);
    834   1.1   bouyer 	return 0;
    835   1.1   bouyer }
    836   1.1   bouyer 
    837   1.1   bouyer void
    838   1.1   bouyer ahci_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
    839   1.1   bouyer {
    840   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    841   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    842   1.1   bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    843   1.1   bouyer 
    844   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_done channel %d\n", chp->ch_channel),
    845   1.1   bouyer 	    DEBUG_FUNCS);
    846   1.1   bouyer 
    847   1.1   bouyer 	/* this comamnd is not active any more */
    848   1.1   bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
    849   1.1   bouyer 
    850   1.1   bouyer 	if (ata_c->flags & (AT_READ|AT_WRITE)) {
    851   1.1   bouyer 		bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
    852   1.1   bouyer 		    achp->ahcic_datad[slot]->dm_mapsize,
    853   1.1   bouyer 		    (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
    854   1.1   bouyer 		    BUS_DMASYNC_POSTWRITE);
    855   1.1   bouyer 		bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
    856   1.1   bouyer 	}
    857   1.1   bouyer 
    858   1.2     fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
    859   1.2     fvdl 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    860   1.2     fvdl 
    861   1.1   bouyer 	ata_c->flags |= AT_DONE;
    862   1.1   bouyer 	if (achp->ahcic_cmdh[slot].cmdh_prdbc)
    863   1.1   bouyer 		ata_c->flags |= AT_XFDONE;
    864   1.1   bouyer 
    865   1.1   bouyer 	ata_free_xfer(chp, xfer);
    866   1.1   bouyer 	if (ata_c->flags & AT_WAIT)
    867   1.1   bouyer 		wakeup(ata_c);
    868   1.1   bouyer 	else if (ata_c->callback)
    869   1.1   bouyer 		ata_c->callback(ata_c->callback_arg);
    870   1.1   bouyer 	atastart(chp);
    871   1.1   bouyer 	return;
    872   1.1   bouyer }
    873   1.1   bouyer 
    874   1.1   bouyer int
    875   1.1   bouyer ahci_ata_bio(struct ata_drive_datas *drvp, struct ata_bio *ata_bio)
    876   1.1   bouyer {
    877   1.1   bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    878   1.1   bouyer 	struct ata_xfer *xfer;
    879   1.1   bouyer 
    880   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    881   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_ata_bio port %d CI 0x%x\n",
    882   1.1   bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    883   1.1   bouyer 	    DEBUG_XFERS);
    884   1.1   bouyer 	xfer = ata_get_xfer(ATAXF_NOSLEEP);
    885   1.1   bouyer 	if (xfer == NULL) {
    886   1.1   bouyer 		return ATACMD_TRY_AGAIN;
    887   1.1   bouyer 	}
    888   1.1   bouyer 	if (ata_bio->flags & ATA_POLL)
    889   1.1   bouyer 		xfer->c_flags |= C_POLL;
    890   1.1   bouyer 	xfer->c_drive = drvp->drive;
    891   1.1   bouyer 	xfer->c_cmd = ata_bio;
    892   1.1   bouyer 	xfer->c_databuf = ata_bio->databuf;
    893   1.1   bouyer 	xfer->c_bcount = ata_bio->bcount;
    894   1.1   bouyer 	xfer->c_start = ahci_bio_start;
    895   1.1   bouyer 	xfer->c_intr = ahci_bio_complete;
    896   1.1   bouyer 	xfer->c_kill_xfer = ahci_bio_kill_xfer;
    897   1.1   bouyer 	ata_exec_xfer(chp, xfer);
    898   1.1   bouyer 	return (ata_bio->flags & ATA_ITSDONE) ? ATACMD_COMPLETE : ATACMD_QUEUED;
    899   1.1   bouyer }
    900   1.1   bouyer 
    901   1.1   bouyer void
    902   1.1   bouyer ahci_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
    903   1.1   bouyer {
    904   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    905   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    906   1.1   bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
    907   1.1   bouyer 	int slot = 0 /* XXX slot */;
    908   1.1   bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    909   1.1   bouyer 	struct ahci_cmd_header *cmd_h;
    910   1.1   bouyer 	u_int8_t *fis;
    911   1.1   bouyer 	int i, nblks;
    912   1.1   bouyer 	int channel = chp->ch_channel;
    913   1.1   bouyer 
    914   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_bio_start CI 0x%x\n",
    915   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    916   1.1   bouyer 
    917   1.1   bouyer 	nblks = xfer->c_bcount / ata_bio->lp->d_secsize;
    918   1.1   bouyer 
    919   1.1   bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    920   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    921   1.1   bouyer 	      cmd_tbl), DEBUG_XFERS);
    922   1.1   bouyer 	fis = cmd_tbl->cmdt_cfis;
    923   1.1   bouyer 
    924   1.1   bouyer 	fis[0] = 0x27;  /* host to device */
    925   1.1   bouyer 	fis[1] = 0x80;  /* command FIS */
    926   1.1   bouyer 	if (ata_bio->flags & ATA_LBA48) {
    927   1.1   bouyer 		fis[2] = (ata_bio->flags & ATA_READ) ?
    928   1.1   bouyer 		    WDCC_READDMA_EXT : WDCC_WRITEDMA_EXT;
    929   1.1   bouyer 	} else {
    930   1.1   bouyer 		fis[2] =
    931   1.1   bouyer 		    (ata_bio->flags & ATA_READ) ? WDCC_READDMA : WDCC_WRITEDMA;
    932   1.1   bouyer 	}
    933   1.1   bouyer 	fis[3] = 0; /* features */
    934   1.1   bouyer 	fis[4] = ata_bio->blkno & 0xff;
    935   1.1   bouyer 	fis[5] = (ata_bio->blkno >> 8) & 0xff;
    936   1.1   bouyer 	fis[6] = (ata_bio->blkno >> 16) & 0xff;
    937   1.1   bouyer 	if (ata_bio->flags & ATA_LBA48) {
    938   1.1   bouyer 		fis[7] = WDSD_LBA;
    939   1.1   bouyer 		fis[8] = (ata_bio->blkno >> 24) & 0xff;
    940   1.1   bouyer 		fis[9] = (ata_bio->blkno >> 32) & 0xff;
    941   1.1   bouyer 		fis[10] = (ata_bio->blkno >> 40) & 0xff;
    942   1.1   bouyer 	} else {
    943   1.1   bouyer 		fis[7] = ((ata_bio->blkno >> 24) & 0x0f) | WDSD_LBA;
    944   1.1   bouyer 		fis[8] = 0;
    945   1.1   bouyer 		fis[9] = 0;
    946   1.1   bouyer 		fis[10] = 0;
    947   1.1   bouyer 	}
    948   1.1   bouyer 	fis[11] = 0; /* ext features */
    949   1.1   bouyer 	fis[12] = nblks & 0xff;
    950   1.1   bouyer 	fis[13] = (ata_bio->flags & ATA_LBA48) ?
    951   1.1   bouyer 	    ((nblks >> 8) & 0xff) : 0;
    952   1.1   bouyer 	fis[14] = 0;
    953   1.1   bouyer 	fis[15] = WDCTL_4BIT;
    954   1.1   bouyer 	fis[16] = 0;
    955   1.1   bouyer 	fis[17] = 0;
    956   1.1   bouyer 	fis[18] = 0;
    957   1.1   bouyer 	fis[19] = 0;
    958   1.1   bouyer 
    959   1.1   bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    960   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    961   1.1   bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    962   1.1   bouyer 	if (ahci_dma_setup(chp, slot, ata_bio->databuf, ata_bio->bcount,
    963   1.1   bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    964   1.1   bouyer 		ata_bio->error = ERR_DMA;
    965   1.1   bouyer 		ata_bio->r_error = 0;
    966   1.1   bouyer 		ahci_bio_complete(chp, xfer, slot);
    967   1.1   bouyer 		return;
    968   1.1   bouyer 	}
    969   1.1   bouyer 	cmd_h->cmdh_flags = htole16(
    970   1.1   bouyer 	    ((ata_bio->flags & ATA_READ) ? 0 :  AHCI_CMDH_F_WR) |
    971   1.1   bouyer 	    20 /* fis lenght */ / 4);
    972   1.1   bouyer 	cmd_h->cmdh_prdbc = 0;
    973   1.2     fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
    974   1.2     fvdl 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    975   1.1   bouyer 
    976   1.1   bouyer 	if (xfer->c_flags & C_POLL) {
    977   1.1   bouyer 		/* polled command, disable interrupts */
    978   1.1   bouyer 		AHCI_WRITE(sc, AHCI_GHC,
    979   1.1   bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
    980   1.1   bouyer 	}
    981   1.1   bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
    982   1.5   bouyer 	chp->ch_status = 0;
    983   1.1   bouyer 	/* start command */
    984   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
    985   1.1   bouyer 	/* and says we started this command */
    986   1.1   bouyer 	achp->ahcic_cmds_active |= 1 << slot;
    987   1.1   bouyer 
    988   1.1   bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
    989   1.1   bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
    990   1.1   bouyer 		callout_reset(&chp->ch_callout, mstohz(ATA_DELAY),
    991   1.1   bouyer 		    ahci_timeout, chp);
    992   1.1   bouyer 		return;
    993   1.1   bouyer 	}
    994   1.1   bouyer 	/*
    995   1.1   bouyer 	 * Polled command.
    996   1.1   bouyer 	 */
    997   1.1   bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
    998   1.1   bouyer 		if (ata_bio->flags & ATA_ITSDONE)
    999   1.1   bouyer 			break;
   1000   1.1   bouyer 		ahci_intr_port(sc, achp);
   1001   1.1   bouyer 		if (ata_bio->flags & ATA_NOSLEEP)
   1002   1.1   bouyer 			delay(10000);
   1003   1.1   bouyer 		else
   1004   1.1   bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
   1005   1.1   bouyer 	}
   1006   1.1   bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
   1007   1.1   bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
   1008   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
   1009   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
   1010   1.1   bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
   1011   1.1   bouyer 	    DEBUG_XFERS);
   1012   1.1   bouyer 	if ((ata_bio->flags & ATA_ITSDONE) == 0) {
   1013   1.1   bouyer 		ata_bio->error = TIMEOUT;
   1014   1.1   bouyer 		ahci_bio_complete(chp, xfer, slot);
   1015   1.1   bouyer 	}
   1016   1.1   bouyer 	/* reenable interrupts */
   1017   1.1   bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
   1018   1.1   bouyer }
   1019   1.1   bouyer 
   1020   1.1   bouyer void
   1021   1.1   bouyer ahci_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1022   1.1   bouyer {
   1023   1.1   bouyer 	int slot = 0;  /* XXX slot */
   1024   1.1   bouyer 	int drive = xfer->c_drive;
   1025   1.1   bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
   1026   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1027   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_bio_kill_xfer channel %d\n", chp->ch_channel),
   1028   1.1   bouyer 	    DEBUG_FUNCS);
   1029   1.1   bouyer 
   1030   1.1   bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1031   1.1   bouyer 	ata_free_xfer(chp, xfer);
   1032   1.1   bouyer 	ata_bio->flags |= ATA_ITSDONE;
   1033   1.1   bouyer 	switch (reason) {
   1034   1.1   bouyer 	case KILL_GONE:
   1035   1.1   bouyer 		ata_bio->error = ERR_NODEV;
   1036   1.1   bouyer 		break;
   1037   1.1   bouyer 	case KILL_RESET:
   1038   1.1   bouyer 		ata_bio->error = ERR_RESET;
   1039   1.1   bouyer 		break;
   1040   1.1   bouyer 	default:
   1041   1.1   bouyer 		printf("ahci_bio_kill_xfer: unknown reason %d\n", reason);
   1042   1.1   bouyer 		panic("ahci_bio_kill_xfer");
   1043   1.1   bouyer 	}
   1044   1.1   bouyer 	ata_bio->r_error = WDCE_ABRT;
   1045   1.1   bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1046   1.1   bouyer }
   1047   1.1   bouyer 
   1048   1.1   bouyer int
   1049   1.1   bouyer ahci_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
   1050   1.1   bouyer {
   1051   1.1   bouyer 	int slot = 0; /* XXX slot */
   1052   1.1   bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
   1053   1.1   bouyer 	int drive = xfer->c_drive;
   1054   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1055   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1056   1.1   bouyer 
   1057   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete channel %d\n", chp->ch_channel),
   1058   1.1   bouyer 	    DEBUG_FUNCS);
   1059   1.1   bouyer 
   1060   1.1   bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1061   1.1   bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1062   1.5   bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1063   1.5   bouyer 		ata_bio->error = TIMEOUT;
   1064   1.5   bouyer 	} else {
   1065   1.5   bouyer 		callout_stop(&chp->ch_callout);
   1066   1.5   bouyer 		ata_bio->error = 0;
   1067   1.5   bouyer 	}
   1068   1.1   bouyer 
   1069   1.1   bouyer 	chp->ch_queue->active_xfer = NULL;
   1070   1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1071   1.1   bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1072   1.1   bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
   1073   1.1   bouyer 	    BUS_DMASYNC_POSTWRITE);
   1074   1.1   bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1075   1.1   bouyer 
   1076   1.1   bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
   1077   1.1   bouyer 		ahci_bio_kill_xfer(chp, xfer, KILL_GONE);
   1078   1.1   bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1079   1.1   bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1080   1.1   bouyer 		return 0;
   1081   1.1   bouyer 	}
   1082   1.1   bouyer 	ata_free_xfer(chp, xfer);
   1083   1.1   bouyer 	ata_bio->flags |= ATA_ITSDONE;
   1084   1.1   bouyer 	if (chp->ch_status & WDCS_DWF) {
   1085   1.1   bouyer 		ata_bio->error = ERR_DF;
   1086   1.1   bouyer 	} else if (chp->ch_status & WDCS_ERR) {
   1087   1.1   bouyer 		ata_bio->error = ERROR;
   1088   1.1   bouyer 		ata_bio->r_error = chp->ch_error;
   1089   1.1   bouyer 	} else if (chp->ch_status & WDCS_CORR)
   1090   1.1   bouyer 		ata_bio->flags |= ATA_CORR;
   1091   1.1   bouyer 
   1092   1.1   bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1093   1.1   bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1094   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete bcount %ld",
   1095   1.1   bouyer 	    ata_bio->bcount), DEBUG_XFERS);
   1096   1.1   bouyer 	ata_bio->bcount -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1097   1.1   bouyer 	AHCIDEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
   1098   1.1   bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1099   1.1   bouyer 	atastart(chp);
   1100   1.1   bouyer 	return 0;
   1101   1.1   bouyer }
   1102   1.1   bouyer 
   1103   1.1   bouyer void
   1104   1.5   bouyer ahci_channel_stop(struct ahci_softc *sc, struct ata_channel *chp, int flags)
   1105   1.5   bouyer {
   1106   1.5   bouyer 	int i;
   1107   1.5   bouyer 	/* stop channel */
   1108   1.5   bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1109   1.5   bouyer 	    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & ~AHCI_P_CMD_ST);
   1110   1.5   bouyer 	/* wait 1s for channel to stop */
   1111   1.5   bouyer 	for (i = 0; i <100; i++) {
   1112   1.5   bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
   1113   1.5   bouyer 		    == 0)
   1114   1.5   bouyer 			break;
   1115   1.5   bouyer 		if (flags & AT_WAIT)
   1116   1.5   bouyer 			tsleep(&sc, PRIBIO, "ahcirst", mstohz(10));
   1117   1.5   bouyer 		else
   1118   1.5   bouyer 			delay(10000);
   1119   1.5   bouyer 	}
   1120   1.5   bouyer 	if (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR) {
   1121   1.5   bouyer 		printf("%s: channel wouldn't stop\n", AHCINAME(sc));
   1122   1.5   bouyer 		/* XXX controller reset ? */
   1123   1.5   bouyer 		return;
   1124   1.5   bouyer 	}
   1125   1.5   bouyer }
   1126   1.5   bouyer 
   1127   1.5   bouyer void
   1128   1.1   bouyer ahci_channel_start(struct ahci_softc *sc, struct ata_channel *chp)
   1129   1.1   bouyer {
   1130   1.1   bouyer 	/* clear error */
   1131   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel), 0);
   1132   1.1   bouyer 
   1133   1.1   bouyer 	/* and start controller */
   1134   1.1   bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1135   1.1   bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_POD | AHCI_P_CMD_SUD |
   1136   1.1   bouyer 	    AHCI_P_CMD_FRE | AHCI_P_CMD_ST);
   1137   1.1   bouyer }
   1138   1.1   bouyer 
   1139   1.1   bouyer void
   1140   1.1   bouyer ahci_timeout(void *v)
   1141   1.1   bouyer {
   1142   1.1   bouyer 	struct ata_channel *chp = (struct ata_channel *)v;
   1143   1.1   bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1144   1.1   bouyer 	int s = splbio();
   1145   1.1   bouyer 	AHCIDEBUG_PRINT(("ahci_timeout xfer %p\n", xfer), DEBUG_INTR);
   1146   1.1   bouyer 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   1147   1.1   bouyer 		xfer->c_flags |= C_TIMEOU;
   1148   1.1   bouyer 		xfer->c_intr(chp, xfer, 0);
   1149   1.1   bouyer 	}
   1150   1.1   bouyer 	splx(s);
   1151   1.1   bouyer }
   1152   1.1   bouyer 
   1153   1.1   bouyer int
   1154   1.1   bouyer ahci_dma_setup(struct ata_channel *chp, int slot, void *data,
   1155   1.1   bouyer     size_t count, int op)
   1156   1.1   bouyer {
   1157   1.1   bouyer 	int error, seg;
   1158   1.1   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1159   1.1   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1160   1.1   bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1161   1.1   bouyer 	struct ahci_cmd_header *cmd_h;
   1162   1.1   bouyer 
   1163   1.1   bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1164   1.1   bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1165   1.1   bouyer 
   1166   1.1   bouyer 	if (data == NULL) {
   1167   1.1   bouyer 		cmd_h->cmdh_prdtl = 0;
   1168   1.1   bouyer 		goto end;
   1169   1.1   bouyer 	}
   1170   1.1   bouyer 
   1171   1.1   bouyer 	error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_datad[slot],
   1172   1.1   bouyer 	    data, count, NULL,
   1173   1.1   bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
   1174   1.1   bouyer 	if (error) {
   1175   1.1   bouyer 		printf("%s port %d: failed to load xfer: %d\n",
   1176   1.1   bouyer 		    AHCINAME(sc), chp->ch_channel, error);
   1177   1.1   bouyer 		return error;
   1178   1.1   bouyer 	}
   1179   1.1   bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1180   1.1   bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1181   1.1   bouyer 	    (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1182   1.1   bouyer 	for (seg = 0; seg <  achp->ahcic_datad[slot]->dm_nsegs; seg++) {
   1183   1.1   bouyer 		cmd_tbl->cmdt_prd[seg].prd_dba = htole32(
   1184   1.1   bouyer 		     achp->ahcic_datad[slot]->dm_segs[seg].ds_addr);
   1185   1.1   bouyer 		cmd_tbl->cmdt_prd[seg].prd_dbau = 0;
   1186   1.1   bouyer 		cmd_tbl->cmdt_prd[seg].prd_dbc = htole32(
   1187   1.1   bouyer 		    achp->ahcic_datad[slot]->dm_segs[seg].ds_len - 1);
   1188   1.1   bouyer 	}
   1189   1.1   bouyer 	cmd_tbl->cmdt_prd[seg - 1].prd_dbc |= htole32(AHCI_PRD_DBC_IPC);
   1190   1.1   bouyer 	cmd_h->cmdh_prdtl = htole16(achp->ahcic_datad[slot]->dm_nsegs);
   1191   1.1   bouyer end:
   1192   1.1   bouyer 	AHCI_CMDTBL_SYNC(sc, achp, slot, BUS_DMASYNC_PREWRITE);
   1193   1.1   bouyer 	return 0;
   1194   1.1   bouyer }
   1195   1.8   bouyer 
   1196   1.8   bouyer #if NATAPIBUS > 0
   1197   1.8   bouyer void
   1198   1.8   bouyer ahci_atapibus_attach(struct atabus_softc * ata_sc)
   1199   1.8   bouyer {
   1200   1.8   bouyer 	struct ata_channel *chp = ata_sc->sc_chan;
   1201   1.8   bouyer 	struct atac_softc *atac = chp->ch_atac;
   1202   1.8   bouyer 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
   1203   1.8   bouyer 	struct scsipi_channel *chan = &chp->ch_atapi_channel;
   1204   1.8   bouyer 	/*
   1205   1.8   bouyer 	 * Fill in the scsipi_adapter.
   1206   1.8   bouyer 	 */
   1207  1.13     cube 	adapt->adapt_dev = atac->atac_dev;
   1208   1.8   bouyer 	adapt->adapt_nchannels = atac->atac_nchannels;
   1209   1.8   bouyer 	adapt->adapt_request = ahci_atapi_scsipi_request;
   1210   1.8   bouyer 	adapt->adapt_minphys = ahci_atapi_minphys;
   1211   1.8   bouyer 	atac->atac_atapi_adapter.atapi_probe_device = ahci_atapi_probe_device;
   1212   1.8   bouyer 
   1213   1.8   bouyer 	/*
   1214   1.8   bouyer 	 * Fill in the scsipi_channel.
   1215   1.8   bouyer 	 */
   1216   1.8   bouyer 	memset(chan, 0, sizeof(*chan));
   1217   1.8   bouyer 	chan->chan_adapter = adapt;
   1218   1.8   bouyer 	chan->chan_bustype = &ahci_atapi_bustype;
   1219   1.8   bouyer 	chan->chan_channel = chp->ch_channel;
   1220   1.8   bouyer 	chan->chan_flags = SCSIPI_CHAN_OPENINGS;
   1221   1.8   bouyer 	chan->chan_openings = 1;
   1222   1.8   bouyer 	chan->chan_max_periph = 1;
   1223   1.8   bouyer 	chan->chan_ntargets = 1;
   1224   1.8   bouyer 	chan->chan_nluns = 1;
   1225  1.13     cube 	chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
   1226   1.8   bouyer 		atapiprint);
   1227   1.8   bouyer }
   1228   1.8   bouyer 
   1229   1.8   bouyer void
   1230   1.8   bouyer ahci_atapi_minphys(struct buf *bp)
   1231   1.8   bouyer {
   1232   1.8   bouyer 	if (bp->b_bcount > MAXPHYS)
   1233   1.8   bouyer 		bp->b_bcount = MAXPHYS;
   1234   1.8   bouyer 	minphys(bp);
   1235   1.8   bouyer }
   1236   1.8   bouyer 
   1237   1.8   bouyer /*
   1238   1.8   bouyer  * Kill off all pending xfers for a periph.
   1239   1.8   bouyer  *
   1240   1.8   bouyer  * Must be called at splbio().
   1241   1.8   bouyer  */
   1242   1.8   bouyer void
   1243   1.8   bouyer ahci_atapi_kill_pending(struct scsipi_periph *periph)
   1244   1.8   bouyer {
   1245   1.8   bouyer 	struct atac_softc *atac =
   1246  1.13     cube 	    device_private(periph->periph_channel->chan_adapter->adapt_dev);
   1247   1.8   bouyer 	struct ata_channel *chp =
   1248   1.8   bouyer 	    atac->atac_channels[periph->periph_channel->chan_channel];
   1249   1.8   bouyer 
   1250   1.8   bouyer 	ata_kill_pending(&chp->ch_drive[periph->periph_target]);
   1251   1.8   bouyer }
   1252   1.8   bouyer 
   1253   1.8   bouyer void
   1254   1.8   bouyer ahci_atapi_scsipi_request(struct scsipi_channel *chan,
   1255   1.8   bouyer     scsipi_adapter_req_t req, void *arg)
   1256   1.8   bouyer {
   1257   1.8   bouyer 	struct scsipi_adapter *adapt = chan->chan_adapter;
   1258   1.8   bouyer 	struct scsipi_periph *periph;
   1259   1.8   bouyer 	struct scsipi_xfer *sc_xfer;
   1260  1.13     cube 	struct ahci_softc *sc = device_private(adapt->adapt_dev);
   1261   1.8   bouyer 	struct atac_softc *atac = &sc->sc_atac;
   1262   1.8   bouyer 	struct ata_xfer *xfer;
   1263   1.8   bouyer 	int channel = chan->chan_channel;
   1264   1.8   bouyer 	int drive, s;
   1265   1.8   bouyer 
   1266   1.8   bouyer 	switch (req) {
   1267   1.8   bouyer 	case ADAPTER_REQ_RUN_XFER:
   1268   1.8   bouyer 		sc_xfer = arg;
   1269   1.8   bouyer 		periph = sc_xfer->xs_periph;
   1270   1.8   bouyer 		drive = periph->periph_target;
   1271  1.13     cube 		if (!device_is_active(atac->atac_dev)) {
   1272   1.8   bouyer 			sc_xfer->error = XS_DRIVER_STUFFUP;
   1273   1.8   bouyer 			scsipi_done(sc_xfer);
   1274   1.8   bouyer 			return;
   1275   1.8   bouyer 		}
   1276   1.8   bouyer 		xfer = ata_get_xfer(ATAXF_NOSLEEP);
   1277   1.8   bouyer 		if (xfer == NULL) {
   1278   1.8   bouyer 			sc_xfer->error = XS_RESOURCE_SHORTAGE;
   1279   1.8   bouyer 			scsipi_done(sc_xfer);
   1280   1.8   bouyer 			return;
   1281   1.8   bouyer 		}
   1282   1.8   bouyer 
   1283   1.8   bouyer 		if (sc_xfer->xs_control & XS_CTL_POLL)
   1284   1.8   bouyer 			xfer->c_flags |= C_POLL;
   1285   1.8   bouyer 		xfer->c_drive = drive;
   1286   1.8   bouyer 		xfer->c_flags |= C_ATAPI;
   1287   1.8   bouyer 		xfer->c_cmd = sc_xfer;
   1288   1.8   bouyer 		xfer->c_databuf = sc_xfer->data;
   1289   1.8   bouyer 		xfer->c_bcount = sc_xfer->datalen;
   1290   1.8   bouyer 		xfer->c_start = ahci_atapi_start;
   1291   1.8   bouyer 		xfer->c_intr = ahci_atapi_complete;
   1292   1.8   bouyer 		xfer->c_kill_xfer = ahci_atapi_kill_xfer;
   1293   1.8   bouyer 		xfer->c_dscpoll = 0;
   1294   1.8   bouyer 		s = splbio();
   1295   1.8   bouyer 		ata_exec_xfer(atac->atac_channels[channel], xfer);
   1296   1.8   bouyer #ifdef DIAGNOSTIC
   1297   1.8   bouyer 		if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
   1298   1.8   bouyer 		    (sc_xfer->xs_status & XS_STS_DONE) == 0)
   1299   1.8   bouyer 			panic("ahci_atapi_scsipi_request: polled command "
   1300   1.8   bouyer 			    "not done");
   1301   1.8   bouyer #endif
   1302   1.8   bouyer 		splx(s);
   1303   1.8   bouyer 		return;
   1304   1.8   bouyer 	default:
   1305   1.8   bouyer 		/* Not supported, nothing to do. */
   1306   1.8   bouyer 		;
   1307   1.8   bouyer 	}
   1308   1.8   bouyer }
   1309   1.8   bouyer 
   1310   1.8   bouyer void
   1311   1.8   bouyer ahci_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1312   1.8   bouyer {
   1313   1.8   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1314   1.8   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1315   1.8   bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1316   1.8   bouyer 	int slot = 0 /* XXX slot */;
   1317   1.8   bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1318   1.8   bouyer 	struct ahci_cmd_header *cmd_h;
   1319   1.8   bouyer 	u_int8_t *fis;
   1320   1.8   bouyer 	int i;
   1321   1.8   bouyer 	int channel = chp->ch_channel;
   1322   1.8   bouyer 
   1323   1.8   bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_start CI 0x%x\n",
   1324   1.8   bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
   1325   1.8   bouyer 
   1326   1.8   bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1327   1.8   bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
   1328   1.8   bouyer 	      cmd_tbl), DEBUG_XFERS);
   1329   1.8   bouyer 	fis = cmd_tbl->cmdt_cfis;
   1330   1.8   bouyer 
   1331   1.8   bouyer 	fis[0] = 0x27;  /* host to device */
   1332   1.8   bouyer 	fis[1] = 0x80;  /* command FIS */
   1333   1.8   bouyer 	fis[2] = ATAPI_PKT_CMD;
   1334   1.8   bouyer 	memset(&cmd_tbl->cmdt_acmd, 0, sizeof(cmd_tbl->cmdt_acmd));
   1335   1.8   bouyer 	memcpy(cmd_tbl->cmdt_acmd, sc_xfer->cmd, sc_xfer->cmdlen);
   1336   1.8   bouyer 	fis[3] = (sc_xfer->datalen ? ATAPI_PKT_CMD_FTRE_DMA : 0);
   1337   1.8   bouyer 	fis[4] = 0;
   1338   1.8   bouyer 	fis[5] = 0;
   1339   1.8   bouyer 	fis[6] = 0;
   1340   1.8   bouyer 	fis[7] = WDSD_LBA;
   1341   1.8   bouyer 	fis[8] = 0;
   1342   1.8   bouyer 	fis[9] = 0;
   1343   1.8   bouyer 	fis[10] = 0;
   1344   1.8   bouyer 	fis[11] = 0; /* ext features */
   1345   1.8   bouyer 	fis[12] = 0;
   1346   1.8   bouyer 	fis[13] = 0;
   1347   1.8   bouyer 	fis[14] = 0;
   1348   1.8   bouyer 	fis[15] = WDCTL_4BIT;
   1349   1.8   bouyer 	fis[16] = 0;
   1350   1.8   bouyer 	fis[17] = 0;
   1351   1.8   bouyer 	fis[18] = 0;
   1352   1.8   bouyer 	fis[19] = 0;
   1353   1.8   bouyer 
   1354   1.8   bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1355   1.8   bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
   1356   1.8   bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
   1357   1.8   bouyer 	if (ahci_dma_setup(chp, slot, sc_xfer->datalen ? sc_xfer->data : NULL,
   1358   1.8   bouyer 	    sc_xfer->datalen,
   1359   1.8   bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
   1360   1.8   bouyer 	    BUS_DMA_READ : BUS_DMA_WRITE)) {
   1361   1.8   bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1362   1.8   bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1363   1.8   bouyer 		return;
   1364   1.8   bouyer 	}
   1365   1.8   bouyer 	cmd_h->cmdh_flags = htole16(
   1366   1.8   bouyer 	    ((sc_xfer->xs_control & XS_CTL_DATA_OUT) ? AHCI_CMDH_F_WR : 0) |
   1367   1.8   bouyer 	    20 /* fis lenght */ / 4 | AHCI_CMDH_F_A);
   1368   1.8   bouyer 	cmd_h->cmdh_prdbc = 0;
   1369   1.8   bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1370   1.8   bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1371   1.8   bouyer 
   1372   1.8   bouyer 	if (xfer->c_flags & C_POLL) {
   1373   1.8   bouyer 		/* polled command, disable interrupts */
   1374   1.8   bouyer 		AHCI_WRITE(sc, AHCI_GHC,
   1375   1.8   bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
   1376   1.8   bouyer 	}
   1377   1.8   bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
   1378   1.8   bouyer 	chp->ch_status = 0;
   1379   1.8   bouyer 	/* start command */
   1380   1.8   bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
   1381   1.8   bouyer 	/* and says we started this command */
   1382   1.8   bouyer 	achp->ahcic_cmds_active |= 1 << slot;
   1383   1.8   bouyer 
   1384   1.8   bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
   1385   1.8   bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1386   1.8   bouyer 		callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
   1387   1.8   bouyer 		    ahci_timeout, chp);
   1388   1.8   bouyer 		return;
   1389   1.8   bouyer 	}
   1390   1.8   bouyer 	/*
   1391   1.8   bouyer 	 * Polled command.
   1392   1.8   bouyer 	 */
   1393   1.8   bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
   1394   1.8   bouyer 		if (sc_xfer->xs_status & XS_STS_DONE)
   1395   1.8   bouyer 			break;
   1396   1.8   bouyer 		ahci_intr_port(sc, achp);
   1397   1.8   bouyer 		delay(10000);
   1398   1.8   bouyer 	}
   1399   1.8   bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
   1400   1.8   bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
   1401   1.8   bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
   1402   1.8   bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
   1403   1.8   bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
   1404   1.8   bouyer 	    DEBUG_XFERS);
   1405   1.8   bouyer 	if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
   1406   1.8   bouyer 		sc_xfer->error = XS_TIMEOUT;
   1407   1.8   bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1408   1.8   bouyer 	}
   1409   1.8   bouyer 	/* reenable interrupts */
   1410   1.8   bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
   1411   1.8   bouyer }
   1412   1.8   bouyer 
   1413   1.8   bouyer int
   1414   1.8   bouyer ahci_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1415   1.8   bouyer {
   1416   1.8   bouyer 	int slot = 0; /* XXX slot */
   1417   1.8   bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1418   1.8   bouyer 	int drive = xfer->c_drive;
   1419   1.8   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1420   1.8   bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1421   1.8   bouyer 
   1422   1.8   bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete channel %d\n", chp->ch_channel),
   1423   1.8   bouyer 	    DEBUG_FUNCS);
   1424   1.8   bouyer 
   1425   1.8   bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1426   1.8   bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1427   1.8   bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1428   1.8   bouyer 		sc_xfer->error = XS_TIMEOUT;
   1429   1.8   bouyer 	} else {
   1430   1.8   bouyer 		callout_stop(&chp->ch_callout);
   1431   1.8   bouyer 		sc_xfer->error = 0;
   1432   1.8   bouyer 	}
   1433   1.8   bouyer 
   1434   1.8   bouyer 	chp->ch_queue->active_xfer = NULL;
   1435   1.8   bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1436   1.8   bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1437   1.8   bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ? BUS_DMASYNC_POSTREAD :
   1438   1.8   bouyer 	    BUS_DMASYNC_POSTWRITE);
   1439   1.8   bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1440   1.8   bouyer 
   1441   1.8   bouyer 	if (chp->ch_drive[drive].drive_flags & DRIVE_WAITDRAIN) {
   1442   1.8   bouyer 		ahci_atapi_kill_xfer(chp, xfer, KILL_GONE);
   1443   1.8   bouyer 		chp->ch_drive[drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1444   1.8   bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1445   1.8   bouyer 		return 0;
   1446   1.8   bouyer 	}
   1447   1.8   bouyer 	ata_free_xfer(chp, xfer);
   1448   1.8   bouyer 
   1449   1.8   bouyer 	if (chp->ch_status & WDCS_ERR) {
   1450   1.8   bouyer 		sc_xfer->error = XS_SHORTSENSE;
   1451   1.8   bouyer 		sc_xfer->sense.atapi_sense = chp->ch_error;
   1452   1.8   bouyer 	}
   1453   1.8   bouyer 
   1454   1.8   bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1455   1.8   bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1456   1.8   bouyer 	sc_xfer->resid = sc_xfer->datalen;
   1457   1.8   bouyer 	sc_xfer->resid -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1458   1.8   bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete datalen %d resid %d\n",
   1459   1.8   bouyer 	    sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
   1460   1.8   bouyer 	scsipi_done(sc_xfer);
   1461   1.8   bouyer 	atastart(chp);
   1462   1.8   bouyer 	return 0;
   1463   1.8   bouyer }
   1464   1.8   bouyer 
   1465   1.8   bouyer void
   1466   1.8   bouyer ahci_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1467   1.8   bouyer {
   1468   1.8   bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1469   1.8   bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1470   1.8   bouyer 	int slot = 0; /* XXX slot */
   1471   1.8   bouyer 
   1472   1.8   bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1473   1.8   bouyer 
   1474   1.8   bouyer 	/* remove this command from xfer queue */
   1475   1.8   bouyer 	switch (reason) {
   1476   1.8   bouyer 	case KILL_GONE:
   1477   1.8   bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1478   1.8   bouyer 		break;
   1479   1.8   bouyer 	case KILL_RESET:
   1480   1.8   bouyer 		sc_xfer->error = XS_RESET;
   1481   1.8   bouyer 		break;
   1482   1.8   bouyer 	default:
   1483   1.8   bouyer 		printf("ahci_ata_atapi_kill_xfer: unknown reason %d\n", reason);
   1484   1.8   bouyer 		panic("ahci_ata_atapi_kill_xfer");
   1485   1.8   bouyer 	}
   1486   1.8   bouyer 	ata_free_xfer(chp, xfer);
   1487   1.8   bouyer 	scsipi_done(sc_xfer);
   1488   1.8   bouyer }
   1489   1.8   bouyer 
   1490   1.8   bouyer void
   1491   1.8   bouyer ahci_atapi_probe_device(struct atapibus_softc *sc, int target)
   1492   1.8   bouyer {
   1493   1.8   bouyer 	struct scsipi_channel *chan = sc->sc_channel;
   1494   1.8   bouyer 	struct scsipi_periph *periph;
   1495   1.8   bouyer 	struct ataparams ids;
   1496   1.8   bouyer 	struct ataparams *id = &ids;
   1497  1.13     cube 	struct ahci_softc *ahcic =
   1498  1.13     cube 	    device_private(chan->chan_adapter->adapt_dev);
   1499   1.8   bouyer 	struct atac_softc *atac = &ahcic->sc_atac;
   1500   1.8   bouyer 	struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
   1501   1.8   bouyer 	struct ata_drive_datas *drvp = &chp->ch_drive[target];
   1502   1.8   bouyer 	struct scsipibus_attach_args sa;
   1503   1.8   bouyer 	char serial_number[21], model[41], firmware_revision[9];
   1504   1.8   bouyer 	int s;
   1505   1.8   bouyer 
   1506   1.8   bouyer 	/* skip if already attached */
   1507   1.8   bouyer 	if (scsipi_lookup_periph(chan, target, 0) != NULL)
   1508   1.8   bouyer 		return;
   1509   1.8   bouyer 
   1510   1.8   bouyer 	/* if no ATAPI device detected at attach time, skip */
   1511   1.8   bouyer 	if ((drvp->drive_flags & DRIVE_ATAPI) == 0) {
   1512   1.8   bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_probe_device: drive %d "
   1513   1.8   bouyer 		    "not present\n", target), DEBUG_PROBE);
   1514   1.8   bouyer 		return;
   1515   1.8   bouyer 	}
   1516   1.8   bouyer 
   1517   1.8   bouyer 	/* Some ATAPI devices need a bit more time after software reset. */
   1518   1.8   bouyer 	delay(5000);
   1519   1.8   bouyer 	if (ata_get_params(drvp,  AT_WAIT, id) == 0) {
   1520   1.8   bouyer #ifdef ATAPI_DEBUG_PROBE
   1521   1.8   bouyer 		printf("%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
   1522   1.8   bouyer 		    AHCINAME(sc), target,
   1523   1.8   bouyer 		    id->atap_config & ATAPI_CFG_CMD_MASK,
   1524   1.8   bouyer 		    id->atap_config & ATAPI_CFG_DRQ_MASK);
   1525   1.8   bouyer #endif
   1526   1.8   bouyer 		periph = scsipi_alloc_periph(M_NOWAIT);
   1527   1.8   bouyer 		if (periph == NULL) {
   1528   1.8   bouyer 			printf("%s: unable to allocate periph for drive %d\n",
   1529  1.13     cube 			    device_xname(&sc->sc_dev), target);
   1530   1.8   bouyer 			return;
   1531   1.8   bouyer 		}
   1532   1.8   bouyer 		periph->periph_dev = NULL;
   1533   1.8   bouyer 		periph->periph_channel = chan;
   1534   1.8   bouyer 		periph->periph_switch = &atapi_probe_periphsw;
   1535   1.8   bouyer 		periph->periph_target = target;
   1536   1.8   bouyer 		periph->periph_lun = 0;
   1537   1.8   bouyer 		periph->periph_quirks = PQUIRK_ONLYBIG;
   1538   1.8   bouyer 
   1539   1.8   bouyer #ifdef SCSIPI_DEBUG
   1540   1.8   bouyer 		if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
   1541   1.8   bouyer 		    SCSIPI_DEBUG_TARGET == target)
   1542   1.8   bouyer 			periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
   1543   1.8   bouyer #endif
   1544   1.8   bouyer 		periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
   1545   1.8   bouyer 		if (id->atap_config & ATAPI_CFG_REMOV)
   1546   1.8   bouyer 			periph->periph_flags |= PERIPH_REMOVABLE;
   1547   1.8   bouyer 		if (periph->periph_type == T_SEQUENTIAL) {
   1548   1.8   bouyer 			s = splbio();
   1549   1.8   bouyer 			drvp->drive_flags |= DRIVE_ATAPIST;
   1550   1.8   bouyer 			splx(s);
   1551   1.8   bouyer 		}
   1552   1.8   bouyer 
   1553   1.8   bouyer 		sa.sa_periph = periph;
   1554   1.8   bouyer 		sa.sa_inqbuf.type =  ATAPI_CFG_TYPE(id->atap_config);
   1555   1.8   bouyer 		sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
   1556   1.8   bouyer 		    T_REMOV : T_FIXED;
   1557   1.8   bouyer 		scsipi_strvis((u_char *)model, 40, id->atap_model, 40);
   1558   1.8   bouyer 		scsipi_strvis((u_char *)serial_number, 20, id->atap_serial,
   1559   1.8   bouyer 		    20);
   1560   1.8   bouyer 		scsipi_strvis((u_char *)firmware_revision, 8,
   1561   1.8   bouyer 		    id->atap_revision, 8);
   1562   1.8   bouyer 		sa.sa_inqbuf.vendor = model;
   1563   1.8   bouyer 		sa.sa_inqbuf.product = serial_number;
   1564   1.8   bouyer 		sa.sa_inqbuf.revision = firmware_revision;
   1565   1.8   bouyer 
   1566   1.8   bouyer 		/*
   1567   1.8   bouyer 		 * Determine the operating mode capabilities of the device.
   1568   1.8   bouyer 		 */
   1569   1.8   bouyer 		if ((id->atap_config & ATAPI_CFG_CMD_MASK) == ATAPI_CFG_CMD_16)
   1570   1.8   bouyer 			periph->periph_cap |= PERIPH_CAP_CMD16;
   1571   1.8   bouyer 		/* XXX This is gross. */
   1572   1.8   bouyer 		periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
   1573   1.8   bouyer 
   1574   1.8   bouyer 		drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
   1575   1.8   bouyer 
   1576   1.8   bouyer 		if (drvp->drv_softc)
   1577   1.8   bouyer 			ata_probe_caps(drvp);
   1578   1.8   bouyer 		else {
   1579   1.8   bouyer 			s = splbio();
   1580   1.8   bouyer 			drvp->drive_flags &= ~DRIVE_ATAPI;
   1581   1.8   bouyer 			splx(s);
   1582   1.8   bouyer 		}
   1583   1.8   bouyer 	} else {
   1584   1.8   bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_get_params: ATAPI_IDENTIFY_DEVICE "
   1585   1.8   bouyer 		    "failed for drive %s:%d:%d: error 0x%x\n",
   1586   1.8   bouyer 		    AHCINAME(ahcic), chp->ch_channel, target,
   1587   1.8   bouyer 		    chp->ch_error), DEBUG_PROBE);
   1588   1.8   bouyer 		s = splbio();
   1589   1.8   bouyer 		drvp->drive_flags &= ~DRIVE_ATAPI;
   1590   1.8   bouyer 		splx(s);
   1591   1.8   bouyer 	}
   1592   1.8   bouyer }
   1593   1.8   bouyer #endif /* NATAPIBUS */
   1594