Home | History | Annotate | Line # | Download | only in ic
ahcisata_core.c revision 1.24
      1  1.24    bouyer /*	$NetBSD: ahcisata_core.c,v 1.24 2010/03/10 19:23:57 bouyer Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 2006 Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  *
     15   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25   1.1    bouyer  *
     26   1.1    bouyer  */
     27   1.1    bouyer 
     28   1.1    bouyer #include <sys/cdefs.h>
     29  1.24    bouyer __KERNEL_RCSID(0, "$NetBSD: ahcisata_core.c,v 1.24 2010/03/10 19:23:57 bouyer Exp $");
     30   1.1    bouyer 
     31   1.1    bouyer #include <sys/types.h>
     32   1.1    bouyer #include <sys/malloc.h>
     33   1.1    bouyer #include <sys/param.h>
     34   1.1    bouyer #include <sys/kernel.h>
     35   1.1    bouyer #include <sys/systm.h>
     36   1.1    bouyer #include <sys/disklabel.h>
     37   1.4        ad #include <sys/proc.h>
     38   1.8    bouyer #include <sys/buf.h>
     39   1.1    bouyer 
     40   1.1    bouyer #include <uvm/uvm_extern.h>
     41   1.1    bouyer 
     42   1.1    bouyer #include <dev/ic/wdcreg.h>
     43   1.1    bouyer #include <dev/ata/atareg.h>
     44   1.1    bouyer #include <dev/ata/satavar.h>
     45   1.1    bouyer #include <dev/ata/satareg.h>
     46  1.20  jakllsch #include <dev/ata/satafisreg.h>
     47  1.20  jakllsch #include <dev/ata/satafisvar.h>
     48   1.1    bouyer #include <dev/ic/ahcisatavar.h>
     49   1.1    bouyer 
     50  1.16    bouyer #include <dev/scsipi/scsi_all.h> /* for SCSI status */
     51  1.16    bouyer 
     52   1.8    bouyer #include "atapibus.h"
     53   1.8    bouyer 
     54   1.1    bouyer #ifdef AHCI_DEBUG
     55   1.1    bouyer int ahcidebug_mask = 0x0;
     56   1.1    bouyer #endif
     57   1.1    bouyer 
     58   1.1    bouyer void ahci_probe_drive(struct ata_channel *);
     59   1.1    bouyer void ahci_setup_channel(struct ata_channel *);
     60   1.1    bouyer 
     61   1.1    bouyer int  ahci_ata_bio(struct ata_drive_datas *, struct ata_bio *);
     62   1.1    bouyer void ahci_reset_drive(struct ata_drive_datas *, int);
     63   1.1    bouyer void ahci_reset_channel(struct ata_channel *, int);
     64   1.1    bouyer int  ahci_exec_command(struct ata_drive_datas *, struct ata_command *);
     65   1.1    bouyer int  ahci_ata_addref(struct ata_drive_datas *);
     66   1.1    bouyer void ahci_ata_delref(struct ata_drive_datas *);
     67   1.1    bouyer void ahci_killpending(struct ata_drive_datas *);
     68   1.1    bouyer 
     69   1.1    bouyer void ahci_cmd_start(struct ata_channel *, struct ata_xfer *);
     70   1.1    bouyer int  ahci_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
     71   1.1    bouyer void ahci_cmd_done(struct ata_channel *, struct ata_xfer *, int);
     72   1.1    bouyer void ahci_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     73   1.1    bouyer void ahci_bio_start(struct ata_channel *, struct ata_xfer *);
     74   1.1    bouyer int  ahci_bio_complete(struct ata_channel *, struct ata_xfer *, int);
     75   1.1    bouyer void ahci_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     76   1.5    bouyer void ahci_channel_stop(struct ahci_softc *, struct ata_channel *, int);
     77   1.1    bouyer void ahci_channel_start(struct ahci_softc *, struct ata_channel *);
     78   1.1    bouyer void ahci_timeout(void *);
     79   1.1    bouyer int  ahci_dma_setup(struct ata_channel *, int, void *, size_t, int);
     80   1.1    bouyer 
     81   1.8    bouyer #if NATAPIBUS > 0
     82   1.8    bouyer void ahci_atapibus_attach(struct atabus_softc *);
     83   1.8    bouyer void ahci_atapi_kill_pending(struct scsipi_periph *);
     84   1.8    bouyer void ahci_atapi_minphys(struct buf *);
     85   1.8    bouyer void ahci_atapi_scsipi_request(struct scsipi_channel *,
     86   1.8    bouyer     scsipi_adapter_req_t, void *);
     87   1.8    bouyer void ahci_atapi_start(struct ata_channel *, struct ata_xfer *);
     88   1.8    bouyer int  ahci_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
     89   1.8    bouyer void ahci_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
     90   1.8    bouyer void ahci_atapi_probe_device(struct atapibus_softc *, int);
     91   1.8    bouyer 
     92   1.8    bouyer static const struct scsipi_bustype ahci_atapi_bustype = {
     93   1.8    bouyer 	SCSIPI_BUSTYPE_ATAPI,
     94   1.8    bouyer 	atapi_scsipi_cmd,
     95   1.8    bouyer 	atapi_interpret_sense,
     96   1.8    bouyer 	atapi_print_addr,
     97   1.8    bouyer 	ahci_atapi_kill_pending,
     98   1.8    bouyer };
     99   1.8    bouyer #endif /* NATAPIBUS */
    100   1.8    bouyer 
    101   1.1    bouyer #define ATA_DELAY 10000 /* 10s for a drive I/O */
    102  1.24    bouyer #define ATA_RESET_DELAY 31000 /* 31s for a drive reset */
    103  1.24    bouyer #define AHCI_RST_WAIT (ATA_RESET_DELAY / 10)
    104   1.1    bouyer 
    105   1.1    bouyer const struct ata_bustype ahci_ata_bustype = {
    106   1.1    bouyer 	SCSIPI_BUSTYPE_ATA,
    107   1.1    bouyer 	ahci_ata_bio,
    108   1.1    bouyer 	ahci_reset_drive,
    109   1.1    bouyer 	ahci_reset_channel,
    110   1.1    bouyer 	ahci_exec_command,
    111   1.1    bouyer 	ata_get_params,
    112   1.1    bouyer 	ahci_ata_addref,
    113   1.1    bouyer 	ahci_ata_delref,
    114   1.1    bouyer 	ahci_killpending
    115   1.1    bouyer };
    116   1.1    bouyer 
    117   1.1    bouyer void ahci_intr_port(struct ahci_softc *, struct ahci_channel *);
    118   1.1    bouyer 
    119   1.7     joerg static void ahci_setup_port(struct ahci_softc *sc, int i);
    120   1.7     joerg 
    121   1.7     joerg int
    122   1.7     joerg ahci_reset(struct ahci_softc *sc)
    123   1.1    bouyer {
    124   1.7     joerg 	int i;
    125   1.1    bouyer 
    126   1.1    bouyer 	/* reset controller */
    127   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_HR);
    128   1.1    bouyer 	/* wait up to 1s for reset to complete */
    129   1.1    bouyer 	for (i = 0; i < 1000; i++) {
    130   1.6    bouyer 		delay(1000);
    131   1.1    bouyer 		if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR) == 0)
    132   1.1    bouyer 			break;
    133   1.1    bouyer 	}
    134   1.1    bouyer 	if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR)) {
    135   1.1    bouyer 		aprint_error("%s: reset failed\n", AHCINAME(sc));
    136   1.7     joerg 		return -1;
    137   1.1    bouyer 	}
    138   1.1    bouyer 	/* enable ahci mode */
    139   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_AE);
    140   1.7     joerg 	return 0;
    141   1.7     joerg }
    142   1.1    bouyer 
    143   1.7     joerg void
    144   1.7     joerg ahci_setup_ports(struct ahci_softc *sc)
    145   1.7     joerg {
    146   1.7     joerg 	u_int32_t ahci_ports;
    147   1.7     joerg 	int i, port;
    148   1.7     joerg 
    149   1.7     joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    150   1.7     joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    151   1.7     joerg 		if ((ahci_ports & (1 << i)) == 0)
    152   1.7     joerg 			continue;
    153   1.7     joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    154   1.7     joerg 			aprint_error("%s: more ports than announced\n",
    155   1.7     joerg 			    AHCINAME(sc));
    156   1.7     joerg 			break;
    157   1.7     joerg 		}
    158   1.7     joerg 		ahci_setup_port(sc, i);
    159   1.7     joerg 	}
    160   1.7     joerg }
    161   1.7     joerg 
    162   1.7     joerg void
    163   1.7     joerg ahci_reprobe_drives(struct ahci_softc *sc)
    164   1.7     joerg {
    165   1.7     joerg 	u_int32_t ahci_ports;
    166   1.7     joerg 	int i, port;
    167   1.7     joerg 	struct ahci_channel *achp;
    168   1.7     joerg 	struct ata_channel *chp;
    169   1.7     joerg 
    170   1.7     joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    171   1.7     joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    172   1.7     joerg 		if ((ahci_ports & (1 << i)) == 0)
    173   1.7     joerg 			continue;
    174   1.7     joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    175   1.7     joerg 			aprint_error("%s: more ports than announced\n",
    176   1.7     joerg 			    AHCINAME(sc));
    177   1.7     joerg 			break;
    178   1.7     joerg 		}
    179   1.7     joerg 		achp = &sc->sc_channels[i];
    180   1.7     joerg 		chp = &achp->ata_channel;
    181   1.7     joerg 
    182   1.7     joerg 		ahci_probe_drive(chp);
    183   1.7     joerg 	}
    184   1.7     joerg }
    185   1.7     joerg 
    186   1.7     joerg static void
    187   1.7     joerg ahci_setup_port(struct ahci_softc *sc, int i)
    188   1.7     joerg {
    189   1.7     joerg 	struct ahci_channel *achp;
    190   1.7     joerg 
    191   1.7     joerg 	achp = &sc->sc_channels[i];
    192   1.7     joerg 
    193   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_CLB(i), achp->ahcic_bus_cmdh);
    194   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_CLBU(i), 0);
    195   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_FB(i), achp->ahcic_bus_rfis);
    196   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_FBU(i), 0);
    197   1.7     joerg }
    198   1.7     joerg 
    199   1.7     joerg void
    200   1.7     joerg ahci_enable_intrs(struct ahci_softc *sc)
    201   1.7     joerg {
    202   1.7     joerg 
    203   1.7     joerg 	/* clear interrupts */
    204   1.7     joerg 	AHCI_WRITE(sc, AHCI_IS, AHCI_READ(sc, AHCI_IS));
    205   1.7     joerg 	/* enable interrupts */
    206   1.7     joerg 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    207   1.7     joerg }
    208   1.7     joerg 
    209   1.7     joerg void
    210   1.7     joerg ahci_attach(struct ahci_softc *sc)
    211   1.7     joerg {
    212   1.7     joerg 	u_int32_t ahci_cap, ahci_rev, ahci_ports;
    213   1.7     joerg 	int i, j, port;
    214   1.7     joerg 	struct ahci_channel *achp;
    215   1.7     joerg 	struct ata_channel *chp;
    216   1.7     joerg 	int error;
    217   1.7     joerg 	bus_dma_segment_t seg;
    218   1.7     joerg 	int rseg;
    219   1.7     joerg 	int dmasize;
    220   1.7     joerg 	void *cmdhp;
    221   1.7     joerg 	void *cmdtblp;
    222   1.7     joerg 
    223   1.7     joerg 	if (ahci_reset(sc) != 0)
    224   1.7     joerg 		return;
    225   1.1    bouyer 
    226   1.1    bouyer 	ahci_cap = AHCI_READ(sc, AHCI_CAP);
    227   1.1    bouyer 	sc->sc_atac.atac_nchannels = (ahci_cap & AHCI_CAP_NPMASK) + 1;
    228   1.1    bouyer 	sc->sc_ncmds = ((ahci_cap & AHCI_CAP_NCS) >> 8) + 1;
    229   1.1    bouyer 	ahci_rev = AHCI_READ(sc, AHCI_VS);
    230   1.1    bouyer 	aprint_normal("%s: AHCI revision ", AHCINAME(sc));
    231   1.1    bouyer 	switch(ahci_rev) {
    232   1.1    bouyer 	case AHCI_VS_10:
    233   1.1    bouyer 		aprint_normal("1.0");
    234   1.1    bouyer 		break;
    235   1.1    bouyer 	case AHCI_VS_11:
    236   1.1    bouyer 		aprint_normal("1.1");
    237   1.1    bouyer 		break;
    238  1.11   xtraeme 	case AHCI_VS_12:
    239  1.11   xtraeme 		aprint_normal("1.2");
    240  1.11   xtraeme 		break;
    241   1.1    bouyer 	default:
    242   1.1    bouyer 		aprint_normal("0x%x", ahci_rev);
    243   1.1    bouyer 		break;
    244   1.1    bouyer 	}
    245   1.1    bouyer 
    246   1.1    bouyer 	aprint_normal(", %d ports, %d command slots, features 0x%x\n",
    247   1.1    bouyer 	    sc->sc_atac.atac_nchannels, sc->sc_ncmds,
    248   1.1    bouyer 	    ahci_cap & ~(AHCI_CAP_NPMASK|AHCI_CAP_NCS));
    249   1.1    bouyer 	sc->sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DMA | ATAC_CAP_UDMA;
    250  1.12   xtraeme 	sc->sc_atac.atac_cap |= sc->sc_atac_capflags;
    251   1.1    bouyer 	sc->sc_atac.atac_pio_cap = 4;
    252   1.1    bouyer 	sc->sc_atac.atac_dma_cap = 2;
    253   1.1    bouyer 	sc->sc_atac.atac_udma_cap = 6;
    254   1.1    bouyer 	sc->sc_atac.atac_channels = sc->sc_chanarray;
    255   1.1    bouyer 	sc->sc_atac.atac_probe = ahci_probe_drive;
    256   1.1    bouyer 	sc->sc_atac.atac_bustype_ata = &ahci_ata_bustype;
    257   1.1    bouyer 	sc->sc_atac.atac_set_modes = ahci_setup_channel;
    258   1.8    bouyer #if NATAPIBUS > 0
    259   1.8    bouyer 	sc->sc_atac.atac_atapibus_attach = ahci_atapibus_attach;
    260   1.8    bouyer #endif
    261   1.1    bouyer 
    262   1.1    bouyer 	dmasize =
    263   1.1    bouyer 	    (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels;
    264   1.1    bouyer 	error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    265   1.1    bouyer 	    &seg, 1, &rseg, BUS_DMA_NOWAIT);
    266   1.1    bouyer 	if (error) {
    267   1.1    bouyer 		aprint_error("%s: unable to allocate command header memory"
    268   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    269   1.1    bouyer 		return;
    270   1.1    bouyer 	}
    271   1.1    bouyer 	error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, dmasize,
    272   1.1    bouyer 	    &cmdhp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    273   1.1    bouyer 	if (error) {
    274   1.1    bouyer 		aprint_error("%s: unable to map command header memory"
    275   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    276   1.1    bouyer 		return;
    277   1.1    bouyer 	}
    278   1.1    bouyer 	error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    279   1.1    bouyer 	    BUS_DMA_NOWAIT, &sc->sc_cmd_hdrd);
    280   1.1    bouyer 	if (error) {
    281   1.1    bouyer 		aprint_error("%s: unable to create command header map"
    282   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    283   1.1    bouyer 		return;
    284   1.1    bouyer 	}
    285   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cmd_hdrd,
    286   1.1    bouyer 	    cmdhp, dmasize, NULL, BUS_DMA_NOWAIT);
    287   1.1    bouyer 	if (error) {
    288   1.1    bouyer 		aprint_error("%s: unable to load command header map"
    289   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    290   1.1    bouyer 		return;
    291   1.1    bouyer 	}
    292   1.1    bouyer 	sc->sc_cmd_hdr = cmdhp;
    293   1.1    bouyer 
    294   1.7     joerg 	ahci_enable_intrs(sc);
    295   1.1    bouyer 
    296   1.1    bouyer 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    297   1.1    bouyer 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    298   1.1    bouyer 		if ((ahci_ports & (1 << i)) == 0)
    299   1.1    bouyer 			continue;
    300   1.1    bouyer 		if (port >= sc->sc_atac.atac_nchannels) {
    301   1.1    bouyer 			aprint_error("%s: more ports than announced\n",
    302   1.1    bouyer 			    AHCINAME(sc));
    303   1.1    bouyer 			break;
    304   1.1    bouyer 		}
    305   1.1    bouyer 		achp = &sc->sc_channels[i];
    306   1.1    bouyer 		chp = (struct ata_channel *)achp;
    307   1.1    bouyer 		sc->sc_chanarray[i] = chp;
    308   1.1    bouyer 		chp->ch_channel = i;
    309   1.1    bouyer 		chp->ch_atac = &sc->sc_atac;
    310   1.1    bouyer 		chp->ch_queue = malloc(sizeof(struct ata_queue),
    311   1.1    bouyer 		    M_DEVBUF, M_NOWAIT);
    312   1.1    bouyer 		if (chp->ch_queue == NULL) {
    313   1.1    bouyer 			aprint_error("%s port %d: can't allocate memory for "
    314   1.1    bouyer 			    "command queue", AHCINAME(sc), i);
    315   1.1    bouyer 			break;
    316   1.1    bouyer 		}
    317   1.1    bouyer 		dmasize = AHCI_CMDTBL_SIZE * sc->sc_ncmds;
    318   1.1    bouyer 		error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    319   1.1    bouyer 		    &seg, 1, &rseg, BUS_DMA_NOWAIT);
    320   1.1    bouyer 		if (error) {
    321   1.1    bouyer 			aprint_error("%s: unable to allocate command table "
    322   1.1    bouyer 			    "memory, error=%d\n", AHCINAME(sc), error);
    323   1.1    bouyer 			break;
    324   1.1    bouyer 		}
    325   1.1    bouyer 		error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, dmasize,
    326   1.1    bouyer 		    &cmdtblp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    327   1.1    bouyer 		if (error) {
    328   1.1    bouyer 			aprint_error("%s: unable to map command table memory"
    329   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    330   1.1    bouyer 			break;
    331   1.1    bouyer 		}
    332   1.1    bouyer 		error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    333   1.1    bouyer 		    BUS_DMA_NOWAIT, &achp->ahcic_cmd_tbld);
    334   1.1    bouyer 		if (error) {
    335   1.1    bouyer 			aprint_error("%s: unable to create command table map"
    336   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    337   1.1    bouyer 			break;
    338   1.1    bouyer 		}
    339   1.1    bouyer 		error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_cmd_tbld,
    340   1.1    bouyer 		    cmdtblp, dmasize, NULL, BUS_DMA_NOWAIT);
    341   1.1    bouyer 		if (error) {
    342   1.1    bouyer 			aprint_error("%s: unable to load command table map"
    343   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    344   1.1    bouyer 			break;
    345   1.1    bouyer 		}
    346   1.1    bouyer 		achp->ahcic_cmdh  = (struct ahci_cmd_header *)
    347   1.1    bouyer 		    ((char *)cmdhp + AHCI_CMDH_SIZE * port);
    348   1.1    bouyer 		achp->ahcic_bus_cmdh = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    349   1.1    bouyer 		    AHCI_CMDH_SIZE * port;
    350   1.1    bouyer 		achp->ahcic_rfis = (struct ahci_r_fis *)
    351   1.1    bouyer 		    ((char *)cmdhp +
    352   1.1    bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    353   1.1    bouyer 		     AHCI_RFIS_SIZE * port);
    354   1.1    bouyer 		achp->ahcic_bus_rfis = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    355   1.1    bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    356   1.1    bouyer 		     AHCI_RFIS_SIZE * port;
    357   1.1    bouyer 		AHCIDEBUG_PRINT(("port %d cmdh %p (0x%x) rfis %p (0x%x)\n", i,
    358   1.1    bouyer 		   achp->ahcic_cmdh, (u_int)achp->ahcic_bus_cmdh,
    359   1.1    bouyer 		   achp->ahcic_rfis, (u_int)achp->ahcic_bus_rfis),
    360   1.1    bouyer 		   DEBUG_PROBE);
    361   1.1    bouyer 
    362   1.1    bouyer 		for (j = 0; j < sc->sc_ncmds; j++) {
    363   1.1    bouyer 			achp->ahcic_cmd_tbl[j] = (struct ahci_cmd_tbl *)
    364   1.1    bouyer 			    ((char *)cmdtblp + AHCI_CMDTBL_SIZE * j);
    365   1.1    bouyer 			achp->ahcic_bus_cmd_tbl[j] =
    366   1.1    bouyer 			     achp->ahcic_cmd_tbld->dm_segs[0].ds_addr +
    367   1.1    bouyer 			     AHCI_CMDTBL_SIZE * j;
    368   1.1    bouyer 			achp->ahcic_cmdh[j].cmdh_cmdtba =
    369   1.1    bouyer 			    htole32(achp->ahcic_bus_cmd_tbl[j]);
    370   1.1    bouyer 			achp->ahcic_cmdh[j].cmdh_cmdtbau = htole32(0);
    371   1.1    bouyer 			AHCIDEBUG_PRINT(("port %d/%d tbl %p (0x%x)\n", i, j,
    372   1.1    bouyer 			    achp->ahcic_cmd_tbl[j],
    373   1.1    bouyer 			    (u_int)achp->ahcic_bus_cmd_tbl[j]), DEBUG_PROBE);
    374   1.1    bouyer 			/* The xfer DMA map */
    375   1.1    bouyer 			error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    376   1.1    bouyer 			    AHCI_NPRD, 0x400000 /* 4MB */, 0,
    377   1.1    bouyer 			    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    378   1.1    bouyer 			    &achp->ahcic_datad[j]);
    379   1.1    bouyer 			if (error) {
    380   1.1    bouyer 				aprint_error("%s: couldn't alloc xfer DMA map, "
    381   1.1    bouyer 				    "error=%d\n", AHCINAME(sc), error);
    382   1.1    bouyer 				goto end;
    383   1.1    bouyer 			}
    384   1.1    bouyer 		}
    385   1.7     joerg 		ahci_setup_port(sc, i);
    386   1.1    bouyer 		chp->ch_ndrive = 1;
    387   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    388  1.22  jakllsch 		    AHCI_P_SSTS(i), 4,  &achp->ahcic_sstatus) != 0) {
    389   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    390   1.1    bouyer 			    "sata_status regs\n", AHCINAME(sc), i);
    391   1.1    bouyer 			break;
    392   1.1    bouyer 		}
    393   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    394  1.22  jakllsch 		    AHCI_P_SCTL(i), 4,  &achp->ahcic_scontrol) != 0) {
    395   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    396   1.1    bouyer 			    "sata_control regs\n", AHCINAME(sc), i);
    397   1.1    bouyer 			break;
    398   1.1    bouyer 		}
    399   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    400  1.22  jakllsch 		    AHCI_P_SERR(i), 4,  &achp->ahcic_serror) != 0) {
    401   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    402   1.1    bouyer 			    "sata_error regs\n", AHCINAME(sc), i);
    403   1.1    bouyer 			break;
    404   1.1    bouyer 		}
    405   1.1    bouyer 		ata_channel_attach(chp);
    406   1.1    bouyer 		port++;
    407   1.1    bouyer end:
    408   1.1    bouyer 		continue;
    409   1.1    bouyer 	}
    410   1.1    bouyer }
    411   1.1    bouyer 
    412   1.1    bouyer int
    413   1.1    bouyer ahci_intr(void *v)
    414   1.1    bouyer {
    415   1.1    bouyer 	struct ahci_softc *sc = v;
    416   1.1    bouyer 	u_int32_t is;
    417   1.1    bouyer 	int i, r = 0;
    418   1.1    bouyer 
    419   1.1    bouyer 	while ((is = AHCI_READ(sc, AHCI_IS))) {
    420   1.1    bouyer 		AHCIDEBUG_PRINT(("%s ahci_intr 0x%x\n", AHCINAME(sc), is),
    421   1.1    bouyer 		    DEBUG_INTR);
    422   1.1    bouyer 		r = 1;
    423   1.1    bouyer 		AHCI_WRITE(sc, AHCI_IS, is);
    424   1.1    bouyer 		for (i = 0; i < AHCI_MAX_PORTS; i++)
    425   1.1    bouyer 			if (is & (1 << i))
    426   1.1    bouyer 				ahci_intr_port(sc, &sc->sc_channels[i]);
    427   1.1    bouyer 	}
    428   1.1    bouyer 	return r;
    429   1.1    bouyer }
    430   1.1    bouyer 
    431   1.1    bouyer void
    432   1.1    bouyer ahci_intr_port(struct ahci_softc *sc, struct ahci_channel *achp)
    433   1.1    bouyer {
    434   1.1    bouyer 	u_int32_t is, tfd;
    435   1.1    bouyer 	struct ata_channel *chp = &achp->ata_channel;
    436   1.1    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
    437   1.1    bouyer 	int slot;
    438   1.1    bouyer 
    439   1.1    bouyer 	is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    440   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), is);
    441   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_intr_port %s port %d is 0x%x CI 0x%x\n", AHCINAME(sc),
    442   1.1    bouyer 	    chp->ch_channel, is, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    443   1.1    bouyer 	    DEBUG_INTR);
    444   1.1    bouyer 
    445   1.1    bouyer 	if (is & (AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    446   1.1    bouyer 	    AHCI_P_IX_OFS | AHCI_P_IX_UFS)) {
    447   1.1    bouyer 		slot = (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))
    448   1.1    bouyer 			& AHCI_P_CMD_CCS_MASK) >> AHCI_P_CMD_CCS_SHIFT;
    449   1.1    bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    450   1.1    bouyer 			return;
    451   1.1    bouyer 		/* stop channel */
    452   1.5    bouyer 		ahci_channel_stop(sc, chp, 0);
    453   1.1    bouyer 		if (slot != 0) {
    454   1.1    bouyer 			printf("ahci_intr_port: slot %d\n", slot);
    455   1.1    bouyer 			panic("ahci_intr_port");
    456   1.1    bouyer 		}
    457   1.1    bouyer 		if (is & AHCI_P_IX_TFES) {
    458   1.1    bouyer 			tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    459   1.1    bouyer 			chp->ch_error =
    460   1.1    bouyer 			    (tfd & AHCI_P_TFD_ERR_MASK) >> AHCI_P_TFD_ERR_SHIFT;
    461   1.1    bouyer 			chp->ch_status = (tfd & 0xff);
    462   1.1    bouyer 		} else {
    463   1.1    bouyer 			/* emulate a CRC error */
    464   1.1    bouyer 			chp->ch_error = WDCE_CRC;
    465   1.1    bouyer 			chp->ch_status = WDCS_ERR;
    466   1.1    bouyer 		}
    467   1.1    bouyer 		xfer->c_intr(chp, xfer, is);
    468   1.5    bouyer 		/* if channel has not been restarted, do it now */
    469   1.5    bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
    470   1.5    bouyer 		    == 0)
    471   1.5    bouyer 			ahci_channel_start(sc, chp);
    472   1.1    bouyer 	} else {
    473   1.1    bouyer 		slot = 0; /* XXX */
    474   1.1    bouyer 		is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    475   1.1    bouyer 		AHCIDEBUG_PRINT(("ahci_intr_port port %d is 0x%x act 0x%x CI 0x%x\n",
    476   1.1    bouyer 		    chp->ch_channel, is, achp->ahcic_cmds_active,
    477   1.1    bouyer 		    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_INTR);
    478   1.1    bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    479   1.1    bouyer 			return;
    480   1.1    bouyer 		if ((AHCI_READ(sc, AHCI_P_CI(chp->ch_channel)) & (1 << slot))
    481   1.1    bouyer 		    == 0) {
    482   1.1    bouyer 			xfer->c_intr(chp, xfer, 0);
    483   1.1    bouyer 		}
    484   1.1    bouyer 	}
    485   1.1    bouyer }
    486   1.1    bouyer 
    487   1.1    bouyer void
    488   1.1    bouyer ahci_reset_drive(struct ata_drive_datas *drvp, int flags)
    489   1.1    bouyer {
    490   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    491   1.1    bouyer 	ata_reset_channel(chp, flags);
    492   1.1    bouyer 	return;
    493   1.1    bouyer }
    494   1.1    bouyer 
    495   1.1    bouyer void
    496   1.1    bouyer ahci_reset_channel(struct ata_channel *chp, int flags)
    497   1.1    bouyer {
    498   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    499   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    500  1.18    bouyer 	int i, tfd;
    501   1.1    bouyer 
    502   1.5    bouyer 	ahci_channel_stop(sc, chp, flags);
    503   1.1    bouyer 	if (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    504   1.1    bouyer 	    achp->ahcic_sstatus) != SStatus_DET_DEV) {
    505   1.1    bouyer 		printf("%s: port reset failed\n", AHCINAME(sc));
    506   1.1    bouyer 		/* XXX and then ? */
    507   1.1    bouyer 	}
    508   1.1    bouyer 	if (chp->ch_queue->active_xfer) {
    509   1.1    bouyer 		chp->ch_queue->active_xfer->c_kill_xfer(chp,
    510   1.1    bouyer 		    chp->ch_queue->active_xfer, KILL_RESET);
    511   1.1    bouyer 	}
    512  1.24    bouyer 	tsleep(&sc, PRIBIO, "ahcirst", mstohz(500));
    513  1.24    bouyer 	/* clear port interrupt register */
    514  1.24    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    515  1.24    bouyer 	/* clear SErrors and start operations */
    516  1.24    bouyer 	ahci_channel_start(sc, chp);
    517  1.18    bouyer 	/* wait 31s for BSY to clear */
    518  1.24    bouyer 	for (i = 0; i <AHCI_RST_WAIT; i++) {
    519  1.18    bouyer 		tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    520  1.18    bouyer 		if ((((tfd & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
    521  1.18    bouyer 		    & WDCS_BSY) == 0)
    522   1.8    bouyer 			break;
    523  1.18    bouyer 		tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    524   1.8    bouyer 	}
    525  1.24    bouyer 	if (i == AHCI_RST_WAIT)
    526  1.18    bouyer 		aprint_error("%s: BSY never cleared, TD 0x%x\n",
    527  1.18    bouyer 		    AHCINAME(sc), tfd);
    528  1.18    bouyer 	AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
    529  1.18    bouyer 	    DEBUG_PROBE);
    530   1.8    bouyer 	/* clear port interrupt register */
    531   1.8    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    532   1.8    bouyer 
    533   1.1    bouyer 	return;
    534   1.1    bouyer }
    535   1.1    bouyer 
    536   1.1    bouyer int
    537   1.1    bouyer ahci_ata_addref(struct ata_drive_datas *drvp)
    538   1.1    bouyer {
    539   1.1    bouyer 	return 0;
    540   1.1    bouyer }
    541   1.1    bouyer 
    542   1.1    bouyer void
    543   1.1    bouyer ahci_ata_delref(struct ata_drive_datas *drvp)
    544   1.1    bouyer {
    545   1.1    bouyer 	return;
    546   1.1    bouyer }
    547   1.1    bouyer 
    548   1.1    bouyer void
    549   1.1    bouyer ahci_killpending(struct ata_drive_datas *drvp)
    550   1.1    bouyer {
    551   1.1    bouyer 	return;
    552   1.1    bouyer }
    553   1.1    bouyer 
    554   1.1    bouyer void
    555   1.1    bouyer ahci_probe_drive(struct ata_channel *chp)
    556   1.1    bouyer {
    557   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    558   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    559   1.1    bouyer 	int i, s;
    560   1.1    bouyer 	u_int32_t sig;
    561   1.1    bouyer 
    562   1.1    bouyer 	/* XXX This should be done by other code. */
    563   1.1    bouyer 	for (i = 0; i < chp->ch_ndrive; i++) {
    564   1.1    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    565   1.1    bouyer 		chp->ch_drive[i].drive = i;
    566   1.1    bouyer 	}
    567   1.1    bouyer 
    568  1.18    bouyer 	/* bring interface up, accept FISs, power up and spin up device */
    569   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
    570  1.18    bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_FRE |
    571  1.18    bouyer 	    AHCI_P_CMD_POD | AHCI_P_CMD_SUD);
    572   1.1    bouyer 	/* reset the PHY and bring online */
    573   1.1    bouyer 	switch (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    574   1.1    bouyer 	    achp->ahcic_sstatus)) {
    575   1.1    bouyer 	case SStatus_DET_DEV:
    576  1.24    bouyer 		tsleep(&sc, PRIBIO, "ahcidv", mstohz(500));
    577  1.24    bouyer 		/* clear port interrupt register */
    578  1.24    bouyer 		AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    579  1.24    bouyer 		/* clear SErrors and start operations */
    580  1.24    bouyer 		ahci_channel_start(sc, chp);
    581  1.18    bouyer 		/* wait 31s for BSY to clear */
    582  1.24    bouyer 		for (i = 0; i <AHCI_RST_WAIT; i++) {
    583  1.18    bouyer 			sig = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    584  1.18    bouyer 			if ((((sig & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
    585  1.18    bouyer 			    & WDCS_BSY) == 0)
    586   1.8    bouyer 				break;
    587   1.8    bouyer 			tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    588   1.8    bouyer 		}
    589  1.24    bouyer 		if (i == AHCI_RST_WAIT) {
    590  1.18    bouyer 			aprint_error("%s: BSY never cleared, TD 0x%x\n",
    591  1.18    bouyer 			    AHCINAME(sc), sig);
    592  1.23    bouyer 			return;
    593  1.23    bouyer 		}
    594  1.18    bouyer 		AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
    595  1.18    bouyer 		    DEBUG_PROBE);
    596   1.1    bouyer 		sig = AHCI_READ(sc, AHCI_P_SIG(chp->ch_channel));
    597   1.1    bouyer 		AHCIDEBUG_PRINT(("%s: port %d: sig=0x%x CMD=0x%x\n",
    598   1.1    bouyer 		    AHCINAME(sc), chp->ch_channel, sig,
    599   1.1    bouyer 		    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))), DEBUG_PROBE);
    600   1.1    bouyer 		/*
    601   1.1    bouyer 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    602   1.1    bouyer 		 * cases we get wrong values here, so ignore it.
    603   1.1    bouyer 		 */
    604   1.1    bouyer 		s = splbio();
    605   1.3    bouyer 		if ((sig & 0xffff0000) == 0xeb140000) {
    606   1.8    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    607   1.3    bouyer 		} else
    608   1.1    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    609   1.1    bouyer 		splx(s);
    610  1.23    bouyer 		/* clear port interrupt register */
    611  1.23    bouyer 		AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    612  1.23    bouyer 		/* and enable interrupts */
    613   1.1    bouyer 		AHCI_WRITE(sc, AHCI_P_IE(chp->ch_channel),
    614   1.1    bouyer 		    AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    615   1.1    bouyer 		    AHCI_P_IX_OFS | AHCI_P_IX_DPS | AHCI_P_IX_UFS |
    616   1.1    bouyer 		    AHCI_P_IX_DHRS);
    617  1.17     dillo 		/* wait 500ms before actually starting operations */
    618  1.17     dillo 		tsleep(&sc, PRIBIO, "ahciprb", mstohz(500));
    619   1.1    bouyer 		break;
    620   1.1    bouyer 
    621   1.1    bouyer 	default:
    622   1.1    bouyer 		break;
    623   1.1    bouyer 	}
    624   1.1    bouyer }
    625   1.1    bouyer 
    626   1.1    bouyer void
    627   1.1    bouyer ahci_setup_channel(struct ata_channel *chp)
    628   1.1    bouyer {
    629   1.1    bouyer 	return;
    630   1.1    bouyer }
    631   1.1    bouyer 
    632   1.1    bouyer int
    633   1.1    bouyer ahci_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
    634   1.1    bouyer {
    635   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    636   1.1    bouyer 	struct ata_xfer *xfer;
    637   1.1    bouyer 	int ret;
    638   1.1    bouyer 	int s;
    639   1.1    bouyer 
    640   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    641   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_exec_command port %d CI 0x%x\n",
    642   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    643   1.1    bouyer 	    DEBUG_XFERS);
    644   1.1    bouyer 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
    645   1.1    bouyer 	    ATAXF_NOSLEEP);
    646   1.1    bouyer 	if (xfer == NULL) {
    647   1.1    bouyer 		return ATACMD_TRY_AGAIN;
    648   1.1    bouyer 	}
    649   1.1    bouyer 	if (ata_c->flags & AT_POLL)
    650   1.1    bouyer 		xfer->c_flags |= C_POLL;
    651   1.1    bouyer 	if (ata_c->flags & AT_WAIT)
    652   1.1    bouyer 		xfer->c_flags |= C_WAIT;
    653   1.1    bouyer 	xfer->c_drive = drvp->drive;
    654   1.1    bouyer 	xfer->c_databuf = ata_c->data;
    655   1.1    bouyer 	xfer->c_bcount = ata_c->bcount;
    656   1.1    bouyer 	xfer->c_cmd = ata_c;
    657   1.1    bouyer 	xfer->c_start = ahci_cmd_start;
    658   1.1    bouyer 	xfer->c_intr = ahci_cmd_complete;
    659   1.1    bouyer 	xfer->c_kill_xfer = ahci_cmd_kill_xfer;
    660   1.1    bouyer 	s = splbio();
    661   1.1    bouyer 	ata_exec_xfer(chp, xfer);
    662   1.1    bouyer #ifdef DIAGNOSTIC
    663   1.1    bouyer 	if ((ata_c->flags & AT_POLL) != 0 &&
    664   1.1    bouyer 	    (ata_c->flags & AT_DONE) == 0)
    665   1.1    bouyer 		panic("ahci_exec_command: polled command not done");
    666   1.1    bouyer #endif
    667   1.1    bouyer 	if (ata_c->flags & AT_DONE) {
    668   1.1    bouyer 		ret = ATACMD_COMPLETE;
    669   1.1    bouyer 	} else {
    670   1.1    bouyer 		if (ata_c->flags & AT_WAIT) {
    671   1.1    bouyer 			while ((ata_c->flags & AT_DONE) == 0) {
    672   1.1    bouyer 				tsleep(ata_c, PRIBIO, "ahcicmd", 0);
    673   1.1    bouyer 			}
    674   1.1    bouyer 			ret = ATACMD_COMPLETE;
    675   1.1    bouyer 		} else {
    676   1.1    bouyer 			ret = ATACMD_QUEUED;
    677   1.1    bouyer 		}
    678   1.1    bouyer 	}
    679   1.1    bouyer 	splx(s);
    680   1.1    bouyer 	return ret;
    681   1.1    bouyer }
    682   1.1    bouyer 
    683   1.1    bouyer void
    684   1.1    bouyer ahci_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
    685   1.1    bouyer {
    686   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    687   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    688   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    689   1.1    bouyer 	int slot = 0 /* XXX slot */;
    690   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    691   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
    692   1.1    bouyer 	int i;
    693   1.1    bouyer 	int channel = chp->ch_channel;
    694   1.1    bouyer 
    695   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_start CI 0x%x\n",
    696   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    697   1.1    bouyer 
    698   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    699   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    700   1.1    bouyer 	      cmd_tbl), DEBUG_XFERS);
    701   1.1    bouyer 
    702  1.20  jakllsch 	satafis_rhd_construct_cmd(ata_c, cmd_tbl->cmdt_cfis);
    703   1.1    bouyer 
    704   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    705   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    706   1.1    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    707   1.1    bouyer 	if (ahci_dma_setup(chp, slot,
    708   1.1    bouyer 	    (ata_c->flags & (AT_READ|AT_WRITE)) ? ata_c->data : NULL,
    709   1.1    bouyer 	    ata_c->bcount,
    710   1.1    bouyer 	    (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    711   1.1    bouyer 		ata_c->flags |= AT_DF;
    712   1.1    bouyer 		ahci_cmd_complete(chp, xfer, slot);
    713   1.1    bouyer 		return;
    714   1.1    bouyer 	}
    715   1.1    bouyer 	cmd_h->cmdh_flags = htole16(
    716   1.1    bouyer 	    ((ata_c->flags & AT_WRITE) ? AHCI_CMDH_F_WR : 0) |
    717  1.20  jakllsch 	    RHD_FISLEN / 4);
    718   1.1    bouyer 	cmd_h->cmdh_prdbc = 0;
    719   1.1    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
    720   1.1    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    721   1.1    bouyer 
    722   1.1    bouyer 	if (ata_c->flags & AT_POLL) {
    723   1.1    bouyer 		/* polled command, disable interrupts */
    724   1.1    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
    725   1.1    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
    726   1.1    bouyer 	}
    727   1.1    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
    728   1.5    bouyer 	chp->ch_status = 0;
    729   1.1    bouyer 	/* start command */
    730   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
    731   1.1    bouyer 	/* and says we started this command */
    732   1.1    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
    733   1.1    bouyer 
    734   1.1    bouyer 	if ((ata_c->flags & AT_POLL) == 0) {
    735   1.1    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
    736   1.1    bouyer 		callout_reset(&chp->ch_callout, mstohz(ata_c->timeout),
    737   1.1    bouyer 		    ahci_timeout, chp);
    738   1.1    bouyer 		return;
    739   1.1    bouyer 	}
    740   1.1    bouyer 	/*
    741   1.1    bouyer 	 * Polled command.
    742   1.1    bouyer 	 */
    743   1.1    bouyer 	for (i = 0; i < ata_c->timeout / 10; i++) {
    744   1.1    bouyer 		if (ata_c->flags & AT_DONE)
    745   1.1    bouyer 			break;
    746   1.1    bouyer 		ahci_intr_port(sc, achp);
    747   1.1    bouyer 		if (ata_c->flags & AT_WAIT)
    748   1.1    bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
    749   1.1    bouyer 		else
    750   1.1    bouyer 			delay(10000);
    751   1.1    bouyer 	}
    752   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
    753   1.1    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
    754   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
    755   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
    756   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
    757   1.1    bouyer 	    DEBUG_XFERS);
    758   1.1    bouyer 	if ((ata_c->flags & AT_DONE) == 0) {
    759   1.1    bouyer 		ata_c->flags |= AT_TIMEOU;
    760   1.1    bouyer 		ahci_cmd_complete(chp, xfer, slot);
    761   1.1    bouyer 	}
    762   1.1    bouyer 	/* reenable interrupts */
    763   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    764   1.1    bouyer }
    765   1.1    bouyer 
    766   1.1    bouyer void
    767   1.1    bouyer ahci_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
    768   1.1    bouyer {
    769   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    770   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_kill_xfer channel %d\n", chp->ch_channel),
    771   1.1    bouyer 	    DEBUG_FUNCS);
    772   1.1    bouyer 
    773   1.1    bouyer 	switch (reason) {
    774   1.1    bouyer 	case KILL_GONE:
    775   1.1    bouyer 		ata_c->flags |= AT_GONE;
    776   1.1    bouyer 		break;
    777   1.1    bouyer 	case KILL_RESET:
    778   1.1    bouyer 		ata_c->flags |= AT_RESET;
    779   1.1    bouyer 		break;
    780   1.1    bouyer 	default:
    781   1.1    bouyer 		printf("ahci_cmd_kill_xfer: unknown reason %d\n", reason);
    782   1.1    bouyer 		panic("ahci_cmd_kill_xfer");
    783   1.1    bouyer 	}
    784   1.1    bouyer 	ahci_cmd_done(chp, xfer, 0 /* XXX slot */);
    785   1.1    bouyer }
    786   1.1    bouyer 
    787   1.1    bouyer int
    788   1.1    bouyer ahci_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
    789   1.1    bouyer {
    790   1.1    bouyer 	int slot = 0; /* XXX slot */
    791   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    792   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    793   1.1    bouyer 
    794   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_complete channel %d CMD 0x%x CI 0x%x\n",
    795   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)),
    796   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    797   1.1    bouyer 	    DEBUG_FUNCS);
    798   1.1    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    799   1.1    bouyer 	if (xfer->c_flags & C_TIMEOU) {
    800   1.1    bouyer 		ata_c->flags |= AT_TIMEOU;
    801   1.1    bouyer 	} else
    802   1.1    bouyer 		callout_stop(&chp->ch_callout);
    803   1.1    bouyer 
    804   1.1    bouyer 	chp->ch_queue->active_xfer = NULL;
    805   1.1    bouyer 
    806   1.1    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
    807   1.1    bouyer 		ahci_cmd_kill_xfer(chp, xfer, KILL_GONE);
    808   1.1    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
    809   1.1    bouyer 		wakeup(&chp->ch_queue->active_xfer);
    810   1.1    bouyer 		return 0;
    811   1.1    bouyer 	}
    812   1.1    bouyer 	if (is) {
    813   1.1    bouyer 		ata_c->r_head = 0;
    814   1.1    bouyer 		ata_c->r_count = 0;
    815   1.1    bouyer 		ata_c->r_sector = 0;
    816   1.1    bouyer 		ata_c->r_cyl = 0;
    817   1.1    bouyer 		if (chp->ch_status & WDCS_BSY) {
    818   1.1    bouyer 			ata_c->flags |= AT_TIMEOU;
    819   1.1    bouyer 		} else if (chp->ch_status & WDCS_ERR) {
    820   1.1    bouyer 			ata_c->r_error = chp->ch_error;
    821   1.1    bouyer 			ata_c->flags |= AT_ERROR;
    822   1.1    bouyer 		}
    823   1.1    bouyer 	}
    824   1.1    bouyer 	ahci_cmd_done(chp, xfer, slot);
    825   1.1    bouyer 	return 0;
    826   1.1    bouyer }
    827   1.1    bouyer 
    828   1.1    bouyer void
    829   1.1    bouyer ahci_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
    830   1.1    bouyer {
    831   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    832   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    833   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    834   1.1    bouyer 
    835   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_done channel %d\n", chp->ch_channel),
    836   1.1    bouyer 	    DEBUG_FUNCS);
    837   1.1    bouyer 
    838   1.1    bouyer 	/* this comamnd is not active any more */
    839   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
    840   1.1    bouyer 
    841   1.1    bouyer 	if (ata_c->flags & (AT_READ|AT_WRITE)) {
    842   1.1    bouyer 		bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
    843   1.1    bouyer 		    achp->ahcic_datad[slot]->dm_mapsize,
    844   1.1    bouyer 		    (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
    845   1.1    bouyer 		    BUS_DMASYNC_POSTWRITE);
    846   1.1    bouyer 		bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
    847   1.1    bouyer 	}
    848   1.1    bouyer 
    849   1.2      fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
    850   1.2      fvdl 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    851   1.2      fvdl 
    852   1.1    bouyer 	ata_c->flags |= AT_DONE;
    853   1.1    bouyer 	if (achp->ahcic_cmdh[slot].cmdh_prdbc)
    854   1.1    bouyer 		ata_c->flags |= AT_XFDONE;
    855   1.1    bouyer 
    856   1.1    bouyer 	ata_free_xfer(chp, xfer);
    857   1.1    bouyer 	if (ata_c->flags & AT_WAIT)
    858   1.1    bouyer 		wakeup(ata_c);
    859   1.1    bouyer 	else if (ata_c->callback)
    860   1.1    bouyer 		ata_c->callback(ata_c->callback_arg);
    861   1.1    bouyer 	atastart(chp);
    862   1.1    bouyer 	return;
    863   1.1    bouyer }
    864   1.1    bouyer 
    865   1.1    bouyer int
    866   1.1    bouyer ahci_ata_bio(struct ata_drive_datas *drvp, struct ata_bio *ata_bio)
    867   1.1    bouyer {
    868   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    869   1.1    bouyer 	struct ata_xfer *xfer;
    870   1.1    bouyer 
    871   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    872   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_ata_bio port %d CI 0x%x\n",
    873   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    874   1.1    bouyer 	    DEBUG_XFERS);
    875   1.1    bouyer 	xfer = ata_get_xfer(ATAXF_NOSLEEP);
    876   1.1    bouyer 	if (xfer == NULL) {
    877   1.1    bouyer 		return ATACMD_TRY_AGAIN;
    878   1.1    bouyer 	}
    879   1.1    bouyer 	if (ata_bio->flags & ATA_POLL)
    880   1.1    bouyer 		xfer->c_flags |= C_POLL;
    881   1.1    bouyer 	xfer->c_drive = drvp->drive;
    882   1.1    bouyer 	xfer->c_cmd = ata_bio;
    883   1.1    bouyer 	xfer->c_databuf = ata_bio->databuf;
    884   1.1    bouyer 	xfer->c_bcount = ata_bio->bcount;
    885   1.1    bouyer 	xfer->c_start = ahci_bio_start;
    886   1.1    bouyer 	xfer->c_intr = ahci_bio_complete;
    887   1.1    bouyer 	xfer->c_kill_xfer = ahci_bio_kill_xfer;
    888   1.1    bouyer 	ata_exec_xfer(chp, xfer);
    889   1.1    bouyer 	return (ata_bio->flags & ATA_ITSDONE) ? ATACMD_COMPLETE : ATACMD_QUEUED;
    890   1.1    bouyer }
    891   1.1    bouyer 
    892   1.1    bouyer void
    893   1.1    bouyer ahci_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
    894   1.1    bouyer {
    895   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    896   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    897   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
    898   1.1    bouyer 	int slot = 0 /* XXX slot */;
    899   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    900   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
    901  1.20  jakllsch 	int i;
    902   1.1    bouyer 	int channel = chp->ch_channel;
    903   1.1    bouyer 
    904   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_start CI 0x%x\n",
    905   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    906   1.1    bouyer 
    907   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    908   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    909   1.1    bouyer 	      cmd_tbl), DEBUG_XFERS);
    910   1.1    bouyer 
    911  1.20  jakllsch 	satafis_rhd_construct_bio(xfer, cmd_tbl->cmdt_cfis);
    912   1.1    bouyer 
    913   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    914   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    915   1.1    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    916   1.1    bouyer 	if (ahci_dma_setup(chp, slot, ata_bio->databuf, ata_bio->bcount,
    917   1.1    bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    918   1.1    bouyer 		ata_bio->error = ERR_DMA;
    919   1.1    bouyer 		ata_bio->r_error = 0;
    920   1.1    bouyer 		ahci_bio_complete(chp, xfer, slot);
    921   1.1    bouyer 		return;
    922   1.1    bouyer 	}
    923   1.1    bouyer 	cmd_h->cmdh_flags = htole16(
    924   1.1    bouyer 	    ((ata_bio->flags & ATA_READ) ? 0 :  AHCI_CMDH_F_WR) |
    925  1.20  jakllsch 	    RHD_FISLEN / 4);
    926   1.1    bouyer 	cmd_h->cmdh_prdbc = 0;
    927   1.2      fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
    928   1.2      fvdl 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    929   1.1    bouyer 
    930   1.1    bouyer 	if (xfer->c_flags & C_POLL) {
    931   1.1    bouyer 		/* polled command, disable interrupts */
    932   1.1    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
    933   1.1    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
    934   1.1    bouyer 	}
    935   1.1    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
    936   1.5    bouyer 	chp->ch_status = 0;
    937   1.1    bouyer 	/* start command */
    938   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
    939   1.1    bouyer 	/* and says we started this command */
    940   1.1    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
    941   1.1    bouyer 
    942   1.1    bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
    943   1.1    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
    944   1.1    bouyer 		callout_reset(&chp->ch_callout, mstohz(ATA_DELAY),
    945   1.1    bouyer 		    ahci_timeout, chp);
    946   1.1    bouyer 		return;
    947   1.1    bouyer 	}
    948   1.1    bouyer 	/*
    949   1.1    bouyer 	 * Polled command.
    950   1.1    bouyer 	 */
    951   1.1    bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
    952   1.1    bouyer 		if (ata_bio->flags & ATA_ITSDONE)
    953   1.1    bouyer 			break;
    954   1.1    bouyer 		ahci_intr_port(sc, achp);
    955   1.1    bouyer 		if (ata_bio->flags & ATA_NOSLEEP)
    956   1.1    bouyer 			delay(10000);
    957   1.1    bouyer 		else
    958   1.1    bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
    959   1.1    bouyer 	}
    960   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
    961   1.1    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
    962   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
    963   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
    964   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
    965   1.1    bouyer 	    DEBUG_XFERS);
    966   1.1    bouyer 	if ((ata_bio->flags & ATA_ITSDONE) == 0) {
    967   1.1    bouyer 		ata_bio->error = TIMEOUT;
    968   1.1    bouyer 		ahci_bio_complete(chp, xfer, slot);
    969   1.1    bouyer 	}
    970   1.1    bouyer 	/* reenable interrupts */
    971   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    972   1.1    bouyer }
    973   1.1    bouyer 
    974   1.1    bouyer void
    975   1.1    bouyer ahci_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
    976   1.1    bouyer {
    977   1.1    bouyer 	int slot = 0;  /* XXX slot */
    978   1.1    bouyer 	int drive = xfer->c_drive;
    979   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
    980   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    981   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_kill_xfer channel %d\n", chp->ch_channel),
    982   1.1    bouyer 	    DEBUG_FUNCS);
    983   1.1    bouyer 
    984   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
    985   1.1    bouyer 	ata_free_xfer(chp, xfer);
    986   1.1    bouyer 	ata_bio->flags |= ATA_ITSDONE;
    987   1.1    bouyer 	switch (reason) {
    988   1.1    bouyer 	case KILL_GONE:
    989   1.1    bouyer 		ata_bio->error = ERR_NODEV;
    990   1.1    bouyer 		break;
    991   1.1    bouyer 	case KILL_RESET:
    992   1.1    bouyer 		ata_bio->error = ERR_RESET;
    993   1.1    bouyer 		break;
    994   1.1    bouyer 	default:
    995   1.1    bouyer 		printf("ahci_bio_kill_xfer: unknown reason %d\n", reason);
    996   1.1    bouyer 		panic("ahci_bio_kill_xfer");
    997   1.1    bouyer 	}
    998   1.1    bouyer 	ata_bio->r_error = WDCE_ABRT;
    999   1.1    bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1000   1.1    bouyer }
   1001   1.1    bouyer 
   1002   1.1    bouyer int
   1003   1.1    bouyer ahci_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
   1004   1.1    bouyer {
   1005   1.1    bouyer 	int slot = 0; /* XXX slot */
   1006   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
   1007   1.1    bouyer 	int drive = xfer->c_drive;
   1008   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1009   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1010   1.1    bouyer 
   1011   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete channel %d\n", chp->ch_channel),
   1012   1.1    bouyer 	    DEBUG_FUNCS);
   1013   1.1    bouyer 
   1014   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1015   1.1    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1016   1.5    bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1017   1.5    bouyer 		ata_bio->error = TIMEOUT;
   1018   1.5    bouyer 	} else {
   1019   1.5    bouyer 		callout_stop(&chp->ch_callout);
   1020  1.19    bouyer 		ata_bio->error = NOERROR;
   1021   1.5    bouyer 	}
   1022   1.1    bouyer 
   1023   1.1    bouyer 	chp->ch_queue->active_xfer = NULL;
   1024   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1025   1.1    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1026   1.1    bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
   1027   1.1    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1028   1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1029   1.1    bouyer 
   1030   1.1    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
   1031   1.1    bouyer 		ahci_bio_kill_xfer(chp, xfer, KILL_GONE);
   1032   1.1    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1033   1.1    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1034   1.1    bouyer 		return 0;
   1035   1.1    bouyer 	}
   1036   1.1    bouyer 	ata_free_xfer(chp, xfer);
   1037   1.1    bouyer 	ata_bio->flags |= ATA_ITSDONE;
   1038   1.1    bouyer 	if (chp->ch_status & WDCS_DWF) {
   1039   1.1    bouyer 		ata_bio->error = ERR_DF;
   1040   1.1    bouyer 	} else if (chp->ch_status & WDCS_ERR) {
   1041   1.1    bouyer 		ata_bio->error = ERROR;
   1042   1.1    bouyer 		ata_bio->r_error = chp->ch_error;
   1043   1.1    bouyer 	} else if (chp->ch_status & WDCS_CORR)
   1044   1.1    bouyer 		ata_bio->flags |= ATA_CORR;
   1045   1.1    bouyer 
   1046   1.1    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1047   1.1    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1048   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete bcount %ld",
   1049   1.1    bouyer 	    ata_bio->bcount), DEBUG_XFERS);
   1050  1.19    bouyer 	/*
   1051  1.19    bouyer 	 * if it was a write, complete data buffer may have been transfered
   1052  1.19    bouyer 	 * before error detection; in this case don't use cmdh_prdbc
   1053  1.19    bouyer 	 * as it won't reflect what was written to media. Assume nothing
   1054  1.19    bouyer 	 * was transfered and leave bcount as-is.
   1055  1.19    bouyer 	 */
   1056  1.19    bouyer 	if ((ata_bio->flags & ATA_READ) || ata_bio->error == NOERROR)
   1057  1.19    bouyer 		ata_bio->bcount -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1058   1.1    bouyer 	AHCIDEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
   1059   1.1    bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1060   1.1    bouyer 	atastart(chp);
   1061   1.1    bouyer 	return 0;
   1062   1.1    bouyer }
   1063   1.1    bouyer 
   1064   1.1    bouyer void
   1065   1.5    bouyer ahci_channel_stop(struct ahci_softc *sc, struct ata_channel *chp, int flags)
   1066   1.5    bouyer {
   1067   1.5    bouyer 	int i;
   1068   1.5    bouyer 	/* stop channel */
   1069   1.5    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1070   1.5    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & ~AHCI_P_CMD_ST);
   1071   1.5    bouyer 	/* wait 1s for channel to stop */
   1072   1.5    bouyer 	for (i = 0; i <100; i++) {
   1073   1.5    bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
   1074   1.5    bouyer 		    == 0)
   1075   1.5    bouyer 			break;
   1076   1.5    bouyer 		if (flags & AT_WAIT)
   1077   1.5    bouyer 			tsleep(&sc, PRIBIO, "ahcirst", mstohz(10));
   1078   1.5    bouyer 		else
   1079   1.5    bouyer 			delay(10000);
   1080   1.5    bouyer 	}
   1081   1.5    bouyer 	if (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR) {
   1082   1.5    bouyer 		printf("%s: channel wouldn't stop\n", AHCINAME(sc));
   1083   1.5    bouyer 		/* XXX controller reset ? */
   1084   1.5    bouyer 		return;
   1085   1.5    bouyer 	}
   1086   1.5    bouyer }
   1087   1.5    bouyer 
   1088   1.5    bouyer void
   1089   1.1    bouyer ahci_channel_start(struct ahci_softc *sc, struct ata_channel *chp)
   1090   1.1    bouyer {
   1091   1.1    bouyer 	/* clear error */
   1092  1.18    bouyer 	AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel),
   1093  1.18    bouyer 	    AHCI_READ(sc, AHCI_P_SERR(chp->ch_channel)));
   1094   1.1    bouyer 
   1095   1.1    bouyer 	/* and start controller */
   1096   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1097   1.1    bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_POD | AHCI_P_CMD_SUD |
   1098   1.1    bouyer 	    AHCI_P_CMD_FRE | AHCI_P_CMD_ST);
   1099   1.1    bouyer }
   1100   1.1    bouyer 
   1101   1.1    bouyer void
   1102   1.1    bouyer ahci_timeout(void *v)
   1103   1.1    bouyer {
   1104   1.1    bouyer 	struct ata_channel *chp = (struct ata_channel *)v;
   1105   1.1    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1106   1.1    bouyer 	int s = splbio();
   1107   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_timeout xfer %p\n", xfer), DEBUG_INTR);
   1108   1.1    bouyer 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   1109   1.1    bouyer 		xfer->c_flags |= C_TIMEOU;
   1110   1.1    bouyer 		xfer->c_intr(chp, xfer, 0);
   1111   1.1    bouyer 	}
   1112   1.1    bouyer 	splx(s);
   1113   1.1    bouyer }
   1114   1.1    bouyer 
   1115   1.1    bouyer int
   1116   1.1    bouyer ahci_dma_setup(struct ata_channel *chp, int slot, void *data,
   1117   1.1    bouyer     size_t count, int op)
   1118   1.1    bouyer {
   1119   1.1    bouyer 	int error, seg;
   1120   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1121   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1122   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1123   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
   1124   1.1    bouyer 
   1125   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1126   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1127   1.1    bouyer 
   1128   1.1    bouyer 	if (data == NULL) {
   1129   1.1    bouyer 		cmd_h->cmdh_prdtl = 0;
   1130   1.1    bouyer 		goto end;
   1131   1.1    bouyer 	}
   1132   1.1    bouyer 
   1133   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_datad[slot],
   1134   1.1    bouyer 	    data, count, NULL,
   1135   1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
   1136   1.1    bouyer 	if (error) {
   1137   1.1    bouyer 		printf("%s port %d: failed to load xfer: %d\n",
   1138   1.1    bouyer 		    AHCINAME(sc), chp->ch_channel, error);
   1139   1.1    bouyer 		return error;
   1140   1.1    bouyer 	}
   1141   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1142   1.1    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1143   1.1    bouyer 	    (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1144   1.1    bouyer 	for (seg = 0; seg <  achp->ahcic_datad[slot]->dm_nsegs; seg++) {
   1145   1.1    bouyer 		cmd_tbl->cmdt_prd[seg].prd_dba = htole32(
   1146   1.1    bouyer 		     achp->ahcic_datad[slot]->dm_segs[seg].ds_addr);
   1147   1.1    bouyer 		cmd_tbl->cmdt_prd[seg].prd_dbau = 0;
   1148   1.1    bouyer 		cmd_tbl->cmdt_prd[seg].prd_dbc = htole32(
   1149   1.1    bouyer 		    achp->ahcic_datad[slot]->dm_segs[seg].ds_len - 1);
   1150   1.1    bouyer 	}
   1151   1.1    bouyer 	cmd_tbl->cmdt_prd[seg - 1].prd_dbc |= htole32(AHCI_PRD_DBC_IPC);
   1152   1.1    bouyer 	cmd_h->cmdh_prdtl = htole16(achp->ahcic_datad[slot]->dm_nsegs);
   1153   1.1    bouyer end:
   1154   1.1    bouyer 	AHCI_CMDTBL_SYNC(sc, achp, slot, BUS_DMASYNC_PREWRITE);
   1155   1.1    bouyer 	return 0;
   1156   1.1    bouyer }
   1157   1.8    bouyer 
   1158   1.8    bouyer #if NATAPIBUS > 0
   1159   1.8    bouyer void
   1160   1.8    bouyer ahci_atapibus_attach(struct atabus_softc * ata_sc)
   1161   1.8    bouyer {
   1162   1.8    bouyer 	struct ata_channel *chp = ata_sc->sc_chan;
   1163   1.8    bouyer 	struct atac_softc *atac = chp->ch_atac;
   1164   1.8    bouyer 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
   1165   1.8    bouyer 	struct scsipi_channel *chan = &chp->ch_atapi_channel;
   1166   1.8    bouyer 	/*
   1167   1.8    bouyer 	 * Fill in the scsipi_adapter.
   1168   1.8    bouyer 	 */
   1169  1.13      cube 	adapt->adapt_dev = atac->atac_dev;
   1170   1.8    bouyer 	adapt->adapt_nchannels = atac->atac_nchannels;
   1171   1.8    bouyer 	adapt->adapt_request = ahci_atapi_scsipi_request;
   1172   1.8    bouyer 	adapt->adapt_minphys = ahci_atapi_minphys;
   1173   1.8    bouyer 	atac->atac_atapi_adapter.atapi_probe_device = ahci_atapi_probe_device;
   1174   1.8    bouyer 
   1175   1.8    bouyer 	/*
   1176   1.8    bouyer 	 * Fill in the scsipi_channel.
   1177   1.8    bouyer 	 */
   1178   1.8    bouyer 	memset(chan, 0, sizeof(*chan));
   1179   1.8    bouyer 	chan->chan_adapter = adapt;
   1180   1.8    bouyer 	chan->chan_bustype = &ahci_atapi_bustype;
   1181   1.8    bouyer 	chan->chan_channel = chp->ch_channel;
   1182   1.8    bouyer 	chan->chan_flags = SCSIPI_CHAN_OPENINGS;
   1183   1.8    bouyer 	chan->chan_openings = 1;
   1184   1.8    bouyer 	chan->chan_max_periph = 1;
   1185   1.8    bouyer 	chan->chan_ntargets = 1;
   1186   1.8    bouyer 	chan->chan_nluns = 1;
   1187  1.13      cube 	chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
   1188   1.8    bouyer 		atapiprint);
   1189   1.8    bouyer }
   1190   1.8    bouyer 
   1191   1.8    bouyer void
   1192   1.8    bouyer ahci_atapi_minphys(struct buf *bp)
   1193   1.8    bouyer {
   1194   1.8    bouyer 	if (bp->b_bcount > MAXPHYS)
   1195   1.8    bouyer 		bp->b_bcount = MAXPHYS;
   1196   1.8    bouyer 	minphys(bp);
   1197   1.8    bouyer }
   1198   1.8    bouyer 
   1199   1.8    bouyer /*
   1200   1.8    bouyer  * Kill off all pending xfers for a periph.
   1201   1.8    bouyer  *
   1202   1.8    bouyer  * Must be called at splbio().
   1203   1.8    bouyer  */
   1204   1.8    bouyer void
   1205   1.8    bouyer ahci_atapi_kill_pending(struct scsipi_periph *periph)
   1206   1.8    bouyer {
   1207   1.8    bouyer 	struct atac_softc *atac =
   1208  1.13      cube 	    device_private(periph->periph_channel->chan_adapter->adapt_dev);
   1209   1.8    bouyer 	struct ata_channel *chp =
   1210   1.8    bouyer 	    atac->atac_channels[periph->periph_channel->chan_channel];
   1211   1.8    bouyer 
   1212   1.8    bouyer 	ata_kill_pending(&chp->ch_drive[periph->periph_target]);
   1213   1.8    bouyer }
   1214   1.8    bouyer 
   1215   1.8    bouyer void
   1216   1.8    bouyer ahci_atapi_scsipi_request(struct scsipi_channel *chan,
   1217   1.8    bouyer     scsipi_adapter_req_t req, void *arg)
   1218   1.8    bouyer {
   1219   1.8    bouyer 	struct scsipi_adapter *adapt = chan->chan_adapter;
   1220   1.8    bouyer 	struct scsipi_periph *periph;
   1221   1.8    bouyer 	struct scsipi_xfer *sc_xfer;
   1222  1.13      cube 	struct ahci_softc *sc = device_private(adapt->adapt_dev);
   1223   1.8    bouyer 	struct atac_softc *atac = &sc->sc_atac;
   1224   1.8    bouyer 	struct ata_xfer *xfer;
   1225   1.8    bouyer 	int channel = chan->chan_channel;
   1226   1.8    bouyer 	int drive, s;
   1227   1.8    bouyer 
   1228   1.8    bouyer 	switch (req) {
   1229   1.8    bouyer 	case ADAPTER_REQ_RUN_XFER:
   1230   1.8    bouyer 		sc_xfer = arg;
   1231   1.8    bouyer 		periph = sc_xfer->xs_periph;
   1232   1.8    bouyer 		drive = periph->periph_target;
   1233  1.13      cube 		if (!device_is_active(atac->atac_dev)) {
   1234   1.8    bouyer 			sc_xfer->error = XS_DRIVER_STUFFUP;
   1235   1.8    bouyer 			scsipi_done(sc_xfer);
   1236   1.8    bouyer 			return;
   1237   1.8    bouyer 		}
   1238   1.8    bouyer 		xfer = ata_get_xfer(ATAXF_NOSLEEP);
   1239   1.8    bouyer 		if (xfer == NULL) {
   1240   1.8    bouyer 			sc_xfer->error = XS_RESOURCE_SHORTAGE;
   1241   1.8    bouyer 			scsipi_done(sc_xfer);
   1242   1.8    bouyer 			return;
   1243   1.8    bouyer 		}
   1244   1.8    bouyer 
   1245   1.8    bouyer 		if (sc_xfer->xs_control & XS_CTL_POLL)
   1246   1.8    bouyer 			xfer->c_flags |= C_POLL;
   1247   1.8    bouyer 		xfer->c_drive = drive;
   1248   1.8    bouyer 		xfer->c_flags |= C_ATAPI;
   1249   1.8    bouyer 		xfer->c_cmd = sc_xfer;
   1250   1.8    bouyer 		xfer->c_databuf = sc_xfer->data;
   1251   1.8    bouyer 		xfer->c_bcount = sc_xfer->datalen;
   1252   1.8    bouyer 		xfer->c_start = ahci_atapi_start;
   1253   1.8    bouyer 		xfer->c_intr = ahci_atapi_complete;
   1254   1.8    bouyer 		xfer->c_kill_xfer = ahci_atapi_kill_xfer;
   1255   1.8    bouyer 		xfer->c_dscpoll = 0;
   1256   1.8    bouyer 		s = splbio();
   1257   1.8    bouyer 		ata_exec_xfer(atac->atac_channels[channel], xfer);
   1258   1.8    bouyer #ifdef DIAGNOSTIC
   1259   1.8    bouyer 		if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
   1260   1.8    bouyer 		    (sc_xfer->xs_status & XS_STS_DONE) == 0)
   1261   1.8    bouyer 			panic("ahci_atapi_scsipi_request: polled command "
   1262   1.8    bouyer 			    "not done");
   1263   1.8    bouyer #endif
   1264   1.8    bouyer 		splx(s);
   1265   1.8    bouyer 		return;
   1266   1.8    bouyer 	default:
   1267   1.8    bouyer 		/* Not supported, nothing to do. */
   1268   1.8    bouyer 		;
   1269   1.8    bouyer 	}
   1270   1.8    bouyer }
   1271   1.8    bouyer 
   1272   1.8    bouyer void
   1273   1.8    bouyer ahci_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1274   1.8    bouyer {
   1275   1.8    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1276   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1277   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1278   1.8    bouyer 	int slot = 0 /* XXX slot */;
   1279   1.8    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1280   1.8    bouyer 	struct ahci_cmd_header *cmd_h;
   1281   1.8    bouyer 	int i;
   1282   1.8    bouyer 	int channel = chp->ch_channel;
   1283   1.8    bouyer 
   1284   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_start CI 0x%x\n",
   1285   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
   1286   1.8    bouyer 
   1287   1.8    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1288   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
   1289   1.8    bouyer 	      cmd_tbl), DEBUG_XFERS);
   1290   1.8    bouyer 
   1291  1.20  jakllsch 	satafis_rhd_construct_atapi(xfer, cmd_tbl->cmdt_cfis);
   1292   1.8    bouyer 	memset(&cmd_tbl->cmdt_acmd, 0, sizeof(cmd_tbl->cmdt_acmd));
   1293   1.8    bouyer 	memcpy(cmd_tbl->cmdt_acmd, sc_xfer->cmd, sc_xfer->cmdlen);
   1294   1.8    bouyer 
   1295   1.8    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1296   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
   1297   1.8    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
   1298   1.8    bouyer 	if (ahci_dma_setup(chp, slot, sc_xfer->datalen ? sc_xfer->data : NULL,
   1299   1.8    bouyer 	    sc_xfer->datalen,
   1300   1.8    bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
   1301   1.8    bouyer 	    BUS_DMA_READ : BUS_DMA_WRITE)) {
   1302   1.8    bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1303   1.8    bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1304   1.8    bouyer 		return;
   1305   1.8    bouyer 	}
   1306   1.8    bouyer 	cmd_h->cmdh_flags = htole16(
   1307   1.8    bouyer 	    ((sc_xfer->xs_control & XS_CTL_DATA_OUT) ? AHCI_CMDH_F_WR : 0) |
   1308  1.20  jakllsch 	    RHD_FISLEN / 4 | AHCI_CMDH_F_A);
   1309   1.8    bouyer 	cmd_h->cmdh_prdbc = 0;
   1310   1.8    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1311   1.8    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1312   1.8    bouyer 
   1313   1.8    bouyer 	if (xfer->c_flags & C_POLL) {
   1314   1.8    bouyer 		/* polled command, disable interrupts */
   1315   1.8    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
   1316   1.8    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
   1317   1.8    bouyer 	}
   1318   1.8    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
   1319   1.8    bouyer 	chp->ch_status = 0;
   1320   1.8    bouyer 	/* start command */
   1321   1.8    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
   1322   1.8    bouyer 	/* and says we started this command */
   1323   1.8    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
   1324   1.8    bouyer 
   1325   1.8    bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
   1326   1.8    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1327   1.8    bouyer 		callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
   1328   1.8    bouyer 		    ahci_timeout, chp);
   1329   1.8    bouyer 		return;
   1330   1.8    bouyer 	}
   1331   1.8    bouyer 	/*
   1332   1.8    bouyer 	 * Polled command.
   1333   1.8    bouyer 	 */
   1334   1.8    bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
   1335   1.8    bouyer 		if (sc_xfer->xs_status & XS_STS_DONE)
   1336   1.8    bouyer 			break;
   1337   1.8    bouyer 		ahci_intr_port(sc, achp);
   1338   1.8    bouyer 		delay(10000);
   1339   1.8    bouyer 	}
   1340   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
   1341   1.8    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
   1342   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
   1343   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
   1344   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
   1345   1.8    bouyer 	    DEBUG_XFERS);
   1346   1.8    bouyer 	if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
   1347   1.8    bouyer 		sc_xfer->error = XS_TIMEOUT;
   1348   1.8    bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1349   1.8    bouyer 	}
   1350   1.8    bouyer 	/* reenable interrupts */
   1351   1.8    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
   1352   1.8    bouyer }
   1353   1.8    bouyer 
   1354   1.8    bouyer int
   1355   1.8    bouyer ahci_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1356   1.8    bouyer {
   1357   1.8    bouyer 	int slot = 0; /* XXX slot */
   1358   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1359   1.8    bouyer 	int drive = xfer->c_drive;
   1360   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1361   1.8    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1362   1.8    bouyer 
   1363   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete channel %d\n", chp->ch_channel),
   1364   1.8    bouyer 	    DEBUG_FUNCS);
   1365   1.8    bouyer 
   1366   1.8    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1367   1.8    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1368   1.8    bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1369   1.8    bouyer 		sc_xfer->error = XS_TIMEOUT;
   1370   1.8    bouyer 	} else {
   1371   1.8    bouyer 		callout_stop(&chp->ch_callout);
   1372   1.8    bouyer 		sc_xfer->error = 0;
   1373   1.8    bouyer 	}
   1374   1.8    bouyer 
   1375   1.8    bouyer 	chp->ch_queue->active_xfer = NULL;
   1376   1.8    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1377   1.8    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1378   1.8    bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ? BUS_DMASYNC_POSTREAD :
   1379   1.8    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1380   1.8    bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1381   1.8    bouyer 
   1382   1.8    bouyer 	if (chp->ch_drive[drive].drive_flags & DRIVE_WAITDRAIN) {
   1383   1.8    bouyer 		ahci_atapi_kill_xfer(chp, xfer, KILL_GONE);
   1384   1.8    bouyer 		chp->ch_drive[drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1385   1.8    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1386   1.8    bouyer 		return 0;
   1387   1.8    bouyer 	}
   1388   1.8    bouyer 	ata_free_xfer(chp, xfer);
   1389   1.8    bouyer 
   1390   1.8    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1391   1.8    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1392   1.8    bouyer 	sc_xfer->resid = sc_xfer->datalen;
   1393   1.8    bouyer 	sc_xfer->resid -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1394   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete datalen %d resid %d\n",
   1395   1.8    bouyer 	    sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
   1396  1.16    bouyer 	if (chp->ch_status & WDCS_ERR &&
   1397  1.16    bouyer 	    ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
   1398  1.16    bouyer 	    sc_xfer->resid == sc_xfer->datalen)) {
   1399  1.16    bouyer 		sc_xfer->error = XS_SHORTSENSE;
   1400  1.16    bouyer 		sc_xfer->sense.atapi_sense = chp->ch_error;
   1401  1.16    bouyer 		if ((sc_xfer->xs_periph->periph_quirks &
   1402  1.16    bouyer 		    PQUIRK_NOSENSE) == 0) {
   1403  1.16    bouyer 			/* ask scsipi to send a REQUEST_SENSE */
   1404  1.16    bouyer 			sc_xfer->error = XS_BUSY;
   1405  1.16    bouyer 			sc_xfer->status = SCSI_CHECK;
   1406  1.16    bouyer 		}
   1407  1.16    bouyer 	}
   1408   1.8    bouyer 	scsipi_done(sc_xfer);
   1409   1.8    bouyer 	atastart(chp);
   1410   1.8    bouyer 	return 0;
   1411   1.8    bouyer }
   1412   1.8    bouyer 
   1413   1.8    bouyer void
   1414   1.8    bouyer ahci_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1415   1.8    bouyer {
   1416   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1417   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1418   1.8    bouyer 	int slot = 0; /* XXX slot */
   1419   1.8    bouyer 
   1420   1.8    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1421   1.8    bouyer 
   1422   1.8    bouyer 	/* remove this command from xfer queue */
   1423   1.8    bouyer 	switch (reason) {
   1424   1.8    bouyer 	case KILL_GONE:
   1425   1.8    bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1426   1.8    bouyer 		break;
   1427   1.8    bouyer 	case KILL_RESET:
   1428   1.8    bouyer 		sc_xfer->error = XS_RESET;
   1429   1.8    bouyer 		break;
   1430   1.8    bouyer 	default:
   1431   1.8    bouyer 		printf("ahci_ata_atapi_kill_xfer: unknown reason %d\n", reason);
   1432   1.8    bouyer 		panic("ahci_ata_atapi_kill_xfer");
   1433   1.8    bouyer 	}
   1434   1.8    bouyer 	ata_free_xfer(chp, xfer);
   1435   1.8    bouyer 	scsipi_done(sc_xfer);
   1436   1.8    bouyer }
   1437   1.8    bouyer 
   1438   1.8    bouyer void
   1439   1.8    bouyer ahci_atapi_probe_device(struct atapibus_softc *sc, int target)
   1440   1.8    bouyer {
   1441   1.8    bouyer 	struct scsipi_channel *chan = sc->sc_channel;
   1442   1.8    bouyer 	struct scsipi_periph *periph;
   1443   1.8    bouyer 	struct ataparams ids;
   1444   1.8    bouyer 	struct ataparams *id = &ids;
   1445  1.13      cube 	struct ahci_softc *ahcic =
   1446  1.13      cube 	    device_private(chan->chan_adapter->adapt_dev);
   1447   1.8    bouyer 	struct atac_softc *atac = &ahcic->sc_atac;
   1448   1.8    bouyer 	struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
   1449   1.8    bouyer 	struct ata_drive_datas *drvp = &chp->ch_drive[target];
   1450   1.8    bouyer 	struct scsipibus_attach_args sa;
   1451   1.8    bouyer 	char serial_number[21], model[41], firmware_revision[9];
   1452   1.8    bouyer 	int s;
   1453   1.8    bouyer 
   1454   1.8    bouyer 	/* skip if already attached */
   1455   1.8    bouyer 	if (scsipi_lookup_periph(chan, target, 0) != NULL)
   1456   1.8    bouyer 		return;
   1457   1.8    bouyer 
   1458   1.8    bouyer 	/* if no ATAPI device detected at attach time, skip */
   1459   1.8    bouyer 	if ((drvp->drive_flags & DRIVE_ATAPI) == 0) {
   1460   1.8    bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_probe_device: drive %d "
   1461   1.8    bouyer 		    "not present\n", target), DEBUG_PROBE);
   1462   1.8    bouyer 		return;
   1463   1.8    bouyer 	}
   1464   1.8    bouyer 
   1465   1.8    bouyer 	/* Some ATAPI devices need a bit more time after software reset. */
   1466   1.8    bouyer 	delay(5000);
   1467   1.8    bouyer 	if (ata_get_params(drvp,  AT_WAIT, id) == 0) {
   1468   1.8    bouyer #ifdef ATAPI_DEBUG_PROBE
   1469   1.8    bouyer 		printf("%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
   1470  1.14      cube 		    AHCINAME(ahcic), target,
   1471   1.8    bouyer 		    id->atap_config & ATAPI_CFG_CMD_MASK,
   1472   1.8    bouyer 		    id->atap_config & ATAPI_CFG_DRQ_MASK);
   1473   1.8    bouyer #endif
   1474   1.8    bouyer 		periph = scsipi_alloc_periph(M_NOWAIT);
   1475   1.8    bouyer 		if (periph == NULL) {
   1476  1.14      cube 			aprint_error_dev(sc->sc_dev,
   1477  1.14      cube 			    "unable to allocate periph for drive %d\n",
   1478  1.14      cube 			    target);
   1479   1.8    bouyer 			return;
   1480   1.8    bouyer 		}
   1481   1.8    bouyer 		periph->periph_dev = NULL;
   1482   1.8    bouyer 		periph->periph_channel = chan;
   1483   1.8    bouyer 		periph->periph_switch = &atapi_probe_periphsw;
   1484   1.8    bouyer 		periph->periph_target = target;
   1485   1.8    bouyer 		periph->periph_lun = 0;
   1486   1.8    bouyer 		periph->periph_quirks = PQUIRK_ONLYBIG;
   1487   1.8    bouyer 
   1488   1.8    bouyer #ifdef SCSIPI_DEBUG
   1489   1.8    bouyer 		if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
   1490   1.8    bouyer 		    SCSIPI_DEBUG_TARGET == target)
   1491   1.8    bouyer 			periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
   1492   1.8    bouyer #endif
   1493   1.8    bouyer 		periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
   1494   1.8    bouyer 		if (id->atap_config & ATAPI_CFG_REMOV)
   1495   1.8    bouyer 			periph->periph_flags |= PERIPH_REMOVABLE;
   1496   1.8    bouyer 		if (periph->periph_type == T_SEQUENTIAL) {
   1497   1.8    bouyer 			s = splbio();
   1498   1.8    bouyer 			drvp->drive_flags |= DRIVE_ATAPIST;
   1499   1.8    bouyer 			splx(s);
   1500   1.8    bouyer 		}
   1501   1.8    bouyer 
   1502   1.8    bouyer 		sa.sa_periph = periph;
   1503   1.8    bouyer 		sa.sa_inqbuf.type =  ATAPI_CFG_TYPE(id->atap_config);
   1504   1.8    bouyer 		sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
   1505   1.8    bouyer 		    T_REMOV : T_FIXED;
   1506   1.8    bouyer 		scsipi_strvis((u_char *)model, 40, id->atap_model, 40);
   1507   1.8    bouyer 		scsipi_strvis((u_char *)serial_number, 20, id->atap_serial,
   1508   1.8    bouyer 		    20);
   1509   1.8    bouyer 		scsipi_strvis((u_char *)firmware_revision, 8,
   1510   1.8    bouyer 		    id->atap_revision, 8);
   1511   1.8    bouyer 		sa.sa_inqbuf.vendor = model;
   1512   1.8    bouyer 		sa.sa_inqbuf.product = serial_number;
   1513   1.8    bouyer 		sa.sa_inqbuf.revision = firmware_revision;
   1514   1.8    bouyer 
   1515   1.8    bouyer 		/*
   1516   1.8    bouyer 		 * Determine the operating mode capabilities of the device.
   1517   1.8    bouyer 		 */
   1518   1.8    bouyer 		if ((id->atap_config & ATAPI_CFG_CMD_MASK) == ATAPI_CFG_CMD_16)
   1519   1.8    bouyer 			periph->periph_cap |= PERIPH_CAP_CMD16;
   1520   1.8    bouyer 		/* XXX This is gross. */
   1521   1.8    bouyer 		periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
   1522   1.8    bouyer 
   1523   1.8    bouyer 		drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
   1524   1.8    bouyer 
   1525   1.8    bouyer 		if (drvp->drv_softc)
   1526   1.8    bouyer 			ata_probe_caps(drvp);
   1527   1.8    bouyer 		else {
   1528   1.8    bouyer 			s = splbio();
   1529   1.8    bouyer 			drvp->drive_flags &= ~DRIVE_ATAPI;
   1530   1.8    bouyer 			splx(s);
   1531   1.8    bouyer 		}
   1532   1.8    bouyer 	} else {
   1533   1.8    bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_get_params: ATAPI_IDENTIFY_DEVICE "
   1534   1.8    bouyer 		    "failed for drive %s:%d:%d: error 0x%x\n",
   1535   1.8    bouyer 		    AHCINAME(ahcic), chp->ch_channel, target,
   1536   1.8    bouyer 		    chp->ch_error), DEBUG_PROBE);
   1537   1.8    bouyer 		s = splbio();
   1538   1.8    bouyer 		drvp->drive_flags &= ~DRIVE_ATAPI;
   1539   1.8    bouyer 		splx(s);
   1540   1.8    bouyer 	}
   1541   1.8    bouyer }
   1542   1.8    bouyer #endif /* NATAPIBUS */
   1543