Home | History | Annotate | Line # | Download | only in ic
ahcisata_core.c revision 1.29
      1  1.29  jakllsch /*	$NetBSD: ahcisata_core.c,v 1.29 2010/07/27 22:07:50 jakllsch Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*
      4   1.1    bouyer  * Copyright (c) 2006 Manuel Bouyer.
      5   1.1    bouyer  *
      6   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.1    bouyer  * modification, are permitted provided that the following conditions
      8   1.1    bouyer  * are met:
      9   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.1    bouyer  *
     15   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25   1.1    bouyer  *
     26   1.1    bouyer  */
     27   1.1    bouyer 
     28   1.1    bouyer #include <sys/cdefs.h>
     29  1.29  jakllsch __KERNEL_RCSID(0, "$NetBSD: ahcisata_core.c,v 1.29 2010/07/27 22:07:50 jakllsch Exp $");
     30   1.1    bouyer 
     31   1.1    bouyer #include <sys/types.h>
     32   1.1    bouyer #include <sys/malloc.h>
     33   1.1    bouyer #include <sys/param.h>
     34   1.1    bouyer #include <sys/kernel.h>
     35   1.1    bouyer #include <sys/systm.h>
     36   1.1    bouyer #include <sys/disklabel.h>
     37   1.4        ad #include <sys/proc.h>
     38   1.8    bouyer #include <sys/buf.h>
     39   1.1    bouyer 
     40   1.1    bouyer #include <uvm/uvm_extern.h>
     41   1.1    bouyer 
     42   1.1    bouyer #include <dev/ata/atareg.h>
     43   1.1    bouyer #include <dev/ata/satavar.h>
     44   1.1    bouyer #include <dev/ata/satareg.h>
     45  1.26  jakllsch #include <dev/ata/satafisvar.h>
     46  1.20  jakllsch #include <dev/ata/satafisreg.h>
     47   1.1    bouyer #include <dev/ic/ahcisatavar.h>
     48   1.1    bouyer 
     49  1.16    bouyer #include <dev/scsipi/scsi_all.h> /* for SCSI status */
     50  1.16    bouyer 
     51   1.8    bouyer #include "atapibus.h"
     52   1.8    bouyer 
     53   1.1    bouyer #ifdef AHCI_DEBUG
     54   1.1    bouyer int ahcidebug_mask = 0x0;
     55   1.1    bouyer #endif
     56   1.1    bouyer 
     57  1.29  jakllsch static void ahci_probe_drive(struct ata_channel *);
     58  1.29  jakllsch static void ahci_setup_channel(struct ata_channel *);
     59   1.1    bouyer 
     60  1.29  jakllsch static int  ahci_ata_bio(struct ata_drive_datas *, struct ata_bio *);
     61  1.29  jakllsch static void ahci_reset_drive(struct ata_drive_datas *, int);
     62  1.29  jakllsch static void ahci_reset_channel(struct ata_channel *, int);
     63  1.29  jakllsch static int  ahci_exec_command(struct ata_drive_datas *, struct ata_command *);
     64  1.29  jakllsch static int  ahci_ata_addref(struct ata_drive_datas *);
     65  1.29  jakllsch static void ahci_ata_delref(struct ata_drive_datas *);
     66  1.29  jakllsch static void ahci_killpending(struct ata_drive_datas *);
     67  1.29  jakllsch 
     68  1.29  jakllsch static void ahci_cmd_start(struct ata_channel *, struct ata_xfer *);
     69  1.29  jakllsch static int  ahci_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
     70  1.29  jakllsch static void ahci_cmd_done(struct ata_channel *, struct ata_xfer *, int);
     71  1.29  jakllsch static void ahci_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     72  1.29  jakllsch static void ahci_bio_start(struct ata_channel *, struct ata_xfer *);
     73  1.29  jakllsch static int  ahci_bio_complete(struct ata_channel *, struct ata_xfer *, int);
     74  1.29  jakllsch static void ahci_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
     75  1.29  jakllsch static void ahci_channel_stop(struct ahci_softc *, struct ata_channel *, int);
     76  1.29  jakllsch static void ahci_channel_start(struct ahci_softc *, struct ata_channel *);
     77  1.29  jakllsch static void ahci_timeout(void *);
     78  1.29  jakllsch static int  ahci_dma_setup(struct ata_channel *, int, void *, size_t, int);
     79   1.1    bouyer 
     80   1.8    bouyer #if NATAPIBUS > 0
     81  1.29  jakllsch static void ahci_atapibus_attach(struct atabus_softc *);
     82  1.29  jakllsch static void ahci_atapi_kill_pending(struct scsipi_periph *);
     83  1.29  jakllsch static void ahci_atapi_minphys(struct buf *);
     84  1.29  jakllsch static void ahci_atapi_scsipi_request(struct scsipi_channel *,
     85   1.8    bouyer     scsipi_adapter_req_t, void *);
     86  1.29  jakllsch static void ahci_atapi_start(struct ata_channel *, struct ata_xfer *);
     87  1.29  jakllsch static int  ahci_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
     88  1.29  jakllsch static void ahci_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
     89  1.29  jakllsch static void ahci_atapi_probe_device(struct atapibus_softc *, int);
     90   1.8    bouyer 
     91   1.8    bouyer static const struct scsipi_bustype ahci_atapi_bustype = {
     92   1.8    bouyer 	SCSIPI_BUSTYPE_ATAPI,
     93   1.8    bouyer 	atapi_scsipi_cmd,
     94   1.8    bouyer 	atapi_interpret_sense,
     95   1.8    bouyer 	atapi_print_addr,
     96   1.8    bouyer 	ahci_atapi_kill_pending,
     97   1.8    bouyer };
     98   1.8    bouyer #endif /* NATAPIBUS */
     99   1.8    bouyer 
    100   1.1    bouyer #define ATA_DELAY 10000 /* 10s for a drive I/O */
    101  1.24    bouyer #define ATA_RESET_DELAY 31000 /* 31s for a drive reset */
    102  1.24    bouyer #define AHCI_RST_WAIT (ATA_RESET_DELAY / 10)
    103   1.1    bouyer 
    104   1.1    bouyer const struct ata_bustype ahci_ata_bustype = {
    105   1.1    bouyer 	SCSIPI_BUSTYPE_ATA,
    106   1.1    bouyer 	ahci_ata_bio,
    107   1.1    bouyer 	ahci_reset_drive,
    108   1.1    bouyer 	ahci_reset_channel,
    109   1.1    bouyer 	ahci_exec_command,
    110   1.1    bouyer 	ata_get_params,
    111   1.1    bouyer 	ahci_ata_addref,
    112   1.1    bouyer 	ahci_ata_delref,
    113   1.1    bouyer 	ahci_killpending
    114   1.1    bouyer };
    115   1.1    bouyer 
    116  1.29  jakllsch static void ahci_intr_port(struct ahci_softc *, struct ahci_channel *);
    117   1.7     joerg static void ahci_setup_port(struct ahci_softc *sc, int i);
    118   1.7     joerg 
    119  1.29  jakllsch static int
    120   1.7     joerg ahci_reset(struct ahci_softc *sc)
    121   1.1    bouyer {
    122   1.7     joerg 	int i;
    123   1.1    bouyer 
    124   1.1    bouyer 	/* reset controller */
    125   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_HR);
    126   1.1    bouyer 	/* wait up to 1s for reset to complete */
    127   1.1    bouyer 	for (i = 0; i < 1000; i++) {
    128   1.6    bouyer 		delay(1000);
    129   1.1    bouyer 		if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR) == 0)
    130   1.1    bouyer 			break;
    131   1.1    bouyer 	}
    132   1.1    bouyer 	if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR)) {
    133   1.1    bouyer 		aprint_error("%s: reset failed\n", AHCINAME(sc));
    134   1.7     joerg 		return -1;
    135   1.1    bouyer 	}
    136   1.1    bouyer 	/* enable ahci mode */
    137   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_AE);
    138   1.7     joerg 	return 0;
    139   1.7     joerg }
    140   1.1    bouyer 
    141  1.29  jakllsch static void
    142   1.7     joerg ahci_setup_ports(struct ahci_softc *sc)
    143   1.7     joerg {
    144  1.27  jakllsch 	uint32_t ahci_ports;
    145   1.7     joerg 	int i, port;
    146   1.7     joerg 
    147   1.7     joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    148   1.7     joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    149   1.7     joerg 		if ((ahci_ports & (1 << i)) == 0)
    150   1.7     joerg 			continue;
    151   1.7     joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    152   1.7     joerg 			aprint_error("%s: more ports than announced\n",
    153   1.7     joerg 			    AHCINAME(sc));
    154   1.7     joerg 			break;
    155   1.7     joerg 		}
    156   1.7     joerg 		ahci_setup_port(sc, i);
    157   1.7     joerg 	}
    158   1.7     joerg }
    159   1.7     joerg 
    160  1.29  jakllsch static void
    161   1.7     joerg ahci_reprobe_drives(struct ahci_softc *sc)
    162   1.7     joerg {
    163  1.27  jakllsch 	uint32_t ahci_ports;
    164   1.7     joerg 	int i, port;
    165   1.7     joerg 	struct ahci_channel *achp;
    166   1.7     joerg 	struct ata_channel *chp;
    167   1.7     joerg 
    168   1.7     joerg 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    169   1.7     joerg 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    170   1.7     joerg 		if ((ahci_ports & (1 << i)) == 0)
    171   1.7     joerg 			continue;
    172   1.7     joerg 		if (port >= sc->sc_atac.atac_nchannels) {
    173   1.7     joerg 			aprint_error("%s: more ports than announced\n",
    174   1.7     joerg 			    AHCINAME(sc));
    175   1.7     joerg 			break;
    176   1.7     joerg 		}
    177   1.7     joerg 		achp = &sc->sc_channels[i];
    178   1.7     joerg 		chp = &achp->ata_channel;
    179   1.7     joerg 
    180   1.7     joerg 		ahci_probe_drive(chp);
    181   1.7     joerg 	}
    182   1.7     joerg }
    183   1.7     joerg 
    184   1.7     joerg static void
    185   1.7     joerg ahci_setup_port(struct ahci_softc *sc, int i)
    186   1.7     joerg {
    187   1.7     joerg 	struct ahci_channel *achp;
    188   1.7     joerg 
    189   1.7     joerg 	achp = &sc->sc_channels[i];
    190   1.7     joerg 
    191   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_CLB(i), achp->ahcic_bus_cmdh);
    192  1.28  jakllsch 	AHCI_WRITE(sc, AHCI_P_CLBU(i), (uint64_t)achp->ahcic_bus_cmdh>>32);
    193   1.7     joerg 	AHCI_WRITE(sc, AHCI_P_FB(i), achp->ahcic_bus_rfis);
    194  1.28  jakllsch 	AHCI_WRITE(sc, AHCI_P_FBU(i), (uint64_t)achp->ahcic_bus_rfis>>32);
    195   1.7     joerg }
    196   1.7     joerg 
    197  1.29  jakllsch static void
    198   1.7     joerg ahci_enable_intrs(struct ahci_softc *sc)
    199   1.7     joerg {
    200   1.7     joerg 
    201   1.7     joerg 	/* clear interrupts */
    202   1.7     joerg 	AHCI_WRITE(sc, AHCI_IS, AHCI_READ(sc, AHCI_IS));
    203   1.7     joerg 	/* enable interrupts */
    204   1.7     joerg 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    205   1.7     joerg }
    206   1.7     joerg 
    207   1.7     joerg void
    208   1.7     joerg ahci_attach(struct ahci_softc *sc)
    209   1.7     joerg {
    210  1.27  jakllsch 	uint32_t ahci_cap, ahci_rev, ahci_ports;
    211   1.7     joerg 	int i, j, port;
    212   1.7     joerg 	struct ahci_channel *achp;
    213   1.7     joerg 	struct ata_channel *chp;
    214   1.7     joerg 	int error;
    215   1.7     joerg 	int dmasize;
    216   1.7     joerg 	void *cmdhp;
    217   1.7     joerg 	void *cmdtblp;
    218   1.7     joerg 
    219   1.7     joerg 	if (ahci_reset(sc) != 0)
    220   1.7     joerg 		return;
    221   1.1    bouyer 
    222   1.1    bouyer 	ahci_cap = AHCI_READ(sc, AHCI_CAP);
    223   1.1    bouyer 	sc->sc_atac.atac_nchannels = (ahci_cap & AHCI_CAP_NPMASK) + 1;
    224   1.1    bouyer 	sc->sc_ncmds = ((ahci_cap & AHCI_CAP_NCS) >> 8) + 1;
    225   1.1    bouyer 	ahci_rev = AHCI_READ(sc, AHCI_VS);
    226   1.1    bouyer 	aprint_normal("%s: AHCI revision ", AHCINAME(sc));
    227   1.1    bouyer 	switch(ahci_rev) {
    228   1.1    bouyer 	case AHCI_VS_10:
    229   1.1    bouyer 		aprint_normal("1.0");
    230   1.1    bouyer 		break;
    231   1.1    bouyer 	case AHCI_VS_11:
    232   1.1    bouyer 		aprint_normal("1.1");
    233   1.1    bouyer 		break;
    234  1.11   xtraeme 	case AHCI_VS_12:
    235  1.11   xtraeme 		aprint_normal("1.2");
    236  1.11   xtraeme 		break;
    237   1.1    bouyer 	default:
    238   1.1    bouyer 		aprint_normal("0x%x", ahci_rev);
    239   1.1    bouyer 		break;
    240   1.1    bouyer 	}
    241   1.1    bouyer 
    242   1.1    bouyer 	aprint_normal(", %d ports, %d command slots, features 0x%x\n",
    243   1.1    bouyer 	    sc->sc_atac.atac_nchannels, sc->sc_ncmds,
    244   1.1    bouyer 	    ahci_cap & ~(AHCI_CAP_NPMASK|AHCI_CAP_NCS));
    245   1.1    bouyer 	sc->sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DMA | ATAC_CAP_UDMA;
    246  1.12   xtraeme 	sc->sc_atac.atac_cap |= sc->sc_atac_capflags;
    247   1.1    bouyer 	sc->sc_atac.atac_pio_cap = 4;
    248   1.1    bouyer 	sc->sc_atac.atac_dma_cap = 2;
    249   1.1    bouyer 	sc->sc_atac.atac_udma_cap = 6;
    250   1.1    bouyer 	sc->sc_atac.atac_channels = sc->sc_chanarray;
    251   1.1    bouyer 	sc->sc_atac.atac_probe = ahci_probe_drive;
    252   1.1    bouyer 	sc->sc_atac.atac_bustype_ata = &ahci_ata_bustype;
    253   1.1    bouyer 	sc->sc_atac.atac_set_modes = ahci_setup_channel;
    254   1.8    bouyer #if NATAPIBUS > 0
    255   1.8    bouyer 	sc->sc_atac.atac_atapibus_attach = ahci_atapibus_attach;
    256   1.8    bouyer #endif
    257   1.1    bouyer 
    258   1.1    bouyer 	dmasize =
    259   1.1    bouyer 	    (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels;
    260   1.1    bouyer 	error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    261  1.29  jakllsch 	    &sc->sc_cmd_hdr_seg, 1, &sc->sc_cmd_hdr_nseg, BUS_DMA_NOWAIT);
    262   1.1    bouyer 	if (error) {
    263   1.1    bouyer 		aprint_error("%s: unable to allocate command header memory"
    264   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    265   1.1    bouyer 		return;
    266   1.1    bouyer 	}
    267  1.29  jakllsch 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cmd_hdr_seg,
    268  1.29  jakllsch 	    sc->sc_cmd_hdr_nseg, dmasize,
    269   1.1    bouyer 	    &cmdhp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    270   1.1    bouyer 	if (error) {
    271   1.1    bouyer 		aprint_error("%s: unable to map command header memory"
    272   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    273   1.1    bouyer 		return;
    274   1.1    bouyer 	}
    275   1.1    bouyer 	error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    276   1.1    bouyer 	    BUS_DMA_NOWAIT, &sc->sc_cmd_hdrd);
    277   1.1    bouyer 	if (error) {
    278   1.1    bouyer 		aprint_error("%s: unable to create command header map"
    279   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    280   1.1    bouyer 		return;
    281   1.1    bouyer 	}
    282   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_cmd_hdrd,
    283   1.1    bouyer 	    cmdhp, dmasize, NULL, BUS_DMA_NOWAIT);
    284   1.1    bouyer 	if (error) {
    285   1.1    bouyer 		aprint_error("%s: unable to load command header map"
    286   1.1    bouyer 		    ", error=%d\n", AHCINAME(sc), error);
    287   1.1    bouyer 		return;
    288   1.1    bouyer 	}
    289   1.1    bouyer 	sc->sc_cmd_hdr = cmdhp;
    290   1.1    bouyer 
    291   1.7     joerg 	ahci_enable_intrs(sc);
    292   1.1    bouyer 
    293   1.1    bouyer 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    294   1.1    bouyer 	for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
    295   1.1    bouyer 		if ((ahci_ports & (1 << i)) == 0)
    296   1.1    bouyer 			continue;
    297   1.1    bouyer 		if (port >= sc->sc_atac.atac_nchannels) {
    298   1.1    bouyer 			aprint_error("%s: more ports than announced\n",
    299   1.1    bouyer 			    AHCINAME(sc));
    300   1.1    bouyer 			break;
    301   1.1    bouyer 		}
    302   1.1    bouyer 		achp = &sc->sc_channels[i];
    303  1.29  jakllsch 		chp = &achp->ata_channel;
    304   1.1    bouyer 		sc->sc_chanarray[i] = chp;
    305   1.1    bouyer 		chp->ch_channel = i;
    306   1.1    bouyer 		chp->ch_atac = &sc->sc_atac;
    307   1.1    bouyer 		chp->ch_queue = malloc(sizeof(struct ata_queue),
    308   1.1    bouyer 		    M_DEVBUF, M_NOWAIT);
    309   1.1    bouyer 		if (chp->ch_queue == NULL) {
    310   1.1    bouyer 			aprint_error("%s port %d: can't allocate memory for "
    311   1.1    bouyer 			    "command queue", AHCINAME(sc), i);
    312   1.1    bouyer 			break;
    313   1.1    bouyer 		}
    314   1.1    bouyer 		dmasize = AHCI_CMDTBL_SIZE * sc->sc_ncmds;
    315   1.1    bouyer 		error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
    316  1.29  jakllsch 		    &achp->ahcic_cmd_tbl_seg, 1, &achp->ahcic_cmd_tbl_nseg,
    317  1.29  jakllsch 		    BUS_DMA_NOWAIT);
    318   1.1    bouyer 		if (error) {
    319   1.1    bouyer 			aprint_error("%s: unable to allocate command table "
    320   1.1    bouyer 			    "memory, error=%d\n", AHCINAME(sc), error);
    321   1.1    bouyer 			break;
    322   1.1    bouyer 		}
    323  1.29  jakllsch 		error = bus_dmamem_map(sc->sc_dmat, &achp->ahcic_cmd_tbl_seg,
    324  1.29  jakllsch 		    achp->ahcic_cmd_tbl_nseg, dmasize,
    325   1.1    bouyer 		    &cmdtblp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    326   1.1    bouyer 		if (error) {
    327   1.1    bouyer 			aprint_error("%s: unable to map command table memory"
    328   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    329   1.1    bouyer 			break;
    330   1.1    bouyer 		}
    331   1.1    bouyer 		error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
    332   1.1    bouyer 		    BUS_DMA_NOWAIT, &achp->ahcic_cmd_tbld);
    333   1.1    bouyer 		if (error) {
    334   1.1    bouyer 			aprint_error("%s: unable to create command table map"
    335   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    336   1.1    bouyer 			break;
    337   1.1    bouyer 		}
    338   1.1    bouyer 		error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_cmd_tbld,
    339   1.1    bouyer 		    cmdtblp, dmasize, NULL, BUS_DMA_NOWAIT);
    340   1.1    bouyer 		if (error) {
    341   1.1    bouyer 			aprint_error("%s: unable to load command table map"
    342   1.1    bouyer 			    ", error=%d\n", AHCINAME(sc), error);
    343   1.1    bouyer 			break;
    344   1.1    bouyer 		}
    345   1.1    bouyer 		achp->ahcic_cmdh  = (struct ahci_cmd_header *)
    346   1.1    bouyer 		    ((char *)cmdhp + AHCI_CMDH_SIZE * port);
    347   1.1    bouyer 		achp->ahcic_bus_cmdh = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    348   1.1    bouyer 		    AHCI_CMDH_SIZE * port;
    349   1.1    bouyer 		achp->ahcic_rfis = (struct ahci_r_fis *)
    350   1.1    bouyer 		    ((char *)cmdhp +
    351   1.1    bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    352   1.1    bouyer 		     AHCI_RFIS_SIZE * port);
    353   1.1    bouyer 		achp->ahcic_bus_rfis = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
    354   1.1    bouyer 		     AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
    355   1.1    bouyer 		     AHCI_RFIS_SIZE * port;
    356  1.28  jakllsch 		AHCIDEBUG_PRINT(("port %d cmdh %p (0x%" PRIx64 ") "
    357  1.28  jakllsch 				         "rfis %p (0x%" PRIx64 ")\n", i,
    358  1.28  jakllsch 		   achp->ahcic_cmdh, (uint64_t)achp->ahcic_bus_cmdh,
    359  1.28  jakllsch 		   achp->ahcic_rfis, (uint64_t)achp->ahcic_bus_rfis),
    360   1.1    bouyer 		   DEBUG_PROBE);
    361   1.1    bouyer 
    362   1.1    bouyer 		for (j = 0; j < sc->sc_ncmds; j++) {
    363   1.1    bouyer 			achp->ahcic_cmd_tbl[j] = (struct ahci_cmd_tbl *)
    364   1.1    bouyer 			    ((char *)cmdtblp + AHCI_CMDTBL_SIZE * j);
    365   1.1    bouyer 			achp->ahcic_bus_cmd_tbl[j] =
    366   1.1    bouyer 			     achp->ahcic_cmd_tbld->dm_segs[0].ds_addr +
    367   1.1    bouyer 			     AHCI_CMDTBL_SIZE * j;
    368   1.1    bouyer 			achp->ahcic_cmdh[j].cmdh_cmdtba =
    369  1.28  jakllsch 			    htole64(achp->ahcic_bus_cmd_tbl[j]);
    370  1.28  jakllsch 			AHCIDEBUG_PRINT(("port %d/%d tbl %p (0x%" PRIx64 ")\n", i, j,
    371   1.1    bouyer 			    achp->ahcic_cmd_tbl[j],
    372  1.28  jakllsch 			    (uint64_t)achp->ahcic_bus_cmd_tbl[j]), DEBUG_PROBE);
    373   1.1    bouyer 			/* The xfer DMA map */
    374   1.1    bouyer 			error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
    375   1.1    bouyer 			    AHCI_NPRD, 0x400000 /* 4MB */, 0,
    376   1.1    bouyer 			    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    377   1.1    bouyer 			    &achp->ahcic_datad[j]);
    378   1.1    bouyer 			if (error) {
    379   1.1    bouyer 				aprint_error("%s: couldn't alloc xfer DMA map, "
    380   1.1    bouyer 				    "error=%d\n", AHCINAME(sc), error);
    381   1.1    bouyer 				goto end;
    382   1.1    bouyer 			}
    383   1.1    bouyer 		}
    384   1.7     joerg 		ahci_setup_port(sc, i);
    385   1.1    bouyer 		chp->ch_ndrive = 1;
    386   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    387  1.22  jakllsch 		    AHCI_P_SSTS(i), 4,  &achp->ahcic_sstatus) != 0) {
    388   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    389   1.1    bouyer 			    "sata_status regs\n", AHCINAME(sc), i);
    390   1.1    bouyer 			break;
    391   1.1    bouyer 		}
    392   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    393  1.22  jakllsch 		    AHCI_P_SCTL(i), 4,  &achp->ahcic_scontrol) != 0) {
    394   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    395   1.1    bouyer 			    "sata_control regs\n", AHCINAME(sc), i);
    396   1.1    bouyer 			break;
    397   1.1    bouyer 		}
    398   1.1    bouyer 		if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
    399  1.22  jakllsch 		    AHCI_P_SERR(i), 4,  &achp->ahcic_serror) != 0) {
    400   1.1    bouyer 			aprint_error("%s: couldn't map channel %d "
    401   1.1    bouyer 			    "sata_error regs\n", AHCINAME(sc), i);
    402   1.1    bouyer 			break;
    403   1.1    bouyer 		}
    404   1.1    bouyer 		ata_channel_attach(chp);
    405   1.1    bouyer 		port++;
    406   1.1    bouyer end:
    407   1.1    bouyer 		continue;
    408   1.1    bouyer 	}
    409   1.1    bouyer }
    410   1.1    bouyer 
    411   1.1    bouyer int
    412  1.29  jakllsch ahci_detach(struct ahci_softc *sc, int flags)
    413  1.29  jakllsch {
    414  1.29  jakllsch 	struct atac_softc *atac;
    415  1.29  jakllsch 	struct ahci_channel *achp;
    416  1.29  jakllsch 	struct ata_channel *chp;
    417  1.29  jakllsch 	struct scsipi_adapter *adapt;
    418  1.29  jakllsch 	uint32_t ahci_ports;
    419  1.29  jakllsch 	int i, j;
    420  1.29  jakllsch 	int error;
    421  1.29  jakllsch 
    422  1.29  jakllsch 	atac = &sc->sc_atac;
    423  1.29  jakllsch 	adapt = &atac->atac_atapi_adapter._generic;
    424  1.29  jakllsch 
    425  1.29  jakllsch 	ahci_ports = AHCI_READ(sc, AHCI_PI);
    426  1.29  jakllsch 	for (i = 0; i < AHCI_MAX_PORTS; i++) {
    427  1.29  jakllsch 		achp = &sc->sc_channels[i];
    428  1.29  jakllsch 		chp = &achp->ata_channel;
    429  1.29  jakllsch 
    430  1.29  jakllsch 		if ((ahci_ports & (1 << i)) == 0)
    431  1.29  jakllsch 			continue;
    432  1.29  jakllsch 		if (i >= sc->sc_atac.atac_nchannels) {
    433  1.29  jakllsch 			aprint_error("%s: more ports than announced\n",
    434  1.29  jakllsch 			    AHCINAME(sc));
    435  1.29  jakllsch 			break;
    436  1.29  jakllsch 		}
    437  1.29  jakllsch 
    438  1.29  jakllsch 		if (chp->atabus == NULL)
    439  1.29  jakllsch 			continue;
    440  1.29  jakllsch 		if ((error = config_detach(chp->atabus, flags)) != 0)
    441  1.29  jakllsch 			return error;
    442  1.29  jakllsch 
    443  1.29  jakllsch 		for (j = 0; j < sc->sc_ncmds; j++)
    444  1.29  jakllsch 			bus_dmamap_destroy(sc->sc_dmat, achp->ahcic_datad[j]);
    445  1.29  jakllsch 
    446  1.29  jakllsch 		bus_dmamap_unload(sc->sc_dmat, achp->ahcic_cmd_tbld);
    447  1.29  jakllsch 		bus_dmamap_destroy(sc->sc_dmat, achp->ahcic_cmd_tbld);
    448  1.29  jakllsch 		bus_dmamem_unmap(sc->sc_dmat, achp->ahcic_cmd_tbl[0],
    449  1.29  jakllsch 		    AHCI_CMDTBL_SIZE * sc->sc_ncmds);
    450  1.29  jakllsch 		bus_dmamem_free(sc->sc_dmat, &achp->ahcic_cmd_tbl_seg,
    451  1.29  jakllsch 		    achp->ahcic_cmd_tbl_nseg);
    452  1.29  jakllsch 
    453  1.29  jakllsch 		free(chp->ch_queue, M_DEVBUF);
    454  1.29  jakllsch 		chp->atabus = NULL;
    455  1.29  jakllsch 	}
    456  1.29  jakllsch 
    457  1.29  jakllsch 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cmd_hdrd);
    458  1.29  jakllsch 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cmd_hdrd);
    459  1.29  jakllsch 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_cmd_hdr,
    460  1.29  jakllsch 	    (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels);
    461  1.29  jakllsch 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cmd_hdr_seg, sc->sc_cmd_hdr_nseg);
    462  1.29  jakllsch 
    463  1.29  jakllsch 	if (adapt->adapt_refcnt != 0)
    464  1.29  jakllsch 		return EBUSY;
    465  1.29  jakllsch 
    466  1.29  jakllsch 	return 0;
    467  1.29  jakllsch }
    468  1.29  jakllsch 
    469  1.29  jakllsch void
    470  1.29  jakllsch ahci_resume(struct ahci_softc *sc)
    471  1.29  jakllsch {
    472  1.29  jakllsch 	ahci_reset(sc);
    473  1.29  jakllsch 	ahci_setup_ports(sc);
    474  1.29  jakllsch 	ahci_reprobe_drives(sc);
    475  1.29  jakllsch 	ahci_enable_intrs(sc);
    476  1.29  jakllsch }
    477  1.29  jakllsch 
    478  1.29  jakllsch int
    479   1.1    bouyer ahci_intr(void *v)
    480   1.1    bouyer {
    481   1.1    bouyer 	struct ahci_softc *sc = v;
    482  1.27  jakllsch 	uint32_t is;
    483   1.1    bouyer 	int i, r = 0;
    484   1.1    bouyer 
    485   1.1    bouyer 	while ((is = AHCI_READ(sc, AHCI_IS))) {
    486   1.1    bouyer 		AHCIDEBUG_PRINT(("%s ahci_intr 0x%x\n", AHCINAME(sc), is),
    487   1.1    bouyer 		    DEBUG_INTR);
    488   1.1    bouyer 		r = 1;
    489   1.1    bouyer 		AHCI_WRITE(sc, AHCI_IS, is);
    490   1.1    bouyer 		for (i = 0; i < AHCI_MAX_PORTS; i++)
    491   1.1    bouyer 			if (is & (1 << i))
    492   1.1    bouyer 				ahci_intr_port(sc, &sc->sc_channels[i]);
    493   1.1    bouyer 	}
    494   1.1    bouyer 	return r;
    495   1.1    bouyer }
    496   1.1    bouyer 
    497  1.29  jakllsch static void
    498   1.1    bouyer ahci_intr_port(struct ahci_softc *sc, struct ahci_channel *achp)
    499   1.1    bouyer {
    500  1.27  jakllsch 	uint32_t is, tfd;
    501   1.1    bouyer 	struct ata_channel *chp = &achp->ata_channel;
    502   1.1    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
    503   1.1    bouyer 	int slot;
    504   1.1    bouyer 
    505   1.1    bouyer 	is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    506   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), is);
    507   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_intr_port %s port %d is 0x%x CI 0x%x\n", AHCINAME(sc),
    508   1.1    bouyer 	    chp->ch_channel, is, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    509   1.1    bouyer 	    DEBUG_INTR);
    510   1.1    bouyer 
    511   1.1    bouyer 	if (is & (AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    512   1.1    bouyer 	    AHCI_P_IX_OFS | AHCI_P_IX_UFS)) {
    513   1.1    bouyer 		slot = (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))
    514   1.1    bouyer 			& AHCI_P_CMD_CCS_MASK) >> AHCI_P_CMD_CCS_SHIFT;
    515   1.1    bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    516   1.1    bouyer 			return;
    517   1.1    bouyer 		/* stop channel */
    518   1.5    bouyer 		ahci_channel_stop(sc, chp, 0);
    519   1.1    bouyer 		if (slot != 0) {
    520   1.1    bouyer 			printf("ahci_intr_port: slot %d\n", slot);
    521   1.1    bouyer 			panic("ahci_intr_port");
    522   1.1    bouyer 		}
    523   1.1    bouyer 		if (is & AHCI_P_IX_TFES) {
    524   1.1    bouyer 			tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    525   1.1    bouyer 			chp->ch_error =
    526   1.1    bouyer 			    (tfd & AHCI_P_TFD_ERR_MASK) >> AHCI_P_TFD_ERR_SHIFT;
    527   1.1    bouyer 			chp->ch_status = (tfd & 0xff);
    528   1.1    bouyer 		} else {
    529   1.1    bouyer 			/* emulate a CRC error */
    530   1.1    bouyer 			chp->ch_error = WDCE_CRC;
    531   1.1    bouyer 			chp->ch_status = WDCS_ERR;
    532   1.1    bouyer 		}
    533   1.1    bouyer 		xfer->c_intr(chp, xfer, is);
    534   1.5    bouyer 		/* if channel has not been restarted, do it now */
    535   1.5    bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
    536   1.5    bouyer 		    == 0)
    537   1.5    bouyer 			ahci_channel_start(sc, chp);
    538   1.1    bouyer 	} else {
    539   1.1    bouyer 		slot = 0; /* XXX */
    540   1.1    bouyer 		is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
    541   1.1    bouyer 		AHCIDEBUG_PRINT(("ahci_intr_port port %d is 0x%x act 0x%x CI 0x%x\n",
    542   1.1    bouyer 		    chp->ch_channel, is, achp->ahcic_cmds_active,
    543   1.1    bouyer 		    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_INTR);
    544   1.1    bouyer 		if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
    545   1.1    bouyer 			return;
    546   1.1    bouyer 		if ((AHCI_READ(sc, AHCI_P_CI(chp->ch_channel)) & (1 << slot))
    547   1.1    bouyer 		    == 0) {
    548   1.1    bouyer 			xfer->c_intr(chp, xfer, 0);
    549   1.1    bouyer 		}
    550   1.1    bouyer 	}
    551   1.1    bouyer }
    552   1.1    bouyer 
    553  1.29  jakllsch static void
    554   1.1    bouyer ahci_reset_drive(struct ata_drive_datas *drvp, int flags)
    555   1.1    bouyer {
    556   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    557   1.1    bouyer 	ata_reset_channel(chp, flags);
    558   1.1    bouyer 	return;
    559   1.1    bouyer }
    560   1.1    bouyer 
    561  1.29  jakllsch static void
    562   1.1    bouyer ahci_reset_channel(struct ata_channel *chp, int flags)
    563   1.1    bouyer {
    564   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    565   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    566  1.18    bouyer 	int i, tfd;
    567   1.1    bouyer 
    568   1.5    bouyer 	ahci_channel_stop(sc, chp, flags);
    569   1.1    bouyer 	if (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    570   1.1    bouyer 	    achp->ahcic_sstatus) != SStatus_DET_DEV) {
    571   1.1    bouyer 		printf("%s: port reset failed\n", AHCINAME(sc));
    572   1.1    bouyer 		/* XXX and then ? */
    573   1.1    bouyer 	}
    574   1.1    bouyer 	if (chp->ch_queue->active_xfer) {
    575   1.1    bouyer 		chp->ch_queue->active_xfer->c_kill_xfer(chp,
    576   1.1    bouyer 		    chp->ch_queue->active_xfer, KILL_RESET);
    577   1.1    bouyer 	}
    578  1.24    bouyer 	tsleep(&sc, PRIBIO, "ahcirst", mstohz(500));
    579  1.24    bouyer 	/* clear port interrupt register */
    580  1.24    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    581  1.24    bouyer 	/* clear SErrors and start operations */
    582  1.24    bouyer 	ahci_channel_start(sc, chp);
    583  1.18    bouyer 	/* wait 31s for BSY to clear */
    584  1.24    bouyer 	for (i = 0; i <AHCI_RST_WAIT; i++) {
    585  1.18    bouyer 		tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    586  1.18    bouyer 		if ((((tfd & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
    587  1.18    bouyer 		    & WDCS_BSY) == 0)
    588   1.8    bouyer 			break;
    589  1.18    bouyer 		tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    590   1.8    bouyer 	}
    591  1.24    bouyer 	if (i == AHCI_RST_WAIT)
    592  1.18    bouyer 		aprint_error("%s: BSY never cleared, TD 0x%x\n",
    593  1.18    bouyer 		    AHCINAME(sc), tfd);
    594  1.18    bouyer 	AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
    595  1.18    bouyer 	    DEBUG_PROBE);
    596   1.8    bouyer 	/* clear port interrupt register */
    597   1.8    bouyer 	AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    598   1.8    bouyer 
    599   1.1    bouyer 	return;
    600   1.1    bouyer }
    601   1.1    bouyer 
    602  1.29  jakllsch static int
    603   1.1    bouyer ahci_ata_addref(struct ata_drive_datas *drvp)
    604   1.1    bouyer {
    605   1.1    bouyer 	return 0;
    606   1.1    bouyer }
    607   1.1    bouyer 
    608  1.29  jakllsch static void
    609   1.1    bouyer ahci_ata_delref(struct ata_drive_datas *drvp)
    610   1.1    bouyer {
    611   1.1    bouyer 	return;
    612   1.1    bouyer }
    613   1.1    bouyer 
    614  1.29  jakllsch static void
    615   1.1    bouyer ahci_killpending(struct ata_drive_datas *drvp)
    616   1.1    bouyer {
    617   1.1    bouyer 	return;
    618   1.1    bouyer }
    619   1.1    bouyer 
    620  1.29  jakllsch static void
    621   1.1    bouyer ahci_probe_drive(struct ata_channel *chp)
    622   1.1    bouyer {
    623   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    624   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    625   1.1    bouyer 	int i, s;
    626  1.27  jakllsch 	uint32_t sig;
    627   1.1    bouyer 
    628   1.1    bouyer 	/* XXX This should be done by other code. */
    629   1.1    bouyer 	for (i = 0; i < chp->ch_ndrive; i++) {
    630   1.1    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    631   1.1    bouyer 		chp->ch_drive[i].drive = i;
    632   1.1    bouyer 	}
    633   1.1    bouyer 
    634  1.18    bouyer 	/* bring interface up, accept FISs, power up and spin up device */
    635   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
    636  1.18    bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_FRE |
    637  1.18    bouyer 	    AHCI_P_CMD_POD | AHCI_P_CMD_SUD);
    638   1.1    bouyer 	/* reset the PHY and bring online */
    639   1.1    bouyer 	switch (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
    640   1.1    bouyer 	    achp->ahcic_sstatus)) {
    641   1.1    bouyer 	case SStatus_DET_DEV:
    642  1.24    bouyer 		tsleep(&sc, PRIBIO, "ahcidv", mstohz(500));
    643  1.24    bouyer 		/* clear port interrupt register */
    644  1.24    bouyer 		AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    645  1.24    bouyer 		/* clear SErrors and start operations */
    646  1.24    bouyer 		ahci_channel_start(sc, chp);
    647  1.18    bouyer 		/* wait 31s for BSY to clear */
    648  1.24    bouyer 		for (i = 0; i <AHCI_RST_WAIT; i++) {
    649  1.18    bouyer 			sig = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
    650  1.18    bouyer 			if ((((sig & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
    651  1.18    bouyer 			    & WDCS_BSY) == 0)
    652   1.8    bouyer 				break;
    653   1.8    bouyer 			tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
    654   1.8    bouyer 		}
    655  1.24    bouyer 		if (i == AHCI_RST_WAIT) {
    656  1.18    bouyer 			aprint_error("%s: BSY never cleared, TD 0x%x\n",
    657  1.18    bouyer 			    AHCINAME(sc), sig);
    658  1.23    bouyer 			return;
    659  1.23    bouyer 		}
    660  1.18    bouyer 		AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
    661  1.18    bouyer 		    DEBUG_PROBE);
    662   1.1    bouyer 		sig = AHCI_READ(sc, AHCI_P_SIG(chp->ch_channel));
    663   1.1    bouyer 		AHCIDEBUG_PRINT(("%s: port %d: sig=0x%x CMD=0x%x\n",
    664   1.1    bouyer 		    AHCINAME(sc), chp->ch_channel, sig,
    665   1.1    bouyer 		    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))), DEBUG_PROBE);
    666   1.1    bouyer 		/*
    667   1.1    bouyer 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    668   1.1    bouyer 		 * cases we get wrong values here, so ignore it.
    669   1.1    bouyer 		 */
    670   1.1    bouyer 		s = splbio();
    671   1.3    bouyer 		if ((sig & 0xffff0000) == 0xeb140000) {
    672   1.8    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    673   1.3    bouyer 		} else
    674   1.1    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    675   1.1    bouyer 		splx(s);
    676  1.23    bouyer 		/* clear port interrupt register */
    677  1.23    bouyer 		AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
    678  1.23    bouyer 		/* and enable interrupts */
    679   1.1    bouyer 		AHCI_WRITE(sc, AHCI_P_IE(chp->ch_channel),
    680   1.1    bouyer 		    AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
    681   1.1    bouyer 		    AHCI_P_IX_OFS | AHCI_P_IX_DPS | AHCI_P_IX_UFS |
    682   1.1    bouyer 		    AHCI_P_IX_DHRS);
    683  1.17     dillo 		/* wait 500ms before actually starting operations */
    684  1.17     dillo 		tsleep(&sc, PRIBIO, "ahciprb", mstohz(500));
    685   1.1    bouyer 		break;
    686   1.1    bouyer 
    687   1.1    bouyer 	default:
    688   1.1    bouyer 		break;
    689   1.1    bouyer 	}
    690   1.1    bouyer }
    691   1.1    bouyer 
    692  1.29  jakllsch static void
    693   1.1    bouyer ahci_setup_channel(struct ata_channel *chp)
    694   1.1    bouyer {
    695   1.1    bouyer 	return;
    696   1.1    bouyer }
    697   1.1    bouyer 
    698  1.29  jakllsch static int
    699   1.1    bouyer ahci_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
    700   1.1    bouyer {
    701   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    702   1.1    bouyer 	struct ata_xfer *xfer;
    703   1.1    bouyer 	int ret;
    704   1.1    bouyer 	int s;
    705   1.1    bouyer 
    706   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    707   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_exec_command port %d CI 0x%x\n",
    708   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    709   1.1    bouyer 	    DEBUG_XFERS);
    710   1.1    bouyer 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
    711   1.1    bouyer 	    ATAXF_NOSLEEP);
    712   1.1    bouyer 	if (xfer == NULL) {
    713   1.1    bouyer 		return ATACMD_TRY_AGAIN;
    714   1.1    bouyer 	}
    715   1.1    bouyer 	if (ata_c->flags & AT_POLL)
    716   1.1    bouyer 		xfer->c_flags |= C_POLL;
    717   1.1    bouyer 	if (ata_c->flags & AT_WAIT)
    718   1.1    bouyer 		xfer->c_flags |= C_WAIT;
    719   1.1    bouyer 	xfer->c_drive = drvp->drive;
    720   1.1    bouyer 	xfer->c_databuf = ata_c->data;
    721   1.1    bouyer 	xfer->c_bcount = ata_c->bcount;
    722   1.1    bouyer 	xfer->c_cmd = ata_c;
    723   1.1    bouyer 	xfer->c_start = ahci_cmd_start;
    724   1.1    bouyer 	xfer->c_intr = ahci_cmd_complete;
    725   1.1    bouyer 	xfer->c_kill_xfer = ahci_cmd_kill_xfer;
    726   1.1    bouyer 	s = splbio();
    727   1.1    bouyer 	ata_exec_xfer(chp, xfer);
    728   1.1    bouyer #ifdef DIAGNOSTIC
    729   1.1    bouyer 	if ((ata_c->flags & AT_POLL) != 0 &&
    730   1.1    bouyer 	    (ata_c->flags & AT_DONE) == 0)
    731   1.1    bouyer 		panic("ahci_exec_command: polled command not done");
    732   1.1    bouyer #endif
    733   1.1    bouyer 	if (ata_c->flags & AT_DONE) {
    734   1.1    bouyer 		ret = ATACMD_COMPLETE;
    735   1.1    bouyer 	} else {
    736   1.1    bouyer 		if (ata_c->flags & AT_WAIT) {
    737   1.1    bouyer 			while ((ata_c->flags & AT_DONE) == 0) {
    738   1.1    bouyer 				tsleep(ata_c, PRIBIO, "ahcicmd", 0);
    739   1.1    bouyer 			}
    740   1.1    bouyer 			ret = ATACMD_COMPLETE;
    741   1.1    bouyer 		} else {
    742   1.1    bouyer 			ret = ATACMD_QUEUED;
    743   1.1    bouyer 		}
    744   1.1    bouyer 	}
    745   1.1    bouyer 	splx(s);
    746   1.1    bouyer 	return ret;
    747   1.1    bouyer }
    748   1.1    bouyer 
    749  1.29  jakllsch static void
    750   1.1    bouyer ahci_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
    751   1.1    bouyer {
    752   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    753   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    754   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    755   1.1    bouyer 	int slot = 0 /* XXX slot */;
    756   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    757   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
    758   1.1    bouyer 	int i;
    759   1.1    bouyer 	int channel = chp->ch_channel;
    760   1.1    bouyer 
    761   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_start CI 0x%x\n",
    762   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    763   1.1    bouyer 
    764   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    765   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    766   1.1    bouyer 	      cmd_tbl), DEBUG_XFERS);
    767   1.1    bouyer 
    768  1.20  jakllsch 	satafis_rhd_construct_cmd(ata_c, cmd_tbl->cmdt_cfis);
    769   1.1    bouyer 
    770   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    771   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    772   1.1    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    773   1.1    bouyer 	if (ahci_dma_setup(chp, slot,
    774   1.1    bouyer 	    (ata_c->flags & (AT_READ|AT_WRITE)) ? ata_c->data : NULL,
    775   1.1    bouyer 	    ata_c->bcount,
    776   1.1    bouyer 	    (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    777   1.1    bouyer 		ata_c->flags |= AT_DF;
    778   1.1    bouyer 		ahci_cmd_complete(chp, xfer, slot);
    779   1.1    bouyer 		return;
    780   1.1    bouyer 	}
    781   1.1    bouyer 	cmd_h->cmdh_flags = htole16(
    782   1.1    bouyer 	    ((ata_c->flags & AT_WRITE) ? AHCI_CMDH_F_WR : 0) |
    783  1.20  jakllsch 	    RHD_FISLEN / 4);
    784   1.1    bouyer 	cmd_h->cmdh_prdbc = 0;
    785   1.1    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
    786   1.1    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    787   1.1    bouyer 
    788   1.1    bouyer 	if (ata_c->flags & AT_POLL) {
    789   1.1    bouyer 		/* polled command, disable interrupts */
    790   1.1    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
    791   1.1    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
    792   1.1    bouyer 	}
    793   1.1    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
    794   1.5    bouyer 	chp->ch_status = 0;
    795   1.1    bouyer 	/* start command */
    796   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
    797   1.1    bouyer 	/* and says we started this command */
    798   1.1    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
    799   1.1    bouyer 
    800   1.1    bouyer 	if ((ata_c->flags & AT_POLL) == 0) {
    801   1.1    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
    802   1.1    bouyer 		callout_reset(&chp->ch_callout, mstohz(ata_c->timeout),
    803   1.1    bouyer 		    ahci_timeout, chp);
    804   1.1    bouyer 		return;
    805   1.1    bouyer 	}
    806   1.1    bouyer 	/*
    807   1.1    bouyer 	 * Polled command.
    808   1.1    bouyer 	 */
    809   1.1    bouyer 	for (i = 0; i < ata_c->timeout / 10; i++) {
    810   1.1    bouyer 		if (ata_c->flags & AT_DONE)
    811   1.1    bouyer 			break;
    812   1.1    bouyer 		ahci_intr_port(sc, achp);
    813   1.1    bouyer 		if (ata_c->flags & AT_WAIT)
    814   1.1    bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
    815   1.1    bouyer 		else
    816   1.1    bouyer 			delay(10000);
    817   1.1    bouyer 	}
    818   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
    819   1.1    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
    820   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
    821   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
    822   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
    823   1.1    bouyer 	    DEBUG_XFERS);
    824   1.1    bouyer 	if ((ata_c->flags & AT_DONE) == 0) {
    825   1.1    bouyer 		ata_c->flags |= AT_TIMEOU;
    826   1.1    bouyer 		ahci_cmd_complete(chp, xfer, slot);
    827   1.1    bouyer 	}
    828   1.1    bouyer 	/* reenable interrupts */
    829   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
    830   1.1    bouyer }
    831   1.1    bouyer 
    832  1.29  jakllsch static void
    833   1.1    bouyer ahci_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
    834   1.1    bouyer {
    835   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    836   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_kill_xfer channel %d\n", chp->ch_channel),
    837   1.1    bouyer 	    DEBUG_FUNCS);
    838   1.1    bouyer 
    839   1.1    bouyer 	switch (reason) {
    840   1.1    bouyer 	case KILL_GONE:
    841   1.1    bouyer 		ata_c->flags |= AT_GONE;
    842   1.1    bouyer 		break;
    843   1.1    bouyer 	case KILL_RESET:
    844   1.1    bouyer 		ata_c->flags |= AT_RESET;
    845   1.1    bouyer 		break;
    846   1.1    bouyer 	default:
    847   1.1    bouyer 		printf("ahci_cmd_kill_xfer: unknown reason %d\n", reason);
    848   1.1    bouyer 		panic("ahci_cmd_kill_xfer");
    849   1.1    bouyer 	}
    850   1.1    bouyer 	ahci_cmd_done(chp, xfer, 0 /* XXX slot */);
    851   1.1    bouyer }
    852   1.1    bouyer 
    853  1.29  jakllsch static int
    854   1.1    bouyer ahci_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
    855   1.1    bouyer {
    856   1.1    bouyer 	int slot = 0; /* XXX slot */
    857   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    858   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    859  1.26  jakllsch 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    860   1.1    bouyer 
    861   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_complete channel %d CMD 0x%x CI 0x%x\n",
    862   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)),
    863   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    864   1.1    bouyer 	    DEBUG_FUNCS);
    865   1.1    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    866   1.1    bouyer 	if (xfer->c_flags & C_TIMEOU) {
    867   1.1    bouyer 		ata_c->flags |= AT_TIMEOU;
    868   1.1    bouyer 	} else
    869   1.1    bouyer 		callout_stop(&chp->ch_callout);
    870   1.1    bouyer 
    871   1.1    bouyer 	chp->ch_queue->active_xfer = NULL;
    872   1.1    bouyer 
    873   1.1    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
    874   1.1    bouyer 		ahci_cmd_kill_xfer(chp, xfer, KILL_GONE);
    875   1.1    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
    876   1.1    bouyer 		wakeup(&chp->ch_queue->active_xfer);
    877   1.1    bouyer 		return 0;
    878   1.1    bouyer 	}
    879  1.26  jakllsch 
    880  1.26  jakllsch 	if (chp->ch_status & WDCS_BSY) {
    881  1.26  jakllsch 		ata_c->flags |= AT_TIMEOU;
    882  1.26  jakllsch 	} else if (chp->ch_status & WDCS_ERR) {
    883  1.26  jakllsch 		ata_c->r_error = chp->ch_error;
    884  1.26  jakllsch 		ata_c->flags |= AT_ERROR;
    885   1.1    bouyer 	}
    886  1.26  jakllsch 
    887  1.26  jakllsch 	if (ata_c->flags & AT_READREG)
    888  1.26  jakllsch 		satafis_rdh_cmd_readreg(ata_c, achp->ahcic_rfis->rfis_rfis);
    889  1.26  jakllsch 
    890   1.1    bouyer 	ahci_cmd_done(chp, xfer, slot);
    891   1.1    bouyer 	return 0;
    892   1.1    bouyer }
    893   1.1    bouyer 
    894  1.29  jakllsch static void
    895   1.1    bouyer ahci_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
    896   1.1    bouyer {
    897   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    898   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    899   1.1    bouyer 	struct ata_command *ata_c = xfer->c_cmd;
    900  1.25  jakllsch 	uint16_t *idwordbuf;
    901  1.25  jakllsch 	int i;
    902   1.1    bouyer 
    903   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_cmd_done channel %d\n", chp->ch_channel),
    904   1.1    bouyer 	    DEBUG_FUNCS);
    905   1.1    bouyer 
    906   1.1    bouyer 	/* this comamnd is not active any more */
    907   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
    908   1.1    bouyer 
    909   1.1    bouyer 	if (ata_c->flags & (AT_READ|AT_WRITE)) {
    910   1.1    bouyer 		bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
    911   1.1    bouyer 		    achp->ahcic_datad[slot]->dm_mapsize,
    912   1.1    bouyer 		    (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
    913   1.1    bouyer 		    BUS_DMASYNC_POSTWRITE);
    914   1.1    bouyer 		bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
    915   1.1    bouyer 	}
    916   1.1    bouyer 
    917   1.2      fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
    918   1.2      fvdl 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    919   1.2      fvdl 
    920  1.25  jakllsch 	/* ata(4) expects IDENTIFY data to be in host endianess */
    921  1.25  jakllsch 	if (ata_c->r_command == WDCC_IDENTIFY ||
    922  1.25  jakllsch 	    ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
    923  1.25  jakllsch 		idwordbuf = xfer->c_databuf;
    924  1.25  jakllsch 		for (i = 0; i < (xfer->c_bcount / sizeof(*idwordbuf)); i++) {
    925  1.25  jakllsch 			idwordbuf[i] = le16toh(idwordbuf[i]);
    926  1.25  jakllsch 		}
    927  1.25  jakllsch 	}
    928  1.25  jakllsch 
    929   1.1    bouyer 	ata_c->flags |= AT_DONE;
    930   1.1    bouyer 	if (achp->ahcic_cmdh[slot].cmdh_prdbc)
    931   1.1    bouyer 		ata_c->flags |= AT_XFDONE;
    932   1.1    bouyer 
    933   1.1    bouyer 	ata_free_xfer(chp, xfer);
    934   1.1    bouyer 	if (ata_c->flags & AT_WAIT)
    935   1.1    bouyer 		wakeup(ata_c);
    936   1.1    bouyer 	else if (ata_c->callback)
    937   1.1    bouyer 		ata_c->callback(ata_c->callback_arg);
    938   1.1    bouyer 	atastart(chp);
    939   1.1    bouyer 	return;
    940   1.1    bouyer }
    941   1.1    bouyer 
    942  1.29  jakllsch static int
    943   1.1    bouyer ahci_ata_bio(struct ata_drive_datas *drvp, struct ata_bio *ata_bio)
    944   1.1    bouyer {
    945   1.1    bouyer 	struct ata_channel *chp = drvp->chnl_softc;
    946   1.1    bouyer 	struct ata_xfer *xfer;
    947   1.1    bouyer 
    948   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    949   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_ata_bio port %d CI 0x%x\n",
    950   1.1    bouyer 	    chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
    951   1.1    bouyer 	    DEBUG_XFERS);
    952   1.1    bouyer 	xfer = ata_get_xfer(ATAXF_NOSLEEP);
    953   1.1    bouyer 	if (xfer == NULL) {
    954   1.1    bouyer 		return ATACMD_TRY_AGAIN;
    955   1.1    bouyer 	}
    956   1.1    bouyer 	if (ata_bio->flags & ATA_POLL)
    957   1.1    bouyer 		xfer->c_flags |= C_POLL;
    958   1.1    bouyer 	xfer->c_drive = drvp->drive;
    959   1.1    bouyer 	xfer->c_cmd = ata_bio;
    960   1.1    bouyer 	xfer->c_databuf = ata_bio->databuf;
    961   1.1    bouyer 	xfer->c_bcount = ata_bio->bcount;
    962   1.1    bouyer 	xfer->c_start = ahci_bio_start;
    963   1.1    bouyer 	xfer->c_intr = ahci_bio_complete;
    964   1.1    bouyer 	xfer->c_kill_xfer = ahci_bio_kill_xfer;
    965   1.1    bouyer 	ata_exec_xfer(chp, xfer);
    966   1.1    bouyer 	return (ata_bio->flags & ATA_ITSDONE) ? ATACMD_COMPLETE : ATACMD_QUEUED;
    967   1.1    bouyer }
    968   1.1    bouyer 
    969  1.29  jakllsch static void
    970   1.1    bouyer ahci_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
    971   1.1    bouyer {
    972   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
    973   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
    974   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
    975   1.1    bouyer 	int slot = 0 /* XXX slot */;
    976   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
    977   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
    978  1.20  jakllsch 	int i;
    979   1.1    bouyer 	int channel = chp->ch_channel;
    980   1.1    bouyer 
    981   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_start CI 0x%x\n",
    982   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
    983   1.1    bouyer 
    984   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
    985   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
    986   1.1    bouyer 	      cmd_tbl), DEBUG_XFERS);
    987   1.1    bouyer 
    988  1.20  jakllsch 	satafis_rhd_construct_bio(xfer, cmd_tbl->cmdt_cfis);
    989   1.1    bouyer 
    990   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
    991   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
    992   1.1    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
    993   1.1    bouyer 	if (ahci_dma_setup(chp, slot, ata_bio->databuf, ata_bio->bcount,
    994   1.1    bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
    995   1.1    bouyer 		ata_bio->error = ERR_DMA;
    996   1.1    bouyer 		ata_bio->r_error = 0;
    997   1.1    bouyer 		ahci_bio_complete(chp, xfer, slot);
    998   1.1    bouyer 		return;
    999   1.1    bouyer 	}
   1000   1.1    bouyer 	cmd_h->cmdh_flags = htole16(
   1001   1.1    bouyer 	    ((ata_bio->flags & ATA_READ) ? 0 :  AHCI_CMDH_F_WR) |
   1002  1.20  jakllsch 	    RHD_FISLEN / 4);
   1003   1.1    bouyer 	cmd_h->cmdh_prdbc = 0;
   1004   1.2      fvdl 	AHCI_CMDH_SYNC(sc, achp, slot,
   1005   1.2      fvdl 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1006   1.1    bouyer 
   1007   1.1    bouyer 	if (xfer->c_flags & C_POLL) {
   1008   1.1    bouyer 		/* polled command, disable interrupts */
   1009   1.1    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
   1010   1.1    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
   1011   1.1    bouyer 	}
   1012   1.1    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
   1013   1.5    bouyer 	chp->ch_status = 0;
   1014   1.1    bouyer 	/* start command */
   1015   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
   1016   1.1    bouyer 	/* and says we started this command */
   1017   1.1    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
   1018   1.1    bouyer 
   1019   1.1    bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
   1020   1.1    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1021   1.1    bouyer 		callout_reset(&chp->ch_callout, mstohz(ATA_DELAY),
   1022   1.1    bouyer 		    ahci_timeout, chp);
   1023   1.1    bouyer 		return;
   1024   1.1    bouyer 	}
   1025   1.1    bouyer 	/*
   1026   1.1    bouyer 	 * Polled command.
   1027   1.1    bouyer 	 */
   1028   1.1    bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
   1029   1.1    bouyer 		if (ata_bio->flags & ATA_ITSDONE)
   1030   1.1    bouyer 			break;
   1031   1.1    bouyer 		ahci_intr_port(sc, achp);
   1032   1.1    bouyer 		if (ata_bio->flags & ATA_NOSLEEP)
   1033   1.1    bouyer 			delay(10000);
   1034   1.1    bouyer 		else
   1035   1.1    bouyer 			tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
   1036   1.1    bouyer 	}
   1037   1.1    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
   1038   1.1    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
   1039   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
   1040   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
   1041   1.1    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
   1042   1.1    bouyer 	    DEBUG_XFERS);
   1043   1.1    bouyer 	if ((ata_bio->flags & ATA_ITSDONE) == 0) {
   1044   1.1    bouyer 		ata_bio->error = TIMEOUT;
   1045   1.1    bouyer 		ahci_bio_complete(chp, xfer, slot);
   1046   1.1    bouyer 	}
   1047   1.1    bouyer 	/* reenable interrupts */
   1048   1.1    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
   1049   1.1    bouyer }
   1050   1.1    bouyer 
   1051  1.29  jakllsch static void
   1052   1.1    bouyer ahci_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1053   1.1    bouyer {
   1054   1.1    bouyer 	int slot = 0;  /* XXX slot */
   1055   1.1    bouyer 	int drive = xfer->c_drive;
   1056   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
   1057   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1058   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_kill_xfer channel %d\n", chp->ch_channel),
   1059   1.1    bouyer 	    DEBUG_FUNCS);
   1060   1.1    bouyer 
   1061   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1062   1.1    bouyer 	ata_free_xfer(chp, xfer);
   1063   1.1    bouyer 	ata_bio->flags |= ATA_ITSDONE;
   1064   1.1    bouyer 	switch (reason) {
   1065   1.1    bouyer 	case KILL_GONE:
   1066   1.1    bouyer 		ata_bio->error = ERR_NODEV;
   1067   1.1    bouyer 		break;
   1068   1.1    bouyer 	case KILL_RESET:
   1069   1.1    bouyer 		ata_bio->error = ERR_RESET;
   1070   1.1    bouyer 		break;
   1071   1.1    bouyer 	default:
   1072   1.1    bouyer 		printf("ahci_bio_kill_xfer: unknown reason %d\n", reason);
   1073   1.1    bouyer 		panic("ahci_bio_kill_xfer");
   1074   1.1    bouyer 	}
   1075   1.1    bouyer 	ata_bio->r_error = WDCE_ABRT;
   1076   1.1    bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1077   1.1    bouyer }
   1078   1.1    bouyer 
   1079  1.29  jakllsch static int
   1080   1.1    bouyer ahci_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
   1081   1.1    bouyer {
   1082   1.1    bouyer 	int slot = 0; /* XXX slot */
   1083   1.1    bouyer 	struct ata_bio *ata_bio = xfer->c_cmd;
   1084   1.1    bouyer 	int drive = xfer->c_drive;
   1085   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1086   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1087   1.1    bouyer 
   1088   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete channel %d\n", chp->ch_channel),
   1089   1.1    bouyer 	    DEBUG_FUNCS);
   1090   1.1    bouyer 
   1091   1.1    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1092   1.1    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1093   1.5    bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1094   1.5    bouyer 		ata_bio->error = TIMEOUT;
   1095   1.5    bouyer 	} else {
   1096   1.5    bouyer 		callout_stop(&chp->ch_callout);
   1097  1.19    bouyer 		ata_bio->error = NOERROR;
   1098   1.5    bouyer 	}
   1099   1.1    bouyer 
   1100   1.1    bouyer 	chp->ch_queue->active_xfer = NULL;
   1101   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1102   1.1    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1103   1.1    bouyer 	    (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
   1104   1.1    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1105   1.1    bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1106   1.1    bouyer 
   1107   1.1    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
   1108   1.1    bouyer 		ahci_bio_kill_xfer(chp, xfer, KILL_GONE);
   1109   1.1    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1110   1.1    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1111   1.1    bouyer 		return 0;
   1112   1.1    bouyer 	}
   1113   1.1    bouyer 	ata_free_xfer(chp, xfer);
   1114   1.1    bouyer 	ata_bio->flags |= ATA_ITSDONE;
   1115   1.1    bouyer 	if (chp->ch_status & WDCS_DWF) {
   1116   1.1    bouyer 		ata_bio->error = ERR_DF;
   1117   1.1    bouyer 	} else if (chp->ch_status & WDCS_ERR) {
   1118   1.1    bouyer 		ata_bio->error = ERROR;
   1119   1.1    bouyer 		ata_bio->r_error = chp->ch_error;
   1120   1.1    bouyer 	} else if (chp->ch_status & WDCS_CORR)
   1121   1.1    bouyer 		ata_bio->flags |= ATA_CORR;
   1122   1.1    bouyer 
   1123   1.1    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1124   1.1    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1125   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_bio_complete bcount %ld",
   1126   1.1    bouyer 	    ata_bio->bcount), DEBUG_XFERS);
   1127  1.19    bouyer 	/*
   1128  1.19    bouyer 	 * if it was a write, complete data buffer may have been transfered
   1129  1.19    bouyer 	 * before error detection; in this case don't use cmdh_prdbc
   1130  1.19    bouyer 	 * as it won't reflect what was written to media. Assume nothing
   1131  1.19    bouyer 	 * was transfered and leave bcount as-is.
   1132  1.19    bouyer 	 */
   1133  1.19    bouyer 	if ((ata_bio->flags & ATA_READ) || ata_bio->error == NOERROR)
   1134  1.19    bouyer 		ata_bio->bcount -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1135   1.1    bouyer 	AHCIDEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
   1136   1.1    bouyer 	(*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
   1137   1.1    bouyer 	atastart(chp);
   1138   1.1    bouyer 	return 0;
   1139   1.1    bouyer }
   1140   1.1    bouyer 
   1141  1.29  jakllsch static void
   1142   1.5    bouyer ahci_channel_stop(struct ahci_softc *sc, struct ata_channel *chp, int flags)
   1143   1.5    bouyer {
   1144   1.5    bouyer 	int i;
   1145   1.5    bouyer 	/* stop channel */
   1146   1.5    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1147   1.5    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & ~AHCI_P_CMD_ST);
   1148   1.5    bouyer 	/* wait 1s for channel to stop */
   1149   1.5    bouyer 	for (i = 0; i <100; i++) {
   1150   1.5    bouyer 		if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
   1151   1.5    bouyer 		    == 0)
   1152   1.5    bouyer 			break;
   1153   1.5    bouyer 		if (flags & AT_WAIT)
   1154   1.5    bouyer 			tsleep(&sc, PRIBIO, "ahcirst", mstohz(10));
   1155   1.5    bouyer 		else
   1156   1.5    bouyer 			delay(10000);
   1157   1.5    bouyer 	}
   1158   1.5    bouyer 	if (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR) {
   1159   1.5    bouyer 		printf("%s: channel wouldn't stop\n", AHCINAME(sc));
   1160   1.5    bouyer 		/* XXX controller reset ? */
   1161   1.5    bouyer 		return;
   1162   1.5    bouyer 	}
   1163   1.5    bouyer }
   1164   1.5    bouyer 
   1165  1.29  jakllsch static void
   1166   1.1    bouyer ahci_channel_start(struct ahci_softc *sc, struct ata_channel *chp)
   1167   1.1    bouyer {
   1168   1.1    bouyer 	/* clear error */
   1169  1.18    bouyer 	AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel),
   1170  1.18    bouyer 	    AHCI_READ(sc, AHCI_P_SERR(chp->ch_channel)));
   1171   1.1    bouyer 
   1172   1.1    bouyer 	/* and start controller */
   1173   1.1    bouyer 	AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
   1174   1.1    bouyer 	    AHCI_P_CMD_ICC_AC | AHCI_P_CMD_POD | AHCI_P_CMD_SUD |
   1175   1.1    bouyer 	    AHCI_P_CMD_FRE | AHCI_P_CMD_ST);
   1176   1.1    bouyer }
   1177   1.1    bouyer 
   1178  1.29  jakllsch static void
   1179   1.1    bouyer ahci_timeout(void *v)
   1180   1.1    bouyer {
   1181   1.1    bouyer 	struct ata_channel *chp = (struct ata_channel *)v;
   1182   1.1    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1183   1.1    bouyer 	int s = splbio();
   1184   1.1    bouyer 	AHCIDEBUG_PRINT(("ahci_timeout xfer %p\n", xfer), DEBUG_INTR);
   1185   1.1    bouyer 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   1186   1.1    bouyer 		xfer->c_flags |= C_TIMEOU;
   1187   1.1    bouyer 		xfer->c_intr(chp, xfer, 0);
   1188   1.1    bouyer 	}
   1189   1.1    bouyer 	splx(s);
   1190   1.1    bouyer }
   1191   1.1    bouyer 
   1192  1.29  jakllsch static int
   1193   1.1    bouyer ahci_dma_setup(struct ata_channel *chp, int slot, void *data,
   1194   1.1    bouyer     size_t count, int op)
   1195   1.1    bouyer {
   1196   1.1    bouyer 	int error, seg;
   1197   1.1    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1198   1.1    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1199   1.1    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1200   1.1    bouyer 	struct ahci_cmd_header *cmd_h;
   1201   1.1    bouyer 
   1202   1.1    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1203   1.1    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1204   1.1    bouyer 
   1205   1.1    bouyer 	if (data == NULL) {
   1206   1.1    bouyer 		cmd_h->cmdh_prdtl = 0;
   1207   1.1    bouyer 		goto end;
   1208   1.1    bouyer 	}
   1209   1.1    bouyer 
   1210   1.1    bouyer 	error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_datad[slot],
   1211   1.1    bouyer 	    data, count, NULL,
   1212   1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
   1213   1.1    bouyer 	if (error) {
   1214   1.1    bouyer 		printf("%s port %d: failed to load xfer: %d\n",
   1215   1.1    bouyer 		    AHCINAME(sc), chp->ch_channel, error);
   1216   1.1    bouyer 		return error;
   1217   1.1    bouyer 	}
   1218   1.1    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1219   1.1    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1220   1.1    bouyer 	    (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
   1221   1.1    bouyer 	for (seg = 0; seg <  achp->ahcic_datad[slot]->dm_nsegs; seg++) {
   1222  1.28  jakllsch 		cmd_tbl->cmdt_prd[seg].prd_dba = htole64(
   1223   1.1    bouyer 		     achp->ahcic_datad[slot]->dm_segs[seg].ds_addr);
   1224   1.1    bouyer 		cmd_tbl->cmdt_prd[seg].prd_dbc = htole32(
   1225   1.1    bouyer 		    achp->ahcic_datad[slot]->dm_segs[seg].ds_len - 1);
   1226   1.1    bouyer 	}
   1227   1.1    bouyer 	cmd_tbl->cmdt_prd[seg - 1].prd_dbc |= htole32(AHCI_PRD_DBC_IPC);
   1228   1.1    bouyer 	cmd_h->cmdh_prdtl = htole16(achp->ahcic_datad[slot]->dm_nsegs);
   1229   1.1    bouyer end:
   1230   1.1    bouyer 	AHCI_CMDTBL_SYNC(sc, achp, slot, BUS_DMASYNC_PREWRITE);
   1231   1.1    bouyer 	return 0;
   1232   1.1    bouyer }
   1233   1.8    bouyer 
   1234   1.8    bouyer #if NATAPIBUS > 0
   1235  1.29  jakllsch static void
   1236   1.8    bouyer ahci_atapibus_attach(struct atabus_softc * ata_sc)
   1237   1.8    bouyer {
   1238   1.8    bouyer 	struct ata_channel *chp = ata_sc->sc_chan;
   1239   1.8    bouyer 	struct atac_softc *atac = chp->ch_atac;
   1240   1.8    bouyer 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
   1241   1.8    bouyer 	struct scsipi_channel *chan = &chp->ch_atapi_channel;
   1242   1.8    bouyer 	/*
   1243   1.8    bouyer 	 * Fill in the scsipi_adapter.
   1244   1.8    bouyer 	 */
   1245  1.13      cube 	adapt->adapt_dev = atac->atac_dev;
   1246   1.8    bouyer 	adapt->adapt_nchannels = atac->atac_nchannels;
   1247   1.8    bouyer 	adapt->adapt_request = ahci_atapi_scsipi_request;
   1248   1.8    bouyer 	adapt->adapt_minphys = ahci_atapi_minphys;
   1249   1.8    bouyer 	atac->atac_atapi_adapter.atapi_probe_device = ahci_atapi_probe_device;
   1250   1.8    bouyer 
   1251   1.8    bouyer 	/*
   1252   1.8    bouyer 	 * Fill in the scsipi_channel.
   1253   1.8    bouyer 	 */
   1254   1.8    bouyer 	memset(chan, 0, sizeof(*chan));
   1255   1.8    bouyer 	chan->chan_adapter = adapt;
   1256   1.8    bouyer 	chan->chan_bustype = &ahci_atapi_bustype;
   1257   1.8    bouyer 	chan->chan_channel = chp->ch_channel;
   1258   1.8    bouyer 	chan->chan_flags = SCSIPI_CHAN_OPENINGS;
   1259   1.8    bouyer 	chan->chan_openings = 1;
   1260   1.8    bouyer 	chan->chan_max_periph = 1;
   1261   1.8    bouyer 	chan->chan_ntargets = 1;
   1262   1.8    bouyer 	chan->chan_nluns = 1;
   1263  1.13      cube 	chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
   1264   1.8    bouyer 		atapiprint);
   1265   1.8    bouyer }
   1266   1.8    bouyer 
   1267  1.29  jakllsch static void
   1268   1.8    bouyer ahci_atapi_minphys(struct buf *bp)
   1269   1.8    bouyer {
   1270   1.8    bouyer 	if (bp->b_bcount > MAXPHYS)
   1271   1.8    bouyer 		bp->b_bcount = MAXPHYS;
   1272   1.8    bouyer 	minphys(bp);
   1273   1.8    bouyer }
   1274   1.8    bouyer 
   1275   1.8    bouyer /*
   1276   1.8    bouyer  * Kill off all pending xfers for a periph.
   1277   1.8    bouyer  *
   1278   1.8    bouyer  * Must be called at splbio().
   1279   1.8    bouyer  */
   1280  1.29  jakllsch static void
   1281   1.8    bouyer ahci_atapi_kill_pending(struct scsipi_periph *periph)
   1282   1.8    bouyer {
   1283   1.8    bouyer 	struct atac_softc *atac =
   1284  1.13      cube 	    device_private(periph->periph_channel->chan_adapter->adapt_dev);
   1285   1.8    bouyer 	struct ata_channel *chp =
   1286   1.8    bouyer 	    atac->atac_channels[periph->periph_channel->chan_channel];
   1287   1.8    bouyer 
   1288   1.8    bouyer 	ata_kill_pending(&chp->ch_drive[periph->periph_target]);
   1289   1.8    bouyer }
   1290   1.8    bouyer 
   1291  1.29  jakllsch static void
   1292   1.8    bouyer ahci_atapi_scsipi_request(struct scsipi_channel *chan,
   1293   1.8    bouyer     scsipi_adapter_req_t req, void *arg)
   1294   1.8    bouyer {
   1295   1.8    bouyer 	struct scsipi_adapter *adapt = chan->chan_adapter;
   1296   1.8    bouyer 	struct scsipi_periph *periph;
   1297   1.8    bouyer 	struct scsipi_xfer *sc_xfer;
   1298  1.13      cube 	struct ahci_softc *sc = device_private(adapt->adapt_dev);
   1299   1.8    bouyer 	struct atac_softc *atac = &sc->sc_atac;
   1300   1.8    bouyer 	struct ata_xfer *xfer;
   1301   1.8    bouyer 	int channel = chan->chan_channel;
   1302   1.8    bouyer 	int drive, s;
   1303   1.8    bouyer 
   1304   1.8    bouyer 	switch (req) {
   1305   1.8    bouyer 	case ADAPTER_REQ_RUN_XFER:
   1306   1.8    bouyer 		sc_xfer = arg;
   1307   1.8    bouyer 		periph = sc_xfer->xs_periph;
   1308   1.8    bouyer 		drive = periph->periph_target;
   1309  1.13      cube 		if (!device_is_active(atac->atac_dev)) {
   1310   1.8    bouyer 			sc_xfer->error = XS_DRIVER_STUFFUP;
   1311   1.8    bouyer 			scsipi_done(sc_xfer);
   1312   1.8    bouyer 			return;
   1313   1.8    bouyer 		}
   1314   1.8    bouyer 		xfer = ata_get_xfer(ATAXF_NOSLEEP);
   1315   1.8    bouyer 		if (xfer == NULL) {
   1316   1.8    bouyer 			sc_xfer->error = XS_RESOURCE_SHORTAGE;
   1317   1.8    bouyer 			scsipi_done(sc_xfer);
   1318   1.8    bouyer 			return;
   1319   1.8    bouyer 		}
   1320   1.8    bouyer 
   1321   1.8    bouyer 		if (sc_xfer->xs_control & XS_CTL_POLL)
   1322   1.8    bouyer 			xfer->c_flags |= C_POLL;
   1323   1.8    bouyer 		xfer->c_drive = drive;
   1324   1.8    bouyer 		xfer->c_flags |= C_ATAPI;
   1325   1.8    bouyer 		xfer->c_cmd = sc_xfer;
   1326   1.8    bouyer 		xfer->c_databuf = sc_xfer->data;
   1327   1.8    bouyer 		xfer->c_bcount = sc_xfer->datalen;
   1328   1.8    bouyer 		xfer->c_start = ahci_atapi_start;
   1329   1.8    bouyer 		xfer->c_intr = ahci_atapi_complete;
   1330   1.8    bouyer 		xfer->c_kill_xfer = ahci_atapi_kill_xfer;
   1331   1.8    bouyer 		xfer->c_dscpoll = 0;
   1332   1.8    bouyer 		s = splbio();
   1333   1.8    bouyer 		ata_exec_xfer(atac->atac_channels[channel], xfer);
   1334   1.8    bouyer #ifdef DIAGNOSTIC
   1335   1.8    bouyer 		if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
   1336   1.8    bouyer 		    (sc_xfer->xs_status & XS_STS_DONE) == 0)
   1337   1.8    bouyer 			panic("ahci_atapi_scsipi_request: polled command "
   1338   1.8    bouyer 			    "not done");
   1339   1.8    bouyer #endif
   1340   1.8    bouyer 		splx(s);
   1341   1.8    bouyer 		return;
   1342   1.8    bouyer 	default:
   1343   1.8    bouyer 		/* Not supported, nothing to do. */
   1344   1.8    bouyer 		;
   1345   1.8    bouyer 	}
   1346   1.8    bouyer }
   1347   1.8    bouyer 
   1348  1.29  jakllsch static void
   1349   1.8    bouyer ahci_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1350   1.8    bouyer {
   1351   1.8    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1352   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1353   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1354   1.8    bouyer 	int slot = 0 /* XXX slot */;
   1355   1.8    bouyer 	struct ahci_cmd_tbl *cmd_tbl;
   1356   1.8    bouyer 	struct ahci_cmd_header *cmd_h;
   1357   1.8    bouyer 	int i;
   1358   1.8    bouyer 	int channel = chp->ch_channel;
   1359   1.8    bouyer 
   1360   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_start CI 0x%x\n",
   1361   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
   1362   1.8    bouyer 
   1363   1.8    bouyer 	cmd_tbl = achp->ahcic_cmd_tbl[slot];
   1364   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
   1365   1.8    bouyer 	      cmd_tbl), DEBUG_XFERS);
   1366   1.8    bouyer 
   1367  1.20  jakllsch 	satafis_rhd_construct_atapi(xfer, cmd_tbl->cmdt_cfis);
   1368   1.8    bouyer 	memset(&cmd_tbl->cmdt_acmd, 0, sizeof(cmd_tbl->cmdt_acmd));
   1369   1.8    bouyer 	memcpy(cmd_tbl->cmdt_acmd, sc_xfer->cmd, sc_xfer->cmdlen);
   1370   1.8    bouyer 
   1371   1.8    bouyer 	cmd_h = &achp->ahcic_cmdh[slot];
   1372   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
   1373   1.8    bouyer 	    chp->ch_channel, cmd_h), DEBUG_XFERS);
   1374   1.8    bouyer 	if (ahci_dma_setup(chp, slot, sc_xfer->datalen ? sc_xfer->data : NULL,
   1375   1.8    bouyer 	    sc_xfer->datalen,
   1376   1.8    bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
   1377   1.8    bouyer 	    BUS_DMA_READ : BUS_DMA_WRITE)) {
   1378   1.8    bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1379   1.8    bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1380   1.8    bouyer 		return;
   1381   1.8    bouyer 	}
   1382   1.8    bouyer 	cmd_h->cmdh_flags = htole16(
   1383   1.8    bouyer 	    ((sc_xfer->xs_control & XS_CTL_DATA_OUT) ? AHCI_CMDH_F_WR : 0) |
   1384  1.20  jakllsch 	    RHD_FISLEN / 4 | AHCI_CMDH_F_A);
   1385   1.8    bouyer 	cmd_h->cmdh_prdbc = 0;
   1386   1.8    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1387   1.8    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1388   1.8    bouyer 
   1389   1.8    bouyer 	if (xfer->c_flags & C_POLL) {
   1390   1.8    bouyer 		/* polled command, disable interrupts */
   1391   1.8    bouyer 		AHCI_WRITE(sc, AHCI_GHC,
   1392   1.8    bouyer 		    AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
   1393   1.8    bouyer 	}
   1394   1.8    bouyer 	chp->ch_flags |= ATACH_IRQ_WAIT;
   1395   1.8    bouyer 	chp->ch_status = 0;
   1396   1.8    bouyer 	/* start command */
   1397   1.8    bouyer 	AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
   1398   1.8    bouyer 	/* and says we started this command */
   1399   1.8    bouyer 	achp->ahcic_cmds_active |= 1 << slot;
   1400   1.8    bouyer 
   1401   1.8    bouyer 	if ((xfer->c_flags & C_POLL) == 0) {
   1402   1.8    bouyer 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1403   1.8    bouyer 		callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
   1404   1.8    bouyer 		    ahci_timeout, chp);
   1405   1.8    bouyer 		return;
   1406   1.8    bouyer 	}
   1407   1.8    bouyer 	/*
   1408   1.8    bouyer 	 * Polled command.
   1409   1.8    bouyer 	 */
   1410   1.8    bouyer 	for (i = 0; i < ATA_DELAY / 10; i++) {
   1411   1.8    bouyer 		if (sc_xfer->xs_status & XS_STS_DONE)
   1412   1.8    bouyer 			break;
   1413   1.8    bouyer 		ahci_intr_port(sc, achp);
   1414   1.8    bouyer 		delay(10000);
   1415   1.8    bouyer 	}
   1416   1.8    bouyer 	AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
   1417   1.8    bouyer 	    AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
   1418   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
   1419   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
   1420   1.8    bouyer 	    AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
   1421   1.8    bouyer 	    DEBUG_XFERS);
   1422   1.8    bouyer 	if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
   1423   1.8    bouyer 		sc_xfer->error = XS_TIMEOUT;
   1424   1.8    bouyer 		ahci_atapi_complete(chp, xfer, slot);
   1425   1.8    bouyer 	}
   1426   1.8    bouyer 	/* reenable interrupts */
   1427   1.8    bouyer 	AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
   1428   1.8    bouyer }
   1429   1.8    bouyer 
   1430  1.29  jakllsch static int
   1431   1.8    bouyer ahci_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1432   1.8    bouyer {
   1433   1.8    bouyer 	int slot = 0; /* XXX slot */
   1434   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1435   1.8    bouyer 	int drive = xfer->c_drive;
   1436   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1437   1.8    bouyer 	struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
   1438   1.8    bouyer 
   1439   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete channel %d\n", chp->ch_channel),
   1440   1.8    bouyer 	    DEBUG_FUNCS);
   1441   1.8    bouyer 
   1442   1.8    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1443   1.8    bouyer 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1444   1.8    bouyer 	if (xfer->c_flags & C_TIMEOU) {
   1445   1.8    bouyer 		sc_xfer->error = XS_TIMEOUT;
   1446   1.8    bouyer 	} else {
   1447   1.8    bouyer 		callout_stop(&chp->ch_callout);
   1448   1.8    bouyer 		sc_xfer->error = 0;
   1449   1.8    bouyer 	}
   1450   1.8    bouyer 
   1451   1.8    bouyer 	chp->ch_queue->active_xfer = NULL;
   1452   1.8    bouyer 	bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
   1453   1.8    bouyer 	    achp->ahcic_datad[slot]->dm_mapsize,
   1454   1.8    bouyer 	    (sc_xfer->xs_control & XS_CTL_DATA_IN) ? BUS_DMASYNC_POSTREAD :
   1455   1.8    bouyer 	    BUS_DMASYNC_POSTWRITE);
   1456   1.8    bouyer 	bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
   1457   1.8    bouyer 
   1458   1.8    bouyer 	if (chp->ch_drive[drive].drive_flags & DRIVE_WAITDRAIN) {
   1459   1.8    bouyer 		ahci_atapi_kill_xfer(chp, xfer, KILL_GONE);
   1460   1.8    bouyer 		chp->ch_drive[drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1461   1.8    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1462   1.8    bouyer 		return 0;
   1463   1.8    bouyer 	}
   1464   1.8    bouyer 	ata_free_xfer(chp, xfer);
   1465   1.8    bouyer 
   1466   1.8    bouyer 	AHCI_CMDH_SYNC(sc, achp, slot,
   1467   1.8    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1468   1.8    bouyer 	sc_xfer->resid = sc_xfer->datalen;
   1469   1.8    bouyer 	sc_xfer->resid -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
   1470   1.8    bouyer 	AHCIDEBUG_PRINT(("ahci_atapi_complete datalen %d resid %d\n",
   1471   1.8    bouyer 	    sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
   1472  1.16    bouyer 	if (chp->ch_status & WDCS_ERR &&
   1473  1.16    bouyer 	    ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
   1474  1.16    bouyer 	    sc_xfer->resid == sc_xfer->datalen)) {
   1475  1.16    bouyer 		sc_xfer->error = XS_SHORTSENSE;
   1476  1.16    bouyer 		sc_xfer->sense.atapi_sense = chp->ch_error;
   1477  1.16    bouyer 		if ((sc_xfer->xs_periph->periph_quirks &
   1478  1.16    bouyer 		    PQUIRK_NOSENSE) == 0) {
   1479  1.16    bouyer 			/* ask scsipi to send a REQUEST_SENSE */
   1480  1.16    bouyer 			sc_xfer->error = XS_BUSY;
   1481  1.16    bouyer 			sc_xfer->status = SCSI_CHECK;
   1482  1.16    bouyer 		}
   1483  1.16    bouyer 	}
   1484   1.8    bouyer 	scsipi_done(sc_xfer);
   1485   1.8    bouyer 	atastart(chp);
   1486   1.8    bouyer 	return 0;
   1487   1.8    bouyer }
   1488   1.8    bouyer 
   1489  1.29  jakllsch static void
   1490   1.8    bouyer ahci_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
   1491   1.8    bouyer {
   1492   1.8    bouyer 	struct scsipi_xfer *sc_xfer = xfer->c_cmd;
   1493   1.8    bouyer 	struct ahci_channel *achp = (struct ahci_channel *)chp;
   1494   1.8    bouyer 	int slot = 0; /* XXX slot */
   1495   1.8    bouyer 
   1496   1.8    bouyer 	achp->ahcic_cmds_active &= ~(1 << slot);
   1497   1.8    bouyer 
   1498   1.8    bouyer 	/* remove this command from xfer queue */
   1499   1.8    bouyer 	switch (reason) {
   1500   1.8    bouyer 	case KILL_GONE:
   1501   1.8    bouyer 		sc_xfer->error = XS_DRIVER_STUFFUP;
   1502   1.8    bouyer 		break;
   1503   1.8    bouyer 	case KILL_RESET:
   1504   1.8    bouyer 		sc_xfer->error = XS_RESET;
   1505   1.8    bouyer 		break;
   1506   1.8    bouyer 	default:
   1507   1.8    bouyer 		printf("ahci_ata_atapi_kill_xfer: unknown reason %d\n", reason);
   1508   1.8    bouyer 		panic("ahci_ata_atapi_kill_xfer");
   1509   1.8    bouyer 	}
   1510   1.8    bouyer 	ata_free_xfer(chp, xfer);
   1511   1.8    bouyer 	scsipi_done(sc_xfer);
   1512   1.8    bouyer }
   1513   1.8    bouyer 
   1514  1.29  jakllsch static void
   1515   1.8    bouyer ahci_atapi_probe_device(struct atapibus_softc *sc, int target)
   1516   1.8    bouyer {
   1517   1.8    bouyer 	struct scsipi_channel *chan = sc->sc_channel;
   1518   1.8    bouyer 	struct scsipi_periph *periph;
   1519   1.8    bouyer 	struct ataparams ids;
   1520   1.8    bouyer 	struct ataparams *id = &ids;
   1521  1.13      cube 	struct ahci_softc *ahcic =
   1522  1.13      cube 	    device_private(chan->chan_adapter->adapt_dev);
   1523   1.8    bouyer 	struct atac_softc *atac = &ahcic->sc_atac;
   1524   1.8    bouyer 	struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
   1525   1.8    bouyer 	struct ata_drive_datas *drvp = &chp->ch_drive[target];
   1526   1.8    bouyer 	struct scsipibus_attach_args sa;
   1527   1.8    bouyer 	char serial_number[21], model[41], firmware_revision[9];
   1528   1.8    bouyer 	int s;
   1529   1.8    bouyer 
   1530   1.8    bouyer 	/* skip if already attached */
   1531   1.8    bouyer 	if (scsipi_lookup_periph(chan, target, 0) != NULL)
   1532   1.8    bouyer 		return;
   1533   1.8    bouyer 
   1534   1.8    bouyer 	/* if no ATAPI device detected at attach time, skip */
   1535   1.8    bouyer 	if ((drvp->drive_flags & DRIVE_ATAPI) == 0) {
   1536   1.8    bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_probe_device: drive %d "
   1537   1.8    bouyer 		    "not present\n", target), DEBUG_PROBE);
   1538   1.8    bouyer 		return;
   1539   1.8    bouyer 	}
   1540   1.8    bouyer 
   1541   1.8    bouyer 	/* Some ATAPI devices need a bit more time after software reset. */
   1542   1.8    bouyer 	delay(5000);
   1543   1.8    bouyer 	if (ata_get_params(drvp,  AT_WAIT, id) == 0) {
   1544   1.8    bouyer #ifdef ATAPI_DEBUG_PROBE
   1545   1.8    bouyer 		printf("%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
   1546  1.14      cube 		    AHCINAME(ahcic), target,
   1547   1.8    bouyer 		    id->atap_config & ATAPI_CFG_CMD_MASK,
   1548   1.8    bouyer 		    id->atap_config & ATAPI_CFG_DRQ_MASK);
   1549   1.8    bouyer #endif
   1550   1.8    bouyer 		periph = scsipi_alloc_periph(M_NOWAIT);
   1551   1.8    bouyer 		if (periph == NULL) {
   1552  1.14      cube 			aprint_error_dev(sc->sc_dev,
   1553  1.14      cube 			    "unable to allocate periph for drive %d\n",
   1554  1.14      cube 			    target);
   1555   1.8    bouyer 			return;
   1556   1.8    bouyer 		}
   1557   1.8    bouyer 		periph->periph_dev = NULL;
   1558   1.8    bouyer 		periph->periph_channel = chan;
   1559   1.8    bouyer 		periph->periph_switch = &atapi_probe_periphsw;
   1560   1.8    bouyer 		periph->periph_target = target;
   1561   1.8    bouyer 		periph->periph_lun = 0;
   1562   1.8    bouyer 		periph->periph_quirks = PQUIRK_ONLYBIG;
   1563   1.8    bouyer 
   1564   1.8    bouyer #ifdef SCSIPI_DEBUG
   1565   1.8    bouyer 		if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
   1566   1.8    bouyer 		    SCSIPI_DEBUG_TARGET == target)
   1567   1.8    bouyer 			periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
   1568   1.8    bouyer #endif
   1569   1.8    bouyer 		periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
   1570   1.8    bouyer 		if (id->atap_config & ATAPI_CFG_REMOV)
   1571   1.8    bouyer 			periph->periph_flags |= PERIPH_REMOVABLE;
   1572   1.8    bouyer 		if (periph->periph_type == T_SEQUENTIAL) {
   1573   1.8    bouyer 			s = splbio();
   1574   1.8    bouyer 			drvp->drive_flags |= DRIVE_ATAPIST;
   1575   1.8    bouyer 			splx(s);
   1576   1.8    bouyer 		}
   1577   1.8    bouyer 
   1578   1.8    bouyer 		sa.sa_periph = periph;
   1579   1.8    bouyer 		sa.sa_inqbuf.type =  ATAPI_CFG_TYPE(id->atap_config);
   1580   1.8    bouyer 		sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
   1581   1.8    bouyer 		    T_REMOV : T_FIXED;
   1582   1.8    bouyer 		scsipi_strvis((u_char *)model, 40, id->atap_model, 40);
   1583   1.8    bouyer 		scsipi_strvis((u_char *)serial_number, 20, id->atap_serial,
   1584   1.8    bouyer 		    20);
   1585   1.8    bouyer 		scsipi_strvis((u_char *)firmware_revision, 8,
   1586   1.8    bouyer 		    id->atap_revision, 8);
   1587   1.8    bouyer 		sa.sa_inqbuf.vendor = model;
   1588   1.8    bouyer 		sa.sa_inqbuf.product = serial_number;
   1589   1.8    bouyer 		sa.sa_inqbuf.revision = firmware_revision;
   1590   1.8    bouyer 
   1591   1.8    bouyer 		/*
   1592   1.8    bouyer 		 * Determine the operating mode capabilities of the device.
   1593   1.8    bouyer 		 */
   1594   1.8    bouyer 		if ((id->atap_config & ATAPI_CFG_CMD_MASK) == ATAPI_CFG_CMD_16)
   1595   1.8    bouyer 			periph->periph_cap |= PERIPH_CAP_CMD16;
   1596   1.8    bouyer 		/* XXX This is gross. */
   1597   1.8    bouyer 		periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
   1598   1.8    bouyer 
   1599   1.8    bouyer 		drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
   1600   1.8    bouyer 
   1601   1.8    bouyer 		if (drvp->drv_softc)
   1602   1.8    bouyer 			ata_probe_caps(drvp);
   1603   1.8    bouyer 		else {
   1604   1.8    bouyer 			s = splbio();
   1605   1.8    bouyer 			drvp->drive_flags &= ~DRIVE_ATAPI;
   1606   1.8    bouyer 			splx(s);
   1607   1.8    bouyer 		}
   1608   1.8    bouyer 	} else {
   1609   1.8    bouyer 		AHCIDEBUG_PRINT(("ahci_atapi_get_params: ATAPI_IDENTIFY_DEVICE "
   1610   1.8    bouyer 		    "failed for drive %s:%d:%d: error 0x%x\n",
   1611   1.8    bouyer 		    AHCINAME(ahcic), chp->ch_channel, target,
   1612   1.8    bouyer 		    chp->ch_error), DEBUG_PROBE);
   1613   1.8    bouyer 		s = splbio();
   1614   1.8    bouyer 		drvp->drive_flags &= ~DRIVE_ATAPI;
   1615   1.8    bouyer 		splx(s);
   1616   1.8    bouyer 	}
   1617   1.8    bouyer }
   1618   1.8    bouyer #endif /* NATAPIBUS */
   1619