ahcisata_core.c revision 1.32 1 1.32 jakllsch /* $NetBSD: ahcisata_core.c,v 1.32 2011/08/20 16:03:48 jakllsch Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2006 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer *
26 1.1 bouyer */
27 1.1 bouyer
28 1.1 bouyer #include <sys/cdefs.h>
29 1.32 jakllsch __KERNEL_RCSID(0, "$NetBSD: ahcisata_core.c,v 1.32 2011/08/20 16:03:48 jakllsch Exp $");
30 1.1 bouyer
31 1.1 bouyer #include <sys/types.h>
32 1.1 bouyer #include <sys/malloc.h>
33 1.1 bouyer #include <sys/param.h>
34 1.1 bouyer #include <sys/kernel.h>
35 1.1 bouyer #include <sys/systm.h>
36 1.1 bouyer #include <sys/disklabel.h>
37 1.4 ad #include <sys/proc.h>
38 1.8 bouyer #include <sys/buf.h>
39 1.1 bouyer
40 1.1 bouyer #include <dev/ata/atareg.h>
41 1.1 bouyer #include <dev/ata/satavar.h>
42 1.1 bouyer #include <dev/ata/satareg.h>
43 1.26 jakllsch #include <dev/ata/satafisvar.h>
44 1.20 jakllsch #include <dev/ata/satafisreg.h>
45 1.1 bouyer #include <dev/ic/ahcisatavar.h>
46 1.1 bouyer
47 1.16 bouyer #include <dev/scsipi/scsi_all.h> /* for SCSI status */
48 1.16 bouyer
49 1.8 bouyer #include "atapibus.h"
50 1.8 bouyer
51 1.1 bouyer #ifdef AHCI_DEBUG
52 1.1 bouyer int ahcidebug_mask = 0x0;
53 1.1 bouyer #endif
54 1.1 bouyer
55 1.29 jakllsch static void ahci_probe_drive(struct ata_channel *);
56 1.29 jakllsch static void ahci_setup_channel(struct ata_channel *);
57 1.1 bouyer
58 1.29 jakllsch static int ahci_ata_bio(struct ata_drive_datas *, struct ata_bio *);
59 1.29 jakllsch static void ahci_reset_drive(struct ata_drive_datas *, int);
60 1.29 jakllsch static void ahci_reset_channel(struct ata_channel *, int);
61 1.29 jakllsch static int ahci_exec_command(struct ata_drive_datas *, struct ata_command *);
62 1.29 jakllsch static int ahci_ata_addref(struct ata_drive_datas *);
63 1.29 jakllsch static void ahci_ata_delref(struct ata_drive_datas *);
64 1.29 jakllsch static void ahci_killpending(struct ata_drive_datas *);
65 1.29 jakllsch
66 1.29 jakllsch static void ahci_cmd_start(struct ata_channel *, struct ata_xfer *);
67 1.29 jakllsch static int ahci_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
68 1.29 jakllsch static void ahci_cmd_done(struct ata_channel *, struct ata_xfer *, int);
69 1.29 jakllsch static void ahci_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
70 1.29 jakllsch static void ahci_bio_start(struct ata_channel *, struct ata_xfer *);
71 1.29 jakllsch static int ahci_bio_complete(struct ata_channel *, struct ata_xfer *, int);
72 1.29 jakllsch static void ahci_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int) ;
73 1.29 jakllsch static void ahci_channel_stop(struct ahci_softc *, struct ata_channel *, int);
74 1.29 jakllsch static void ahci_channel_start(struct ahci_softc *, struct ata_channel *);
75 1.29 jakllsch static void ahci_timeout(void *);
76 1.29 jakllsch static int ahci_dma_setup(struct ata_channel *, int, void *, size_t, int);
77 1.1 bouyer
78 1.8 bouyer #if NATAPIBUS > 0
79 1.29 jakllsch static void ahci_atapibus_attach(struct atabus_softc *);
80 1.29 jakllsch static void ahci_atapi_kill_pending(struct scsipi_periph *);
81 1.29 jakllsch static void ahci_atapi_minphys(struct buf *);
82 1.29 jakllsch static void ahci_atapi_scsipi_request(struct scsipi_channel *,
83 1.8 bouyer scsipi_adapter_req_t, void *);
84 1.29 jakllsch static void ahci_atapi_start(struct ata_channel *, struct ata_xfer *);
85 1.29 jakllsch static int ahci_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
86 1.29 jakllsch static void ahci_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
87 1.29 jakllsch static void ahci_atapi_probe_device(struct atapibus_softc *, int);
88 1.8 bouyer
89 1.8 bouyer static const struct scsipi_bustype ahci_atapi_bustype = {
90 1.8 bouyer SCSIPI_BUSTYPE_ATAPI,
91 1.8 bouyer atapi_scsipi_cmd,
92 1.8 bouyer atapi_interpret_sense,
93 1.8 bouyer atapi_print_addr,
94 1.8 bouyer ahci_atapi_kill_pending,
95 1.8 bouyer };
96 1.8 bouyer #endif /* NATAPIBUS */
97 1.8 bouyer
98 1.1 bouyer #define ATA_DELAY 10000 /* 10s for a drive I/O */
99 1.24 bouyer #define ATA_RESET_DELAY 31000 /* 31s for a drive reset */
100 1.24 bouyer #define AHCI_RST_WAIT (ATA_RESET_DELAY / 10)
101 1.1 bouyer
102 1.1 bouyer const struct ata_bustype ahci_ata_bustype = {
103 1.1 bouyer SCSIPI_BUSTYPE_ATA,
104 1.1 bouyer ahci_ata_bio,
105 1.1 bouyer ahci_reset_drive,
106 1.1 bouyer ahci_reset_channel,
107 1.1 bouyer ahci_exec_command,
108 1.1 bouyer ata_get_params,
109 1.1 bouyer ahci_ata_addref,
110 1.1 bouyer ahci_ata_delref,
111 1.1 bouyer ahci_killpending
112 1.1 bouyer };
113 1.1 bouyer
114 1.29 jakllsch static void ahci_intr_port(struct ahci_softc *, struct ahci_channel *);
115 1.7 joerg static void ahci_setup_port(struct ahci_softc *sc, int i);
116 1.7 joerg
117 1.29 jakllsch static int
118 1.7 joerg ahci_reset(struct ahci_softc *sc)
119 1.1 bouyer {
120 1.7 joerg int i;
121 1.1 bouyer
122 1.1 bouyer /* reset controller */
123 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_HR);
124 1.1 bouyer /* wait up to 1s for reset to complete */
125 1.1 bouyer for (i = 0; i < 1000; i++) {
126 1.6 bouyer delay(1000);
127 1.1 bouyer if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR) == 0)
128 1.1 bouyer break;
129 1.1 bouyer }
130 1.1 bouyer if ((AHCI_READ(sc, AHCI_GHC) & AHCI_GHC_HR)) {
131 1.1 bouyer aprint_error("%s: reset failed\n", AHCINAME(sc));
132 1.7 joerg return -1;
133 1.1 bouyer }
134 1.1 bouyer /* enable ahci mode */
135 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC, AHCI_GHC_AE);
136 1.7 joerg return 0;
137 1.7 joerg }
138 1.1 bouyer
139 1.29 jakllsch static void
140 1.7 joerg ahci_setup_ports(struct ahci_softc *sc)
141 1.7 joerg {
142 1.27 jakllsch uint32_t ahci_ports;
143 1.7 joerg int i, port;
144 1.7 joerg
145 1.7 joerg ahci_ports = AHCI_READ(sc, AHCI_PI);
146 1.7 joerg for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
147 1.7 joerg if ((ahci_ports & (1 << i)) == 0)
148 1.7 joerg continue;
149 1.7 joerg if (port >= sc->sc_atac.atac_nchannels) {
150 1.7 joerg aprint_error("%s: more ports than announced\n",
151 1.7 joerg AHCINAME(sc));
152 1.7 joerg break;
153 1.7 joerg }
154 1.7 joerg ahci_setup_port(sc, i);
155 1.7 joerg }
156 1.7 joerg }
157 1.7 joerg
158 1.29 jakllsch static void
159 1.7 joerg ahci_reprobe_drives(struct ahci_softc *sc)
160 1.7 joerg {
161 1.27 jakllsch uint32_t ahci_ports;
162 1.7 joerg int i, port;
163 1.7 joerg struct ahci_channel *achp;
164 1.7 joerg struct ata_channel *chp;
165 1.7 joerg
166 1.7 joerg ahci_ports = AHCI_READ(sc, AHCI_PI);
167 1.7 joerg for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
168 1.7 joerg if ((ahci_ports & (1 << i)) == 0)
169 1.7 joerg continue;
170 1.7 joerg if (port >= sc->sc_atac.atac_nchannels) {
171 1.7 joerg aprint_error("%s: more ports than announced\n",
172 1.7 joerg AHCINAME(sc));
173 1.7 joerg break;
174 1.7 joerg }
175 1.7 joerg achp = &sc->sc_channels[i];
176 1.7 joerg chp = &achp->ata_channel;
177 1.7 joerg
178 1.7 joerg ahci_probe_drive(chp);
179 1.7 joerg }
180 1.7 joerg }
181 1.7 joerg
182 1.7 joerg static void
183 1.7 joerg ahci_setup_port(struct ahci_softc *sc, int i)
184 1.7 joerg {
185 1.7 joerg struct ahci_channel *achp;
186 1.7 joerg
187 1.7 joerg achp = &sc->sc_channels[i];
188 1.7 joerg
189 1.7 joerg AHCI_WRITE(sc, AHCI_P_CLB(i), achp->ahcic_bus_cmdh);
190 1.28 jakllsch AHCI_WRITE(sc, AHCI_P_CLBU(i), (uint64_t)achp->ahcic_bus_cmdh>>32);
191 1.7 joerg AHCI_WRITE(sc, AHCI_P_FB(i), achp->ahcic_bus_rfis);
192 1.28 jakllsch AHCI_WRITE(sc, AHCI_P_FBU(i), (uint64_t)achp->ahcic_bus_rfis>>32);
193 1.7 joerg }
194 1.7 joerg
195 1.29 jakllsch static void
196 1.7 joerg ahci_enable_intrs(struct ahci_softc *sc)
197 1.7 joerg {
198 1.7 joerg
199 1.7 joerg /* clear interrupts */
200 1.7 joerg AHCI_WRITE(sc, AHCI_IS, AHCI_READ(sc, AHCI_IS));
201 1.7 joerg /* enable interrupts */
202 1.7 joerg AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
203 1.7 joerg }
204 1.7 joerg
205 1.7 joerg void
206 1.7 joerg ahci_attach(struct ahci_softc *sc)
207 1.7 joerg {
208 1.27 jakllsch uint32_t ahci_cap, ahci_rev, ahci_ports;
209 1.7 joerg int i, j, port;
210 1.7 joerg struct ahci_channel *achp;
211 1.7 joerg struct ata_channel *chp;
212 1.7 joerg int error;
213 1.7 joerg int dmasize;
214 1.32 jakllsch char buf[128];
215 1.7 joerg void *cmdhp;
216 1.7 joerg void *cmdtblp;
217 1.7 joerg
218 1.7 joerg if (ahci_reset(sc) != 0)
219 1.7 joerg return;
220 1.1 bouyer
221 1.1 bouyer ahci_cap = AHCI_READ(sc, AHCI_CAP);
222 1.1 bouyer sc->sc_atac.atac_nchannels = (ahci_cap & AHCI_CAP_NPMASK) + 1;
223 1.1 bouyer sc->sc_ncmds = ((ahci_cap & AHCI_CAP_NCS) >> 8) + 1;
224 1.1 bouyer ahci_rev = AHCI_READ(sc, AHCI_VS);
225 1.32 jakllsch snprintb(buf, sizeof(buf), "\177\020"
226 1.32 jakllsch /* "f\000\005NP\0" */
227 1.32 jakllsch "b\005SXS\0"
228 1.32 jakllsch "b\006EMS\0"
229 1.32 jakllsch "b\007CCCS\0"
230 1.32 jakllsch /* "f\010\005NCS\0" */
231 1.32 jakllsch "b\015PSC\0"
232 1.32 jakllsch "b\016SSC\0"
233 1.32 jakllsch "b\017PMD\0"
234 1.32 jakllsch "b\020FBSS\0"
235 1.32 jakllsch "b\021SPM\0"
236 1.32 jakllsch "b\022SAM\0"
237 1.32 jakllsch "b\023SNZO\0"
238 1.32 jakllsch "f\024\003ISS\0"
239 1.32 jakllsch "=\001Gen1\0"
240 1.32 jakllsch "=\002Gen2\0"
241 1.32 jakllsch "=\003Gen3\0"
242 1.32 jakllsch "b\030SCLO\0"
243 1.32 jakllsch "b\031SAL\0"
244 1.32 jakllsch "b\032SALP\0"
245 1.32 jakllsch "b\033SSS\0"
246 1.32 jakllsch "b\034SMPS\0"
247 1.32 jakllsch "b\035SSNTF\0"
248 1.32 jakllsch "b\036SNCQ\0"
249 1.32 jakllsch "b\037S64A\0"
250 1.32 jakllsch "\0", ahci_cap);
251 1.32 jakllsch aprint_normal_dev(sc->sc_atac.atac_dev, "AHCI revision %u.%u"
252 1.32 jakllsch ", %d ports, %d slots, CAP %s\n",
253 1.32 jakllsch AHCI_VS_MJR(ahci_rev), AHCI_VS_MNR(ahci_rev),
254 1.32 jakllsch sc->sc_atac.atac_nchannels, sc->sc_ncmds, buf);
255 1.1 bouyer
256 1.1 bouyer sc->sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DMA | ATAC_CAP_UDMA;
257 1.12 xtraeme sc->sc_atac.atac_cap |= sc->sc_atac_capflags;
258 1.1 bouyer sc->sc_atac.atac_pio_cap = 4;
259 1.1 bouyer sc->sc_atac.atac_dma_cap = 2;
260 1.1 bouyer sc->sc_atac.atac_udma_cap = 6;
261 1.1 bouyer sc->sc_atac.atac_channels = sc->sc_chanarray;
262 1.1 bouyer sc->sc_atac.atac_probe = ahci_probe_drive;
263 1.1 bouyer sc->sc_atac.atac_bustype_ata = &ahci_ata_bustype;
264 1.1 bouyer sc->sc_atac.atac_set_modes = ahci_setup_channel;
265 1.8 bouyer #if NATAPIBUS > 0
266 1.8 bouyer sc->sc_atac.atac_atapibus_attach = ahci_atapibus_attach;
267 1.8 bouyer #endif
268 1.1 bouyer
269 1.1 bouyer dmasize =
270 1.1 bouyer (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels;
271 1.1 bouyer error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
272 1.29 jakllsch &sc->sc_cmd_hdr_seg, 1, &sc->sc_cmd_hdr_nseg, BUS_DMA_NOWAIT);
273 1.1 bouyer if (error) {
274 1.1 bouyer aprint_error("%s: unable to allocate command header memory"
275 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
276 1.1 bouyer return;
277 1.1 bouyer }
278 1.29 jakllsch error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cmd_hdr_seg,
279 1.29 jakllsch sc->sc_cmd_hdr_nseg, dmasize,
280 1.1 bouyer &cmdhp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
281 1.1 bouyer if (error) {
282 1.1 bouyer aprint_error("%s: unable to map command header memory"
283 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
284 1.1 bouyer return;
285 1.1 bouyer }
286 1.1 bouyer error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
287 1.1 bouyer BUS_DMA_NOWAIT, &sc->sc_cmd_hdrd);
288 1.1 bouyer if (error) {
289 1.1 bouyer aprint_error("%s: unable to create command header map"
290 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
291 1.1 bouyer return;
292 1.1 bouyer }
293 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat, sc->sc_cmd_hdrd,
294 1.1 bouyer cmdhp, dmasize, NULL, BUS_DMA_NOWAIT);
295 1.1 bouyer if (error) {
296 1.1 bouyer aprint_error("%s: unable to load command header map"
297 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
298 1.1 bouyer return;
299 1.1 bouyer }
300 1.1 bouyer sc->sc_cmd_hdr = cmdhp;
301 1.1 bouyer
302 1.7 joerg ahci_enable_intrs(sc);
303 1.1 bouyer
304 1.1 bouyer ahci_ports = AHCI_READ(sc, AHCI_PI);
305 1.1 bouyer for (i = 0, port = 0; i < AHCI_MAX_PORTS; i++) {
306 1.1 bouyer if ((ahci_ports & (1 << i)) == 0)
307 1.1 bouyer continue;
308 1.1 bouyer if (port >= sc->sc_atac.atac_nchannels) {
309 1.1 bouyer aprint_error("%s: more ports than announced\n",
310 1.1 bouyer AHCINAME(sc));
311 1.1 bouyer break;
312 1.1 bouyer }
313 1.1 bouyer achp = &sc->sc_channels[i];
314 1.29 jakllsch chp = &achp->ata_channel;
315 1.1 bouyer sc->sc_chanarray[i] = chp;
316 1.1 bouyer chp->ch_channel = i;
317 1.1 bouyer chp->ch_atac = &sc->sc_atac;
318 1.1 bouyer chp->ch_queue = malloc(sizeof(struct ata_queue),
319 1.1 bouyer M_DEVBUF, M_NOWAIT);
320 1.1 bouyer if (chp->ch_queue == NULL) {
321 1.1 bouyer aprint_error("%s port %d: can't allocate memory for "
322 1.1 bouyer "command queue", AHCINAME(sc), i);
323 1.1 bouyer break;
324 1.1 bouyer }
325 1.1 bouyer dmasize = AHCI_CMDTBL_SIZE * sc->sc_ncmds;
326 1.1 bouyer error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
327 1.29 jakllsch &achp->ahcic_cmd_tbl_seg, 1, &achp->ahcic_cmd_tbl_nseg,
328 1.29 jakllsch BUS_DMA_NOWAIT);
329 1.1 bouyer if (error) {
330 1.1 bouyer aprint_error("%s: unable to allocate command table "
331 1.1 bouyer "memory, error=%d\n", AHCINAME(sc), error);
332 1.1 bouyer break;
333 1.1 bouyer }
334 1.29 jakllsch error = bus_dmamem_map(sc->sc_dmat, &achp->ahcic_cmd_tbl_seg,
335 1.29 jakllsch achp->ahcic_cmd_tbl_nseg, dmasize,
336 1.1 bouyer &cmdtblp, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
337 1.1 bouyer if (error) {
338 1.1 bouyer aprint_error("%s: unable to map command table memory"
339 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
340 1.1 bouyer break;
341 1.1 bouyer }
342 1.1 bouyer error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
343 1.1 bouyer BUS_DMA_NOWAIT, &achp->ahcic_cmd_tbld);
344 1.1 bouyer if (error) {
345 1.1 bouyer aprint_error("%s: unable to create command table map"
346 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
347 1.1 bouyer break;
348 1.1 bouyer }
349 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_cmd_tbld,
350 1.1 bouyer cmdtblp, dmasize, NULL, BUS_DMA_NOWAIT);
351 1.1 bouyer if (error) {
352 1.1 bouyer aprint_error("%s: unable to load command table map"
353 1.1 bouyer ", error=%d\n", AHCINAME(sc), error);
354 1.1 bouyer break;
355 1.1 bouyer }
356 1.1 bouyer achp->ahcic_cmdh = (struct ahci_cmd_header *)
357 1.1 bouyer ((char *)cmdhp + AHCI_CMDH_SIZE * port);
358 1.1 bouyer achp->ahcic_bus_cmdh = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
359 1.1 bouyer AHCI_CMDH_SIZE * port;
360 1.1 bouyer achp->ahcic_rfis = (struct ahci_r_fis *)
361 1.1 bouyer ((char *)cmdhp +
362 1.1 bouyer AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
363 1.1 bouyer AHCI_RFIS_SIZE * port);
364 1.1 bouyer achp->ahcic_bus_rfis = sc->sc_cmd_hdrd->dm_segs[0].ds_addr +
365 1.1 bouyer AHCI_CMDH_SIZE * sc->sc_atac.atac_nchannels +
366 1.1 bouyer AHCI_RFIS_SIZE * port;
367 1.28 jakllsch AHCIDEBUG_PRINT(("port %d cmdh %p (0x%" PRIx64 ") "
368 1.28 jakllsch "rfis %p (0x%" PRIx64 ")\n", i,
369 1.28 jakllsch achp->ahcic_cmdh, (uint64_t)achp->ahcic_bus_cmdh,
370 1.28 jakllsch achp->ahcic_rfis, (uint64_t)achp->ahcic_bus_rfis),
371 1.1 bouyer DEBUG_PROBE);
372 1.1 bouyer
373 1.1 bouyer for (j = 0; j < sc->sc_ncmds; j++) {
374 1.1 bouyer achp->ahcic_cmd_tbl[j] = (struct ahci_cmd_tbl *)
375 1.1 bouyer ((char *)cmdtblp + AHCI_CMDTBL_SIZE * j);
376 1.1 bouyer achp->ahcic_bus_cmd_tbl[j] =
377 1.1 bouyer achp->ahcic_cmd_tbld->dm_segs[0].ds_addr +
378 1.1 bouyer AHCI_CMDTBL_SIZE * j;
379 1.1 bouyer achp->ahcic_cmdh[j].cmdh_cmdtba =
380 1.28 jakllsch htole64(achp->ahcic_bus_cmd_tbl[j]);
381 1.28 jakllsch AHCIDEBUG_PRINT(("port %d/%d tbl %p (0x%" PRIx64 ")\n", i, j,
382 1.1 bouyer achp->ahcic_cmd_tbl[j],
383 1.28 jakllsch (uint64_t)achp->ahcic_bus_cmd_tbl[j]), DEBUG_PROBE);
384 1.1 bouyer /* The xfer DMA map */
385 1.1 bouyer error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
386 1.1 bouyer AHCI_NPRD, 0x400000 /* 4MB */, 0,
387 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
388 1.1 bouyer &achp->ahcic_datad[j]);
389 1.1 bouyer if (error) {
390 1.1 bouyer aprint_error("%s: couldn't alloc xfer DMA map, "
391 1.1 bouyer "error=%d\n", AHCINAME(sc), error);
392 1.1 bouyer goto end;
393 1.1 bouyer }
394 1.1 bouyer }
395 1.7 joerg ahci_setup_port(sc, i);
396 1.1 bouyer chp->ch_ndrive = 1;
397 1.1 bouyer if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
398 1.22 jakllsch AHCI_P_SSTS(i), 4, &achp->ahcic_sstatus) != 0) {
399 1.1 bouyer aprint_error("%s: couldn't map channel %d "
400 1.1 bouyer "sata_status regs\n", AHCINAME(sc), i);
401 1.1 bouyer break;
402 1.1 bouyer }
403 1.1 bouyer if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
404 1.22 jakllsch AHCI_P_SCTL(i), 4, &achp->ahcic_scontrol) != 0) {
405 1.1 bouyer aprint_error("%s: couldn't map channel %d "
406 1.1 bouyer "sata_control regs\n", AHCINAME(sc), i);
407 1.1 bouyer break;
408 1.1 bouyer }
409 1.1 bouyer if (bus_space_subregion(sc->sc_ahcit, sc->sc_ahcih,
410 1.22 jakllsch AHCI_P_SERR(i), 4, &achp->ahcic_serror) != 0) {
411 1.1 bouyer aprint_error("%s: couldn't map channel %d "
412 1.1 bouyer "sata_error regs\n", AHCINAME(sc), i);
413 1.1 bouyer break;
414 1.1 bouyer }
415 1.1 bouyer ata_channel_attach(chp);
416 1.1 bouyer port++;
417 1.1 bouyer end:
418 1.1 bouyer continue;
419 1.1 bouyer }
420 1.1 bouyer }
421 1.1 bouyer
422 1.1 bouyer int
423 1.29 jakllsch ahci_detach(struct ahci_softc *sc, int flags)
424 1.29 jakllsch {
425 1.29 jakllsch struct atac_softc *atac;
426 1.29 jakllsch struct ahci_channel *achp;
427 1.29 jakllsch struct ata_channel *chp;
428 1.29 jakllsch struct scsipi_adapter *adapt;
429 1.29 jakllsch uint32_t ahci_ports;
430 1.29 jakllsch int i, j;
431 1.29 jakllsch int error;
432 1.29 jakllsch
433 1.29 jakllsch atac = &sc->sc_atac;
434 1.29 jakllsch adapt = &atac->atac_atapi_adapter._generic;
435 1.29 jakllsch
436 1.29 jakllsch ahci_ports = AHCI_READ(sc, AHCI_PI);
437 1.29 jakllsch for (i = 0; i < AHCI_MAX_PORTS; i++) {
438 1.29 jakllsch achp = &sc->sc_channels[i];
439 1.29 jakllsch chp = &achp->ata_channel;
440 1.29 jakllsch
441 1.29 jakllsch if ((ahci_ports & (1 << i)) == 0)
442 1.29 jakllsch continue;
443 1.29 jakllsch if (i >= sc->sc_atac.atac_nchannels) {
444 1.29 jakllsch aprint_error("%s: more ports than announced\n",
445 1.29 jakllsch AHCINAME(sc));
446 1.29 jakllsch break;
447 1.29 jakllsch }
448 1.29 jakllsch
449 1.29 jakllsch if (chp->atabus == NULL)
450 1.29 jakllsch continue;
451 1.29 jakllsch if ((error = config_detach(chp->atabus, flags)) != 0)
452 1.29 jakllsch return error;
453 1.29 jakllsch
454 1.29 jakllsch for (j = 0; j < sc->sc_ncmds; j++)
455 1.29 jakllsch bus_dmamap_destroy(sc->sc_dmat, achp->ahcic_datad[j]);
456 1.29 jakllsch
457 1.29 jakllsch bus_dmamap_unload(sc->sc_dmat, achp->ahcic_cmd_tbld);
458 1.29 jakllsch bus_dmamap_destroy(sc->sc_dmat, achp->ahcic_cmd_tbld);
459 1.29 jakllsch bus_dmamem_unmap(sc->sc_dmat, achp->ahcic_cmd_tbl[0],
460 1.29 jakllsch AHCI_CMDTBL_SIZE * sc->sc_ncmds);
461 1.29 jakllsch bus_dmamem_free(sc->sc_dmat, &achp->ahcic_cmd_tbl_seg,
462 1.29 jakllsch achp->ahcic_cmd_tbl_nseg);
463 1.29 jakllsch
464 1.29 jakllsch free(chp->ch_queue, M_DEVBUF);
465 1.29 jakllsch chp->atabus = NULL;
466 1.29 jakllsch }
467 1.29 jakllsch
468 1.29 jakllsch bus_dmamap_unload(sc->sc_dmat, sc->sc_cmd_hdrd);
469 1.29 jakllsch bus_dmamap_destroy(sc->sc_dmat, sc->sc_cmd_hdrd);
470 1.29 jakllsch bus_dmamem_unmap(sc->sc_dmat, sc->sc_cmd_hdr,
471 1.29 jakllsch (AHCI_RFIS_SIZE + AHCI_CMDH_SIZE) * sc->sc_atac.atac_nchannels);
472 1.29 jakllsch bus_dmamem_free(sc->sc_dmat, &sc->sc_cmd_hdr_seg, sc->sc_cmd_hdr_nseg);
473 1.29 jakllsch
474 1.29 jakllsch if (adapt->adapt_refcnt != 0)
475 1.29 jakllsch return EBUSY;
476 1.29 jakllsch
477 1.29 jakllsch return 0;
478 1.29 jakllsch }
479 1.29 jakllsch
480 1.29 jakllsch void
481 1.29 jakllsch ahci_resume(struct ahci_softc *sc)
482 1.29 jakllsch {
483 1.29 jakllsch ahci_reset(sc);
484 1.29 jakllsch ahci_setup_ports(sc);
485 1.29 jakllsch ahci_reprobe_drives(sc);
486 1.29 jakllsch ahci_enable_intrs(sc);
487 1.29 jakllsch }
488 1.29 jakllsch
489 1.29 jakllsch int
490 1.1 bouyer ahci_intr(void *v)
491 1.1 bouyer {
492 1.1 bouyer struct ahci_softc *sc = v;
493 1.27 jakllsch uint32_t is;
494 1.1 bouyer int i, r = 0;
495 1.1 bouyer
496 1.1 bouyer while ((is = AHCI_READ(sc, AHCI_IS))) {
497 1.1 bouyer AHCIDEBUG_PRINT(("%s ahci_intr 0x%x\n", AHCINAME(sc), is),
498 1.1 bouyer DEBUG_INTR);
499 1.1 bouyer r = 1;
500 1.1 bouyer AHCI_WRITE(sc, AHCI_IS, is);
501 1.1 bouyer for (i = 0; i < AHCI_MAX_PORTS; i++)
502 1.1 bouyer if (is & (1 << i))
503 1.1 bouyer ahci_intr_port(sc, &sc->sc_channels[i]);
504 1.1 bouyer }
505 1.1 bouyer return r;
506 1.1 bouyer }
507 1.1 bouyer
508 1.29 jakllsch static void
509 1.1 bouyer ahci_intr_port(struct ahci_softc *sc, struct ahci_channel *achp)
510 1.1 bouyer {
511 1.27 jakllsch uint32_t is, tfd;
512 1.1 bouyer struct ata_channel *chp = &achp->ata_channel;
513 1.1 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
514 1.1 bouyer int slot;
515 1.1 bouyer
516 1.1 bouyer is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
517 1.1 bouyer AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), is);
518 1.1 bouyer AHCIDEBUG_PRINT(("ahci_intr_port %s port %d is 0x%x CI 0x%x\n", AHCINAME(sc),
519 1.1 bouyer chp->ch_channel, is, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
520 1.1 bouyer DEBUG_INTR);
521 1.1 bouyer
522 1.1 bouyer if (is & (AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
523 1.1 bouyer AHCI_P_IX_OFS | AHCI_P_IX_UFS)) {
524 1.1 bouyer slot = (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))
525 1.1 bouyer & AHCI_P_CMD_CCS_MASK) >> AHCI_P_CMD_CCS_SHIFT;
526 1.1 bouyer if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
527 1.1 bouyer return;
528 1.1 bouyer /* stop channel */
529 1.5 bouyer ahci_channel_stop(sc, chp, 0);
530 1.1 bouyer if (slot != 0) {
531 1.1 bouyer printf("ahci_intr_port: slot %d\n", slot);
532 1.1 bouyer panic("ahci_intr_port");
533 1.1 bouyer }
534 1.1 bouyer if (is & AHCI_P_IX_TFES) {
535 1.1 bouyer tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
536 1.1 bouyer chp->ch_error =
537 1.1 bouyer (tfd & AHCI_P_TFD_ERR_MASK) >> AHCI_P_TFD_ERR_SHIFT;
538 1.1 bouyer chp->ch_status = (tfd & 0xff);
539 1.1 bouyer } else {
540 1.1 bouyer /* emulate a CRC error */
541 1.1 bouyer chp->ch_error = WDCE_CRC;
542 1.1 bouyer chp->ch_status = WDCS_ERR;
543 1.1 bouyer }
544 1.1 bouyer xfer->c_intr(chp, xfer, is);
545 1.5 bouyer /* if channel has not been restarted, do it now */
546 1.5 bouyer if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
547 1.5 bouyer == 0)
548 1.5 bouyer ahci_channel_start(sc, chp);
549 1.1 bouyer } else {
550 1.1 bouyer slot = 0; /* XXX */
551 1.1 bouyer is = AHCI_READ(sc, AHCI_P_IS(chp->ch_channel));
552 1.1 bouyer AHCIDEBUG_PRINT(("ahci_intr_port port %d is 0x%x act 0x%x CI 0x%x\n",
553 1.1 bouyer chp->ch_channel, is, achp->ahcic_cmds_active,
554 1.1 bouyer AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_INTR);
555 1.1 bouyer if ((achp->ahcic_cmds_active & (1 << slot)) == 0)
556 1.1 bouyer return;
557 1.1 bouyer if ((AHCI_READ(sc, AHCI_P_CI(chp->ch_channel)) & (1 << slot))
558 1.1 bouyer == 0) {
559 1.1 bouyer xfer->c_intr(chp, xfer, 0);
560 1.1 bouyer }
561 1.1 bouyer }
562 1.1 bouyer }
563 1.1 bouyer
564 1.29 jakllsch static void
565 1.1 bouyer ahci_reset_drive(struct ata_drive_datas *drvp, int flags)
566 1.1 bouyer {
567 1.1 bouyer struct ata_channel *chp = drvp->chnl_softc;
568 1.1 bouyer ata_reset_channel(chp, flags);
569 1.1 bouyer return;
570 1.1 bouyer }
571 1.1 bouyer
572 1.29 jakllsch static void
573 1.1 bouyer ahci_reset_channel(struct ata_channel *chp, int flags)
574 1.1 bouyer {
575 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
576 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
577 1.18 bouyer int i, tfd;
578 1.1 bouyer
579 1.5 bouyer ahci_channel_stop(sc, chp, flags);
580 1.1 bouyer if (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
581 1.1 bouyer achp->ahcic_sstatus) != SStatus_DET_DEV) {
582 1.1 bouyer printf("%s: port reset failed\n", AHCINAME(sc));
583 1.1 bouyer /* XXX and then ? */
584 1.1 bouyer }
585 1.1 bouyer if (chp->ch_queue->active_xfer) {
586 1.1 bouyer chp->ch_queue->active_xfer->c_kill_xfer(chp,
587 1.1 bouyer chp->ch_queue->active_xfer, KILL_RESET);
588 1.1 bouyer }
589 1.24 bouyer tsleep(&sc, PRIBIO, "ahcirst", mstohz(500));
590 1.24 bouyer /* clear port interrupt register */
591 1.24 bouyer AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
592 1.24 bouyer /* clear SErrors and start operations */
593 1.24 bouyer ahci_channel_start(sc, chp);
594 1.18 bouyer /* wait 31s for BSY to clear */
595 1.24 bouyer for (i = 0; i <AHCI_RST_WAIT; i++) {
596 1.18 bouyer tfd = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
597 1.18 bouyer if ((((tfd & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
598 1.18 bouyer & WDCS_BSY) == 0)
599 1.8 bouyer break;
600 1.18 bouyer tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
601 1.8 bouyer }
602 1.24 bouyer if (i == AHCI_RST_WAIT)
603 1.18 bouyer aprint_error("%s: BSY never cleared, TD 0x%x\n",
604 1.18 bouyer AHCINAME(sc), tfd);
605 1.18 bouyer AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
606 1.18 bouyer DEBUG_PROBE);
607 1.8 bouyer /* clear port interrupt register */
608 1.8 bouyer AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
609 1.8 bouyer
610 1.1 bouyer return;
611 1.1 bouyer }
612 1.1 bouyer
613 1.29 jakllsch static int
614 1.1 bouyer ahci_ata_addref(struct ata_drive_datas *drvp)
615 1.1 bouyer {
616 1.1 bouyer return 0;
617 1.1 bouyer }
618 1.1 bouyer
619 1.29 jakllsch static void
620 1.1 bouyer ahci_ata_delref(struct ata_drive_datas *drvp)
621 1.1 bouyer {
622 1.1 bouyer return;
623 1.1 bouyer }
624 1.1 bouyer
625 1.29 jakllsch static void
626 1.1 bouyer ahci_killpending(struct ata_drive_datas *drvp)
627 1.1 bouyer {
628 1.1 bouyer return;
629 1.1 bouyer }
630 1.1 bouyer
631 1.29 jakllsch static void
632 1.1 bouyer ahci_probe_drive(struct ata_channel *chp)
633 1.1 bouyer {
634 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
635 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
636 1.1 bouyer int i, s;
637 1.27 jakllsch uint32_t sig;
638 1.1 bouyer
639 1.1 bouyer /* XXX This should be done by other code. */
640 1.1 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
641 1.1 bouyer chp->ch_drive[i].chnl_softc = chp;
642 1.1 bouyer chp->ch_drive[i].drive = i;
643 1.1 bouyer }
644 1.1 bouyer
645 1.18 bouyer /* bring interface up, accept FISs, power up and spin up device */
646 1.1 bouyer AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
647 1.18 bouyer AHCI_P_CMD_ICC_AC | AHCI_P_CMD_FRE |
648 1.18 bouyer AHCI_P_CMD_POD | AHCI_P_CMD_SUD);
649 1.1 bouyer /* reset the PHY and bring online */
650 1.1 bouyer switch (sata_reset_interface(chp, sc->sc_ahcit, achp->ahcic_scontrol,
651 1.1 bouyer achp->ahcic_sstatus)) {
652 1.1 bouyer case SStatus_DET_DEV:
653 1.24 bouyer tsleep(&sc, PRIBIO, "ahcidv", mstohz(500));
654 1.24 bouyer /* clear port interrupt register */
655 1.24 bouyer AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
656 1.24 bouyer /* clear SErrors and start operations */
657 1.24 bouyer ahci_channel_start(sc, chp);
658 1.18 bouyer /* wait 31s for BSY to clear */
659 1.24 bouyer for (i = 0; i <AHCI_RST_WAIT; i++) {
660 1.18 bouyer sig = AHCI_READ(sc, AHCI_P_TFD(chp->ch_channel));
661 1.18 bouyer if ((((sig & AHCI_P_TFD_ST) >> AHCI_P_TFD_ST_SHIFT)
662 1.18 bouyer & WDCS_BSY) == 0)
663 1.8 bouyer break;
664 1.8 bouyer tsleep(&sc, PRIBIO, "ahcid2h", mstohz(10));
665 1.8 bouyer }
666 1.24 bouyer if (i == AHCI_RST_WAIT) {
667 1.18 bouyer aprint_error("%s: BSY never cleared, TD 0x%x\n",
668 1.18 bouyer AHCINAME(sc), sig);
669 1.23 bouyer return;
670 1.23 bouyer }
671 1.18 bouyer AHCIDEBUG_PRINT(("%s: BSY took %d ms\n", AHCINAME(sc), i * 10),
672 1.18 bouyer DEBUG_PROBE);
673 1.1 bouyer sig = AHCI_READ(sc, AHCI_P_SIG(chp->ch_channel));
674 1.1 bouyer AHCIDEBUG_PRINT(("%s: port %d: sig=0x%x CMD=0x%x\n",
675 1.1 bouyer AHCINAME(sc), chp->ch_channel, sig,
676 1.1 bouyer AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel))), DEBUG_PROBE);
677 1.1 bouyer /*
678 1.1 bouyer * scnt and sn are supposed to be 0x1 for ATAPI, but in some
679 1.1 bouyer * cases we get wrong values here, so ignore it.
680 1.1 bouyer */
681 1.1 bouyer s = splbio();
682 1.3 bouyer if ((sig & 0xffff0000) == 0xeb140000) {
683 1.8 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
684 1.3 bouyer } else
685 1.1 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATA;
686 1.1 bouyer splx(s);
687 1.23 bouyer /* clear port interrupt register */
688 1.23 bouyer AHCI_WRITE(sc, AHCI_P_IS(chp->ch_channel), 0xffffffff);
689 1.23 bouyer /* and enable interrupts */
690 1.1 bouyer AHCI_WRITE(sc, AHCI_P_IE(chp->ch_channel),
691 1.1 bouyer AHCI_P_IX_TFES | AHCI_P_IX_HBFS | AHCI_P_IX_IFS |
692 1.1 bouyer AHCI_P_IX_OFS | AHCI_P_IX_DPS | AHCI_P_IX_UFS |
693 1.1 bouyer AHCI_P_IX_DHRS);
694 1.17 dillo /* wait 500ms before actually starting operations */
695 1.17 dillo tsleep(&sc, PRIBIO, "ahciprb", mstohz(500));
696 1.1 bouyer break;
697 1.1 bouyer
698 1.1 bouyer default:
699 1.1 bouyer break;
700 1.1 bouyer }
701 1.1 bouyer }
702 1.1 bouyer
703 1.29 jakllsch static void
704 1.1 bouyer ahci_setup_channel(struct ata_channel *chp)
705 1.1 bouyer {
706 1.1 bouyer return;
707 1.1 bouyer }
708 1.1 bouyer
709 1.29 jakllsch static int
710 1.1 bouyer ahci_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
711 1.1 bouyer {
712 1.1 bouyer struct ata_channel *chp = drvp->chnl_softc;
713 1.1 bouyer struct ata_xfer *xfer;
714 1.1 bouyer int ret;
715 1.1 bouyer int s;
716 1.1 bouyer
717 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
718 1.1 bouyer AHCIDEBUG_PRINT(("ahci_exec_command port %d CI 0x%x\n",
719 1.1 bouyer chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
720 1.1 bouyer DEBUG_XFERS);
721 1.1 bouyer xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
722 1.1 bouyer ATAXF_NOSLEEP);
723 1.1 bouyer if (xfer == NULL) {
724 1.1 bouyer return ATACMD_TRY_AGAIN;
725 1.1 bouyer }
726 1.1 bouyer if (ata_c->flags & AT_POLL)
727 1.1 bouyer xfer->c_flags |= C_POLL;
728 1.1 bouyer if (ata_c->flags & AT_WAIT)
729 1.1 bouyer xfer->c_flags |= C_WAIT;
730 1.1 bouyer xfer->c_drive = drvp->drive;
731 1.1 bouyer xfer->c_databuf = ata_c->data;
732 1.1 bouyer xfer->c_bcount = ata_c->bcount;
733 1.1 bouyer xfer->c_cmd = ata_c;
734 1.1 bouyer xfer->c_start = ahci_cmd_start;
735 1.1 bouyer xfer->c_intr = ahci_cmd_complete;
736 1.1 bouyer xfer->c_kill_xfer = ahci_cmd_kill_xfer;
737 1.1 bouyer s = splbio();
738 1.1 bouyer ata_exec_xfer(chp, xfer);
739 1.1 bouyer #ifdef DIAGNOSTIC
740 1.1 bouyer if ((ata_c->flags & AT_POLL) != 0 &&
741 1.1 bouyer (ata_c->flags & AT_DONE) == 0)
742 1.1 bouyer panic("ahci_exec_command: polled command not done");
743 1.1 bouyer #endif
744 1.1 bouyer if (ata_c->flags & AT_DONE) {
745 1.1 bouyer ret = ATACMD_COMPLETE;
746 1.1 bouyer } else {
747 1.1 bouyer if (ata_c->flags & AT_WAIT) {
748 1.1 bouyer while ((ata_c->flags & AT_DONE) == 0) {
749 1.1 bouyer tsleep(ata_c, PRIBIO, "ahcicmd", 0);
750 1.1 bouyer }
751 1.1 bouyer ret = ATACMD_COMPLETE;
752 1.1 bouyer } else {
753 1.1 bouyer ret = ATACMD_QUEUED;
754 1.1 bouyer }
755 1.1 bouyer }
756 1.1 bouyer splx(s);
757 1.1 bouyer return ret;
758 1.1 bouyer }
759 1.1 bouyer
760 1.29 jakllsch static void
761 1.1 bouyer ahci_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
762 1.1 bouyer {
763 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
764 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
765 1.1 bouyer struct ata_command *ata_c = xfer->c_cmd;
766 1.1 bouyer int slot = 0 /* XXX slot */;
767 1.1 bouyer struct ahci_cmd_tbl *cmd_tbl;
768 1.1 bouyer struct ahci_cmd_header *cmd_h;
769 1.1 bouyer int i;
770 1.1 bouyer int channel = chp->ch_channel;
771 1.1 bouyer
772 1.1 bouyer AHCIDEBUG_PRINT(("ahci_cmd_start CI 0x%x\n",
773 1.1 bouyer AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
774 1.1 bouyer
775 1.1 bouyer cmd_tbl = achp->ahcic_cmd_tbl[slot];
776 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
777 1.1 bouyer cmd_tbl), DEBUG_XFERS);
778 1.1 bouyer
779 1.20 jakllsch satafis_rhd_construct_cmd(ata_c, cmd_tbl->cmdt_cfis);
780 1.1 bouyer
781 1.1 bouyer cmd_h = &achp->ahcic_cmdh[slot];
782 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
783 1.1 bouyer chp->ch_channel, cmd_h), DEBUG_XFERS);
784 1.1 bouyer if (ahci_dma_setup(chp, slot,
785 1.31 tsutsui (ata_c->flags & (AT_READ|AT_WRITE) && ata_c->bcount > 0) ?
786 1.31 tsutsui ata_c->data : NULL,
787 1.1 bouyer ata_c->bcount,
788 1.1 bouyer (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
789 1.1 bouyer ata_c->flags |= AT_DF;
790 1.1 bouyer ahci_cmd_complete(chp, xfer, slot);
791 1.1 bouyer return;
792 1.1 bouyer }
793 1.1 bouyer cmd_h->cmdh_flags = htole16(
794 1.1 bouyer ((ata_c->flags & AT_WRITE) ? AHCI_CMDH_F_WR : 0) |
795 1.20 jakllsch RHD_FISLEN / 4);
796 1.1 bouyer cmd_h->cmdh_prdbc = 0;
797 1.1 bouyer AHCI_CMDH_SYNC(sc, achp, slot,
798 1.1 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
799 1.1 bouyer
800 1.1 bouyer if (ata_c->flags & AT_POLL) {
801 1.1 bouyer /* polled command, disable interrupts */
802 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC,
803 1.1 bouyer AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
804 1.1 bouyer }
805 1.1 bouyer chp->ch_flags |= ATACH_IRQ_WAIT;
806 1.5 bouyer chp->ch_status = 0;
807 1.1 bouyer /* start command */
808 1.1 bouyer AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
809 1.1 bouyer /* and says we started this command */
810 1.1 bouyer achp->ahcic_cmds_active |= 1 << slot;
811 1.1 bouyer
812 1.1 bouyer if ((ata_c->flags & AT_POLL) == 0) {
813 1.1 bouyer chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
814 1.1 bouyer callout_reset(&chp->ch_callout, mstohz(ata_c->timeout),
815 1.1 bouyer ahci_timeout, chp);
816 1.1 bouyer return;
817 1.1 bouyer }
818 1.1 bouyer /*
819 1.1 bouyer * Polled command.
820 1.1 bouyer */
821 1.1 bouyer for (i = 0; i < ata_c->timeout / 10; i++) {
822 1.1 bouyer if (ata_c->flags & AT_DONE)
823 1.1 bouyer break;
824 1.1 bouyer ahci_intr_port(sc, achp);
825 1.1 bouyer if (ata_c->flags & AT_WAIT)
826 1.1 bouyer tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
827 1.1 bouyer else
828 1.1 bouyer delay(10000);
829 1.1 bouyer }
830 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
831 1.1 bouyer AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
832 1.1 bouyer AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
833 1.1 bouyer AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
834 1.1 bouyer AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
835 1.1 bouyer DEBUG_XFERS);
836 1.1 bouyer if ((ata_c->flags & AT_DONE) == 0) {
837 1.1 bouyer ata_c->flags |= AT_TIMEOU;
838 1.1 bouyer ahci_cmd_complete(chp, xfer, slot);
839 1.1 bouyer }
840 1.1 bouyer /* reenable interrupts */
841 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
842 1.1 bouyer }
843 1.1 bouyer
844 1.29 jakllsch static void
845 1.1 bouyer ahci_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
846 1.1 bouyer {
847 1.1 bouyer struct ata_command *ata_c = xfer->c_cmd;
848 1.1 bouyer AHCIDEBUG_PRINT(("ahci_cmd_kill_xfer channel %d\n", chp->ch_channel),
849 1.1 bouyer DEBUG_FUNCS);
850 1.1 bouyer
851 1.1 bouyer switch (reason) {
852 1.1 bouyer case KILL_GONE:
853 1.1 bouyer ata_c->flags |= AT_GONE;
854 1.1 bouyer break;
855 1.1 bouyer case KILL_RESET:
856 1.1 bouyer ata_c->flags |= AT_RESET;
857 1.1 bouyer break;
858 1.1 bouyer default:
859 1.1 bouyer printf("ahci_cmd_kill_xfer: unknown reason %d\n", reason);
860 1.1 bouyer panic("ahci_cmd_kill_xfer");
861 1.1 bouyer }
862 1.1 bouyer ahci_cmd_done(chp, xfer, 0 /* XXX slot */);
863 1.1 bouyer }
864 1.1 bouyer
865 1.29 jakllsch static int
866 1.1 bouyer ahci_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
867 1.1 bouyer {
868 1.1 bouyer int slot = 0; /* XXX slot */
869 1.1 bouyer struct ata_command *ata_c = xfer->c_cmd;
870 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
871 1.26 jakllsch struct ahci_channel *achp = (struct ahci_channel *)chp;
872 1.1 bouyer
873 1.1 bouyer AHCIDEBUG_PRINT(("ahci_cmd_complete channel %d CMD 0x%x CI 0x%x\n",
874 1.1 bouyer chp->ch_channel, AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)),
875 1.1 bouyer AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
876 1.1 bouyer DEBUG_FUNCS);
877 1.1 bouyer chp->ch_flags &= ~ATACH_IRQ_WAIT;
878 1.1 bouyer if (xfer->c_flags & C_TIMEOU) {
879 1.1 bouyer ata_c->flags |= AT_TIMEOU;
880 1.1 bouyer } else
881 1.1 bouyer callout_stop(&chp->ch_callout);
882 1.1 bouyer
883 1.1 bouyer chp->ch_queue->active_xfer = NULL;
884 1.1 bouyer
885 1.1 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
886 1.1 bouyer ahci_cmd_kill_xfer(chp, xfer, KILL_GONE);
887 1.1 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
888 1.1 bouyer wakeup(&chp->ch_queue->active_xfer);
889 1.1 bouyer return 0;
890 1.1 bouyer }
891 1.26 jakllsch
892 1.26 jakllsch if (chp->ch_status & WDCS_BSY) {
893 1.26 jakllsch ata_c->flags |= AT_TIMEOU;
894 1.26 jakllsch } else if (chp->ch_status & WDCS_ERR) {
895 1.26 jakllsch ata_c->r_error = chp->ch_error;
896 1.26 jakllsch ata_c->flags |= AT_ERROR;
897 1.1 bouyer }
898 1.26 jakllsch
899 1.26 jakllsch if (ata_c->flags & AT_READREG)
900 1.26 jakllsch satafis_rdh_cmd_readreg(ata_c, achp->ahcic_rfis->rfis_rfis);
901 1.26 jakllsch
902 1.1 bouyer ahci_cmd_done(chp, xfer, slot);
903 1.1 bouyer return 0;
904 1.1 bouyer }
905 1.1 bouyer
906 1.29 jakllsch static void
907 1.1 bouyer ahci_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
908 1.1 bouyer {
909 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
910 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
911 1.1 bouyer struct ata_command *ata_c = xfer->c_cmd;
912 1.25 jakllsch uint16_t *idwordbuf;
913 1.25 jakllsch int i;
914 1.1 bouyer
915 1.1 bouyer AHCIDEBUG_PRINT(("ahci_cmd_done channel %d\n", chp->ch_channel),
916 1.1 bouyer DEBUG_FUNCS);
917 1.1 bouyer
918 1.1 bouyer /* this comamnd is not active any more */
919 1.1 bouyer achp->ahcic_cmds_active &= ~(1 << slot);
920 1.1 bouyer
921 1.31 tsutsui if (ata_c->flags & (AT_READ|AT_WRITE) && ata_c->bcount > 0) {
922 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
923 1.1 bouyer achp->ahcic_datad[slot]->dm_mapsize,
924 1.1 bouyer (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
925 1.1 bouyer BUS_DMASYNC_POSTWRITE);
926 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
927 1.1 bouyer }
928 1.1 bouyer
929 1.2 fvdl AHCI_CMDH_SYNC(sc, achp, slot,
930 1.2 fvdl BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
931 1.2 fvdl
932 1.25 jakllsch /* ata(4) expects IDENTIFY data to be in host endianess */
933 1.25 jakllsch if (ata_c->r_command == WDCC_IDENTIFY ||
934 1.25 jakllsch ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
935 1.25 jakllsch idwordbuf = xfer->c_databuf;
936 1.25 jakllsch for (i = 0; i < (xfer->c_bcount / sizeof(*idwordbuf)); i++) {
937 1.25 jakllsch idwordbuf[i] = le16toh(idwordbuf[i]);
938 1.25 jakllsch }
939 1.25 jakllsch }
940 1.25 jakllsch
941 1.1 bouyer ata_c->flags |= AT_DONE;
942 1.1 bouyer if (achp->ahcic_cmdh[slot].cmdh_prdbc)
943 1.1 bouyer ata_c->flags |= AT_XFDONE;
944 1.1 bouyer
945 1.1 bouyer ata_free_xfer(chp, xfer);
946 1.1 bouyer if (ata_c->flags & AT_WAIT)
947 1.1 bouyer wakeup(ata_c);
948 1.1 bouyer else if (ata_c->callback)
949 1.1 bouyer ata_c->callback(ata_c->callback_arg);
950 1.1 bouyer atastart(chp);
951 1.1 bouyer return;
952 1.1 bouyer }
953 1.1 bouyer
954 1.29 jakllsch static int
955 1.1 bouyer ahci_ata_bio(struct ata_drive_datas *drvp, struct ata_bio *ata_bio)
956 1.1 bouyer {
957 1.1 bouyer struct ata_channel *chp = drvp->chnl_softc;
958 1.1 bouyer struct ata_xfer *xfer;
959 1.1 bouyer
960 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
961 1.1 bouyer AHCIDEBUG_PRINT(("ahci_ata_bio port %d CI 0x%x\n",
962 1.1 bouyer chp->ch_channel, AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))),
963 1.1 bouyer DEBUG_XFERS);
964 1.1 bouyer xfer = ata_get_xfer(ATAXF_NOSLEEP);
965 1.1 bouyer if (xfer == NULL) {
966 1.1 bouyer return ATACMD_TRY_AGAIN;
967 1.1 bouyer }
968 1.1 bouyer if (ata_bio->flags & ATA_POLL)
969 1.1 bouyer xfer->c_flags |= C_POLL;
970 1.1 bouyer xfer->c_drive = drvp->drive;
971 1.1 bouyer xfer->c_cmd = ata_bio;
972 1.1 bouyer xfer->c_databuf = ata_bio->databuf;
973 1.1 bouyer xfer->c_bcount = ata_bio->bcount;
974 1.1 bouyer xfer->c_start = ahci_bio_start;
975 1.1 bouyer xfer->c_intr = ahci_bio_complete;
976 1.1 bouyer xfer->c_kill_xfer = ahci_bio_kill_xfer;
977 1.1 bouyer ata_exec_xfer(chp, xfer);
978 1.1 bouyer return (ata_bio->flags & ATA_ITSDONE) ? ATACMD_COMPLETE : ATACMD_QUEUED;
979 1.1 bouyer }
980 1.1 bouyer
981 1.29 jakllsch static void
982 1.1 bouyer ahci_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
983 1.1 bouyer {
984 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
985 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
986 1.1 bouyer struct ata_bio *ata_bio = xfer->c_cmd;
987 1.1 bouyer int slot = 0 /* XXX slot */;
988 1.1 bouyer struct ahci_cmd_tbl *cmd_tbl;
989 1.1 bouyer struct ahci_cmd_header *cmd_h;
990 1.20 jakllsch int i;
991 1.1 bouyer int channel = chp->ch_channel;
992 1.1 bouyer
993 1.1 bouyer AHCIDEBUG_PRINT(("ahci_bio_start CI 0x%x\n",
994 1.1 bouyer AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
995 1.1 bouyer
996 1.1 bouyer cmd_tbl = achp->ahcic_cmd_tbl[slot];
997 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
998 1.1 bouyer cmd_tbl), DEBUG_XFERS);
999 1.1 bouyer
1000 1.20 jakllsch satafis_rhd_construct_bio(xfer, cmd_tbl->cmdt_cfis);
1001 1.1 bouyer
1002 1.1 bouyer cmd_h = &achp->ahcic_cmdh[slot];
1003 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
1004 1.1 bouyer chp->ch_channel, cmd_h), DEBUG_XFERS);
1005 1.1 bouyer if (ahci_dma_setup(chp, slot, ata_bio->databuf, ata_bio->bcount,
1006 1.1 bouyer (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
1007 1.1 bouyer ata_bio->error = ERR_DMA;
1008 1.1 bouyer ata_bio->r_error = 0;
1009 1.1 bouyer ahci_bio_complete(chp, xfer, slot);
1010 1.1 bouyer return;
1011 1.1 bouyer }
1012 1.1 bouyer cmd_h->cmdh_flags = htole16(
1013 1.1 bouyer ((ata_bio->flags & ATA_READ) ? 0 : AHCI_CMDH_F_WR) |
1014 1.20 jakllsch RHD_FISLEN / 4);
1015 1.1 bouyer cmd_h->cmdh_prdbc = 0;
1016 1.2 fvdl AHCI_CMDH_SYNC(sc, achp, slot,
1017 1.2 fvdl BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1018 1.1 bouyer
1019 1.1 bouyer if (xfer->c_flags & C_POLL) {
1020 1.1 bouyer /* polled command, disable interrupts */
1021 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC,
1022 1.1 bouyer AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
1023 1.1 bouyer }
1024 1.1 bouyer chp->ch_flags |= ATACH_IRQ_WAIT;
1025 1.5 bouyer chp->ch_status = 0;
1026 1.1 bouyer /* start command */
1027 1.1 bouyer AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
1028 1.1 bouyer /* and says we started this command */
1029 1.1 bouyer achp->ahcic_cmds_active |= 1 << slot;
1030 1.1 bouyer
1031 1.1 bouyer if ((xfer->c_flags & C_POLL) == 0) {
1032 1.1 bouyer chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1033 1.1 bouyer callout_reset(&chp->ch_callout, mstohz(ATA_DELAY),
1034 1.1 bouyer ahci_timeout, chp);
1035 1.1 bouyer return;
1036 1.1 bouyer }
1037 1.1 bouyer /*
1038 1.1 bouyer * Polled command.
1039 1.1 bouyer */
1040 1.1 bouyer for (i = 0; i < ATA_DELAY / 10; i++) {
1041 1.1 bouyer if (ata_bio->flags & ATA_ITSDONE)
1042 1.1 bouyer break;
1043 1.1 bouyer ahci_intr_port(sc, achp);
1044 1.1 bouyer if (ata_bio->flags & ATA_NOSLEEP)
1045 1.1 bouyer delay(10000);
1046 1.1 bouyer else
1047 1.1 bouyer tsleep(&xfer, PRIBIO, "ahcipl", mstohz(10));
1048 1.1 bouyer }
1049 1.1 bouyer AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
1050 1.1 bouyer AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
1051 1.1 bouyer AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
1052 1.1 bouyer AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
1053 1.1 bouyer AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
1054 1.1 bouyer DEBUG_XFERS);
1055 1.1 bouyer if ((ata_bio->flags & ATA_ITSDONE) == 0) {
1056 1.1 bouyer ata_bio->error = TIMEOUT;
1057 1.1 bouyer ahci_bio_complete(chp, xfer, slot);
1058 1.1 bouyer }
1059 1.1 bouyer /* reenable interrupts */
1060 1.1 bouyer AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
1061 1.1 bouyer }
1062 1.1 bouyer
1063 1.29 jakllsch static void
1064 1.1 bouyer ahci_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
1065 1.1 bouyer {
1066 1.1 bouyer int slot = 0; /* XXX slot */
1067 1.1 bouyer int drive = xfer->c_drive;
1068 1.1 bouyer struct ata_bio *ata_bio = xfer->c_cmd;
1069 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1070 1.1 bouyer AHCIDEBUG_PRINT(("ahci_bio_kill_xfer channel %d\n", chp->ch_channel),
1071 1.1 bouyer DEBUG_FUNCS);
1072 1.1 bouyer
1073 1.1 bouyer achp->ahcic_cmds_active &= ~(1 << slot);
1074 1.1 bouyer ata_free_xfer(chp, xfer);
1075 1.1 bouyer ata_bio->flags |= ATA_ITSDONE;
1076 1.1 bouyer switch (reason) {
1077 1.1 bouyer case KILL_GONE:
1078 1.1 bouyer ata_bio->error = ERR_NODEV;
1079 1.1 bouyer break;
1080 1.1 bouyer case KILL_RESET:
1081 1.1 bouyer ata_bio->error = ERR_RESET;
1082 1.1 bouyer break;
1083 1.1 bouyer default:
1084 1.1 bouyer printf("ahci_bio_kill_xfer: unknown reason %d\n", reason);
1085 1.1 bouyer panic("ahci_bio_kill_xfer");
1086 1.1 bouyer }
1087 1.1 bouyer ata_bio->r_error = WDCE_ABRT;
1088 1.1 bouyer (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
1089 1.1 bouyer }
1090 1.1 bouyer
1091 1.29 jakllsch static int
1092 1.1 bouyer ahci_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
1093 1.1 bouyer {
1094 1.1 bouyer int slot = 0; /* XXX slot */
1095 1.1 bouyer struct ata_bio *ata_bio = xfer->c_cmd;
1096 1.1 bouyer int drive = xfer->c_drive;
1097 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1098 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
1099 1.1 bouyer
1100 1.1 bouyer AHCIDEBUG_PRINT(("ahci_bio_complete channel %d\n", chp->ch_channel),
1101 1.1 bouyer DEBUG_FUNCS);
1102 1.1 bouyer
1103 1.1 bouyer achp->ahcic_cmds_active &= ~(1 << slot);
1104 1.1 bouyer chp->ch_flags &= ~ATACH_IRQ_WAIT;
1105 1.5 bouyer if (xfer->c_flags & C_TIMEOU) {
1106 1.5 bouyer ata_bio->error = TIMEOUT;
1107 1.5 bouyer } else {
1108 1.5 bouyer callout_stop(&chp->ch_callout);
1109 1.19 bouyer ata_bio->error = NOERROR;
1110 1.5 bouyer }
1111 1.1 bouyer
1112 1.1 bouyer chp->ch_queue->active_xfer = NULL;
1113 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
1114 1.1 bouyer achp->ahcic_datad[slot]->dm_mapsize,
1115 1.1 bouyer (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
1116 1.1 bouyer BUS_DMASYNC_POSTWRITE);
1117 1.1 bouyer bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
1118 1.1 bouyer
1119 1.1 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1120 1.1 bouyer ahci_bio_kill_xfer(chp, xfer, KILL_GONE);
1121 1.1 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1122 1.1 bouyer wakeup(&chp->ch_queue->active_xfer);
1123 1.1 bouyer return 0;
1124 1.1 bouyer }
1125 1.1 bouyer ata_free_xfer(chp, xfer);
1126 1.1 bouyer ata_bio->flags |= ATA_ITSDONE;
1127 1.1 bouyer if (chp->ch_status & WDCS_DWF) {
1128 1.1 bouyer ata_bio->error = ERR_DF;
1129 1.1 bouyer } else if (chp->ch_status & WDCS_ERR) {
1130 1.1 bouyer ata_bio->error = ERROR;
1131 1.1 bouyer ata_bio->r_error = chp->ch_error;
1132 1.1 bouyer } else if (chp->ch_status & WDCS_CORR)
1133 1.1 bouyer ata_bio->flags |= ATA_CORR;
1134 1.1 bouyer
1135 1.1 bouyer AHCI_CMDH_SYNC(sc, achp, slot,
1136 1.1 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1137 1.1 bouyer AHCIDEBUG_PRINT(("ahci_bio_complete bcount %ld",
1138 1.1 bouyer ata_bio->bcount), DEBUG_XFERS);
1139 1.19 bouyer /*
1140 1.19 bouyer * if it was a write, complete data buffer may have been transfered
1141 1.19 bouyer * before error detection; in this case don't use cmdh_prdbc
1142 1.19 bouyer * as it won't reflect what was written to media. Assume nothing
1143 1.19 bouyer * was transfered and leave bcount as-is.
1144 1.19 bouyer */
1145 1.19 bouyer if ((ata_bio->flags & ATA_READ) || ata_bio->error == NOERROR)
1146 1.19 bouyer ata_bio->bcount -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
1147 1.1 bouyer AHCIDEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
1148 1.1 bouyer (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc);
1149 1.1 bouyer atastart(chp);
1150 1.1 bouyer return 0;
1151 1.1 bouyer }
1152 1.1 bouyer
1153 1.29 jakllsch static void
1154 1.5 bouyer ahci_channel_stop(struct ahci_softc *sc, struct ata_channel *chp, int flags)
1155 1.5 bouyer {
1156 1.5 bouyer int i;
1157 1.5 bouyer /* stop channel */
1158 1.5 bouyer AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
1159 1.5 bouyer AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & ~AHCI_P_CMD_ST);
1160 1.5 bouyer /* wait 1s for channel to stop */
1161 1.5 bouyer for (i = 0; i <100; i++) {
1162 1.5 bouyer if ((AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR)
1163 1.5 bouyer == 0)
1164 1.5 bouyer break;
1165 1.5 bouyer if (flags & AT_WAIT)
1166 1.5 bouyer tsleep(&sc, PRIBIO, "ahcirst", mstohz(10));
1167 1.5 bouyer else
1168 1.5 bouyer delay(10000);
1169 1.5 bouyer }
1170 1.5 bouyer if (AHCI_READ(sc, AHCI_P_CMD(chp->ch_channel)) & AHCI_P_CMD_CR) {
1171 1.5 bouyer printf("%s: channel wouldn't stop\n", AHCINAME(sc));
1172 1.5 bouyer /* XXX controller reset ? */
1173 1.5 bouyer return;
1174 1.5 bouyer }
1175 1.5 bouyer }
1176 1.5 bouyer
1177 1.29 jakllsch static void
1178 1.1 bouyer ahci_channel_start(struct ahci_softc *sc, struct ata_channel *chp)
1179 1.1 bouyer {
1180 1.1 bouyer /* clear error */
1181 1.18 bouyer AHCI_WRITE(sc, AHCI_P_SERR(chp->ch_channel),
1182 1.18 bouyer AHCI_READ(sc, AHCI_P_SERR(chp->ch_channel)));
1183 1.1 bouyer
1184 1.1 bouyer /* and start controller */
1185 1.1 bouyer AHCI_WRITE(sc, AHCI_P_CMD(chp->ch_channel),
1186 1.1 bouyer AHCI_P_CMD_ICC_AC | AHCI_P_CMD_POD | AHCI_P_CMD_SUD |
1187 1.1 bouyer AHCI_P_CMD_FRE | AHCI_P_CMD_ST);
1188 1.1 bouyer }
1189 1.1 bouyer
1190 1.29 jakllsch static void
1191 1.1 bouyer ahci_timeout(void *v)
1192 1.1 bouyer {
1193 1.1 bouyer struct ata_channel *chp = (struct ata_channel *)v;
1194 1.1 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1195 1.1 bouyer int s = splbio();
1196 1.1 bouyer AHCIDEBUG_PRINT(("ahci_timeout xfer %p\n", xfer), DEBUG_INTR);
1197 1.1 bouyer if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1198 1.1 bouyer xfer->c_flags |= C_TIMEOU;
1199 1.1 bouyer xfer->c_intr(chp, xfer, 0);
1200 1.1 bouyer }
1201 1.1 bouyer splx(s);
1202 1.1 bouyer }
1203 1.1 bouyer
1204 1.29 jakllsch static int
1205 1.1 bouyer ahci_dma_setup(struct ata_channel *chp, int slot, void *data,
1206 1.1 bouyer size_t count, int op)
1207 1.1 bouyer {
1208 1.1 bouyer int error, seg;
1209 1.1 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
1210 1.1 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1211 1.1 bouyer struct ahci_cmd_tbl *cmd_tbl;
1212 1.1 bouyer struct ahci_cmd_header *cmd_h;
1213 1.1 bouyer
1214 1.1 bouyer cmd_h = &achp->ahcic_cmdh[slot];
1215 1.1 bouyer cmd_tbl = achp->ahcic_cmd_tbl[slot];
1216 1.1 bouyer
1217 1.1 bouyer if (data == NULL) {
1218 1.1 bouyer cmd_h->cmdh_prdtl = 0;
1219 1.1 bouyer goto end;
1220 1.1 bouyer }
1221 1.1 bouyer
1222 1.1 bouyer error = bus_dmamap_load(sc->sc_dmat, achp->ahcic_datad[slot],
1223 1.1 bouyer data, count, NULL,
1224 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
1225 1.1 bouyer if (error) {
1226 1.1 bouyer printf("%s port %d: failed to load xfer: %d\n",
1227 1.1 bouyer AHCINAME(sc), chp->ch_channel, error);
1228 1.1 bouyer return error;
1229 1.1 bouyer }
1230 1.1 bouyer bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
1231 1.1 bouyer achp->ahcic_datad[slot]->dm_mapsize,
1232 1.1 bouyer (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1233 1.1 bouyer for (seg = 0; seg < achp->ahcic_datad[slot]->dm_nsegs; seg++) {
1234 1.28 jakllsch cmd_tbl->cmdt_prd[seg].prd_dba = htole64(
1235 1.1 bouyer achp->ahcic_datad[slot]->dm_segs[seg].ds_addr);
1236 1.1 bouyer cmd_tbl->cmdt_prd[seg].prd_dbc = htole32(
1237 1.1 bouyer achp->ahcic_datad[slot]->dm_segs[seg].ds_len - 1);
1238 1.1 bouyer }
1239 1.1 bouyer cmd_tbl->cmdt_prd[seg - 1].prd_dbc |= htole32(AHCI_PRD_DBC_IPC);
1240 1.1 bouyer cmd_h->cmdh_prdtl = htole16(achp->ahcic_datad[slot]->dm_nsegs);
1241 1.1 bouyer end:
1242 1.1 bouyer AHCI_CMDTBL_SYNC(sc, achp, slot, BUS_DMASYNC_PREWRITE);
1243 1.1 bouyer return 0;
1244 1.1 bouyer }
1245 1.8 bouyer
1246 1.8 bouyer #if NATAPIBUS > 0
1247 1.29 jakllsch static void
1248 1.8 bouyer ahci_atapibus_attach(struct atabus_softc * ata_sc)
1249 1.8 bouyer {
1250 1.8 bouyer struct ata_channel *chp = ata_sc->sc_chan;
1251 1.8 bouyer struct atac_softc *atac = chp->ch_atac;
1252 1.8 bouyer struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
1253 1.8 bouyer struct scsipi_channel *chan = &chp->ch_atapi_channel;
1254 1.8 bouyer /*
1255 1.8 bouyer * Fill in the scsipi_adapter.
1256 1.8 bouyer */
1257 1.13 cube adapt->adapt_dev = atac->atac_dev;
1258 1.8 bouyer adapt->adapt_nchannels = atac->atac_nchannels;
1259 1.8 bouyer adapt->adapt_request = ahci_atapi_scsipi_request;
1260 1.8 bouyer adapt->adapt_minphys = ahci_atapi_minphys;
1261 1.8 bouyer atac->atac_atapi_adapter.atapi_probe_device = ahci_atapi_probe_device;
1262 1.8 bouyer
1263 1.8 bouyer /*
1264 1.8 bouyer * Fill in the scsipi_channel.
1265 1.8 bouyer */
1266 1.8 bouyer memset(chan, 0, sizeof(*chan));
1267 1.8 bouyer chan->chan_adapter = adapt;
1268 1.8 bouyer chan->chan_bustype = &ahci_atapi_bustype;
1269 1.8 bouyer chan->chan_channel = chp->ch_channel;
1270 1.8 bouyer chan->chan_flags = SCSIPI_CHAN_OPENINGS;
1271 1.8 bouyer chan->chan_openings = 1;
1272 1.8 bouyer chan->chan_max_periph = 1;
1273 1.8 bouyer chan->chan_ntargets = 1;
1274 1.8 bouyer chan->chan_nluns = 1;
1275 1.13 cube chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
1276 1.8 bouyer atapiprint);
1277 1.8 bouyer }
1278 1.8 bouyer
1279 1.29 jakllsch static void
1280 1.8 bouyer ahci_atapi_minphys(struct buf *bp)
1281 1.8 bouyer {
1282 1.8 bouyer if (bp->b_bcount > MAXPHYS)
1283 1.8 bouyer bp->b_bcount = MAXPHYS;
1284 1.8 bouyer minphys(bp);
1285 1.8 bouyer }
1286 1.8 bouyer
1287 1.8 bouyer /*
1288 1.8 bouyer * Kill off all pending xfers for a periph.
1289 1.8 bouyer *
1290 1.8 bouyer * Must be called at splbio().
1291 1.8 bouyer */
1292 1.29 jakllsch static void
1293 1.8 bouyer ahci_atapi_kill_pending(struct scsipi_periph *periph)
1294 1.8 bouyer {
1295 1.8 bouyer struct atac_softc *atac =
1296 1.13 cube device_private(periph->periph_channel->chan_adapter->adapt_dev);
1297 1.8 bouyer struct ata_channel *chp =
1298 1.8 bouyer atac->atac_channels[periph->periph_channel->chan_channel];
1299 1.8 bouyer
1300 1.8 bouyer ata_kill_pending(&chp->ch_drive[periph->periph_target]);
1301 1.8 bouyer }
1302 1.8 bouyer
1303 1.29 jakllsch static void
1304 1.8 bouyer ahci_atapi_scsipi_request(struct scsipi_channel *chan,
1305 1.8 bouyer scsipi_adapter_req_t req, void *arg)
1306 1.8 bouyer {
1307 1.8 bouyer struct scsipi_adapter *adapt = chan->chan_adapter;
1308 1.8 bouyer struct scsipi_periph *periph;
1309 1.8 bouyer struct scsipi_xfer *sc_xfer;
1310 1.13 cube struct ahci_softc *sc = device_private(adapt->adapt_dev);
1311 1.8 bouyer struct atac_softc *atac = &sc->sc_atac;
1312 1.8 bouyer struct ata_xfer *xfer;
1313 1.8 bouyer int channel = chan->chan_channel;
1314 1.8 bouyer int drive, s;
1315 1.8 bouyer
1316 1.8 bouyer switch (req) {
1317 1.8 bouyer case ADAPTER_REQ_RUN_XFER:
1318 1.8 bouyer sc_xfer = arg;
1319 1.8 bouyer periph = sc_xfer->xs_periph;
1320 1.8 bouyer drive = periph->periph_target;
1321 1.13 cube if (!device_is_active(atac->atac_dev)) {
1322 1.8 bouyer sc_xfer->error = XS_DRIVER_STUFFUP;
1323 1.8 bouyer scsipi_done(sc_xfer);
1324 1.8 bouyer return;
1325 1.8 bouyer }
1326 1.8 bouyer xfer = ata_get_xfer(ATAXF_NOSLEEP);
1327 1.8 bouyer if (xfer == NULL) {
1328 1.8 bouyer sc_xfer->error = XS_RESOURCE_SHORTAGE;
1329 1.8 bouyer scsipi_done(sc_xfer);
1330 1.8 bouyer return;
1331 1.8 bouyer }
1332 1.8 bouyer
1333 1.8 bouyer if (sc_xfer->xs_control & XS_CTL_POLL)
1334 1.8 bouyer xfer->c_flags |= C_POLL;
1335 1.8 bouyer xfer->c_drive = drive;
1336 1.8 bouyer xfer->c_flags |= C_ATAPI;
1337 1.8 bouyer xfer->c_cmd = sc_xfer;
1338 1.8 bouyer xfer->c_databuf = sc_xfer->data;
1339 1.8 bouyer xfer->c_bcount = sc_xfer->datalen;
1340 1.8 bouyer xfer->c_start = ahci_atapi_start;
1341 1.8 bouyer xfer->c_intr = ahci_atapi_complete;
1342 1.8 bouyer xfer->c_kill_xfer = ahci_atapi_kill_xfer;
1343 1.8 bouyer xfer->c_dscpoll = 0;
1344 1.8 bouyer s = splbio();
1345 1.8 bouyer ata_exec_xfer(atac->atac_channels[channel], xfer);
1346 1.8 bouyer #ifdef DIAGNOSTIC
1347 1.8 bouyer if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
1348 1.8 bouyer (sc_xfer->xs_status & XS_STS_DONE) == 0)
1349 1.8 bouyer panic("ahci_atapi_scsipi_request: polled command "
1350 1.8 bouyer "not done");
1351 1.8 bouyer #endif
1352 1.8 bouyer splx(s);
1353 1.8 bouyer return;
1354 1.8 bouyer default:
1355 1.8 bouyer /* Not supported, nothing to do. */
1356 1.8 bouyer ;
1357 1.8 bouyer }
1358 1.8 bouyer }
1359 1.8 bouyer
1360 1.29 jakllsch static void
1361 1.8 bouyer ahci_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
1362 1.8 bouyer {
1363 1.8 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
1364 1.8 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1365 1.8 bouyer struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1366 1.8 bouyer int slot = 0 /* XXX slot */;
1367 1.8 bouyer struct ahci_cmd_tbl *cmd_tbl;
1368 1.8 bouyer struct ahci_cmd_header *cmd_h;
1369 1.8 bouyer int i;
1370 1.8 bouyer int channel = chp->ch_channel;
1371 1.8 bouyer
1372 1.8 bouyer AHCIDEBUG_PRINT(("ahci_atapi_start CI 0x%x\n",
1373 1.8 bouyer AHCI_READ(sc, AHCI_P_CI(chp->ch_channel))), DEBUG_XFERS);
1374 1.8 bouyer
1375 1.8 bouyer cmd_tbl = achp->ahcic_cmd_tbl[slot];
1376 1.8 bouyer AHCIDEBUG_PRINT(("%s port %d tbl %p\n", AHCINAME(sc), chp->ch_channel,
1377 1.8 bouyer cmd_tbl), DEBUG_XFERS);
1378 1.8 bouyer
1379 1.20 jakllsch satafis_rhd_construct_atapi(xfer, cmd_tbl->cmdt_cfis);
1380 1.8 bouyer memset(&cmd_tbl->cmdt_acmd, 0, sizeof(cmd_tbl->cmdt_acmd));
1381 1.8 bouyer memcpy(cmd_tbl->cmdt_acmd, sc_xfer->cmd, sc_xfer->cmdlen);
1382 1.8 bouyer
1383 1.8 bouyer cmd_h = &achp->ahcic_cmdh[slot];
1384 1.8 bouyer AHCIDEBUG_PRINT(("%s port %d header %p\n", AHCINAME(sc),
1385 1.8 bouyer chp->ch_channel, cmd_h), DEBUG_XFERS);
1386 1.8 bouyer if (ahci_dma_setup(chp, slot, sc_xfer->datalen ? sc_xfer->data : NULL,
1387 1.8 bouyer sc_xfer->datalen,
1388 1.8 bouyer (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
1389 1.8 bouyer BUS_DMA_READ : BUS_DMA_WRITE)) {
1390 1.8 bouyer sc_xfer->error = XS_DRIVER_STUFFUP;
1391 1.8 bouyer ahci_atapi_complete(chp, xfer, slot);
1392 1.8 bouyer return;
1393 1.8 bouyer }
1394 1.8 bouyer cmd_h->cmdh_flags = htole16(
1395 1.8 bouyer ((sc_xfer->xs_control & XS_CTL_DATA_OUT) ? AHCI_CMDH_F_WR : 0) |
1396 1.20 jakllsch RHD_FISLEN / 4 | AHCI_CMDH_F_A);
1397 1.8 bouyer cmd_h->cmdh_prdbc = 0;
1398 1.8 bouyer AHCI_CMDH_SYNC(sc, achp, slot,
1399 1.8 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1400 1.8 bouyer
1401 1.8 bouyer if (xfer->c_flags & C_POLL) {
1402 1.8 bouyer /* polled command, disable interrupts */
1403 1.8 bouyer AHCI_WRITE(sc, AHCI_GHC,
1404 1.8 bouyer AHCI_READ(sc, AHCI_GHC) & ~AHCI_GHC_IE);
1405 1.8 bouyer }
1406 1.8 bouyer chp->ch_flags |= ATACH_IRQ_WAIT;
1407 1.8 bouyer chp->ch_status = 0;
1408 1.8 bouyer /* start command */
1409 1.8 bouyer AHCI_WRITE(sc, AHCI_P_CI(chp->ch_channel), 1 << slot);
1410 1.8 bouyer /* and says we started this command */
1411 1.8 bouyer achp->ahcic_cmds_active |= 1 << slot;
1412 1.8 bouyer
1413 1.8 bouyer if ((xfer->c_flags & C_POLL) == 0) {
1414 1.8 bouyer chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1415 1.8 bouyer callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
1416 1.8 bouyer ahci_timeout, chp);
1417 1.8 bouyer return;
1418 1.8 bouyer }
1419 1.8 bouyer /*
1420 1.8 bouyer * Polled command.
1421 1.8 bouyer */
1422 1.8 bouyer for (i = 0; i < ATA_DELAY / 10; i++) {
1423 1.8 bouyer if (sc_xfer->xs_status & XS_STS_DONE)
1424 1.8 bouyer break;
1425 1.8 bouyer ahci_intr_port(sc, achp);
1426 1.8 bouyer delay(10000);
1427 1.8 bouyer }
1428 1.8 bouyer AHCIDEBUG_PRINT(("%s port %d poll end GHC 0x%x IS 0x%x list 0x%x%x fis 0x%x%x CMD 0x%x CI 0x%x\n", AHCINAME(sc), channel,
1429 1.8 bouyer AHCI_READ(sc, AHCI_GHC), AHCI_READ(sc, AHCI_IS),
1430 1.8 bouyer AHCI_READ(sc, AHCI_P_CLBU(channel)), AHCI_READ(sc, AHCI_P_CLB(channel)),
1431 1.8 bouyer AHCI_READ(sc, AHCI_P_FBU(channel)), AHCI_READ(sc, AHCI_P_FB(channel)),
1432 1.8 bouyer AHCI_READ(sc, AHCI_P_CMD(channel)), AHCI_READ(sc, AHCI_P_CI(channel))),
1433 1.8 bouyer DEBUG_XFERS);
1434 1.8 bouyer if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
1435 1.8 bouyer sc_xfer->error = XS_TIMEOUT;
1436 1.8 bouyer ahci_atapi_complete(chp, xfer, slot);
1437 1.8 bouyer }
1438 1.8 bouyer /* reenable interrupts */
1439 1.8 bouyer AHCI_WRITE(sc, AHCI_GHC, AHCI_READ(sc, AHCI_GHC) | AHCI_GHC_IE);
1440 1.8 bouyer }
1441 1.8 bouyer
1442 1.29 jakllsch static int
1443 1.8 bouyer ahci_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1444 1.8 bouyer {
1445 1.8 bouyer int slot = 0; /* XXX slot */
1446 1.8 bouyer struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1447 1.8 bouyer int drive = xfer->c_drive;
1448 1.8 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1449 1.8 bouyer struct ahci_softc *sc = (struct ahci_softc *)chp->ch_atac;
1450 1.8 bouyer
1451 1.8 bouyer AHCIDEBUG_PRINT(("ahci_atapi_complete channel %d\n", chp->ch_channel),
1452 1.8 bouyer DEBUG_FUNCS);
1453 1.8 bouyer
1454 1.8 bouyer achp->ahcic_cmds_active &= ~(1 << slot);
1455 1.8 bouyer chp->ch_flags &= ~ATACH_IRQ_WAIT;
1456 1.8 bouyer if (xfer->c_flags & C_TIMEOU) {
1457 1.8 bouyer sc_xfer->error = XS_TIMEOUT;
1458 1.8 bouyer } else {
1459 1.8 bouyer callout_stop(&chp->ch_callout);
1460 1.8 bouyer sc_xfer->error = 0;
1461 1.8 bouyer }
1462 1.8 bouyer
1463 1.8 bouyer chp->ch_queue->active_xfer = NULL;
1464 1.8 bouyer bus_dmamap_sync(sc->sc_dmat, achp->ahcic_datad[slot], 0,
1465 1.8 bouyer achp->ahcic_datad[slot]->dm_mapsize,
1466 1.8 bouyer (sc_xfer->xs_control & XS_CTL_DATA_IN) ? BUS_DMASYNC_POSTREAD :
1467 1.8 bouyer BUS_DMASYNC_POSTWRITE);
1468 1.8 bouyer bus_dmamap_unload(sc->sc_dmat, achp->ahcic_datad[slot]);
1469 1.8 bouyer
1470 1.8 bouyer if (chp->ch_drive[drive].drive_flags & DRIVE_WAITDRAIN) {
1471 1.8 bouyer ahci_atapi_kill_xfer(chp, xfer, KILL_GONE);
1472 1.8 bouyer chp->ch_drive[drive].drive_flags &= ~DRIVE_WAITDRAIN;
1473 1.8 bouyer wakeup(&chp->ch_queue->active_xfer);
1474 1.8 bouyer return 0;
1475 1.8 bouyer }
1476 1.8 bouyer ata_free_xfer(chp, xfer);
1477 1.8 bouyer
1478 1.8 bouyer AHCI_CMDH_SYNC(sc, achp, slot,
1479 1.8 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1480 1.8 bouyer sc_xfer->resid = sc_xfer->datalen;
1481 1.8 bouyer sc_xfer->resid -= le32toh(achp->ahcic_cmdh[slot].cmdh_prdbc);
1482 1.8 bouyer AHCIDEBUG_PRINT(("ahci_atapi_complete datalen %d resid %d\n",
1483 1.8 bouyer sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
1484 1.16 bouyer if (chp->ch_status & WDCS_ERR &&
1485 1.16 bouyer ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
1486 1.16 bouyer sc_xfer->resid == sc_xfer->datalen)) {
1487 1.16 bouyer sc_xfer->error = XS_SHORTSENSE;
1488 1.16 bouyer sc_xfer->sense.atapi_sense = chp->ch_error;
1489 1.16 bouyer if ((sc_xfer->xs_periph->periph_quirks &
1490 1.16 bouyer PQUIRK_NOSENSE) == 0) {
1491 1.16 bouyer /* ask scsipi to send a REQUEST_SENSE */
1492 1.16 bouyer sc_xfer->error = XS_BUSY;
1493 1.16 bouyer sc_xfer->status = SCSI_CHECK;
1494 1.16 bouyer }
1495 1.16 bouyer }
1496 1.8 bouyer scsipi_done(sc_xfer);
1497 1.8 bouyer atastart(chp);
1498 1.8 bouyer return 0;
1499 1.8 bouyer }
1500 1.8 bouyer
1501 1.29 jakllsch static void
1502 1.8 bouyer ahci_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer, int reason)
1503 1.8 bouyer {
1504 1.8 bouyer struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1505 1.8 bouyer struct ahci_channel *achp = (struct ahci_channel *)chp;
1506 1.8 bouyer int slot = 0; /* XXX slot */
1507 1.8 bouyer
1508 1.8 bouyer achp->ahcic_cmds_active &= ~(1 << slot);
1509 1.8 bouyer
1510 1.8 bouyer /* remove this command from xfer queue */
1511 1.8 bouyer switch (reason) {
1512 1.8 bouyer case KILL_GONE:
1513 1.8 bouyer sc_xfer->error = XS_DRIVER_STUFFUP;
1514 1.8 bouyer break;
1515 1.8 bouyer case KILL_RESET:
1516 1.8 bouyer sc_xfer->error = XS_RESET;
1517 1.8 bouyer break;
1518 1.8 bouyer default:
1519 1.8 bouyer printf("ahci_ata_atapi_kill_xfer: unknown reason %d\n", reason);
1520 1.8 bouyer panic("ahci_ata_atapi_kill_xfer");
1521 1.8 bouyer }
1522 1.8 bouyer ata_free_xfer(chp, xfer);
1523 1.8 bouyer scsipi_done(sc_xfer);
1524 1.8 bouyer }
1525 1.8 bouyer
1526 1.29 jakllsch static void
1527 1.8 bouyer ahci_atapi_probe_device(struct atapibus_softc *sc, int target)
1528 1.8 bouyer {
1529 1.8 bouyer struct scsipi_channel *chan = sc->sc_channel;
1530 1.8 bouyer struct scsipi_periph *periph;
1531 1.8 bouyer struct ataparams ids;
1532 1.8 bouyer struct ataparams *id = &ids;
1533 1.13 cube struct ahci_softc *ahcic =
1534 1.13 cube device_private(chan->chan_adapter->adapt_dev);
1535 1.8 bouyer struct atac_softc *atac = &ahcic->sc_atac;
1536 1.8 bouyer struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
1537 1.8 bouyer struct ata_drive_datas *drvp = &chp->ch_drive[target];
1538 1.8 bouyer struct scsipibus_attach_args sa;
1539 1.8 bouyer char serial_number[21], model[41], firmware_revision[9];
1540 1.8 bouyer int s;
1541 1.8 bouyer
1542 1.8 bouyer /* skip if already attached */
1543 1.8 bouyer if (scsipi_lookup_periph(chan, target, 0) != NULL)
1544 1.8 bouyer return;
1545 1.8 bouyer
1546 1.8 bouyer /* if no ATAPI device detected at attach time, skip */
1547 1.8 bouyer if ((drvp->drive_flags & DRIVE_ATAPI) == 0) {
1548 1.8 bouyer AHCIDEBUG_PRINT(("ahci_atapi_probe_device: drive %d "
1549 1.8 bouyer "not present\n", target), DEBUG_PROBE);
1550 1.8 bouyer return;
1551 1.8 bouyer }
1552 1.8 bouyer
1553 1.8 bouyer /* Some ATAPI devices need a bit more time after software reset. */
1554 1.8 bouyer delay(5000);
1555 1.8 bouyer if (ata_get_params(drvp, AT_WAIT, id) == 0) {
1556 1.8 bouyer #ifdef ATAPI_DEBUG_PROBE
1557 1.8 bouyer printf("%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
1558 1.14 cube AHCINAME(ahcic), target,
1559 1.8 bouyer id->atap_config & ATAPI_CFG_CMD_MASK,
1560 1.8 bouyer id->atap_config & ATAPI_CFG_DRQ_MASK);
1561 1.8 bouyer #endif
1562 1.8 bouyer periph = scsipi_alloc_periph(M_NOWAIT);
1563 1.8 bouyer if (periph == NULL) {
1564 1.14 cube aprint_error_dev(sc->sc_dev,
1565 1.14 cube "unable to allocate periph for drive %d\n",
1566 1.14 cube target);
1567 1.8 bouyer return;
1568 1.8 bouyer }
1569 1.8 bouyer periph->periph_dev = NULL;
1570 1.8 bouyer periph->periph_channel = chan;
1571 1.8 bouyer periph->periph_switch = &atapi_probe_periphsw;
1572 1.8 bouyer periph->periph_target = target;
1573 1.8 bouyer periph->periph_lun = 0;
1574 1.8 bouyer periph->periph_quirks = PQUIRK_ONLYBIG;
1575 1.8 bouyer
1576 1.8 bouyer #ifdef SCSIPI_DEBUG
1577 1.8 bouyer if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
1578 1.8 bouyer SCSIPI_DEBUG_TARGET == target)
1579 1.8 bouyer periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
1580 1.8 bouyer #endif
1581 1.8 bouyer periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
1582 1.8 bouyer if (id->atap_config & ATAPI_CFG_REMOV)
1583 1.8 bouyer periph->periph_flags |= PERIPH_REMOVABLE;
1584 1.8 bouyer if (periph->periph_type == T_SEQUENTIAL) {
1585 1.8 bouyer s = splbio();
1586 1.8 bouyer drvp->drive_flags |= DRIVE_ATAPIST;
1587 1.8 bouyer splx(s);
1588 1.8 bouyer }
1589 1.8 bouyer
1590 1.8 bouyer sa.sa_periph = periph;
1591 1.8 bouyer sa.sa_inqbuf.type = ATAPI_CFG_TYPE(id->atap_config);
1592 1.8 bouyer sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
1593 1.8 bouyer T_REMOV : T_FIXED;
1594 1.8 bouyer scsipi_strvis((u_char *)model, 40, id->atap_model, 40);
1595 1.8 bouyer scsipi_strvis((u_char *)serial_number, 20, id->atap_serial,
1596 1.8 bouyer 20);
1597 1.8 bouyer scsipi_strvis((u_char *)firmware_revision, 8,
1598 1.8 bouyer id->atap_revision, 8);
1599 1.8 bouyer sa.sa_inqbuf.vendor = model;
1600 1.8 bouyer sa.sa_inqbuf.product = serial_number;
1601 1.8 bouyer sa.sa_inqbuf.revision = firmware_revision;
1602 1.8 bouyer
1603 1.8 bouyer /*
1604 1.8 bouyer * Determine the operating mode capabilities of the device.
1605 1.8 bouyer */
1606 1.8 bouyer if ((id->atap_config & ATAPI_CFG_CMD_MASK) == ATAPI_CFG_CMD_16)
1607 1.8 bouyer periph->periph_cap |= PERIPH_CAP_CMD16;
1608 1.8 bouyer /* XXX This is gross. */
1609 1.8 bouyer periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
1610 1.8 bouyer
1611 1.8 bouyer drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
1612 1.8 bouyer
1613 1.8 bouyer if (drvp->drv_softc)
1614 1.8 bouyer ata_probe_caps(drvp);
1615 1.8 bouyer else {
1616 1.8 bouyer s = splbio();
1617 1.8 bouyer drvp->drive_flags &= ~DRIVE_ATAPI;
1618 1.8 bouyer splx(s);
1619 1.8 bouyer }
1620 1.8 bouyer } else {
1621 1.8 bouyer AHCIDEBUG_PRINT(("ahci_atapi_get_params: ATAPI_IDENTIFY_DEVICE "
1622 1.8 bouyer "failed for drive %s:%d:%d: error 0x%x\n",
1623 1.8 bouyer AHCINAME(ahcic), chp->ch_channel, target,
1624 1.8 bouyer chp->ch_error), DEBUG_PROBE);
1625 1.8 bouyer s = splbio();
1626 1.8 bouyer drvp->drive_flags &= ~DRIVE_ATAPI;
1627 1.8 bouyer splx(s);
1628 1.8 bouyer }
1629 1.8 bouyer }
1630 1.8 bouyer #endif /* NATAPIBUS */
1631