ahcisatareg.h revision 1.2 1 1.2 bouyer /* $NetBSD: ahcisatareg.h,v 1.2 2007/09/16 15:02:07 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2006 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer *
31 1.1 bouyer */
32 1.1 bouyer
33 1.1 bouyer /* SATA AHCI v1.0 register defines */
34 1.1 bouyer
35 1.1 bouyer /* misc defines */
36 1.1 bouyer #define AHCI_MAX_PORTS 32
37 1.1 bouyer #define AHCI_MAX_CMDS 32
38 1.1 bouyer
39 1.1 bouyer /* in-memory structures used by the controller */
40 1.1 bouyer /* physical region descriptor: points to a region of data (max 4MB) */
41 1.1 bouyer struct ahci_dma_prd {
42 1.1 bouyer u_int32_t prd_dba; /* data base address (64 bits) */
43 1.1 bouyer u_int32_t prd_dbau;
44 1.1 bouyer u_int32_t prd_res; /* reserved */
45 1.1 bouyer u_int32_t prd_dbc; /* data byte count */
46 1.1 bouyer #define AHCI_PRD_DBC_MASK 0x003fffff
47 1.1 bouyer #define AHCI_PRD_DBC_IPC 0x80000000 /* interrupt on completion */
48 1.1 bouyer } __attribute__((__packed__));
49 1.1 bouyer
50 1.1 bouyer #define AHCI_NPRD ((MAXPHYS/PAGE_SIZE) + 1)
51 1.1 bouyer
52 1.1 bouyer /* command table: describe a command to send to drive */
53 1.1 bouyer struct ahci_cmd_tbl {
54 1.1 bouyer u_int8_t cmdt_cfis[64]; /* command FIS */
55 1.1 bouyer u_int8_t cmdt_acmd[16]; /* ATAPI command */
56 1.1 bouyer u_int8_t cmdt_res[48]; /* reserved */
57 1.1 bouyer struct ahci_dma_prd cmdt_prd[1]; /* extended to AHCI_NPRD */
58 1.1 bouyer } __attribute__((__packed__));
59 1.1 bouyer
60 1.1 bouyer #define AHCI_CMDTBL_ALIGN 0x7f
61 1.1 bouyer
62 1.1 bouyer #define AHCI_CMDTBL_SIZE ((sizeof(struct ahci_cmd_tbl) + \
63 1.1 bouyer (sizeof(struct ahci_dma_prd) * (AHCI_NPRD - 1)) + (AHCI_CMDTBL_ALIGN)) \
64 1.1 bouyer & ~AHCI_CMDTBL_ALIGN)
65 1.1 bouyer
66 1.1 bouyer /*
67 1.1 bouyer * command header: points to a command table. The command list is an array
68 1.1 bouyer * of theses.
69 1.1 bouyer */
70 1.1 bouyer struct ahci_cmd_header {
71 1.1 bouyer u_int16_t cmdh_flags;
72 1.1 bouyer #define AHCI_CMDH_F_PMP_MASK 0xf000 /* port multiplier port */
73 1.1 bouyer #define AHCI_CMDH_F_PMP_SHIFT 12
74 1.1 bouyer #define AHCI_CMDH_F_CBSY 0x0400 /* clear BSY on R_OK */
75 1.1 bouyer #define AHCI_CMDH_F_BIST 0x0200 /* BIST FIS */
76 1.1 bouyer #define AHCI_CMDH_F_RST 0x0100 /* Reset FIS */
77 1.1 bouyer #define AHCI_CMDH_F_PRF 0x0080 /* prefectchable */
78 1.1 bouyer #define AHCI_CMDH_F_WR 0x0040 /* write */
79 1.1 bouyer #define AHCI_CMDH_F_A 0x0020 /* ATAPI */
80 1.1 bouyer #define AHCI_CMDH_F_CFL_MASK 0x001f /* command FIS length (in dw) */
81 1.1 bouyer #define AHCI_CMDH_F_CFL_SHIFT 0
82 1.1 bouyer u_int16_t cmdh_prdtl; /* number of cmdt_prd */
83 1.1 bouyer u_int32_t cmdh_prdbc; /* physical region descriptor byte count */
84 1.1 bouyer u_int32_t cmdh_cmdtba; /* phys. addr. of cmd_tbl */
85 1.1 bouyer u_int32_t cmdh_cmdtbau; /* (64bits, 128bytes aligned) */
86 1.1 bouyer u_int32_t cmdh_res[4]; /* reserved */
87 1.1 bouyer } __attribute__((__packed__));
88 1.1 bouyer
89 1.1 bouyer #define AHCI_CMDH_SIZE (sizeof(struct ahci_cmd_header) * AHCI_MAX_CMDS)
90 1.1 bouyer
91 1.1 bouyer /* received FIS: where the HBA stores various type of FIS it receives */
92 1.1 bouyer struct ahci_r_fis {
93 1.1 bouyer u_int8_t rfis_dsfis[32]; /* DMA setup FIS */
94 1.1 bouyer u_int8_t rfis_psfis[32]; /* PIO setup FIS */
95 1.1 bouyer u_int8_t rfis_rfis[24]; /* D2H register FIS */
96 1.1 bouyer u_int8_t rfis_sdbfis[8]; /* set device bit FIS */
97 1.1 bouyer u_int8_t rfis_ukfis[64]; /* unknown FIS */
98 1.1 bouyer u_int8_t rfis_res[96];
99 1.1 bouyer } __attribute__((__packed__));
100 1.1 bouyer
101 1.1 bouyer #define AHCI_RFIS_SIZE (sizeof(struct ahci_r_fis))
102 1.1 bouyer
103 1.1 bouyer /* PCI registers */
104 1.1 bouyer /* class Mass storage, subclass SATA, interface AHCI */
105 1.1 bouyer #define PCI_INTERFACE_SATA_AHCI 0x01
106 1.1 bouyer
107 1.1 bouyer #define AHCI_PCI_ABAR 0x24 /* native ACHI registers (memory mapped) */
108 1.1 bouyer
109 1.1 bouyer /* ABAR registers */
110 1.1 bouyer /* Global registers */
111 1.1 bouyer #define AHCI_CAP 0x00 /* HBA capabilities */
112 1.1 bouyer #define AHCI_CAP_NPMASK 0x0000001f /* Number of ports */
113 1.1 bouyer #define AHCI_CAP_XS 0x00000020 /* External SATA */
114 1.1 bouyer #define AHCI_CAP_EM 0x00000040 /* Enclosure Management */
115 1.1 bouyer #define AHCI_CAP_CCC 0x00000080 /* command completion coalescing */
116 1.1 bouyer #define AHCI_CAP_NCS 0x00001f00 /* number of command slots */
117 1.1 bouyer #define AHCI_CAP_PS 0x00002000 /* Partial State */
118 1.1 bouyer #define AHCI_CAP_SS 0x00004000 /* Slumber State */
119 1.1 bouyer #define AHCI_CAP_PMD 0x00008000 /* PIO multiple DRQ blocks */
120 1.1 bouyer #define AHCI_CAP_FBS 0x00010000 /* FIS-Based switching */
121 1.1 bouyer #define AHCI_CAP_SPM 0x00020000 /* Port multipliers */
122 1.1 bouyer #define AHCI_CAP_SAM 0x00040000 /* AHCI-only */
123 1.1 bouyer #define AHCI_CAP_NZO 0x00080000 /* Non-zero DMA offset (reserved) */
124 1.1 bouyer #define AHCI_CAP_IS 0x00f00000 /* Interface speed */
125 1.1 bouyer #define AHCI_CAP_IS_GEN1 0x00100000 /* 1.5 GB/s */
126 1.1 bouyer #define AHCI_CAP_IS_GEN2 0x00200000 /* 1.5 and 3 GB/s */
127 1.1 bouyer #define AHCI_CAP_CLO 0x01000000 /* Command list override */
128 1.1 bouyer #define AHCI_CAP_AL 0x02000000 /* Single Activitly LED */
129 1.1 bouyer #define AHCI_CAP_ALP 0x04000000 /* Agressive link power management */
130 1.1 bouyer #define AHCI_CAP_SSU 0x08000000 /* Staggered spin-up */
131 1.1 bouyer #define AHCI_CAP_MPS 0x10000000 /* Mechanical swicth */
132 1.1 bouyer #define AHCI_CAP_NTF 0x20000000 /* Snotification */
133 1.1 bouyer #define AHCI_CAP_NCQ 0x40000000 /* Native command queuing */
134 1.1 bouyer #define AHCI_CAP_64BIT 0x80000000 /* 64bit addresses */
135 1.1 bouyer
136 1.1 bouyer #define AHCI_GHC 0x04 /* HBA control */
137 1.1 bouyer #define AHCI_GHC_HR 0x00000001 /* HBA reset */
138 1.1 bouyer #define AHCI_GHC_IE 0x00000002 /* Interrupt enable */
139 1.1 bouyer #define AHCI_GHC_MRSM 0x00000004 /* MSI revert to single message */
140 1.1 bouyer #define AHCI_GHC_AE 0x80000000 /* AHCI enable */
141 1.1 bouyer
142 1.1 bouyer #define AHCI_IS 0x08 /* Interrupt status register: one bit per port */
143 1.1 bouyer
144 1.1 bouyer #define AHCI_PI 0x0c /* Port implemented: one bit per port */
145 1.1 bouyer
146 1.1 bouyer #define AHCI_VS 0x10 /* AHCI version */
147 1.1 bouyer #define AHCI_VS_10 0x00010000 /* AHCI spec 1.0 */
148 1.1 bouyer #define AHCI_VS_11 0x00010100 /* AHCI spec 1.1 */
149 1.1 bouyer
150 1.1 bouyer #define AHCI_CC_CTL 0x14 /* command completion coalescing control */
151 1.1 bouyer #define AHCI_CC_TV_MASK 0xffff0000 /* timeout value */
152 1.1 bouyer #define AHCI_CC_TV_SHIFT 16
153 1.1 bouyer #define AHCI_CC_CC_MASK 0x0000ff00 /* command completion */
154 1.1 bouyer #define AHCI_CC_CC_SHIFT 8
155 1.1 bouyer #define AHCI_CC_INT_MASK 0x000000f8 /* interrupt */
156 1.1 bouyer #define AHCI_CC_INT_SHIFT 3
157 1.1 bouyer #define AHCI_CC_EN 0x000000001 /* enable */
158 1.1 bouyer
159 1.1 bouyer #define AHCI_CC_PORTS 0x18 /* command completion coalescing ports (1b/port */
160 1.1 bouyer
161 1.1 bouyer #define AHCI_EM_LOC 0x1c /* enclosure managemement location */
162 1.1 bouyer #define AHCI_EML_OFF_MASK 0xffff0000 /* offset in ABAR */
163 1.1 bouyer #define AHCI_EML_OFF_SHIFT 16
164 1.1 bouyer #define AHCI_EML_SZ_MASK 0x0000ffff /* offset in ABAR */
165 1.1 bouyer #define AHCI_EML_SZ_SHIFT 0
166 1.1 bouyer
167 1.1 bouyer #define AHCI_EM_CTL 0x20 /* enclosure management control */
168 1.1 bouyer #define AHCI_EMC_PM 0x08000000 /* port multiplier support */
169 1.1 bouyer #define AHCI_EMC_ALHD 0x04000000 /* activity LED hardware driven */
170 1.1 bouyer #define AHCI_EMC_XMIT 0x02000000 /* tramsit messages only */
171 1.1 bouyer #define AHCI_EMC_SMB 0x01000000 /* single message buffer */
172 1.1 bouyer #define AHCI_EMC_SGPIO 0x00080000 /* enclosure management messages */
173 1.1 bouyer #define AHCI_EMC_SES2 0x00040000 /* SeS-2 messages */
174 1.1 bouyer #define AHCI_EMC_SAF 0x00020000 /* SAF_TE messages */
175 1.1 bouyer #define AHCI_EMC_LED 0x00010000 /* LED messages */
176 1.1 bouyer #define AHCI_EMC_RST 0x00000200 /* Reset */
177 1.1 bouyer #define AHCI_EMC_TM 0x00000100 /* Transmit message */
178 1.1 bouyer #define AHCI_EMC_MR 0x00000001 /* Message received */
179 1.1 bouyer
180 1.1 bouyer /* Per-port registers */
181 1.1 bouyer #define AHCI_P_OFFSET(port) (0x80 * (port))
182 1.1 bouyer
183 1.1 bouyer #define AHCI_P_CLB(p) (0x100 + AHCI_P_OFFSET(p)) /* command list addr */
184 1.1 bouyer #define AHCI_P_CLBU(p) (0x104 + AHCI_P_OFFSET(p)) /* command list addr */
185 1.1 bouyer #define AHCI_P_FB(p) (0x108 + AHCI_P_OFFSET(p)) /* FIS addr */
186 1.1 bouyer #define AHCI_P_FBU(p) (0x10c + AHCI_P_OFFSET(p)) /* FIS addr */
187 1.1 bouyer #define AHCI_P_IS(p) (0x110 + AHCI_P_OFFSET(p)) /* Interrupt status */
188 1.1 bouyer #define AHCI_P_IE(p) (0x114 + AHCI_P_OFFSET(p)) /* Interrupt enable */
189 1.1 bouyer #define AHCI_P_IX_CPDS 0x80000000 /* Cold port detect */
190 1.1 bouyer #define AHCI_P_IX_TFES 0x40000000 /* Task file error */
191 1.1 bouyer #define AHCI_P_IX_HBFS 0x20000000 /* Host bus fatal error */
192 1.1 bouyer #define AHCI_P_IX_HBDS 0x10000000 /* Host bus data error */
193 1.1 bouyer #define AHCI_P_IX_IFS 0x08000000 /* Interface fatal error */
194 1.1 bouyer #define AHCI_P_IX_INFS 0x04000000 /* Interface non-fatal error */
195 1.1 bouyer #define AHCI_P_IX_OFS 0x01000000 /* Overflow */
196 1.1 bouyer #define AHCI_P_IX_IPMS 0x00800000 /* Incorrect port multiplier */
197 1.1 bouyer #define AHCI_P_IX_PRCS 0x00400000 /* Phy Ready change */
198 1.1 bouyer #define AHCI_P_IX_DMPS 0x00000080 /* Device Mechanical Presence */
199 1.1 bouyer #define AHCI_P_IX_PCS 0x00000040 /* port Connect change */
200 1.1 bouyer #define AHCI_P_IX_DPS 0x00000020 /* dexcriptor processed */
201 1.1 bouyer #define AHCI_P_IX_UFS 0x00000010 /* Unknown FIS */
202 1.1 bouyer #define AHCI_P_IX_SDBS 0x00000008 /* Set device bit */
203 1.1 bouyer #define AHCI_P_IX_DSS 0x00000004 /* DMA setup FIS */
204 1.1 bouyer #define AHCI_P_IX_PSS 0x00000002 /* PIO setup FIS */
205 1.1 bouyer #define AHCI_P_IX_DHRS 0x00000001 /* Device to Host FIS */
206 1.1 bouyer
207 1.1 bouyer #define AHCI_P_CMD(p) (0x118 + AHCI_P_OFFSET(p)) /* Port command/status */
208 1.1 bouyer #define AHCI_P_CMD_ICC_MASK 0xf0000000 /* Interface Comm. Control */
209 1.1 bouyer #define AHCI_P_CMD_ICC_SL 0x60000000 /* State slumber */
210 1.1 bouyer #define AHCI_P_CMD_ICC_PA 0x20000000 /* State partial */
211 1.1 bouyer #define AHCI_P_CMD_ICC_AC 0x10000000 /* State active */
212 1.1 bouyer #define AHCI_P_CMD_ICC_NO 0x00000000 /* State idle/NOP */
213 1.1 bouyer #define AHCI_P_CMD_ASP 0x08000000 /* Agressive Slumber/Partial */
214 1.1 bouyer #define AHCI_P_CMD_ALPE 0x04000000 /* Agressive link power management */
215 1.1 bouyer #define AHCI_P_CMD_DLAE 0x02000000 /* drive LED on ATAPI */
216 1.1 bouyer #define AHCI_P_CMD_ATAP 0x01000000 /* Device is ATAPI */
217 1.1 bouyer #define AHCI_P_CMD_ESP 0x00200000 /* external SATA port */
218 1.1 bouyer #define AHCI_P_CMD_CPD 0x00100000 /* Cold presence detection */
219 1.1 bouyer #define AHCI_P_CMD_MPSP 0x00080000 /* Mechanical switch attached */
220 1.1 bouyer #define AHCI_P_CMD_HPCP 0x00040000 /* hot-plug capable */
221 1.1 bouyer #define AHCI_P_CMD_PMA 0x00020000 /* port multiplier attached */
222 1.1 bouyer #define AHCI_P_CMD_CPS 0x00010000 /* cold presence state */
223 1.1 bouyer #define AHCI_P_CMD_CR 0x00008000 /* command list running */
224 1.1 bouyer #define AHCI_P_CMD_FR 0x00004000 /* FIS receive running */
225 1.1 bouyer #define AHCI_P_CMD_MPSS 0x00002000 /* mechanical switch state */
226 1.1 bouyer #define AHCI_P_CMD_CCS_MASK 0x00001f00 /* current command slot */
227 1.1 bouyer #define AHCI_P_CMD_CCS_SHIFT 12
228 1.1 bouyer #define AHCI_P_CMD_FRE 0x00000010 /* FIS receive enable */
229 1.1 bouyer #define AHCI_P_CMD_CLO 0x00000008 /* command list override */
230 1.1 bouyer #define AHCI_P_CMD_POD 0x00000004 /* power on device */
231 1.1 bouyer #define AHCI_P_CMD_SUD 0x00000002 /* spin up device */
232 1.1 bouyer #define AHCI_P_CMD_ST 0x00000001 /* start */
233 1.1 bouyer
234 1.1 bouyer #define AHCI_P_TFD(p) (0x120 + AHCI_P_OFFSET(p)) /* Port task file data */
235 1.1 bouyer #define AHCI_P_TFD_ERR_MASK 0x0000ff00 /* error register */
236 1.2 bouyer #define AHCI_P_TFD_ERR_SHIFT 8
237 1.1 bouyer #define AHCI_P_TFD_ST 0x000000ff /* status register */
238 1.1 bouyer #define AHCI_P_TFD_ST_SHIFT 0
239 1.1 bouyer
240 1.1 bouyer #define AHCI_P_SIG(p) (0x124 + AHCI_P_OFFSET(p)) /* device signature */
241 1.1 bouyer #define AHCI_P_SIG_LBAH_MASK 0xff000000
242 1.1 bouyer #define AHCI_P_SIG_LBAH_SHIFT 24
243 1.1 bouyer #define AHCI_P_SIG_LBAM_MASK 0x00ff0000
244 1.1 bouyer #define AHCI_P_SIG_LBAM_SHIFT 16
245 1.1 bouyer #define AHCI_P_SIG_LBAL_MASK 0x0000ff00
246 1.1 bouyer #define AHCI_P_SIG_LBAL_SHIFT 8
247 1.1 bouyer #define AHCI_P_SIG_SC_MASK 0x000000ff
248 1.1 bouyer #define AHCI_P_SIG_SC_SHIFT 8
249 1.1 bouyer
250 1.1 bouyer #define AHCI_P_SSTS(p) (0x128 + AHCI_P_OFFSET(p)) /* Serial ATA status */
251 1.1 bouyer
252 1.1 bouyer #define AHCI_P_SCTL(p) (0x12c + AHCI_P_OFFSET(p)) /* Serial ATA control */
253 1.1 bouyer
254 1.1 bouyer #define AHCI_P_SERR(p) (0x130 + AHCI_P_OFFSET(p)) /* Serial ATA error */
255 1.1 bouyer
256 1.1 bouyer #define AHCI_P_SACT(p) (0x134 + AHCI_P_OFFSET(p)) /* Serial ATA active */
257 1.1 bouyer /* one bit per tag/command slot */
258 1.1 bouyer
259 1.1 bouyer #define AHCI_P_CI(p) (0x138 + AHCI_P_OFFSET(p)) /* Command issued */
260 1.1 bouyer /* one bit per tag/command slot */
261 1.1 bouyer
262 1.1 bouyer #define AHCI_P_FNTF(p) (0x13c + AHCI_P_OFFSET(p)) /* SNotification */
263 1.1 bouyer /* one bit per port */
264