aic6915.c revision 1.36 1 1.36 msaitoh /* $NetBSD: aic6915.c,v 1.36 2018/06/26 06:48:00 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe.
9 1.13 perry *
10 1.1 thorpej * Redistribution and use in source and binary forms, with or without
11 1.1 thorpej * modification, are permitted provided that the following conditions
12 1.1 thorpej * are met:
13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.1 thorpej * notice, this list of conditions and the following disclaimer.
15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.1 thorpej * documentation and/or other materials provided with the distribution.
18 1.1 thorpej *
19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
30 1.1 thorpej */
31 1.1 thorpej
32 1.1 thorpej /*
33 1.1 thorpej * Device driver for the Adaptec AIC-6915 (``Starfire'')
34 1.1 thorpej * 10/100 Ethernet controller.
35 1.1 thorpej */
36 1.5 lukem
37 1.5 lukem #include <sys/cdefs.h>
38 1.36 msaitoh __KERNEL_RCSID(0, "$NetBSD: aic6915.c,v 1.36 2018/06/26 06:48:00 msaitoh Exp $");
39 1.1 thorpej
40 1.1 thorpej
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.13 perry #include <sys/callout.h>
44 1.1 thorpej #include <sys/mbuf.h>
45 1.1 thorpej #include <sys/malloc.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/socket.h>
48 1.1 thorpej #include <sys/ioctl.h>
49 1.1 thorpej #include <sys/errno.h>
50 1.1 thorpej #include <sys/device.h>
51 1.1 thorpej
52 1.13 perry #include <net/if.h>
53 1.1 thorpej #include <net/if_dl.h>
54 1.1 thorpej #include <net/if_media.h>
55 1.1 thorpej #include <net/if_ether.h>
56 1.1 thorpej
57 1.1 thorpej #include <net/bpf.h>
58 1.13 perry
59 1.19 ad #include <sys/bus.h>
60 1.19 ad #include <sys/intr.h>
61 1.1 thorpej
62 1.1 thorpej #include <dev/mii/miivar.h>
63 1.1 thorpej
64 1.1 thorpej #include <dev/ic/aic6915reg.h>
65 1.1 thorpej #include <dev/ic/aic6915var.h>
66 1.1 thorpej
67 1.11 thorpej static void sf_start(struct ifnet *);
68 1.11 thorpej static void sf_watchdog(struct ifnet *);
69 1.16 christos static int sf_ioctl(struct ifnet *, u_long, void *);
70 1.11 thorpej static int sf_init(struct ifnet *);
71 1.11 thorpej static void sf_stop(struct ifnet *, int);
72 1.11 thorpej
73 1.25 tsutsui static bool sf_shutdown(device_t, int);
74 1.11 thorpej
75 1.11 thorpej static void sf_txintr(struct sf_softc *);
76 1.11 thorpej static void sf_rxintr(struct sf_softc *);
77 1.11 thorpej static void sf_stats_update(struct sf_softc *);
78 1.11 thorpej
79 1.11 thorpej static void sf_reset(struct sf_softc *);
80 1.11 thorpej static void sf_macreset(struct sf_softc *);
81 1.11 thorpej static void sf_rxdrain(struct sf_softc *);
82 1.11 thorpej static int sf_add_rxbuf(struct sf_softc *, int);
83 1.11 thorpej static uint8_t sf_read_eeprom(struct sf_softc *, int);
84 1.11 thorpej static void sf_set_filter(struct sf_softc *);
85 1.11 thorpej
86 1.24 cegger static int sf_mii_read(device_t, int, int);
87 1.24 cegger static void sf_mii_write(device_t, int, int, int);
88 1.29 matt static void sf_mii_statchg(struct ifnet *);
89 1.1 thorpej
90 1.11 thorpej static void sf_tick(void *);
91 1.1 thorpej
92 1.1 thorpej #define sf_funcreg_read(sc, reg) \
93 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh_func, (reg))
94 1.1 thorpej #define sf_funcreg_write(sc, reg, val) \
95 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh_func, (reg), (val))
96 1.1 thorpej
97 1.15 perry static inline uint32_t
98 1.1 thorpej sf_reg_read(struct sf_softc *sc, bus_addr_t reg)
99 1.1 thorpej {
100 1.1 thorpej
101 1.1 thorpej if (__predict_false(sc->sc_iomapped)) {
102 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SF_IndirectIoAccess,
103 1.1 thorpej reg);
104 1.1 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh,
105 1.1 thorpej SF_IndirectIoDataPort));
106 1.1 thorpej }
107 1.1 thorpej
108 1.1 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, reg));
109 1.1 thorpej }
110 1.1 thorpej
111 1.15 perry static inline void
112 1.1 thorpej sf_reg_write(struct sf_softc *sc, bus_addr_t reg, uint32_t val)
113 1.1 thorpej {
114 1.1 thorpej
115 1.1 thorpej if (__predict_false(sc->sc_iomapped)) {
116 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SF_IndirectIoAccess,
117 1.1 thorpej reg);
118 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SF_IndirectIoDataPort,
119 1.1 thorpej val);
120 1.1 thorpej return;
121 1.1 thorpej }
122 1.1 thorpej
123 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, reg, val);
124 1.1 thorpej }
125 1.1 thorpej
126 1.1 thorpej #define sf_genreg_read(sc, reg) \
127 1.1 thorpej sf_reg_read((sc), (reg) + SF_GENREG_OFFSET)
128 1.1 thorpej #define sf_genreg_write(sc, reg, val) \
129 1.1 thorpej sf_reg_write((sc), (reg) + SF_GENREG_OFFSET, (val))
130 1.1 thorpej
131 1.1 thorpej /*
132 1.1 thorpej * sf_attach:
133 1.1 thorpej *
134 1.1 thorpej * Attach a Starfire interface to the system.
135 1.1 thorpej */
136 1.1 thorpej void
137 1.1 thorpej sf_attach(struct sf_softc *sc)
138 1.1 thorpej {
139 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
140 1.1 thorpej int i, rseg, error;
141 1.1 thorpej bus_dma_segment_t seg;
142 1.1 thorpej u_int8_t enaddr[ETHER_ADDR_LEN];
143 1.1 thorpej
144 1.17 ad callout_init(&sc->sc_tick_callout, 0);
145 1.1 thorpej
146 1.1 thorpej /*
147 1.1 thorpej * If we're I/O mapped, the functional register handle is
148 1.1 thorpej * the same as the base handle. If we're memory mapped,
149 1.1 thorpej * carve off a chunk of the register space for the functional
150 1.1 thorpej * registers, to save on arithmetic later.
151 1.1 thorpej */
152 1.1 thorpej if (sc->sc_iomapped)
153 1.1 thorpej sc->sc_sh_func = sc->sc_sh;
154 1.1 thorpej else {
155 1.1 thorpej if ((error = bus_space_subregion(sc->sc_st, sc->sc_sh,
156 1.1 thorpej SF_GENREG_OFFSET, SF_FUNCREG_SIZE, &sc->sc_sh_func)) != 0) {
157 1.33 msaitoh aprint_error_dev(sc->sc_dev, "unable to sub-region "
158 1.33 msaitoh "functional registers, error = %d\n", error);
159 1.1 thorpej return;
160 1.1 thorpej }
161 1.1 thorpej }
162 1.1 thorpej
163 1.1 thorpej /*
164 1.1 thorpej * Initialize the transmit threshold for this interface. The
165 1.1 thorpej * manual describes the default as 4 * 16 bytes. We start out
166 1.1 thorpej * at 10 * 16 bytes, to avoid a bunch of initial underruns on
167 1.1 thorpej * several platforms.
168 1.1 thorpej */
169 1.1 thorpej sc->sc_txthresh = 10;
170 1.1 thorpej
171 1.1 thorpej /*
172 1.1 thorpej * Allocate the control data structures, and create and load the
173 1.1 thorpej * DMA map for it.
174 1.1 thorpej */
175 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
176 1.1 thorpej sizeof(struct sf_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
177 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
178 1.33 msaitoh aprint_error_dev(sc->sc_dev,
179 1.33 msaitoh "unable to allocate control data, error = %d\n", error);
180 1.1 thorpej goto fail_0;
181 1.1 thorpej }
182 1.1 thorpej
183 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
184 1.16 christos sizeof(struct sf_control_data), (void **)&sc->sc_control_data,
185 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
186 1.33 msaitoh aprint_error_dev(sc->sc_dev,
187 1.33 msaitoh "unable to map control data, error = %d\n", error);
188 1.1 thorpej goto fail_1;
189 1.1 thorpej }
190 1.1 thorpej
191 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
192 1.1 thorpej sizeof(struct sf_control_data), 1,
193 1.1 thorpej sizeof(struct sf_control_data), 0, BUS_DMA_NOWAIT,
194 1.1 thorpej &sc->sc_cddmamap)) != 0) {
195 1.33 msaitoh aprint_error_dev(sc->sc_dev, "unable to create control data "
196 1.33 msaitoh "DMA map, error = %d\n", error);
197 1.1 thorpej goto fail_2;
198 1.1 thorpej }
199 1.1 thorpej
200 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
201 1.1 thorpej sc->sc_control_data, sizeof(struct sf_control_data), NULL,
202 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
203 1.33 msaitoh aprint_error_dev(sc->sc_dev, "unable to load control data "
204 1.33 msaitoh "DMA map, error = %d\n", error);
205 1.1 thorpej goto fail_3;
206 1.1 thorpej }
207 1.1 thorpej
208 1.1 thorpej /*
209 1.1 thorpej * Create the transmit buffer DMA maps.
210 1.1 thorpej */
211 1.1 thorpej for (i = 0; i < SF_NTXDESC; i++) {
212 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
213 1.1 thorpej SF_NTXFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
214 1.1 thorpej &sc->sc_txsoft[i].ds_dmamap)) != 0) {
215 1.33 msaitoh aprint_error_dev(sc->sc_dev,
216 1.33 msaitoh "unable to create tx DMA map %d, error = %d\n", i,
217 1.33 msaitoh error);
218 1.1 thorpej goto fail_4;
219 1.1 thorpej }
220 1.1 thorpej }
221 1.1 thorpej
222 1.1 thorpej /*
223 1.1 thorpej * Create the receive buffer DMA maps.
224 1.1 thorpej */
225 1.1 thorpej for (i = 0; i < SF_NRXDESC; i++) {
226 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
227 1.1 thorpej MCLBYTES, 0, BUS_DMA_NOWAIT,
228 1.1 thorpej &sc->sc_rxsoft[i].ds_dmamap)) != 0) {
229 1.33 msaitoh aprint_error_dev(sc->sc_dev,
230 1.33 msaitoh "unable to create rx DMA map %d, error = %d\n", i,
231 1.33 msaitoh error);
232 1.1 thorpej goto fail_5;
233 1.1 thorpej }
234 1.1 thorpej }
235 1.1 thorpej
236 1.1 thorpej /*
237 1.1 thorpej * Reset the chip to a known state.
238 1.1 thorpej */
239 1.1 thorpej sf_reset(sc);
240 1.1 thorpej
241 1.1 thorpej /*
242 1.1 thorpej * Read the Ethernet address from the EEPROM.
243 1.1 thorpej */
244 1.1 thorpej for (i = 0; i < ETHER_ADDR_LEN; i++)
245 1.1 thorpej enaddr[i] = sf_read_eeprom(sc, (15 + (ETHER_ADDR_LEN - 1)) - i);
246 1.1 thorpej
247 1.30 chs printf("%s: Ethernet address %s\n", device_xname(sc->sc_dev),
248 1.1 thorpej ether_sprintf(enaddr));
249 1.1 thorpej
250 1.1 thorpej if (sf_funcreg_read(sc, SF_PciDeviceConfig) & PDC_System64)
251 1.33 msaitoh printf("%s: 64-bit PCI slot detected\n",
252 1.33 msaitoh device_xname(sc->sc_dev));
253 1.1 thorpej
254 1.1 thorpej /*
255 1.1 thorpej * Initialize our media structures and probe the MII.
256 1.1 thorpej */
257 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
258 1.1 thorpej sc->sc_mii.mii_readreg = sf_mii_read;
259 1.1 thorpej sc->sc_mii.mii_writereg = sf_mii_write;
260 1.1 thorpej sc->sc_mii.mii_statchg = sf_mii_statchg;
261 1.20 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
262 1.20 dyoung ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, ether_mediachange,
263 1.20 dyoung ether_mediastatus);
264 1.30 chs mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
265 1.1 thorpej MII_OFFSET_ANY, 0);
266 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
267 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
268 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
269 1.1 thorpej } else
270 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
271 1.1 thorpej
272 1.30 chs strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
273 1.1 thorpej ifp->if_softc = sc;
274 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
275 1.1 thorpej ifp->if_ioctl = sf_ioctl;
276 1.1 thorpej ifp->if_start = sf_start;
277 1.1 thorpej ifp->if_watchdog = sf_watchdog;
278 1.1 thorpej ifp->if_init = sf_init;
279 1.1 thorpej ifp->if_stop = sf_stop;
280 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
281 1.1 thorpej
282 1.1 thorpej /*
283 1.1 thorpej * Attach the interface.
284 1.1 thorpej */
285 1.1 thorpej if_attach(ifp);
286 1.35 ozaki if_deferred_start_init(ifp, NULL);
287 1.1 thorpej ether_ifattach(ifp, enaddr);
288 1.1 thorpej
289 1.1 thorpej /*
290 1.1 thorpej * Make sure the interface is shutdown during reboot.
291 1.1 thorpej */
292 1.30 chs if (pmf_device_register1(sc->sc_dev, NULL, NULL, sf_shutdown))
293 1.30 chs pmf_class_network_register(sc->sc_dev, ifp);
294 1.25 tsutsui else
295 1.30 chs aprint_error_dev(sc->sc_dev,
296 1.25 tsutsui "couldn't establish power handler\n");
297 1.1 thorpej return;
298 1.1 thorpej
299 1.1 thorpej /*
300 1.1 thorpej * Free any resources we've allocated during the failed attach
301 1.1 thorpej * attempt. Do this in reverse order an fall through.
302 1.1 thorpej */
303 1.1 thorpej fail_5:
304 1.1 thorpej for (i = 0; i < SF_NRXDESC; i++) {
305 1.1 thorpej if (sc->sc_rxsoft[i].ds_dmamap != NULL)
306 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
307 1.1 thorpej sc->sc_rxsoft[i].ds_dmamap);
308 1.1 thorpej }
309 1.1 thorpej fail_4:
310 1.1 thorpej for (i = 0; i < SF_NTXDESC; i++) {
311 1.1 thorpej if (sc->sc_txsoft[i].ds_dmamap != NULL)
312 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
313 1.1 thorpej sc->sc_txsoft[i].ds_dmamap);
314 1.1 thorpej }
315 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
316 1.1 thorpej fail_3:
317 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
318 1.1 thorpej fail_2:
319 1.16 christos bus_dmamem_unmap(sc->sc_dmat, (void *) sc->sc_control_data,
320 1.1 thorpej sizeof(struct sf_control_data));
321 1.1 thorpej fail_1:
322 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
323 1.1 thorpej fail_0:
324 1.1 thorpej return;
325 1.1 thorpej }
326 1.1 thorpej
327 1.1 thorpej /*
328 1.1 thorpej * sf_shutdown:
329 1.1 thorpej *
330 1.1 thorpej * Shutdown hook -- make sure the interface is stopped at reboot.
331 1.1 thorpej */
332 1.25 tsutsui static bool
333 1.25 tsutsui sf_shutdown(device_t self, int howto)
334 1.1 thorpej {
335 1.25 tsutsui struct sf_softc *sc;
336 1.1 thorpej
337 1.25 tsutsui sc = device_private(self);
338 1.1 thorpej sf_stop(&sc->sc_ethercom.ec_if, 1);
339 1.25 tsutsui
340 1.25 tsutsui return true;
341 1.1 thorpej }
342 1.1 thorpej
343 1.1 thorpej /*
344 1.1 thorpej * sf_start: [ifnet interface function]
345 1.1 thorpej *
346 1.1 thorpej * Start packet transmission on the interface.
347 1.1 thorpej */
348 1.11 thorpej static void
349 1.1 thorpej sf_start(struct ifnet *ifp)
350 1.1 thorpej {
351 1.1 thorpej struct sf_softc *sc = ifp->if_softc;
352 1.1 thorpej struct mbuf *m0, *m;
353 1.1 thorpej struct sf_txdesc0 *txd;
354 1.1 thorpej struct sf_descsoft *ds;
355 1.1 thorpej bus_dmamap_t dmamap;
356 1.10 christos int error, producer, last = -1, opending, seg;
357 1.1 thorpej
358 1.1 thorpej /*
359 1.1 thorpej * Remember the previous number of pending transmits.
360 1.1 thorpej */
361 1.1 thorpej opending = sc->sc_txpending;
362 1.1 thorpej
363 1.1 thorpej /*
364 1.1 thorpej * Find out where we're sitting.
365 1.1 thorpej */
366 1.1 thorpej producer = SF_TXDINDEX_TO_HOST(
367 1.1 thorpej TDQPI_HiPrTxProducerIndex_get(
368 1.1 thorpej sf_funcreg_read(sc, SF_TxDescQueueProducerIndex)));
369 1.1 thorpej
370 1.1 thorpej /*
371 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
372 1.1 thorpej * until we drain the queue, or use up all available transmit
373 1.1 thorpej * descriptors. Leave a blank one at the end for sanity's sake.
374 1.1 thorpej */
375 1.1 thorpej while (sc->sc_txpending < (SF_NTXDESC - 1)) {
376 1.1 thorpej /*
377 1.1 thorpej * Grab a packet off the queue.
378 1.1 thorpej */
379 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
380 1.1 thorpej if (m0 == NULL)
381 1.1 thorpej break;
382 1.1 thorpej m = NULL;
383 1.1 thorpej
384 1.1 thorpej /*
385 1.1 thorpej * Get the transmit descriptor.
386 1.1 thorpej */
387 1.1 thorpej txd = &sc->sc_txdescs[producer];
388 1.1 thorpej ds = &sc->sc_txsoft[producer];
389 1.1 thorpej dmamap = ds->ds_dmamap;
390 1.1 thorpej
391 1.1 thorpej /*
392 1.1 thorpej * Load the DMA map. If this fails, the packet either
393 1.1 thorpej * didn't fit in the allotted number of frags, or we were
394 1.1 thorpej * short on resources. In this case, we'll copy and try
395 1.1 thorpej * again.
396 1.1 thorpej */
397 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
398 1.3 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
399 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
400 1.1 thorpej if (m == NULL) {
401 1.33 msaitoh aprint_error_dev(sc->sc_dev,
402 1.33 msaitoh "unable to allocate Tx mbuf\n");
403 1.1 thorpej break;
404 1.1 thorpej }
405 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
406 1.1 thorpej MCLGET(m, M_DONTWAIT);
407 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
408 1.33 msaitoh aprint_error_dev(sc->sc_dev,
409 1.33 msaitoh "unable to allocate Tx cluster\n");
410 1.1 thorpej m_freem(m);
411 1.1 thorpej break;
412 1.1 thorpej }
413 1.1 thorpej }
414 1.16 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
415 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
416 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
417 1.3 thorpej m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
418 1.1 thorpej if (error) {
419 1.33 msaitoh aprint_error_dev(sc->sc_dev,
420 1.33 msaitoh "unable to load Tx buffer, error = %d\n",
421 1.33 msaitoh error);
422 1.1 thorpej break;
423 1.1 thorpej }
424 1.1 thorpej }
425 1.1 thorpej
426 1.1 thorpej /*
427 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
428 1.1 thorpej */
429 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
430 1.1 thorpej if (m != NULL) {
431 1.1 thorpej m_freem(m0);
432 1.1 thorpej m0 = m;
433 1.1 thorpej }
434 1.1 thorpej
435 1.1 thorpej /* Initialize the descriptor. */
436 1.1 thorpej txd->td_word0 =
437 1.1 thorpej htole32(TD_W0_ID | TD_W0_CRCEN | m0->m_pkthdr.len);
438 1.1 thorpej if (producer == (SF_NTXDESC - 1))
439 1.1 thorpej txd->td_word0 |= TD_W0_END;
440 1.1 thorpej txd->td_word1 = htole32(dmamap->dm_nsegs);
441 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
442 1.1 thorpej txd->td_frags[seg].fr_addr =
443 1.1 thorpej htole32(dmamap->dm_segs[seg].ds_addr);
444 1.1 thorpej txd->td_frags[seg].fr_len =
445 1.1 thorpej htole32(dmamap->dm_segs[seg].ds_len);
446 1.1 thorpej }
447 1.1 thorpej
448 1.1 thorpej /* Sync the descriptor and the DMA map. */
449 1.1 thorpej SF_CDTXDSYNC(sc, producer, BUS_DMASYNC_PREWRITE);
450 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
451 1.1 thorpej BUS_DMASYNC_PREWRITE);
452 1.1 thorpej
453 1.1 thorpej /*
454 1.1 thorpej * Store a pointer to the packet so we can free it later.
455 1.1 thorpej */
456 1.1 thorpej ds->ds_mbuf = m0;
457 1.1 thorpej
458 1.1 thorpej /* Advance the Tx pointer. */
459 1.1 thorpej sc->sc_txpending++;
460 1.1 thorpej last = producer;
461 1.1 thorpej producer = SF_NEXTTX(producer);
462 1.1 thorpej
463 1.1 thorpej /*
464 1.1 thorpej * Pass the packet to any BPF listeners.
465 1.1 thorpej */
466 1.36 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
467 1.1 thorpej }
468 1.1 thorpej
469 1.1 thorpej if (sc->sc_txpending == (SF_NTXDESC - 1)) {
470 1.1 thorpej /* No more slots left; notify upper layer. */
471 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
472 1.1 thorpej }
473 1.1 thorpej
474 1.1 thorpej if (sc->sc_txpending != opending) {
475 1.10 christos KASSERT(last != -1);
476 1.1 thorpej /*
477 1.1 thorpej * We enqueued packets. Cause a transmit interrupt to
478 1.1 thorpej * happen on the last packet we enqueued, and give the
479 1.1 thorpej * new descriptors to the chip by writing the new
480 1.1 thorpej * producer index.
481 1.1 thorpej */
482 1.1 thorpej sc->sc_txdescs[last].td_word0 |= TD_W0_INTR;
483 1.1 thorpej SF_CDTXDSYNC(sc, last, BUS_DMASYNC_PREWRITE);
484 1.1 thorpej
485 1.1 thorpej sf_funcreg_write(sc, SF_TxDescQueueProducerIndex,
486 1.1 thorpej TDQPI_HiPrTxProducerIndex(SF_TXDINDEX_TO_CHIP(producer)));
487 1.1 thorpej
488 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
489 1.1 thorpej ifp->if_timer = 5;
490 1.1 thorpej }
491 1.1 thorpej }
492 1.1 thorpej
493 1.1 thorpej /*
494 1.1 thorpej * sf_watchdog: [ifnet interface function]
495 1.1 thorpej *
496 1.1 thorpej * Watchdog timer handler.
497 1.1 thorpej */
498 1.11 thorpej static void
499 1.1 thorpej sf_watchdog(struct ifnet *ifp)
500 1.1 thorpej {
501 1.1 thorpej struct sf_softc *sc = ifp->if_softc;
502 1.1 thorpej
503 1.30 chs printf("%s: device timeout\n", device_xname(sc->sc_dev));
504 1.1 thorpej ifp->if_oerrors++;
505 1.1 thorpej
506 1.1 thorpej (void) sf_init(ifp);
507 1.1 thorpej
508 1.1 thorpej /* Try to get more packets going. */
509 1.1 thorpej sf_start(ifp);
510 1.1 thorpej }
511 1.1 thorpej
512 1.1 thorpej /*
513 1.1 thorpej * sf_ioctl: [ifnet interface function]
514 1.1 thorpej *
515 1.1 thorpej * Handle control requests from the operator.
516 1.1 thorpej */
517 1.11 thorpej static int
518 1.16 christos sf_ioctl(struct ifnet *ifp, u_long cmd, void *data)
519 1.1 thorpej {
520 1.1 thorpej struct sf_softc *sc = ifp->if_softc;
521 1.1 thorpej int s, error;
522 1.1 thorpej
523 1.1 thorpej s = splnet();
524 1.1 thorpej
525 1.20 dyoung error = ether_ioctl(ifp, cmd, data);
526 1.20 dyoung if (error == ENETRESET) {
527 1.20 dyoung /*
528 1.20 dyoung * Multicast list has changed; set the hardware filter
529 1.20 dyoung * accordingly.
530 1.20 dyoung */
531 1.20 dyoung if (ifp->if_flags & IFF_RUNNING)
532 1.20 dyoung sf_set_filter(sc);
533 1.20 dyoung error = 0;
534 1.1 thorpej }
535 1.1 thorpej
536 1.1 thorpej /* Try to get more packets going. */
537 1.1 thorpej sf_start(ifp);
538 1.1 thorpej
539 1.1 thorpej splx(s);
540 1.1 thorpej return (error);
541 1.1 thorpej }
542 1.1 thorpej
543 1.1 thorpej /*
544 1.1 thorpej * sf_intr:
545 1.1 thorpej *
546 1.1 thorpej * Interrupt service routine.
547 1.1 thorpej */
548 1.1 thorpej int
549 1.1 thorpej sf_intr(void *arg)
550 1.1 thorpej {
551 1.1 thorpej struct sf_softc *sc = arg;
552 1.1 thorpej uint32_t isr;
553 1.1 thorpej int handled = 0, wantinit = 0;
554 1.1 thorpej
555 1.1 thorpej for (;;) {
556 1.1 thorpej /* Reading clears all interrupts we're interested in. */
557 1.1 thorpej isr = sf_funcreg_read(sc, SF_InterruptStatus);
558 1.1 thorpej if ((isr & IS_PCIPadInt) == 0)
559 1.1 thorpej break;
560 1.1 thorpej
561 1.1 thorpej handled = 1;
562 1.1 thorpej
563 1.1 thorpej /* Handle receive interrupts. */
564 1.1 thorpej if (isr & IS_RxQ1DoneInt)
565 1.1 thorpej sf_rxintr(sc);
566 1.1 thorpej
567 1.1 thorpej /* Handle transmit completion interrupts. */
568 1.1 thorpej if (isr & (IS_TxDmaDoneInt|IS_TxQueueDoneInt))
569 1.1 thorpej sf_txintr(sc);
570 1.1 thorpej
571 1.1 thorpej /* Handle abnormal interrupts. */
572 1.1 thorpej if (isr & IS_AbnormalInterrupt) {
573 1.1 thorpej /* Statistics. */
574 1.1 thorpej if (isr & IS_StatisticWrapInt)
575 1.1 thorpej sf_stats_update(sc);
576 1.1 thorpej
577 1.1 thorpej /* DMA errors. */
578 1.1 thorpej if (isr & IS_DmaErrInt) {
579 1.1 thorpej wantinit = 1;
580 1.33 msaitoh aprint_error_dev(sc->sc_dev,
581 1.33 msaitoh "WARNING: DMA error\n");
582 1.1 thorpej }
583 1.1 thorpej
584 1.1 thorpej /* Transmit FIFO underruns. */
585 1.1 thorpej if (isr & IS_TxDataLowInt) {
586 1.1 thorpej if (sc->sc_txthresh < 0xff)
587 1.1 thorpej sc->sc_txthresh++;
588 1.1 thorpej printf("%s: transmit FIFO underrun, new "
589 1.1 thorpej "threshold: %d bytes\n",
590 1.30 chs device_xname(sc->sc_dev),
591 1.1 thorpej sc->sc_txthresh * 16);
592 1.1 thorpej sf_funcreg_write(sc, SF_TransmitFrameCSR,
593 1.1 thorpej sc->sc_TransmitFrameCSR |
594 1.1 thorpej TFCSR_TransmitThreshold(sc->sc_txthresh));
595 1.1 thorpej sf_funcreg_write(sc, SF_TxDescQueueCtrl,
596 1.1 thorpej sc->sc_TxDescQueueCtrl |
597 1.1 thorpej TDQC_TxHighPriorityFifoThreshold(
598 1.1 thorpej sc->sc_txthresh));
599 1.1 thorpej }
600 1.1 thorpej }
601 1.1 thorpej }
602 1.1 thorpej
603 1.1 thorpej if (handled) {
604 1.1 thorpej /* Reset the interface, if necessary. */
605 1.1 thorpej if (wantinit)
606 1.1 thorpej sf_init(&sc->sc_ethercom.ec_if);
607 1.1 thorpej
608 1.1 thorpej /* Try and get more packets going. */
609 1.35 ozaki if_schedule_deferred_start(&sc->sc_ethercom.ec_if);
610 1.1 thorpej }
611 1.1 thorpej
612 1.1 thorpej return (handled);
613 1.1 thorpej }
614 1.1 thorpej
615 1.1 thorpej /*
616 1.1 thorpej * sf_txintr:
617 1.1 thorpej *
618 1.1 thorpej * Helper -- handle transmit completion interrupts.
619 1.1 thorpej */
620 1.11 thorpej static void
621 1.1 thorpej sf_txintr(struct sf_softc *sc)
622 1.1 thorpej {
623 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
624 1.1 thorpej struct sf_descsoft *ds;
625 1.1 thorpej uint32_t cqci, tcd;
626 1.1 thorpej int consumer, producer, txidx;
627 1.1 thorpej
628 1.1 thorpej try_again:
629 1.1 thorpej cqci = sf_funcreg_read(sc, SF_CompletionQueueConsumerIndex);
630 1.1 thorpej
631 1.1 thorpej consumer = CQCI_TxCompletionConsumerIndex_get(cqci);
632 1.1 thorpej producer = CQPI_TxCompletionProducerIndex_get(
633 1.1 thorpej sf_funcreg_read(sc, SF_CompletionQueueProducerIndex));
634 1.1 thorpej
635 1.1 thorpej if (consumer == producer)
636 1.1 thorpej return;
637 1.1 thorpej
638 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
639 1.1 thorpej
640 1.1 thorpej while (consumer != producer) {
641 1.1 thorpej SF_CDTXCSYNC(sc, consumer, BUS_DMASYNC_POSTREAD);
642 1.1 thorpej tcd = le32toh(sc->sc_txcomp[consumer].tcd_word0);
643 1.1 thorpej
644 1.1 thorpej txidx = SF_TCD_INDEX_TO_HOST(TCD_INDEX(tcd));
645 1.1 thorpej #ifdef DIAGNOSTIC
646 1.1 thorpej if ((tcd & TCD_PR) == 0)
647 1.33 msaitoh aprint_error_dev(sc->sc_dev,
648 1.33 msaitoh "Tx queue mismatch, index %d\n", txidx);
649 1.1 thorpej #endif
650 1.1 thorpej /*
651 1.1 thorpej * NOTE: stats are updated later. We're just
652 1.1 thorpej * releasing packets that have been DMA'd to
653 1.1 thorpej * the chip.
654 1.1 thorpej */
655 1.1 thorpej ds = &sc->sc_txsoft[txidx];
656 1.1 thorpej SF_CDTXDSYNC(sc, txidx, BUS_DMASYNC_POSTWRITE);
657 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
658 1.1 thorpej 0, ds->ds_dmamap->dm_mapsize,
659 1.1 thorpej BUS_DMASYNC_POSTWRITE);
660 1.1 thorpej m_freem(ds->ds_mbuf);
661 1.1 thorpej ds->ds_mbuf = NULL;
662 1.1 thorpej
663 1.1 thorpej consumer = SF_NEXTTCD(consumer);
664 1.1 thorpej sc->sc_txpending--;
665 1.1 thorpej }
666 1.1 thorpej
667 1.1 thorpej /* XXXJRT -- should be KDASSERT() */
668 1.1 thorpej KASSERT(sc->sc_txpending >= 0);
669 1.1 thorpej
670 1.1 thorpej /* If all packets are done, cancel the watchdog timer. */
671 1.1 thorpej if (sc->sc_txpending == 0)
672 1.1 thorpej ifp->if_timer = 0;
673 1.1 thorpej
674 1.1 thorpej /* Update the consumer index. */
675 1.1 thorpej sf_funcreg_write(sc, SF_CompletionQueueConsumerIndex,
676 1.1 thorpej (cqci & ~CQCI_TxCompletionConsumerIndex(0x7ff)) |
677 1.1 thorpej CQCI_TxCompletionConsumerIndex(consumer));
678 1.1 thorpej
679 1.1 thorpej /* Double check for new completions. */
680 1.1 thorpej goto try_again;
681 1.1 thorpej }
682 1.1 thorpej
683 1.1 thorpej /*
684 1.1 thorpej * sf_rxintr:
685 1.1 thorpej *
686 1.1 thorpej * Helper -- handle receive interrupts.
687 1.1 thorpej */
688 1.11 thorpej static void
689 1.1 thorpej sf_rxintr(struct sf_softc *sc)
690 1.1 thorpej {
691 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
692 1.1 thorpej struct sf_descsoft *ds;
693 1.1 thorpej struct sf_rcd_full *rcd;
694 1.1 thorpej struct mbuf *m;
695 1.1 thorpej uint32_t cqci, word0;
696 1.1 thorpej int consumer, producer, bufproducer, rxidx, len;
697 1.1 thorpej
698 1.1 thorpej try_again:
699 1.1 thorpej cqci = sf_funcreg_read(sc, SF_CompletionQueueConsumerIndex);
700 1.1 thorpej
701 1.1 thorpej consumer = CQCI_RxCompletionQ1ConsumerIndex_get(cqci);
702 1.1 thorpej producer = CQPI_RxCompletionQ1ProducerIndex_get(
703 1.1 thorpej sf_funcreg_read(sc, SF_CompletionQueueProducerIndex));
704 1.1 thorpej bufproducer = RXQ1P_RxDescQ1Producer_get(
705 1.1 thorpej sf_funcreg_read(sc, SF_RxDescQueue1Ptrs));
706 1.1 thorpej
707 1.1 thorpej if (consumer == producer)
708 1.1 thorpej return;
709 1.1 thorpej
710 1.1 thorpej while (consumer != producer) {
711 1.1 thorpej rcd = &sc->sc_rxcomp[consumer];
712 1.1 thorpej SF_CDRXCSYNC(sc, consumer,
713 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
714 1.1 thorpej SF_CDRXCSYNC(sc, consumer,
715 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
716 1.1 thorpej
717 1.1 thorpej word0 = le32toh(rcd->rcd_word0);
718 1.1 thorpej rxidx = RCD_W0_EndIndex(word0);
719 1.1 thorpej
720 1.1 thorpej ds = &sc->sc_rxsoft[rxidx];
721 1.1 thorpej
722 1.1 thorpej consumer = SF_NEXTRCD(consumer);
723 1.1 thorpej bufproducer = SF_NEXTRX(bufproducer);
724 1.1 thorpej
725 1.1 thorpej if ((word0 & RCD_W0_OK) == 0) {
726 1.1 thorpej SF_INIT_RXDESC(sc, rxidx);
727 1.1 thorpej continue;
728 1.1 thorpej }
729 1.1 thorpej
730 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
731 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
732 1.1 thorpej
733 1.1 thorpej /*
734 1.1 thorpej * No errors; receive the packet. Note that we have
735 1.1 thorpej * configured the Starfire to NOT transfer the CRC
736 1.1 thorpej * with the packet.
737 1.1 thorpej */
738 1.1 thorpej len = RCD_W0_Length(word0);
739 1.1 thorpej
740 1.1 thorpej #ifdef __NO_STRICT_ALIGNMENT
741 1.1 thorpej /*
742 1.1 thorpej * Allocate a new mbuf cluster. If that fails, we are
743 1.1 thorpej * out of memory, and must drop the packet and recycle
744 1.1 thorpej * the buffer that's already attached to this descriptor.
745 1.1 thorpej */
746 1.1 thorpej m = ds->ds_mbuf;
747 1.1 thorpej if (sf_add_rxbuf(sc, rxidx) != 0) {
748 1.1 thorpej ifp->if_ierrors++;
749 1.1 thorpej SF_INIT_RXDESC(sc, rxidx);
750 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
751 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
752 1.1 thorpej continue;
753 1.1 thorpej }
754 1.1 thorpej #else
755 1.1 thorpej /*
756 1.1 thorpej * The Starfire's receive buffer must be 4-byte aligned.
757 1.1 thorpej * But this means that the data after the Ethernet header
758 1.1 thorpej * is misaligned. We must allocate a new buffer and
759 1.1 thorpej * copy the data, shifted forward 2 bytes.
760 1.1 thorpej */
761 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
762 1.1 thorpej if (m == NULL) {
763 1.1 thorpej dropit:
764 1.1 thorpej ifp->if_ierrors++;
765 1.1 thorpej SF_INIT_RXDESC(sc, rxidx);
766 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
767 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
768 1.1 thorpej continue;
769 1.1 thorpej }
770 1.1 thorpej if (len > (MHLEN - 2)) {
771 1.1 thorpej MCLGET(m, M_DONTWAIT);
772 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
773 1.1 thorpej m_freem(m);
774 1.1 thorpej goto dropit;
775 1.1 thorpej }
776 1.1 thorpej }
777 1.1 thorpej m->m_data += 2;
778 1.1 thorpej
779 1.1 thorpej /*
780 1.1 thorpej * Note that we use cluster for incoming frames, so the
781 1.1 thorpej * buffer is virtually contiguous.
782 1.1 thorpej */
783 1.16 christos memcpy(mtod(m, void *), mtod(ds->ds_mbuf, void *), len);
784 1.1 thorpej
785 1.1 thorpej /* Allow the receive descriptor to continue using its mbuf. */
786 1.1 thorpej SF_INIT_RXDESC(sc, rxidx);
787 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
788 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
789 1.1 thorpej #endif /* __NO_STRICT_ALIGNMENT */
790 1.1 thorpej
791 1.32 ozaki m_set_rcvif(m, ifp);
792 1.1 thorpej m->m_pkthdr.len = m->m_len = len;
793 1.1 thorpej
794 1.1 thorpej /* Pass it on. */
795 1.31 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
796 1.1 thorpej }
797 1.1 thorpej
798 1.1 thorpej /* Update the chip's pointers. */
799 1.1 thorpej sf_funcreg_write(sc, SF_CompletionQueueConsumerIndex,
800 1.1 thorpej (cqci & ~CQCI_RxCompletionQ1ConsumerIndex(0x7ff)) |
801 1.1 thorpej CQCI_RxCompletionQ1ConsumerIndex(consumer));
802 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue1Ptrs,
803 1.1 thorpej RXQ1P_RxDescQ1Producer(bufproducer));
804 1.1 thorpej
805 1.1 thorpej /* Double-check for any new completions. */
806 1.1 thorpej goto try_again;
807 1.1 thorpej }
808 1.1 thorpej
809 1.1 thorpej /*
810 1.1 thorpej * sf_tick:
811 1.1 thorpej *
812 1.1 thorpej * One second timer, used to tick the MII and update stats.
813 1.1 thorpej */
814 1.11 thorpej static void
815 1.1 thorpej sf_tick(void *arg)
816 1.1 thorpej {
817 1.1 thorpej struct sf_softc *sc = arg;
818 1.1 thorpej int s;
819 1.1 thorpej
820 1.1 thorpej s = splnet();
821 1.1 thorpej mii_tick(&sc->sc_mii);
822 1.1 thorpej sf_stats_update(sc);
823 1.1 thorpej splx(s);
824 1.1 thorpej
825 1.1 thorpej callout_reset(&sc->sc_tick_callout, hz, sf_tick, sc);
826 1.1 thorpej }
827 1.1 thorpej
828 1.1 thorpej /*
829 1.1 thorpej * sf_stats_update:
830 1.1 thorpej *
831 1.1 thorpej * Read the statitistics counters.
832 1.1 thorpej */
833 1.11 thorpej static void
834 1.1 thorpej sf_stats_update(struct sf_softc *sc)
835 1.1 thorpej {
836 1.1 thorpej struct sf_stats stats;
837 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
838 1.1 thorpej uint32_t *p;
839 1.8 thorpej u_int i;
840 1.1 thorpej
841 1.1 thorpej p = &stats.TransmitOKFrames;
842 1.1 thorpej for (i = 0; i < (sizeof(stats) / sizeof(uint32_t)); i++) {
843 1.1 thorpej *p++ = sf_genreg_read(sc,
844 1.1 thorpej SF_STATS_BASE + (i * sizeof(uint32_t)));
845 1.1 thorpej sf_genreg_write(sc, SF_STATS_BASE + (i * sizeof(uint32_t)), 0);
846 1.1 thorpej }
847 1.1 thorpej
848 1.1 thorpej ifp->if_opackets += stats.TransmitOKFrames;
849 1.1 thorpej
850 1.1 thorpej ifp->if_collisions += stats.SingleCollisionFrames +
851 1.1 thorpej stats.MultipleCollisionFrames;
852 1.1 thorpej
853 1.1 thorpej ifp->if_oerrors += stats.TransmitAbortDueToExcessiveCollisions +
854 1.1 thorpej stats.TransmitAbortDueToExcessingDeferral +
855 1.1 thorpej stats.FramesLostDueToInternalTransmitErrors;
856 1.1 thorpej
857 1.1 thorpej ifp->if_ipackets += stats.ReceiveOKFrames;
858 1.1 thorpej
859 1.1 thorpej ifp->if_ierrors += stats.ReceiveCRCErrors + stats.AlignmentErrors +
860 1.1 thorpej stats.ReceiveFramesTooLong + stats.ReceiveFramesTooShort +
861 1.1 thorpej stats.ReceiveFramesJabbersError +
862 1.1 thorpej stats.FramesLostDueToInternalReceiveErrors;
863 1.1 thorpej }
864 1.1 thorpej
865 1.1 thorpej /*
866 1.1 thorpej * sf_reset:
867 1.1 thorpej *
868 1.1 thorpej * Perform a soft reset on the Starfire.
869 1.1 thorpej */
870 1.11 thorpej static void
871 1.1 thorpej sf_reset(struct sf_softc *sc)
872 1.1 thorpej {
873 1.1 thorpej int i;
874 1.1 thorpej
875 1.1 thorpej sf_funcreg_write(sc, SF_GeneralEthernetCtrl, 0);
876 1.1 thorpej
877 1.1 thorpej sf_macreset(sc);
878 1.1 thorpej
879 1.1 thorpej sf_funcreg_write(sc, SF_PciDeviceConfig, PDC_SoftReset);
880 1.1 thorpej for (i = 0; i < 1000; i++) {
881 1.1 thorpej delay(10);
882 1.1 thorpej if ((sf_funcreg_read(sc, SF_PciDeviceConfig) &
883 1.1 thorpej PDC_SoftReset) == 0)
884 1.1 thorpej break;
885 1.1 thorpej }
886 1.1 thorpej
887 1.1 thorpej if (i == 1000) {
888 1.30 chs aprint_error_dev(sc->sc_dev, "reset failed to complete\n");
889 1.1 thorpej sf_funcreg_write(sc, SF_PciDeviceConfig, 0);
890 1.1 thorpej }
891 1.1 thorpej
892 1.1 thorpej delay(1000);
893 1.1 thorpej }
894 1.1 thorpej
895 1.1 thorpej /*
896 1.1 thorpej * sf_macreset:
897 1.1 thorpej *
898 1.1 thorpej * Reset the MAC portion of the Starfire.
899 1.1 thorpej */
900 1.11 thorpej static void
901 1.1 thorpej sf_macreset(struct sf_softc *sc)
902 1.1 thorpej {
903 1.1 thorpej
904 1.1 thorpej sf_genreg_write(sc, SF_MacConfig1, sc->sc_MacConfig1 | MC1_SoftRst);
905 1.1 thorpej delay(1000);
906 1.1 thorpej sf_genreg_write(sc, SF_MacConfig1, sc->sc_MacConfig1);
907 1.1 thorpej }
908 1.1 thorpej
909 1.1 thorpej /*
910 1.1 thorpej * sf_init: [ifnet interface function]
911 1.1 thorpej *
912 1.1 thorpej * Initialize the interface. Must be called at splnet().
913 1.1 thorpej */
914 1.11 thorpej static int
915 1.1 thorpej sf_init(struct ifnet *ifp)
916 1.1 thorpej {
917 1.1 thorpej struct sf_softc *sc = ifp->if_softc;
918 1.1 thorpej struct sf_descsoft *ds;
919 1.8 thorpej int error = 0;
920 1.8 thorpej u_int i;
921 1.1 thorpej
922 1.1 thorpej /*
923 1.1 thorpej * Cancel any pending I/O.
924 1.1 thorpej */
925 1.1 thorpej sf_stop(ifp, 0);
926 1.1 thorpej
927 1.1 thorpej /*
928 1.1 thorpej * Reset the Starfire to a known state.
929 1.1 thorpej */
930 1.1 thorpej sf_reset(sc);
931 1.1 thorpej
932 1.1 thorpej /* Clear the stat counters. */
933 1.1 thorpej for (i = 0; i < sizeof(struct sf_stats); i += sizeof(uint32_t))
934 1.1 thorpej sf_genreg_write(sc, SF_STATS_BASE + i, 0);
935 1.1 thorpej
936 1.1 thorpej /*
937 1.1 thorpej * Initialize the transmit descriptor ring.
938 1.1 thorpej */
939 1.1 thorpej memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
940 1.1 thorpej sf_funcreg_write(sc, SF_TxDescQueueHighAddr, 0);
941 1.1 thorpej sf_funcreg_write(sc, SF_HiPrTxDescQueueBaseAddr, SF_CDTXDADDR(sc, 0));
942 1.1 thorpej sf_funcreg_write(sc, SF_LoPrTxDescQueueBaseAddr, 0);
943 1.1 thorpej
944 1.1 thorpej /*
945 1.1 thorpej * Initialize the transmit completion ring.
946 1.1 thorpej */
947 1.1 thorpej for (i = 0; i < SF_NTCD; i++) {
948 1.1 thorpej sc->sc_txcomp[i].tcd_word0 = TCD_DMA_ID;
949 1.1 thorpej SF_CDTXCSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
950 1.1 thorpej }
951 1.1 thorpej sf_funcreg_write(sc, SF_CompletionQueueHighAddr, 0);
952 1.1 thorpej sf_funcreg_write(sc, SF_TxCompletionQueueCtrl, SF_CDTXCADDR(sc, 0));
953 1.1 thorpej
954 1.1 thorpej /*
955 1.1 thorpej * Initialize the receive descriptor ring.
956 1.1 thorpej */
957 1.1 thorpej for (i = 0; i < SF_NRXDESC; i++) {
958 1.1 thorpej ds = &sc->sc_rxsoft[i];
959 1.1 thorpej if (ds->ds_mbuf == NULL) {
960 1.1 thorpej if ((error = sf_add_rxbuf(sc, i)) != 0) {
961 1.33 msaitoh aprint_error_dev(sc->sc_dev,
962 1.33 msaitoh "unable to allocate or map rx buffer %d, "
963 1.33 msaitoh "error = %d\n", i, error);
964 1.1 thorpej /*
965 1.1 thorpej * XXX Should attempt to run with fewer receive
966 1.1 thorpej * XXX buffers instead of just failing.
967 1.1 thorpej */
968 1.1 thorpej sf_rxdrain(sc);
969 1.1 thorpej goto out;
970 1.1 thorpej }
971 1.4 thorpej } else
972 1.4 thorpej SF_INIT_RXDESC(sc, i);
973 1.1 thorpej }
974 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueueHighAddress, 0);
975 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue1LowAddress, SF_CDRXDADDR(sc, 0));
976 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue2LowAddress, 0);
977 1.1 thorpej
978 1.1 thorpej /*
979 1.1 thorpej * Initialize the receive completion ring.
980 1.1 thorpej */
981 1.1 thorpej for (i = 0; i < SF_NRCD; i++) {
982 1.1 thorpej sc->sc_rxcomp[i].rcd_word0 = RCD_W0_ID;
983 1.1 thorpej sc->sc_rxcomp[i].rcd_word1 = 0;
984 1.1 thorpej sc->sc_rxcomp[i].rcd_word2 = 0;
985 1.1 thorpej sc->sc_rxcomp[i].rcd_timestamp = 0;
986 1.1 thorpej SF_CDRXCSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
987 1.1 thorpej }
988 1.1 thorpej sf_funcreg_write(sc, SF_RxCompletionQueue1Ctrl, SF_CDRXCADDR(sc, 0) |
989 1.1 thorpej RCQ1C_RxCompletionQ1Type(3));
990 1.1 thorpej sf_funcreg_write(sc, SF_RxCompletionQueue2Ctrl, 0);
991 1.1 thorpej
992 1.1 thorpej /*
993 1.1 thorpej * Initialize the Tx CSR.
994 1.1 thorpej */
995 1.1 thorpej sc->sc_TransmitFrameCSR = 0;
996 1.1 thorpej sf_funcreg_write(sc, SF_TransmitFrameCSR,
997 1.1 thorpej sc->sc_TransmitFrameCSR |
998 1.1 thorpej TFCSR_TransmitThreshold(sc->sc_txthresh));
999 1.1 thorpej
1000 1.1 thorpej /*
1001 1.1 thorpej * Initialize the Tx descriptor control register.
1002 1.1 thorpej */
1003 1.1 thorpej sc->sc_TxDescQueueCtrl = TDQC_SkipLength(0) |
1004 1.1 thorpej TDQC_TxDmaBurstSize(4) | /* default */
1005 1.6 thorpej TDQC_MinFrameSpacing(3) | /* 128 bytes */
1006 1.1 thorpej TDQC_TxDescType(0);
1007 1.1 thorpej sf_funcreg_write(sc, SF_TxDescQueueCtrl,
1008 1.1 thorpej sc->sc_TxDescQueueCtrl |
1009 1.1 thorpej TDQC_TxHighPriorityFifoThreshold(sc->sc_txthresh));
1010 1.1 thorpej
1011 1.1 thorpej /*
1012 1.1 thorpej * Initialize the Rx descriptor control registers.
1013 1.1 thorpej */
1014 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue1Ctrl,
1015 1.1 thorpej RDQ1C_RxQ1BufferLength(MCLBYTES) |
1016 1.1 thorpej RDQ1C_RxDescSpacing(0));
1017 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue2Ctrl, 0);
1018 1.1 thorpej
1019 1.1 thorpej /*
1020 1.1 thorpej * Initialize the Tx descriptor producer indices.
1021 1.1 thorpej */
1022 1.1 thorpej sf_funcreg_write(sc, SF_TxDescQueueProducerIndex,
1023 1.1 thorpej TDQPI_HiPrTxProducerIndex(0) |
1024 1.1 thorpej TDQPI_LoPrTxProducerIndex(0));
1025 1.1 thorpej
1026 1.1 thorpej /*
1027 1.1 thorpej * Initialize the Rx descriptor producer indices.
1028 1.1 thorpej */
1029 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue1Ptrs,
1030 1.1 thorpej RXQ1P_RxDescQ1Producer(SF_NRXDESC - 1));
1031 1.1 thorpej sf_funcreg_write(sc, SF_RxDescQueue2Ptrs,
1032 1.1 thorpej RXQ2P_RxDescQ2Producer(0));
1033 1.1 thorpej
1034 1.1 thorpej /*
1035 1.1 thorpej * Initialize the Tx and Rx completion queue consumer indices.
1036 1.1 thorpej */
1037 1.1 thorpej sf_funcreg_write(sc, SF_CompletionQueueConsumerIndex,
1038 1.1 thorpej CQCI_TxCompletionConsumerIndex(0) |
1039 1.1 thorpej CQCI_RxCompletionQ1ConsumerIndex(0));
1040 1.1 thorpej sf_funcreg_write(sc, SF_RxHiPrCompletionPtrs, 0);
1041 1.1 thorpej
1042 1.1 thorpej /*
1043 1.1 thorpej * Initialize the Rx DMA control register.
1044 1.1 thorpej */
1045 1.1 thorpej sf_funcreg_write(sc, SF_RxDmaCtrl,
1046 1.1 thorpej RDC_RxHighPriorityThreshold(6) | /* default */
1047 1.1 thorpej RDC_RxBurstSize(4)); /* default */
1048 1.1 thorpej
1049 1.1 thorpej /*
1050 1.1 thorpej * Set the receive filter.
1051 1.1 thorpej */
1052 1.1 thorpej sc->sc_RxAddressFilteringCtl = 0;
1053 1.1 thorpej sf_set_filter(sc);
1054 1.1 thorpej
1055 1.1 thorpej /*
1056 1.1 thorpej * Set MacConfig1. When we set the media, MacConfig1 will
1057 1.1 thorpej * actually be written and the MAC part reset.
1058 1.1 thorpej */
1059 1.1 thorpej sc->sc_MacConfig1 = MC1_PadEn;
1060 1.1 thorpej
1061 1.1 thorpej /*
1062 1.1 thorpej * Set the media.
1063 1.1 thorpej */
1064 1.20 dyoung if ((error = ether_mediachange(ifp)) != 0)
1065 1.20 dyoung goto out;
1066 1.1 thorpej
1067 1.1 thorpej /*
1068 1.1 thorpej * Initialize the interrupt register.
1069 1.1 thorpej */
1070 1.1 thorpej sc->sc_InterruptEn = IS_PCIPadInt | IS_RxQ1DoneInt |
1071 1.1 thorpej IS_TxQueueDoneInt | IS_TxDmaDoneInt | IS_DmaErrInt |
1072 1.1 thorpej IS_StatisticWrapInt;
1073 1.1 thorpej sf_funcreg_write(sc, SF_InterruptEn, sc->sc_InterruptEn);
1074 1.1 thorpej
1075 1.1 thorpej sf_funcreg_write(sc, SF_PciDeviceConfig, PDC_IntEnable |
1076 1.1 thorpej PDC_PCIMstDmaEn | (1 << PDC_FifoThreshold_SHIFT));
1077 1.1 thorpej
1078 1.1 thorpej /*
1079 1.1 thorpej * Start the transmit and receive processes.
1080 1.1 thorpej */
1081 1.1 thorpej sf_funcreg_write(sc, SF_GeneralEthernetCtrl,
1082 1.1 thorpej GEC_TxDmaEn|GEC_RxDmaEn|GEC_TransmitEn|GEC_ReceiveEn);
1083 1.1 thorpej
1084 1.1 thorpej /* Start the on second clock. */
1085 1.1 thorpej callout_reset(&sc->sc_tick_callout, hz, sf_tick, sc);
1086 1.1 thorpej
1087 1.1 thorpej /*
1088 1.1 thorpej * Note that the interface is now running.
1089 1.1 thorpej */
1090 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1091 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1092 1.1 thorpej
1093 1.1 thorpej out:
1094 1.1 thorpej if (error) {
1095 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1096 1.1 thorpej ifp->if_timer = 0;
1097 1.30 chs printf("%s: interface not running\n", device_xname(sc->sc_dev));
1098 1.1 thorpej }
1099 1.1 thorpej return (error);
1100 1.1 thorpej }
1101 1.1 thorpej
1102 1.1 thorpej /*
1103 1.1 thorpej * sf_rxdrain:
1104 1.1 thorpej *
1105 1.1 thorpej * Drain the receive queue.
1106 1.1 thorpej */
1107 1.11 thorpej static void
1108 1.1 thorpej sf_rxdrain(struct sf_softc *sc)
1109 1.1 thorpej {
1110 1.1 thorpej struct sf_descsoft *ds;
1111 1.1 thorpej int i;
1112 1.1 thorpej
1113 1.1 thorpej for (i = 0; i < SF_NRXDESC; i++) {
1114 1.1 thorpej ds = &sc->sc_rxsoft[i];
1115 1.1 thorpej if (ds->ds_mbuf != NULL) {
1116 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1117 1.1 thorpej m_freem(ds->ds_mbuf);
1118 1.1 thorpej ds->ds_mbuf = NULL;
1119 1.1 thorpej }
1120 1.1 thorpej }
1121 1.1 thorpej }
1122 1.1 thorpej
1123 1.1 thorpej /*
1124 1.1 thorpej * sf_stop: [ifnet interface function]
1125 1.1 thorpej *
1126 1.1 thorpej * Stop transmission on the interface.
1127 1.1 thorpej */
1128 1.11 thorpej static void
1129 1.1 thorpej sf_stop(struct ifnet *ifp, int disable)
1130 1.1 thorpej {
1131 1.1 thorpej struct sf_softc *sc = ifp->if_softc;
1132 1.1 thorpej struct sf_descsoft *ds;
1133 1.1 thorpej int i;
1134 1.1 thorpej
1135 1.1 thorpej /* Stop the one second clock. */
1136 1.1 thorpej callout_stop(&sc->sc_tick_callout);
1137 1.1 thorpej
1138 1.1 thorpej /* Down the MII. */
1139 1.1 thorpej mii_down(&sc->sc_mii);
1140 1.1 thorpej
1141 1.1 thorpej /* Disable interrupts. */
1142 1.1 thorpej sf_funcreg_write(sc, SF_InterruptEn, 0);
1143 1.1 thorpej
1144 1.1 thorpej /* Stop the transmit and receive processes. */
1145 1.1 thorpej sf_funcreg_write(sc, SF_GeneralEthernetCtrl, 0);
1146 1.1 thorpej
1147 1.1 thorpej /*
1148 1.1 thorpej * Release any queued transmit buffers.
1149 1.1 thorpej */
1150 1.1 thorpej for (i = 0; i < SF_NTXDESC; i++) {
1151 1.1 thorpej ds = &sc->sc_txsoft[i];
1152 1.1 thorpej if (ds->ds_mbuf != NULL) {
1153 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1154 1.1 thorpej m_freem(ds->ds_mbuf);
1155 1.1 thorpej ds->ds_mbuf = NULL;
1156 1.1 thorpej }
1157 1.1 thorpej }
1158 1.1 thorpej
1159 1.1 thorpej /*
1160 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1161 1.1 thorpej */
1162 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1163 1.1 thorpej ifp->if_timer = 0;
1164 1.21 dyoung
1165 1.21 dyoung if (disable)
1166 1.21 dyoung sf_rxdrain(sc);
1167 1.1 thorpej }
1168 1.1 thorpej
1169 1.1 thorpej /*
1170 1.1 thorpej * sf_read_eeprom:
1171 1.1 thorpej *
1172 1.1 thorpej * Read from the Starfire EEPROM.
1173 1.1 thorpej */
1174 1.11 thorpej static uint8_t
1175 1.1 thorpej sf_read_eeprom(struct sf_softc *sc, int offset)
1176 1.1 thorpej {
1177 1.1 thorpej uint32_t reg;
1178 1.1 thorpej
1179 1.1 thorpej reg = sf_genreg_read(sc, SF_EEPROM_BASE + (offset & ~3));
1180 1.1 thorpej
1181 1.1 thorpej return ((reg >> (8 * (offset & 3))) & 0xff);
1182 1.1 thorpej }
1183 1.1 thorpej
1184 1.1 thorpej /*
1185 1.1 thorpej * sf_add_rxbuf:
1186 1.1 thorpej *
1187 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1188 1.1 thorpej */
1189 1.11 thorpej static int
1190 1.1 thorpej sf_add_rxbuf(struct sf_softc *sc, int idx)
1191 1.1 thorpej {
1192 1.1 thorpej struct sf_descsoft *ds = &sc->sc_rxsoft[idx];
1193 1.1 thorpej struct mbuf *m;
1194 1.1 thorpej int error;
1195 1.1 thorpej
1196 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1197 1.1 thorpej if (m == NULL)
1198 1.1 thorpej return (ENOBUFS);
1199 1.1 thorpej
1200 1.1 thorpej MCLGET(m, M_DONTWAIT);
1201 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1202 1.1 thorpej m_freem(m);
1203 1.1 thorpej return (ENOBUFS);
1204 1.1 thorpej }
1205 1.1 thorpej
1206 1.1 thorpej if (ds->ds_mbuf != NULL)
1207 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1208 1.1 thorpej
1209 1.1 thorpej ds->ds_mbuf = m;
1210 1.1 thorpej
1211 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1212 1.3 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1213 1.3 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
1214 1.1 thorpej if (error) {
1215 1.33 msaitoh aprint_error_dev(sc->sc_dev,
1216 1.33 msaitoh "can't load rx DMA map %d, error = %d\n", idx, error);
1217 1.1 thorpej panic("sf_add_rxbuf"); /* XXX */
1218 1.1 thorpej }
1219 1.1 thorpej
1220 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1221 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1222 1.1 thorpej
1223 1.1 thorpej SF_INIT_RXDESC(sc, idx);
1224 1.1 thorpej
1225 1.1 thorpej return (0);
1226 1.1 thorpej }
1227 1.1 thorpej
1228 1.1 thorpej static void
1229 1.18 dyoung sf_set_filter_perfect(struct sf_softc *sc, int slot, const uint8_t *enaddr)
1230 1.1 thorpej {
1231 1.1 thorpej uint32_t reg0, reg1, reg2;
1232 1.1 thorpej
1233 1.1 thorpej reg0 = enaddr[5] | (enaddr[4] << 8);
1234 1.1 thorpej reg1 = enaddr[3] | (enaddr[2] << 8);
1235 1.1 thorpej reg2 = enaddr[1] | (enaddr[0] << 8);
1236 1.1 thorpej
1237 1.1 thorpej sf_genreg_write(sc, SF_PERFECT_BASE + (slot * 0x10) + 0, reg0);
1238 1.1 thorpej sf_genreg_write(sc, SF_PERFECT_BASE + (slot * 0x10) + 4, reg1);
1239 1.1 thorpej sf_genreg_write(sc, SF_PERFECT_BASE + (slot * 0x10) + 8, reg2);
1240 1.1 thorpej }
1241 1.1 thorpej
1242 1.1 thorpej static void
1243 1.1 thorpej sf_set_filter_hash(struct sf_softc *sc, uint8_t *enaddr)
1244 1.1 thorpej {
1245 1.1 thorpej uint32_t hash, slot, reg;
1246 1.1 thorpej
1247 1.1 thorpej hash = ether_crc32_be(enaddr, ETHER_ADDR_LEN) >> 23;
1248 1.1 thorpej slot = hash >> 4;
1249 1.1 thorpej
1250 1.1 thorpej reg = sf_genreg_read(sc, SF_HASH_BASE + (slot * 0x10));
1251 1.1 thorpej reg |= 1 << (hash & 0xf);
1252 1.1 thorpej sf_genreg_write(sc, SF_HASH_BASE + (slot * 0x10), reg);
1253 1.1 thorpej }
1254 1.1 thorpej
1255 1.1 thorpej /*
1256 1.1 thorpej * sf_set_filter:
1257 1.1 thorpej *
1258 1.1 thorpej * Set the Starfire receive filter.
1259 1.1 thorpej */
1260 1.11 thorpej static void
1261 1.1 thorpej sf_set_filter(struct sf_softc *sc)
1262 1.1 thorpej {
1263 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1264 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1265 1.1 thorpej struct ether_multi *enm;
1266 1.1 thorpej struct ether_multistep step;
1267 1.1 thorpej int i;
1268 1.1 thorpej
1269 1.1 thorpej /* Start by clearing the perfect and hash tables. */
1270 1.1 thorpej for (i = 0; i < SF_PERFECT_SIZE; i += sizeof(uint32_t))
1271 1.1 thorpej sf_genreg_write(sc, SF_PERFECT_BASE + i, 0);
1272 1.1 thorpej
1273 1.1 thorpej for (i = 0; i < SF_HASH_SIZE; i += sizeof(uint32_t))
1274 1.1 thorpej sf_genreg_write(sc, SF_HASH_BASE + i, 0);
1275 1.1 thorpej
1276 1.1 thorpej /*
1277 1.1 thorpej * Clear the perfect and hash mode bits.
1278 1.1 thorpej */
1279 1.1 thorpej sc->sc_RxAddressFilteringCtl &=
1280 1.1 thorpej ~(RAFC_PerfectFilteringMode(3) | RAFC_HashFilteringMode(3));
1281 1.1 thorpej
1282 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
1283 1.1 thorpej sc->sc_RxAddressFilteringCtl |= RAFC_PassBroadcast;
1284 1.1 thorpej else
1285 1.1 thorpej sc->sc_RxAddressFilteringCtl &= ~RAFC_PassBroadcast;
1286 1.1 thorpej
1287 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
1288 1.1 thorpej sc->sc_RxAddressFilteringCtl |= RAFC_PromiscuousMode;
1289 1.1 thorpej goto allmulti;
1290 1.1 thorpej } else
1291 1.1 thorpej sc->sc_RxAddressFilteringCtl &= ~RAFC_PromiscuousMode;
1292 1.1 thorpej
1293 1.1 thorpej /*
1294 1.1 thorpej * Set normal perfect filtering mode.
1295 1.1 thorpej */
1296 1.1 thorpej sc->sc_RxAddressFilteringCtl |= RAFC_PerfectFilteringMode(1);
1297 1.1 thorpej
1298 1.1 thorpej /*
1299 1.1 thorpej * First, write the station address to the perfect filter
1300 1.1 thorpej * table.
1301 1.1 thorpej */
1302 1.18 dyoung sf_set_filter_perfect(sc, 0, CLLADDR(ifp->if_sadl));
1303 1.1 thorpej
1304 1.1 thorpej /*
1305 1.1 thorpej * Now set the hash bits for each multicast address in our
1306 1.1 thorpej * list.
1307 1.1 thorpej */
1308 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1309 1.1 thorpej if (enm == NULL)
1310 1.1 thorpej goto done;
1311 1.1 thorpej while (enm != NULL) {
1312 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1313 1.1 thorpej /*
1314 1.1 thorpej * We must listen to a range of multicast addresses.
1315 1.1 thorpej * For now, just accept all multicasts, rather than
1316 1.1 thorpej * trying to set only those filter bits needed to match
1317 1.1 thorpej * the range. (At this time, the only use of address
1318 1.1 thorpej * ranges is for IP multicast routing, for which the
1319 1.1 thorpej * range is big enough to require all bits set.)
1320 1.1 thorpej */
1321 1.1 thorpej goto allmulti;
1322 1.1 thorpej }
1323 1.1 thorpej sf_set_filter_hash(sc, enm->enm_addrlo);
1324 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1325 1.1 thorpej }
1326 1.13 perry
1327 1.1 thorpej /*
1328 1.1 thorpej * Set "hash only multicast dest, match regardless of VLAN ID".
1329 1.1 thorpej */
1330 1.1 thorpej sc->sc_RxAddressFilteringCtl |= RAFC_HashFilteringMode(2);
1331 1.1 thorpej goto done;
1332 1.1 thorpej
1333 1.1 thorpej allmulti:
1334 1.1 thorpej /*
1335 1.1 thorpej * XXX RAFC_PassMulticast is sub-optimal if using VLAN mode.
1336 1.1 thorpej */
1337 1.1 thorpej sc->sc_RxAddressFilteringCtl |= RAFC_PassMulticast;
1338 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1339 1.1 thorpej
1340 1.1 thorpej done:
1341 1.1 thorpej sf_funcreg_write(sc, SF_RxAddressFilteringCtl,
1342 1.1 thorpej sc->sc_RxAddressFilteringCtl);
1343 1.1 thorpej }
1344 1.1 thorpej
1345 1.1 thorpej /*
1346 1.1 thorpej * sf_mii_read: [mii interface function]
1347 1.1 thorpej *
1348 1.1 thorpej * Read from the MII.
1349 1.1 thorpej */
1350 1.11 thorpej static int
1351 1.24 cegger sf_mii_read(device_t self, int phy, int reg)
1352 1.1 thorpej {
1353 1.29 matt struct sf_softc *sc = device_private(self);
1354 1.1 thorpej uint32_t v;
1355 1.1 thorpej int i;
1356 1.1 thorpej
1357 1.1 thorpej for (i = 0; i < 1000; i++) {
1358 1.1 thorpej v = sf_genreg_read(sc, SF_MII_PHY_REG(phy, reg));
1359 1.1 thorpej if (v & MiiDataValid)
1360 1.1 thorpej break;
1361 1.1 thorpej delay(1);
1362 1.1 thorpej }
1363 1.1 thorpej
1364 1.1 thorpej if ((v & MiiDataValid) == 0)
1365 1.1 thorpej return (0);
1366 1.1 thorpej
1367 1.1 thorpej if (MiiRegDataPort(v) == 0xffff)
1368 1.1 thorpej return (0);
1369 1.1 thorpej
1370 1.1 thorpej return (MiiRegDataPort(v));
1371 1.1 thorpej }
1372 1.1 thorpej
1373 1.1 thorpej /*
1374 1.1 thorpej * sf_mii_write: [mii interface function]
1375 1.1 thorpej *
1376 1.1 thorpej * Write to the MII.
1377 1.1 thorpej */
1378 1.11 thorpej static void
1379 1.24 cegger sf_mii_write(device_t self, int phy, int reg, int val)
1380 1.1 thorpej {
1381 1.29 matt struct sf_softc *sc = device_private(self);
1382 1.1 thorpej int i;
1383 1.1 thorpej
1384 1.1 thorpej sf_genreg_write(sc, SF_MII_PHY_REG(phy, reg), val);
1385 1.1 thorpej
1386 1.1 thorpej for (i = 0; i < 1000; i++) {
1387 1.1 thorpej if ((sf_genreg_read(sc, SF_MII_PHY_REG(phy, reg)) &
1388 1.1 thorpej MiiBusy) == 0)
1389 1.1 thorpej return;
1390 1.1 thorpej delay(1);
1391 1.1 thorpej }
1392 1.1 thorpej
1393 1.30 chs printf("%s: MII write timed out\n", device_xname(sc->sc_dev));
1394 1.1 thorpej }
1395 1.1 thorpej
1396 1.1 thorpej /*
1397 1.1 thorpej * sf_mii_statchg: [mii interface function]
1398 1.1 thorpej *
1399 1.1 thorpej * Callback from the PHY when the media changes.
1400 1.1 thorpej */
1401 1.11 thorpej static void
1402 1.29 matt sf_mii_statchg(struct ifnet *ifp)
1403 1.1 thorpej {
1404 1.29 matt struct sf_softc *sc = ifp->if_softc;
1405 1.1 thorpej uint32_t ipg;
1406 1.1 thorpej
1407 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
1408 1.1 thorpej sc->sc_MacConfig1 |= MC1_FullDuplex;
1409 1.1 thorpej ipg = 0x15;
1410 1.1 thorpej } else {
1411 1.1 thorpej sc->sc_MacConfig1 &= ~MC1_FullDuplex;
1412 1.1 thorpej ipg = 0x11;
1413 1.1 thorpej }
1414 1.1 thorpej
1415 1.1 thorpej sf_genreg_write(sc, SF_MacConfig1, sc->sc_MacConfig1);
1416 1.1 thorpej sf_macreset(sc);
1417 1.1 thorpej
1418 1.1 thorpej sf_genreg_write(sc, SF_BkToBkIPG, ipg);
1419 1.1 thorpej }
1420