Home | History | Annotate | Line # | Download | only in ic
aic7xxx.c revision 1.77
      1  1.77   thorpej /*	$NetBSD: aic7xxx.c,v 1.77 2001/07/07 16:13:46 thorpej Exp $	*/
      2   1.8   thorpej 
      3   1.1   mycroft /*
      4   1.1   mycroft  * Generic driver for the aic7xxx based adaptec SCSI controllers
      5   1.1   mycroft  * Product specific probe and attach routines can be found in:
      6  1.42      fvdl  * i386/eisa/ahc_eisa.c	27/284X and aic7770 motherboard controllers
      7  1.42      fvdl  * pci/ahc_pci.c	3985, 3980, 3940, 2940, aic7895, aic7890,
      8  1.42      fvdl  *			aic7880, aic7870, aic7860, and aic7850 controllers
      9   1.1   mycroft  *
     10  1.42      fvdl  * Copyright (c) 1994, 1995, 1996, 1997, 1998, 1999, 2000 Justin T. Gibbs.
     11   1.6   mycroft  * All rights reserved.
     12   1.1   mycroft  *
     13   1.6   mycroft  * Redistribution and use in source and binary forms, with or without
     14   1.6   mycroft  * modification, are permitted provided that the following conditions
     15   1.6   mycroft  * are met:
     16   1.6   mycroft  * 1. Redistributions of source code must retain the above copyright
     17  1.42      fvdl  *    notice, this list of conditions, and the following disclaimer,
     18  1.42      fvdl  *    without modification.
     19  1.42      fvdl  * 2. The name of the author may not be used to endorse or promote products
     20   1.6   mycroft  *    derived from this software without specific prior written permission.
     21   1.1   mycroft  *
     22  1.42      fvdl  * Alternatively, this software may be distributed under the terms of the
     23  1.42      fvdl  * the GNU Public License ("GPL").
     24  1.42      fvdl  *
     25   1.6   mycroft  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     26   1.6   mycroft  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27   1.6   mycroft  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28   1.6   mycroft  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     29   1.6   mycroft  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30   1.6   mycroft  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31   1.6   mycroft  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32   1.6   mycroft  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33   1.6   mycroft  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34   1.6   mycroft  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.6   mycroft  * SUCH DAMAGE.
     36   1.9  explorer  *
     37  1.45      fvdl  * $FreeBSD: src/sys/dev/aic7xxx/aic7xxx.c,v 1.42 2000/03/18 22:28:18 gibbs Exp $
     38   1.1   mycroft  */
     39   1.1   mycroft /*
     40  1.42      fvdl  * A few notes on features of the driver.
     41   1.6   mycroft  *
     42   1.6   mycroft  * SCB paging takes advantage of the fact that devices stay disconnected
     43   1.6   mycroft  * from the bus a relatively long time and that while they're disconnected,
     44  1.42      fvdl  * having the SCBs for these transactions down on the host adapter is of
     45  1.42      fvdl  * little use.  Instead of leaving this idle SCB down on the card we copy
     46  1.42      fvdl  * it back up into kernel memory and reuse the SCB slot on the card to
     47  1.42      fvdl  * schedule another transaction.  This can be a real payoff when doing random
     48  1.42      fvdl  * I/O to tagged queueing devices since there are more transactions active at
     49  1.42      fvdl  * once for the device to sort for optimal seek reduction. The algorithm goes
     50  1.42      fvdl  * like this...
     51   1.6   mycroft  *
     52  1.42      fvdl  * The sequencer maintains two lists of its hardware SCBs.  The first is the
     53  1.42      fvdl  * singly linked free list which tracks all SCBs that are not currently in
     54  1.42      fvdl  * use.  The second is the doubly linked disconnected list which holds the
     55  1.42      fvdl  * SCBs of transactions that are in the disconnected state sorted most
     56  1.42      fvdl  * recently disconnected first.  When the kernel queues a transaction to
     57  1.42      fvdl  * the card, a hardware SCB to "house" this transaction is retrieved from
     58  1.42      fvdl  * either of these two lists.  If the SCB came from the disconnected list,
     59  1.42      fvdl  * a check is made to see if any data transfer or SCB linking (more on linking
     60  1.42      fvdl  * in a bit) information has been changed since it was copied from the host
     61  1.42      fvdl  * and if so, DMAs the SCB back up before it can be used.  Once a hardware
     62  1.42      fvdl  * SCB has been obtained, the SCB is DMAed from the host.  Before any work
     63  1.42      fvdl  * can begin on this SCB, the sequencer must ensure that either the SCB is
     64  1.42      fvdl  * for a tagged transaction or the target is not already working on another
     65  1.42      fvdl  * non-tagged transaction.  If a conflict arises in the non-tagged case, the
     66  1.42      fvdl  * sequencer finds the SCB for the active transactions and sets the SCB_LINKED
     67  1.42      fvdl  * field in that SCB to this next SCB to execute.  To facilitate finding
     68  1.42      fvdl  * active non-tagged SCBs, the last four bytes of up to the first four hardware
     69  1.42      fvdl  * SCBs serve as a storage area for the currently active SCB ID for each
     70  1.42      fvdl  * target.
     71   1.6   mycroft  *
     72  1.42      fvdl  * When a device reconnects, a search is made of the hardware SCBs to find
     73  1.42      fvdl  * the SCB for this transaction.  If the search fails, a hardware SCB is
     74  1.42      fvdl  * pulled from either the free or disconnected SCB list and the proper
     75  1.42      fvdl  * SCB is DMAed from the host.  If the MK_MESSAGE control bit is set
     76  1.42      fvdl  * in the control byte of the SCB while it was disconnected, the sequencer
     77  1.42      fvdl  * will assert ATN and attempt to issue a message to the host.
     78   1.6   mycroft  *
     79  1.42      fvdl  * When a command completes, a check for non-zero status and residuals is
     80  1.42      fvdl  * made.  If either of these conditions exists, the SCB is DMAed back up to
     81  1.42      fvdl  * the host so that it can interpret this information.  Additionally, in the
     82  1.42      fvdl  * case of bad status, the sequencer generates a special interrupt and pauses
     83  1.59        pk  * itself.  This allows the host to setup a request sense command if it
     84  1.42      fvdl  * chooses for this target synchronously with the error so that sense
     85  1.42      fvdl  * information isn't lost.
     86   1.6   mycroft  *
     87   1.1   mycroft  */
     88   1.1   mycroft 
     89  1.42      fvdl #include "opt_ddb.h"
     90  1.59        pk #include "opt_ahc.h"
     91  1.42      fvdl 
     92   1.1   mycroft #include <sys/param.h>
     93  1.42      fvdl #include <sys/kernel.h>
     94   1.1   mycroft #include <sys/systm.h>
     95   1.1   mycroft #include <sys/device.h>
     96   1.1   mycroft #include <sys/malloc.h>
     97   1.1   mycroft #include <sys/buf.h>
     98   1.1   mycroft #include <sys/proc.h>
     99  1.52      fvdl #include <sys/scsiio.h>
    100   1.1   mycroft 
    101  1.42      fvdl #include <machine/bus.h>
    102  1.42      fvdl #include <machine/intr.h>
    103  1.42      fvdl 
    104  1.25    bouyer #include <dev/scsipi/scsi_all.h>
    105  1.25    bouyer #include <dev/scsipi/scsipi_all.h>
    106  1.25    bouyer #include <dev/scsipi/scsi_message.h>
    107  1.25    bouyer #include <dev/scsipi/scsipi_debug.h>
    108  1.25    bouyer #include <dev/scsipi/scsiconf.h>
    109   1.1   mycroft 
    110  1.58       mrg #include <uvm/uvm_extern.h>
    111   1.1   mycroft 
    112   1.6   mycroft #include <dev/ic/aic7xxxvar.h>
    113  1.42      fvdl #include <dev/microcode/aic7xxx/sequencer.h>
    114  1.42      fvdl #include <dev/microcode/aic7xxx/aic7xxx_reg.h>
    115  1.42      fvdl #include <dev/microcode/aic7xxx/aic7xxx_seq.h>
    116  1.42      fvdl 
    117  1.42      fvdl #define ALL_CHANNELS '\0'
    118  1.42      fvdl #define ALL_TARGETS_MASK 0xFFFF
    119  1.42      fvdl #define INITIATOR_WILDCARD	(~0)
    120   1.1   mycroft 
    121  1.70    bouyer #define	SIM_IS_SCSIBUS_B(ahc, periph)	\
    122  1.70    bouyer 	((periph)->periph_channel->chan_channel == 1)
    123  1.70    bouyer #define	SIM_CHANNEL(ahc, periph)	\
    124  1.70    bouyer 	(SIM_IS_SCSIBUS_B(ahc, periph) ? 'B' : 'A')
    125  1.70    bouyer #define	SIM_SCSI_ID(ahc, periph)	\
    126  1.70    bouyer 	(SIM_IS_SCSIBUS_B(ahc, periph) ? ahc->our_id_b : ahc->our_id)
    127  1.42      fvdl #define	SCB_IS_SCSIBUS_B(scb)	\
    128  1.42      fvdl 	(((scb)->hscb->tcl & SELBUSB) != 0)
    129  1.42      fvdl #define	SCB_TARGET(scb)	\
    130  1.42      fvdl 	(((scb)->hscb->tcl & TID) >> 4)
    131  1.42      fvdl #define	SCB_CHANNEL(scb) \
    132  1.42      fvdl 	(SCB_IS_SCSIBUS_B(scb) ? 'B' : 'A')
    133  1.42      fvdl #define	SCB_LUN(scb)	\
    134  1.42      fvdl 	((scb)->hscb->tcl & LID)
    135  1.42      fvdl #define SCB_TARGET_OFFSET(scb)		\
    136  1.42      fvdl 	(SCB_TARGET(scb) + (SCB_IS_SCSIBUS_B(scb) ? 8 : 0))
    137  1.42      fvdl #define SCB_TARGET_MASK(scb)		\
    138  1.42      fvdl 	(0x01 << (SCB_TARGET_OFFSET(scb)))
    139  1.42      fvdl #define TCL_CHANNEL(ahc, tcl)		\
    140  1.42      fvdl 	((((ahc)->features & AHC_TWIN) && ((tcl) & SELBUSB)) ? 'B' : 'A')
    141  1.42      fvdl #define TCL_SCSI_ID(ahc, tcl)		\
    142  1.42      fvdl 	(TCL_CHANNEL((ahc), (tcl)) == 'B' ? (ahc)->our_id_b : (ahc)->our_id)
    143  1.42      fvdl #define TCL_TARGET(tcl) (((tcl) & TID) >> TCL_TARGET_SHIFT)
    144  1.42      fvdl #define TCL_LUN(tcl) ((tcl) & LID)
    145  1.42      fvdl 
    146  1.42      fvdl #define XS_TCL(ahc, xs) \
    147  1.70    bouyer 	((((xs)->xs_periph->periph_target << 4) & 0xF0) \
    148  1.70    bouyer 	    | (SIM_IS_SCSIBUS_B((ahc), (xs)->xs_periph) ? SELBUSB : 0) \
    149  1.70    bouyer 	    | ((xs)->xs_periph->periph_lun & 0x07))
    150   1.1   mycroft 
    151  1.63  jdolecek const char * const ahc_chip_names[] =
    152  1.42      fvdl {
    153  1.42      fvdl 	"NONE",
    154  1.42      fvdl 	"aic7770",
    155  1.42      fvdl 	"aic7850",
    156  1.42      fvdl 	"aic7855",
    157  1.42      fvdl 	"aic7859",
    158  1.42      fvdl 	"aic7860",
    159  1.42      fvdl 	"aic7870",
    160  1.42      fvdl 	"aic7880",
    161  1.42      fvdl 	"aic7890/91",
    162  1.42      fvdl 	"aic7892",
    163  1.42      fvdl 	"aic7895",
    164  1.42      fvdl 	"aic7896/97",
    165  1.42      fvdl 	"aic7899"
    166  1.42      fvdl };
    167   1.1   mycroft 
    168  1.42      fvdl typedef enum {
    169  1.42      fvdl 	ROLE_UNKNOWN,
    170  1.42      fvdl 	ROLE_INITIATOR,
    171  1.42      fvdl 	ROLE_TARGET
    172  1.42      fvdl } role_t;
    173  1.42      fvdl 
    174  1.42      fvdl struct ahc_devinfo {
    175  1.42      fvdl 	int	  our_scsiid;
    176  1.42      fvdl 	int	  target_offset;
    177  1.42      fvdl 	u_int16_t target_mask;
    178  1.42      fvdl 	u_int8_t  target;
    179  1.42      fvdl 	u_int8_t  lun;
    180  1.42      fvdl 	char	  channel;
    181  1.42      fvdl 	role_t	  role;		/*
    182  1.42      fvdl 				 * Only guaranteed to be correct if not
    183  1.42      fvdl 				 * in the busfree state.
    184  1.42      fvdl 				 */
    185  1.42      fvdl };
    186  1.28       leo 
    187  1.42      fvdl typedef enum {
    188  1.42      fvdl 	SEARCH_COMPLETE,
    189  1.42      fvdl 	SEARCH_COUNT,
    190  1.42      fvdl 	SEARCH_REMOVE
    191  1.42      fvdl } ahc_search_action;
    192   1.1   mycroft 
    193   1.6   mycroft #ifdef AHC_DEBUG
    194   1.9  explorer static int     ahc_debug = AHC_DEBUG;
    195   1.6   mycroft #endif
    196   1.1   mycroft 
    197  1.42      fvdl static int	ahcinitscbdata(struct ahc_softc *);
    198  1.42      fvdl static void	ahcfiniscbdata(struct ahc_softc *);
    199   1.1   mycroft 
    200  1.42      fvdl #if UNUSED
    201  1.42      fvdl static void	ahc_dump_targcmd(struct target_cmd *);
    202  1.42      fvdl #endif
    203  1.42      fvdl static void	ahc_shutdown(void *arg);
    204  1.70    bouyer static void	ahc_action(struct scsipi_channel *,
    205  1.70    bouyer 				scsipi_adapter_req_t, void *);
    206  1.70    bouyer static int	ahc_ioctl(struct scsipi_channel *, u_long, caddr_t, int,
    207  1.52      fvdl 			  struct proc *);
    208  1.70    bouyer static void	ahc_execute_scb(void *, bus_dma_segment_t *, int);
    209  1.42      fvdl static int	ahc_poll(struct ahc_softc *, int);
    210  1.70    bouyer static void	ahc_setup_data(struct ahc_softc *, struct scsipi_xfer *,
    211  1.42      fvdl 			       struct scb *);
    212  1.70    bouyer static void	ahc_freeze_devq(struct ahc_softc *, struct scsipi_periph *);
    213  1.42      fvdl static void	ahcallocscbs(struct ahc_softc *);
    214  1.42      fvdl #if UNUSED
    215  1.42      fvdl static void	ahc_scb_devinfo(struct ahc_softc *, struct ahc_devinfo *,
    216  1.42      fvdl 				struct scb *);
    217  1.42      fvdl #endif
    218  1.42      fvdl static void	ahc_fetch_devinfo(struct ahc_softc *, struct ahc_devinfo *);
    219  1.42      fvdl static void	ahc_compile_devinfo(struct ahc_devinfo *, u_int, u_int, u_int,
    220  1.42      fvdl 				    char, role_t);
    221  1.42      fvdl static u_int	ahc_abort_wscb(struct ahc_softc *, u_int, u_int);
    222  1.42      fvdl static void	ahc_done(struct ahc_softc *, struct scb *);
    223  1.42      fvdl static struct tmode_tstate *
    224  1.42      fvdl 		ahc_alloc_tstate(struct ahc_softc *, u_int, char);
    225  1.42      fvdl #if UNUSED
    226  1.42      fvdl static void	ahc_free_tstate(struct ahc_softc *, u_int, char, int);
    227  1.42      fvdl #endif
    228  1.42      fvdl static void 	ahc_handle_seqint(struct ahc_softc *, u_int);
    229  1.42      fvdl static void	ahc_handle_scsiint(struct ahc_softc *, u_int);
    230  1.42      fvdl static void	ahc_build_transfer_msg(struct ahc_softc *,
    231  1.42      fvdl 				       struct ahc_devinfo *);
    232  1.42      fvdl static void	ahc_setup_initiator_msgout(struct ahc_softc *,
    233  1.42      fvdl 					   struct ahc_devinfo *,
    234  1.42      fvdl 					   struct scb *);
    235  1.42      fvdl static void	ahc_setup_target_msgin(struct ahc_softc *,
    236  1.42      fvdl 				       struct ahc_devinfo *);
    237  1.42      fvdl static void	ahc_clear_msg_state(struct ahc_softc *);
    238  1.42      fvdl static void	ahc_handle_message_phase(struct ahc_softc *,
    239  1.70    bouyer 					 struct scsipi_periph *);
    240  1.42      fvdl static int	ahc_sent_msg(struct ahc_softc *, u_int, int);
    241  1.42      fvdl 
    242  1.70    bouyer static int	ahc_parse_msg(struct ahc_softc *, struct scsipi_periph *,
    243  1.42      fvdl 			      struct ahc_devinfo *);
    244  1.42      fvdl static void	ahc_handle_ign_wide_residue(struct ahc_softc *,
    245  1.42      fvdl 					    struct ahc_devinfo *);
    246  1.42      fvdl static void	ahc_handle_devreset(struct ahc_softc *, struct ahc_devinfo *,
    247  1.42      fvdl 				    int, char *, int);
    248  1.42      fvdl #ifdef AHC_DUMP_SEQ
    249  1.42      fvdl static void	ahc_dumpseq(struct ahc_softc *);
    250  1.42      fvdl #endif
    251  1.42      fvdl static void	ahc_loadseq(struct ahc_softc *);
    252  1.64  jdolecek static int	ahc_check_patch(struct ahc_softc *, const struct patch **,
    253  1.42      fvdl 				int, int *);
    254  1.42      fvdl static void	ahc_download_instr(struct ahc_softc *, int, u_int8_t *);
    255  1.42      fvdl static int	ahc_match_scb(struct scb *, int, char, int, u_int, role_t);
    256  1.42      fvdl #if defined(AHC_DEBUG)
    257  1.42      fvdl static void	ahc_print_scb(struct scb *);
    258  1.42      fvdl #endif
    259  1.42      fvdl static int	ahc_search_qinfifo(struct ahc_softc *, int, char, int, u_int,
    260  1.42      fvdl 				   role_t, scb_flag, ahc_search_action);
    261  1.42      fvdl static int	ahc_reset_channel(struct ahc_softc *, char, int);
    262  1.42      fvdl static int	ahc_abort_scbs(struct ahc_softc *, int, char, int, u_int,
    263  1.42      fvdl 			       role_t, int);
    264  1.42      fvdl static int	ahc_search_disc_list(struct ahc_softc *, int,
    265  1.42      fvdl 				     char, int, u_int, int, int, int);
    266  1.42      fvdl static u_int	ahc_rem_scb_from_disc_list(struct ahc_softc *, u_int, u_int);
    267  1.42      fvdl static void	ahc_add_curscb_to_free_list(struct ahc_softc *);
    268  1.42      fvdl static void	ahc_clear_intstat(struct ahc_softc *);
    269  1.42      fvdl static void	ahc_reset_current_bus(struct ahc_softc *);
    270  1.63  jdolecek static const struct ahc_syncrate *
    271  1.42      fvdl 		ahc_devlimited_syncrate(struct ahc_softc *, u_int *);
    272  1.63  jdolecek static const struct ahc_syncrate *
    273  1.42      fvdl 		ahc_find_syncrate(struct ahc_softc *, u_int *, u_int);
    274  1.42      fvdl static u_int	ahc_find_period(struct ahc_softc *, u_int, u_int);
    275  1.63  jdolecek static void	ahc_validate_offset(struct ahc_softc *,
    276  1.63  jdolecek 				const struct ahc_syncrate *, u_int *, int);
    277  1.42      fvdl static void	ahc_update_target_msg_request(struct ahc_softc *,
    278  1.42      fvdl 					      struct ahc_devinfo *,
    279  1.42      fvdl 					      struct ahc_initiator_tinfo *,
    280  1.42      fvdl 					      int, int);
    281  1.42      fvdl static void	ahc_set_syncrate(struct ahc_softc *, struct ahc_devinfo *,
    282  1.63  jdolecek 				 const struct ahc_syncrate *, u_int, u_int,
    283  1.63  jdolecek 				 u_int, int, int);
    284  1.42      fvdl static void	ahc_set_width(struct ahc_softc *, struct ahc_devinfo *,
    285  1.42      fvdl 			      u_int, u_int, int, int);
    286  1.70    bouyer static void	ahc_set_tags(struct ahc_softc *, struct ahc_devinfo *, int);
    287  1.71    bouyer static void	ahc_update_xfer_mode(struct ahc_softc *, struct ahc_devinfo *);
    288  1.42      fvdl static void	ahc_construct_sdtr(struct ahc_softc *, u_int, u_int);
    289  1.59        pk 
    290  1.42      fvdl static void	ahc_construct_wdtr(struct ahc_softc *, u_int);
    291  1.42      fvdl 
    292  1.42      fvdl static void	ahc_calc_residual(struct scb *);
    293  1.42      fvdl 
    294  1.42      fvdl static void	ahc_update_pending_syncrates(struct ahc_softc *);
    295  1.42      fvdl 
    296  1.42      fvdl static void	ahc_set_recoveryscb(struct ahc_softc *, struct scb *);
    297  1.42      fvdl 
    298  1.42      fvdl static void     ahc_timeout (void *);
    299  1.42      fvdl static __inline int  sequencer_paused(struct ahc_softc *);
    300  1.42      fvdl static __inline void pause_sequencer(struct ahc_softc *);
    301  1.42      fvdl static __inline void unpause_sequencer(struct ahc_softc *);
    302  1.42      fvdl static 		void restart_sequencer(struct ahc_softc *);
    303  1.42      fvdl static __inline u_int ahc_index_busy_tcl(struct ahc_softc *, u_int, int);
    304  1.59        pk 
    305  1.42      fvdl static __inline void	 ahc_busy_tcl(struct ahc_softc *, struct scb *);
    306  1.42      fvdl static __inline int	ahc_isbusy_tcl(struct ahc_softc *, struct scb *);
    307  1.42      fvdl 
    308  1.42      fvdl static __inline void	   ahc_freeze_ccb(struct scb *);
    309  1.42      fvdl static __inline void	   ahcsetccbstatus(struct scsipi_xfer *, int);
    310  1.42      fvdl static void		   ahc_run_qoutfifo(struct ahc_softc *);
    311  1.42      fvdl 
    312  1.42      fvdl static __inline struct ahc_initiator_tinfo *
    313  1.42      fvdl 			   ahc_fetch_transinfo(struct ahc_softc *,
    314  1.42      fvdl 					       char, u_int, u_int,
    315  1.42      fvdl 					       struct tmode_tstate **);
    316  1.42      fvdl static void	   ahcfreescb(struct ahc_softc *, struct scb *);
    317  1.42      fvdl static __inline	struct scb *ahcgetscb(struct ahc_softc *);
    318  1.42      fvdl 
    319  1.42      fvdl static int ahc_createdmamem(bus_dma_tag_t, int, int, bus_dmamap_t *,
    320  1.42      fvdl 			    caddr_t *, bus_addr_t *, bus_dma_segment_t *,
    321  1.42      fvdl 			    int *, const char *, const char *);
    322  1.59        pk static void ahc_freedmamem(bus_dma_tag_t, int, bus_dmamap_t,
    323  1.42      fvdl 			   caddr_t, bus_dma_segment_t *, int);
    324  1.42      fvdl static void ahcminphys(struct buf *);
    325  1.42      fvdl 
    326  1.42      fvdl static __inline void ahc_swap_hscb(struct hardware_scb *);
    327  1.42      fvdl static __inline void ahc_swap_sg(struct ahc_dma_seg *);
    328  1.51      fvdl static int ahc_istagged_device(struct ahc_softc *, struct scsipi_xfer *, int);
    329   1.1   mycroft 
    330  1.42      fvdl #if defined(AHC_DEBUG) && 0
    331  1.42      fvdl static void ahc_dumptinfo(struct ahc_softc *, struct ahc_initiator_tinfo *);
    332   1.6   mycroft #endif
    333   1.1   mycroft 
    334  1.42      fvdl static __inline void
    335  1.42      fvdl ahc_swap_hscb(struct hardware_scb *hscb)
    336  1.42      fvdl {
    337  1.42      fvdl 	hscb->SG_pointer = htole32(hscb->SG_pointer);
    338  1.42      fvdl 	hscb->data = htole32(hscb->data);
    339  1.42      fvdl 	hscb->datalen = htole32(hscb->datalen);
    340  1.14     gibbs 	/*
    341  1.48   thorpej 	 * No need to swap cmdpointer; it's either 0 or set to
    342  1.42      fvdl 	 * cmdstore_busaddr, which is already swapped.
    343  1.14     gibbs 	 */
    344  1.14     gibbs }
    345   1.1   mycroft 
    346  1.42      fvdl static __inline void
    347  1.42      fvdl ahc_swap_sg(struct ahc_dma_seg *sg)
    348  1.42      fvdl {
    349  1.42      fvdl 	sg->addr = htole32(sg->addr);
    350  1.42      fvdl 	sg->len = htole32(sg->len);
    351  1.14     gibbs }
    352   1.1   mycroft 
    353  1.42      fvdl static void
    354  1.42      fvdl ahcminphys(bp)
    355  1.42      fvdl 	struct buf *bp;
    356  1.42      fvdl {
    357   1.1   mycroft /*
    358  1.42      fvdl  * Even though the card can transfer up to 16megs per command
    359  1.42      fvdl  * we are limited by the number of segments in the dma segment
    360  1.42      fvdl  * list that we can hold.  The worst case is that all pages are
    361  1.42      fvdl  * discontinuous physically, hense the "page per segment" limit
    362  1.42      fvdl  * enforced here.
    363   1.1   mycroft  */
    364  1.42      fvdl 	if (bp->b_bcount > AHC_MAXTRANSFER_SIZE) {
    365  1.42      fvdl 		bp->b_bcount = AHC_MAXTRANSFER_SIZE;
    366  1.42      fvdl 	}
    367  1.42      fvdl 	minphys(bp);
    368  1.14     gibbs }
    369   1.1   mycroft 
    370   1.1   mycroft 
    371  1.42      fvdl static __inline u_int32_t
    372  1.42      fvdl ahc_hscb_busaddr(struct ahc_softc *ahc, u_int index)
    373  1.42      fvdl {
    374  1.42      fvdl 	return (ahc->scb_data->hscb_busaddr
    375  1.42      fvdl 		+ (sizeof(struct hardware_scb) * index));
    376   1.6   mycroft }
    377   1.1   mycroft 
    378  1.42      fvdl #define AHC_BUSRESET_DELAY	25	/* Reset delay in us */
    379   1.1   mycroft 
    380  1.42      fvdl static __inline int
    381  1.42      fvdl sequencer_paused(struct ahc_softc *ahc)
    382  1.42      fvdl {
    383  1.42      fvdl 	return ((ahc_inb(ahc, HCNTRL) & PAUSE) != 0);
    384   1.1   mycroft }
    385   1.1   mycroft 
    386  1.42      fvdl static __inline void
    387  1.42      fvdl pause_sequencer(struct ahc_softc *ahc)
    388  1.42      fvdl {
    389  1.42      fvdl 	ahc_outb(ahc, HCNTRL, ahc->pause);
    390   1.1   mycroft 
    391  1.42      fvdl 	/*
    392  1.42      fvdl 	 * Since the sequencer can disable pausing in a critical section, we
    393  1.42      fvdl 	 * must loop until it actually stops.
    394  1.42      fvdl 	 */
    395  1.42      fvdl 	while (sequencer_paused(ahc) == 0)
    396  1.42      fvdl 		;
    397  1.42      fvdl }
    398   1.1   mycroft 
    399  1.42      fvdl static __inline void
    400  1.42      fvdl unpause_sequencer(struct ahc_softc *ahc)
    401  1.42      fvdl {
    402  1.42      fvdl 	if ((ahc_inb(ahc, INTSTAT) & (SCSIINT | SEQINT | BRKADRINT)) == 0)
    403  1.42      fvdl 		ahc_outb(ahc, HCNTRL, ahc->unpause);
    404  1.42      fvdl }
    405   1.1   mycroft 
    406   1.1   mycroft /*
    407  1.42      fvdl  * Restart the sequencer program from address zero
    408   1.1   mycroft  */
    409  1.42      fvdl static void
    410  1.42      fvdl restart_sequencer(struct ahc_softc *ahc)
    411  1.42      fvdl {
    412  1.42      fvdl 	u_int i;
    413   1.1   mycroft 
    414  1.42      fvdl 	pause_sequencer(ahc);
    415   1.1   mycroft 
    416   1.6   mycroft 	/*
    417  1.42      fvdl 	 * Everytime we restart the sequencer, there
    418  1.42      fvdl 	 * is the possiblitity that we have restarted
    419  1.42      fvdl 	 * within a three instruction window where an
    420  1.42      fvdl 	 * SCB has been marked free but has not made it
    421  1.42      fvdl 	 * onto the free list.  Since SCSI events(bus reset,
    422  1.42      fvdl 	 * unexpected bus free) will always freeze the
    423  1.42      fvdl 	 * sequencer, we cannot close this window.  To
    424  1.42      fvdl 	 * avoid losing an SCB, we reconsitute the free
    425  1.42      fvdl 	 * list every time we restart the sequencer.
    426   1.6   mycroft 	 */
    427  1.42      fvdl 	ahc_outb(ahc, FREE_SCBH, SCB_LIST_NULL);
    428  1.42      fvdl 	for (i = 0; i < ahc->scb_data->maxhscbs; i++) {
    429  1.59        pk 
    430  1.42      fvdl 		ahc_outb(ahc, SCBPTR, i);
    431  1.42      fvdl 		if (ahc_inb(ahc, SCB_TAG) == SCB_LIST_NULL)
    432  1.42      fvdl 			ahc_add_curscb_to_free_list(ahc);
    433  1.42      fvdl 	}
    434  1.42      fvdl 	ahc_outb(ahc, SEQCTL, FASTMODE|SEQRESET);
    435  1.42      fvdl 	unpause_sequencer(ahc);
    436  1.42      fvdl }
    437   1.1   mycroft 
    438  1.42      fvdl static __inline u_int
    439  1.42      fvdl ahc_index_busy_tcl(struct ahc_softc *ahc, u_int tcl, int unbusy)
    440  1.42      fvdl {
    441  1.42      fvdl 	u_int scbid;
    442   1.1   mycroft 
    443  1.42      fvdl 	scbid = ahc->untagged_scbs[tcl];
    444  1.42      fvdl 	if (unbusy) {
    445  1.42      fvdl 		ahc->untagged_scbs[tcl] = SCB_LIST_NULL;
    446  1.42      fvdl 		bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap,
    447  1.42      fvdl 		    UNTAGGEDSCB_OFFSET * 256, 256, BUS_DMASYNC_PREWRITE);
    448   1.6   mycroft 	}
    449   1.6   mycroft 
    450  1.42      fvdl 	return (scbid);
    451   1.6   mycroft }
    452   1.1   mycroft 
    453  1.42      fvdl static __inline void
    454  1.42      fvdl ahc_busy_tcl(struct ahc_softc *ahc, struct scb *scb)
    455   1.6   mycroft {
    456  1.42      fvdl 	ahc->untagged_scbs[scb->hscb->tcl] = scb->hscb->tag;
    457  1.42      fvdl 	bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap,
    458  1.42      fvdl 	    UNTAGGEDSCB_OFFSET * 256, 256, BUS_DMASYNC_PREWRITE);
    459   1.1   mycroft }
    460   1.1   mycroft 
    461  1.42      fvdl static __inline int
    462  1.42      fvdl ahc_isbusy_tcl(struct ahc_softc *ahc, struct scb *scb)
    463  1.42      fvdl {
    464  1.42      fvdl 	return ahc->untagged_scbs[scb->hscb->tcl] != SCB_LIST_NULL;
    465   1.6   mycroft }
    466   1.1   mycroft 
    467  1.42      fvdl static __inline void
    468  1.42      fvdl ahc_freeze_ccb(struct scb *scb)
    469   1.1   mycroft {
    470  1.42      fvdl 	struct scsipi_xfer *xs = scb->xs;
    471   1.1   mycroft 
    472  1.42      fvdl 	if (!(scb->flags & SCB_FREEZE_QUEUE)) {
    473  1.70    bouyer 		scsipi_periph_freeze(xs->xs_periph, 1);
    474  1.42      fvdl 		scb->flags |= SCB_FREEZE_QUEUE;
    475  1.14     gibbs 	}
    476   1.1   mycroft }
    477   1.1   mycroft 
    478  1.42      fvdl static __inline void
    479  1.42      fvdl ahcsetccbstatus(struct scsipi_xfer *xs, int status)
    480   1.1   mycroft {
    481  1.42      fvdl 	xs->error = status;
    482  1.42      fvdl }
    483   1.1   mycroft 
    484  1.42      fvdl static __inline struct ahc_initiator_tinfo *
    485  1.42      fvdl ahc_fetch_transinfo(struct ahc_softc *ahc, char channel, u_int our_id,
    486  1.42      fvdl 		    u_int remote_id, struct tmode_tstate **tstate)
    487  1.42      fvdl {
    488  1.18   thorpej 	/*
    489  1.42      fvdl 	 * Transfer data structures are stored from the perspective
    490  1.42      fvdl 	 * of the target role.  Since the parameters for a connection
    491  1.42      fvdl 	 * in the initiator role to a given target are the same as
    492  1.42      fvdl 	 * when the roles are reversed, we pretend we are the target.
    493  1.18   thorpej 	 */
    494  1.42      fvdl 	if (channel == 'B')
    495  1.42      fvdl 		our_id += 8;
    496  1.42      fvdl 	*tstate = ahc->enabled_targets[our_id];
    497  1.42      fvdl 	return (&(*tstate)->transinfo[remote_id]);
    498  1.42      fvdl }
    499  1.18   thorpej 
    500  1.42      fvdl static void
    501  1.42      fvdl ahc_run_qoutfifo(struct ahc_softc *ahc)
    502  1.42      fvdl {
    503  1.42      fvdl 	struct scb *scb;
    504  1.42      fvdl 	u_int  scb_index;
    505  1.32   thorpej 
    506  1.42      fvdl 	bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap, 0,
    507  1.42      fvdl 	     256, BUS_DMASYNC_POSTREAD);
    508  1.32   thorpej 
    509  1.42      fvdl 	while (ahc->qoutfifo[ahc->qoutfifonext] != SCB_LIST_NULL) {
    510  1.42      fvdl 		scb_index = ahc->qoutfifo[ahc->qoutfifonext];
    511  1.42      fvdl 		ahc->qoutfifo[ahc->qoutfifonext++] = SCB_LIST_NULL;
    512  1.42      fvdl 
    513  1.42      fvdl 		scb = &ahc->scb_data->scbarray[scb_index];
    514  1.42      fvdl 		if (scb_index >= ahc->scb_data->numscbs
    515  1.42      fvdl 		  || (scb->flags & SCB_ACTIVE) == 0) {
    516  1.42      fvdl 			printf("%s: WARNING no command for scb %d "
    517  1.42      fvdl 			       "(cmdcmplt)\nQOUTPOS = %d\n",
    518  1.42      fvdl 			       ahc_name(ahc), scb_index,
    519  1.42      fvdl 			       ahc->qoutfifonext - 1);
    520  1.42      fvdl 			continue;
    521  1.42      fvdl 		}
    522   1.6   mycroft 
    523   1.6   mycroft 		/*
    524  1.42      fvdl 		 * Save off the residual
    525  1.42      fvdl 		 * if there is one.
    526   1.6   mycroft 		 */
    527  1.42      fvdl 		if (scb->hscb->residual_SG_count != 0)
    528  1.42      fvdl 			ahc_calc_residual(scb);
    529  1.42      fvdl 		else
    530  1.42      fvdl 			scb->xs->resid = 0;
    531  1.42      fvdl #ifdef AHC_DEBUG
    532  1.42      fvdl 		if (ahc_debug & AHC_SHOWSCBS) {
    533  1.70    bouyer 			scsipi_printaddr(scb->xs->xs_periph);
    534  1.42      fvdl 			printf("run_qoutfifo: SCB %x complete\n",
    535  1.42      fvdl 			    scb->hscb->tag);
    536  1.42      fvdl 		}
    537  1.42      fvdl #endif
    538  1.42      fvdl 		ahc_done(ahc, scb);
    539   1.1   mycroft 	}
    540   1.1   mycroft }
    541   1.1   mycroft 
    542  1.42      fvdl 
    543   1.6   mycroft /*
    544  1.42      fvdl  * An scb (and hence an scb entry on the board) is put onto the
    545  1.42      fvdl  * free list.
    546   1.6   mycroft  */
    547  1.42      fvdl static void
    548  1.42      fvdl ahcfreescb(struct ahc_softc *ahc, struct scb *scb)
    549  1.59        pk {
    550  1.42      fvdl 	struct hardware_scb *hscb;
    551  1.42      fvdl 	int opri;
    552  1.42      fvdl 
    553  1.42      fvdl 	hscb = scb->hscb;
    554  1.42      fvdl 
    555  1.42      fvdl #ifdef AHC_DEBUG
    556  1.42      fvdl 	if (ahc_debug & AHC_SHOWSCBALLOC)
    557  1.42      fvdl 		printf("%s: free SCB tag %x\n", ahc_name(ahc), hscb->tag);
    558  1.29       leo #endif
    559  1.28       leo 
    560  1.42      fvdl 	opri = splbio();
    561   1.6   mycroft 
    562  1.42      fvdl 	if ((ahc->flags & AHC_RESOURCE_SHORTAGE) != 0 ||
    563  1.42      fvdl 	    (scb->flags & SCB_RECOVERY_SCB) != 0) {
    564  1.42      fvdl 		ahc->flags &= ~AHC_RESOURCE_SHORTAGE;
    565  1.70    bouyer 		scsipi_channel_thaw(&ahc->sc_channel, 1);
    566  1.70    bouyer 		if (ahc->features & AHC_TWIN)
    567  1.70    bouyer 			scsipi_channel_thaw(&ahc->sc_channel_b, 1);
    568  1.42      fvdl 	}
    569   1.6   mycroft 
    570  1.42      fvdl 	/* Clean up for the next user */
    571  1.42      fvdl 	scb->flags = SCB_FREE;
    572  1.42      fvdl 	hscb->control = 0;
    573  1.42      fvdl 	hscb->status = 0;
    574   1.6   mycroft 
    575  1.42      fvdl 	SLIST_INSERT_HEAD(&ahc->scb_data->free_scbs, scb, links);
    576  1.29       leo 
    577  1.42      fvdl 	splx(opri);
    578   1.6   mycroft }
    579   1.6   mycroft 
    580   1.6   mycroft /*
    581  1.42      fvdl  * Get a free scb, either one already assigned to a hardware slot
    582  1.42      fvdl  * on the adapter or one that will require an SCB to be paged out before
    583  1.42      fvdl  * use. If there are none, see if we can allocate a new SCB.  Otherwise
    584  1.42      fvdl  * either return an error or sleep.
    585   1.6   mycroft  */
    586  1.42      fvdl static __inline struct scb *
    587  1.42      fvdl ahcgetscb(struct ahc_softc *ahc)
    588  1.42      fvdl {
    589  1.42      fvdl 	struct scb *scbp;
    590  1.42      fvdl 	int opri;;
    591  1.42      fvdl 
    592  1.42      fvdl 	opri = splbio();
    593  1.42      fvdl 	if ((scbp = SLIST_FIRST(&ahc->scb_data->free_scbs))) {
    594  1.42      fvdl 		SLIST_REMOVE_HEAD(&ahc->scb_data->free_scbs, links);
    595  1.42      fvdl 	} else {
    596  1.42      fvdl 		ahcallocscbs(ahc);
    597  1.42      fvdl 		scbp = SLIST_FIRST(&ahc->scb_data->free_scbs);
    598  1.42      fvdl 		if (scbp != NULL)
    599  1.42      fvdl 			SLIST_REMOVE_HEAD(&ahc->scb_data->free_scbs, links);
    600  1.42      fvdl 	}
    601  1.42      fvdl 
    602  1.42      fvdl 	splx(opri);
    603  1.42      fvdl 
    604  1.42      fvdl #ifdef AHC_DEBUG
    605  1.42      fvdl 	if (ahc_debug & AHC_SHOWSCBALLOC) {
    606  1.42      fvdl 		if (scbp != NULL)
    607  1.42      fvdl 			printf("%s: new SCB, tag %x\n", ahc_name(ahc),
    608  1.42      fvdl 			    scbp->hscb->tag);
    609  1.42      fvdl 		else
    610  1.42      fvdl 			printf("%s: failed to allocate new SCB\n",
    611  1.42      fvdl 			    ahc_name(ahc));
    612  1.42      fvdl 	}
    613  1.42      fvdl #endif
    614  1.42      fvdl 
    615  1.42      fvdl 	return (scbp);
    616  1.42      fvdl }
    617  1.42      fvdl 
    618  1.42      fvdl static int
    619  1.42      fvdl ahc_createdmamem(tag, size, flags, mapp, vaddr, baddr, seg, nseg, myname, what)
    620  1.42      fvdl 	bus_dma_tag_t tag;
    621  1.42      fvdl 	int size;
    622  1.42      fvdl 	int flags;
    623  1.42      fvdl 	bus_dmamap_t *mapp;
    624  1.42      fvdl 	caddr_t *vaddr;
    625  1.42      fvdl 	bus_addr_t *baddr;
    626  1.42      fvdl 	bus_dma_segment_t *seg;
    627  1.42      fvdl 	int *nseg;
    628  1.42      fvdl 	const char *myname, *what;
    629  1.42      fvdl {
    630  1.42      fvdl 	int error, level = 0;
    631  1.42      fvdl 
    632  1.61   thorpej 	if ((error = bus_dmamem_alloc(tag, size, PAGE_SIZE, 0,
    633  1.42      fvdl 			seg, 1, nseg, BUS_DMA_NOWAIT)) != 0) {
    634  1.42      fvdl 		printf("%s: failed to allocate DMA mem for %s, error = %d\n",
    635  1.42      fvdl 			myname, what, error);
    636  1.42      fvdl 		goto out;
    637  1.42      fvdl 	}
    638  1.42      fvdl 	level++;
    639  1.42      fvdl 
    640  1.42      fvdl 	if ((error = bus_dmamem_map(tag, seg, *nseg, size, vaddr,
    641  1.42      fvdl 			BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    642  1.42      fvdl 		printf("%s: failed to map DMA mem for %s, error = %d\n",
    643  1.42      fvdl 			myname, what, error);
    644  1.42      fvdl 		goto out;
    645  1.42      fvdl 	}
    646  1.42      fvdl 	level++;
    647  1.42      fvdl 
    648  1.42      fvdl 	if ((error = bus_dmamap_create(tag, size, 1, size, 0,
    649  1.42      fvdl 			BUS_DMA_NOWAIT | flags, mapp)) != 0) {
    650  1.42      fvdl                 printf("%s: failed to create DMA map for %s, error = %d\n",
    651  1.42      fvdl 			myname, what, error);
    652  1.42      fvdl 		goto out;
    653  1.42      fvdl         }
    654  1.42      fvdl 	level++;
    655  1.42      fvdl 
    656  1.42      fvdl 	if ((error = bus_dmamap_load(tag, *mapp, *vaddr, size, NULL,
    657  1.42      fvdl 			BUS_DMA_NOWAIT)) != 0) {
    658  1.42      fvdl                 printf("%s: failed to load DMA map for %s, error = %d\n",
    659  1.42      fvdl 			myname, what, error);
    660  1.42      fvdl 		goto out;
    661  1.42      fvdl         }
    662  1.42      fvdl 
    663  1.42      fvdl 	*baddr = (*mapp)->dm_segs[0].ds_addr;
    664  1.42      fvdl 
    665  1.42      fvdl #ifdef AHC_DEBUG
    666  1.42      fvdl 	printf("%s: dmamem for %s at busaddr %lx virt %lx nseg %d size %d\n",
    667  1.42      fvdl 	    myname, what, (unsigned long)*baddr, (unsigned long)*vaddr,
    668  1.42      fvdl 	    *nseg, size);
    669  1.42      fvdl #endif
    670  1.42      fvdl 
    671  1.42      fvdl 	return 0;
    672  1.42      fvdl out:
    673  1.42      fvdl 	switch (level) {
    674  1.42      fvdl 	case 3:
    675  1.42      fvdl 		bus_dmamap_destroy(tag, *mapp);
    676  1.42      fvdl 		/* FALLTHROUGH */
    677  1.42      fvdl 	case 2:
    678  1.42      fvdl 		bus_dmamem_unmap(tag, *vaddr, size);
    679  1.42      fvdl 		/* FALLTHROUGH */
    680  1.42      fvdl 	case 1:
    681  1.42      fvdl 		bus_dmamem_free(tag, seg, *nseg);
    682  1.42      fvdl 		break;
    683  1.42      fvdl 	default:
    684  1.42      fvdl 		break;
    685  1.42      fvdl 	}
    686  1.42      fvdl 
    687  1.42      fvdl 	return error;
    688  1.42      fvdl }
    689  1.42      fvdl 
    690  1.42      fvdl static void
    691  1.42      fvdl ahc_freedmamem(tag, size, map, vaddr, seg, nseg)
    692  1.42      fvdl 	bus_dma_tag_t tag;
    693  1.42      fvdl 	int size;
    694  1.42      fvdl 	bus_dmamap_t map;
    695  1.42      fvdl 	caddr_t vaddr;
    696  1.42      fvdl 	bus_dma_segment_t *seg;
    697  1.42      fvdl 	int nseg;
    698  1.42      fvdl {
    699  1.42      fvdl 
    700  1.42      fvdl 	bus_dmamap_unload(tag, map);
    701  1.42      fvdl 	bus_dmamap_destroy(tag, map);
    702  1.42      fvdl 	bus_dmamem_unmap(tag, vaddr, size);
    703  1.42      fvdl 	bus_dmamem_free(tag, seg, nseg);
    704  1.42      fvdl }
    705  1.42      fvdl 
    706  1.42      fvdl char *
    707  1.42      fvdl ahc_name(struct ahc_softc *ahc)
    708  1.42      fvdl {
    709  1.42      fvdl 	return (ahc->sc_dev.dv_xname);
    710  1.42      fvdl }
    711  1.42      fvdl 
    712  1.42      fvdl #ifdef AHC_DEBUG
    713  1.42      fvdl static void
    714  1.42      fvdl ahc_print_scb(struct scb *scb)
    715  1.42      fvdl {
    716  1.42      fvdl 	struct hardware_scb *hscb = scb->hscb;
    717  1.42      fvdl 
    718  1.42      fvdl 	printf("scb:%p tag %x control:0x%x tcl:0x%x cmdlen:%d cmdpointer:0x%lx\n",
    719  1.42      fvdl 		scb,
    720  1.42      fvdl 		hscb->tag,
    721  1.42      fvdl 		hscb->control,
    722  1.42      fvdl 		hscb->tcl,
    723  1.42      fvdl 		hscb->cmdlen,
    724  1.42      fvdl 		(unsigned long)le32toh(hscb->cmdpointer));
    725  1.42      fvdl 	printf("        datlen:%u data:0x%lx segs:0x%x segp:0x%lx\n",
    726  1.42      fvdl 		le32toh(hscb->datalen),
    727  1.42      fvdl 		(unsigned long)(le32toh(hscb->data)),
    728  1.42      fvdl 		hscb->SG_count,
    729  1.42      fvdl 		(unsigned long)(le32toh(hscb->SG_pointer)));
    730  1.42      fvdl 	printf("	sg_addr:%lx sg_len:%lu\n",
    731  1.42      fvdl 		(unsigned long)(le32toh(scb->sg_list[0].addr)),
    732  1.50     soren 		(unsigned long)(le32toh(scb->sg_list[0].len)));
    733  1.42      fvdl 	printf("	cdb:%x %x %x %x %x %x %x %x %x %x %x %x\n",
    734  1.42      fvdl 		hscb->cmdstore[0], hscb->cmdstore[1], hscb->cmdstore[2],
    735  1.42      fvdl 		hscb->cmdstore[3], hscb->cmdstore[4], hscb->cmdstore[5],
    736  1.42      fvdl 		hscb->cmdstore[6], hscb->cmdstore[7], hscb->cmdstore[8],
    737  1.42      fvdl 		hscb->cmdstore[9], hscb->cmdstore[10], hscb->cmdstore[11]);
    738  1.42      fvdl }
    739  1.42      fvdl #endif
    740  1.42      fvdl 
    741  1.63  jdolecek static const struct {
    742  1.42      fvdl         u_int8_t errno;
    743  1.63  jdolecek 	const char *errmesg;
    744  1.42      fvdl } hard_error[] = {
    745  1.42      fvdl 	{ ILLHADDR,	"Illegal Host Access" },
    746  1.42      fvdl 	{ ILLSADDR,	"Illegal Sequencer Address referrenced" },
    747  1.42      fvdl 	{ ILLOPCODE,	"Illegal Opcode in sequencer program" },
    748  1.42      fvdl 	{ SQPARERR,	"Sequencer Parity Error" },
    749  1.42      fvdl 	{ DPARERR,	"Data-path Parity Error" },
    750  1.42      fvdl 	{ MPARERR,	"Scratch or SCB Memory Parity Error" },
    751  1.42      fvdl 	{ PCIERRSTAT,	"PCI Error detected" },
    752  1.42      fvdl 	{ CIOPARERR,	"CIOBUS Parity Error" },
    753  1.42      fvdl };
    754  1.42      fvdl static const int num_errors = sizeof(hard_error)/sizeof(hard_error[0]);
    755  1.42      fvdl 
    756  1.63  jdolecek static const struct {
    757  1.42      fvdl         u_int8_t phase;
    758  1.42      fvdl         u_int8_t mesg_out; /* Message response to parity errors */
    759  1.63  jdolecek 	const char *phasemsg;
    760  1.42      fvdl } phase_table[] = {
    761  1.42      fvdl 	{ P_DATAOUT,	MSG_NOOP,		"in Data-out phase"	},
    762  1.42      fvdl 	{ P_DATAIN,	MSG_INITIATOR_DET_ERR,	"in Data-in phase"	},
    763  1.42      fvdl 	{ P_COMMAND,	MSG_NOOP,		"in Command phase"	},
    764  1.42      fvdl 	{ P_MESGOUT,	MSG_NOOP,		"in Message-out phase"	},
    765  1.42      fvdl 	{ P_STATUS,	MSG_INITIATOR_DET_ERR,	"in Status phase"	},
    766  1.42      fvdl 	{ P_MESGIN,	MSG_PARITY_ERROR,	"in Message-in phase"	},
    767  1.42      fvdl 	{ P_BUSFREE,	MSG_NOOP,		"while idle"		},
    768  1.42      fvdl 	{ 0,		MSG_NOOP,		"in unknown phase"	}
    769  1.42      fvdl };
    770  1.42      fvdl static const int num_phases = (sizeof(phase_table)/sizeof(phase_table[0])) - 1;
    771  1.42      fvdl 
    772  1.42      fvdl /*
    773  1.42      fvdl  * Valid SCSIRATE values.  (p. 3-17)
    774  1.42      fvdl  * Provides a mapping of tranfer periods in ns to the proper value to
    775  1.42      fvdl  * stick in the scsiscfr reg to use that transfer rate.
    776  1.42      fvdl  */
    777  1.42      fvdl #define AHC_SYNCRATE_DT		0
    778  1.42      fvdl #define AHC_SYNCRATE_ULTRA2	1
    779  1.45      fvdl #define AHC_SYNCRATE_ULTRA	3
    780  1.45      fvdl #define AHC_SYNCRATE_FAST	6
    781  1.63  jdolecek static const struct ahc_syncrate ahc_syncrates[] = {
    782  1.42      fvdl       /* ultra2    fast/ultra  period     rate */
    783  1.42      fvdl 	{ 0x42,      0x000,      9,      "80.0" },
    784  1.42      fvdl 	{ 0x03,      0x000,     10,      "40.0" },
    785  1.42      fvdl 	{ 0x04,      0x000,     11,      "33.0" },
    786  1.42      fvdl 	{ 0x05,      0x100,     12,      "20.0" },
    787  1.42      fvdl 	{ 0x06,      0x110,     15,      "16.0" },
    788  1.42      fvdl 	{ 0x07,      0x120,     18,      "13.4" },
    789  1.42      fvdl 	{ 0x08,      0x000,     25,      "10.0" },
    790  1.42      fvdl 	{ 0x19,      0x010,     31,      "8.0"  },
    791  1.42      fvdl 	{ 0x1a,      0x020,     37,      "6.67" },
    792  1.42      fvdl 	{ 0x1b,      0x030,     43,      "5.7"  },
    793  1.42      fvdl 	{ 0x1c,      0x040,     50,      "5.0"  },
    794  1.42      fvdl 	{ 0x00,      0x050,     56,      "4.4"  },
    795  1.42      fvdl 	{ 0x00,      0x060,     62,      "4.0"  },
    796  1.42      fvdl 	{ 0x00,      0x070,     68,      "3.6"  },
    797  1.42      fvdl 	{ 0x00,      0x000,      0,      NULL   }
    798  1.42      fvdl };
    799  1.42      fvdl 
    800  1.42      fvdl /*
    801  1.42      fvdl  * Allocate a controller structure for a new device and initialize it.
    802  1.42      fvdl  */
    803  1.42      fvdl int
    804  1.42      fvdl ahc_alloc(struct ahc_softc *ahc, bus_space_handle_t sh, bus_space_tag_t st,
    805  1.42      fvdl 	  bus_dma_tag_t parent_dmat, ahc_chip chip, ahc_feature features,
    806  1.42      fvdl 	  ahc_flag flags)
    807  1.42      fvdl {
    808  1.42      fvdl 	struct scb_data *scb_data;
    809  1.42      fvdl 
    810  1.42      fvdl 	scb_data = malloc(sizeof (struct scb_data), M_DEVBUF, M_NOWAIT);
    811  1.42      fvdl 	if (scb_data == NULL) {
    812  1.42      fvdl 		printf("%s: cannot malloc softc!\n", ahc_name(ahc));
    813  1.42      fvdl 		return -1;
    814  1.42      fvdl 	}
    815  1.77   thorpej 	memset(scb_data, 0, sizeof (struct scb_data));
    816  1.42      fvdl 	LIST_INIT(&ahc->pending_ccbs);
    817  1.42      fvdl 	ahc->tag = st;
    818  1.42      fvdl 	ahc->bsh = sh;
    819  1.42      fvdl 	ahc->parent_dmat = parent_dmat;
    820  1.42      fvdl 	ahc->chip = chip;
    821  1.42      fvdl 	ahc->features = features;
    822  1.42      fvdl 	ahc->flags = flags;
    823  1.42      fvdl 	ahc->scb_data = scb_data;
    824  1.42      fvdl 
    825  1.42      fvdl 	ahc->unpause = (ahc_inb(ahc, HCNTRL) & IRQMS) | INTEN;
    826  1.42      fvdl 	/* The IRQMS bit is only valid on VL and EISA chips */
    827  1.42      fvdl 	if ((ahc->chip & AHC_PCI) != 0)
    828  1.42      fvdl 		ahc->unpause &= ~IRQMS;
    829  1.42      fvdl 	ahc->pause = ahc->unpause | PAUSE;
    830  1.42      fvdl 	return (0);
    831  1.42      fvdl }
    832  1.42      fvdl 
    833  1.42      fvdl void
    834  1.42      fvdl ahc_free(ahc)
    835  1.42      fvdl 	struct ahc_softc *ahc;
    836  1.42      fvdl {
    837  1.42      fvdl 	ahcfiniscbdata(ahc);
    838  1.42      fvdl 	if (ahc->init_level != 0)
    839  1.42      fvdl 		ahc_freedmamem(ahc->parent_dmat, ahc->shared_data_size,
    840  1.42      fvdl 		    ahc->shared_data_dmamap, ahc->qoutfifo,
    841  1.42      fvdl 		    &ahc->shared_data_seg, ahc->shared_data_nseg);
    842  1.42      fvdl 
    843  1.42      fvdl 	if (ahc->scb_data != NULL)
    844  1.42      fvdl 		free(ahc->scb_data, M_DEVBUF);
    845  1.42      fvdl 	if (ahc->bus_data != NULL)
    846  1.42      fvdl 		free(ahc->bus_data, M_DEVBUF);
    847  1.42      fvdl 	return;
    848  1.42      fvdl }
    849  1.42      fvdl 
    850  1.42      fvdl static int
    851  1.42      fvdl ahcinitscbdata(struct ahc_softc *ahc)
    852  1.42      fvdl {
    853  1.42      fvdl 	struct scb_data *scb_data;
    854  1.42      fvdl 	int i;
    855  1.42      fvdl 
    856  1.42      fvdl 	scb_data = ahc->scb_data;
    857  1.42      fvdl 	SLIST_INIT(&scb_data->free_scbs);
    858  1.42      fvdl 	SLIST_INIT(&scb_data->sg_maps);
    859  1.42      fvdl 
    860  1.42      fvdl 	/* Allocate SCB resources */
    861  1.42      fvdl 	scb_data->scbarray =
    862  1.42      fvdl 	    (struct scb *)malloc(sizeof(struct scb) * AHC_SCB_MAX,
    863  1.42      fvdl 				 M_DEVBUF, M_NOWAIT);
    864  1.42      fvdl 	if (scb_data->scbarray == NULL)
    865  1.42      fvdl 		return (ENOMEM);
    866  1.77   thorpej 	memset(scb_data->scbarray, 0, sizeof(struct scb) * AHC_SCB_MAX);
    867  1.42      fvdl 
    868  1.42      fvdl 	/* Determine the number of hardware SCBs and initialize them */
    869  1.42      fvdl 
    870  1.42      fvdl 	scb_data->maxhscbs = ahc_probe_scbs(ahc);
    871  1.42      fvdl 	/* SCB 0 heads the free list */
    872  1.42      fvdl 	ahc_outb(ahc, FREE_SCBH, 0);
    873  1.42      fvdl 	for (i = 0; i < ahc->scb_data->maxhscbs; i++) {
    874  1.42      fvdl 		ahc_outb(ahc, SCBPTR, i);
    875  1.42      fvdl 
    876  1.42      fvdl 		/* Clear the control byte. */
    877  1.42      fvdl 		ahc_outb(ahc, SCB_CONTROL, 0);
    878  1.42      fvdl 
    879  1.42      fvdl 		/* Set the next pointer */
    880  1.42      fvdl 		ahc_outb(ahc, SCB_NEXT, i+1);
    881  1.42      fvdl 
    882  1.42      fvdl 		/* Make the tag number invalid */
    883  1.42      fvdl 		ahc_outb(ahc, SCB_TAG, SCB_LIST_NULL);
    884  1.42      fvdl 	}
    885  1.42      fvdl 
    886  1.42      fvdl 	/* Make sure that the last SCB terminates the free list */
    887  1.42      fvdl 	ahc_outb(ahc, SCBPTR, i-1);
    888  1.42      fvdl 	ahc_outb(ahc, SCB_NEXT, SCB_LIST_NULL);
    889  1.42      fvdl 
    890  1.42      fvdl 	/* Ensure we clear the 0 SCB's control byte. */
    891  1.42      fvdl 	ahc_outb(ahc, SCBPTR, 0);
    892  1.42      fvdl 	ahc_outb(ahc, SCB_CONTROL, 0);
    893  1.42      fvdl 
    894  1.42      fvdl 	scb_data->maxhscbs = i;
    895  1.42      fvdl 
    896  1.42      fvdl 	if (ahc->scb_data->maxhscbs == 0)
    897  1.42      fvdl 		panic("%s: No SCB space found", ahc_name(ahc));
    898  1.42      fvdl 
    899  1.42      fvdl 	/*
    900  1.42      fvdl 	 * Create our DMA tags.  These tags define the kinds of device
    901  1.73       wiz 	 * accessible memory allocations and memory mappings we will
    902  1.42      fvdl 	 * need to perform during normal operation.
    903  1.42      fvdl 	 *
    904  1.42      fvdl 	 * Unless we need to further restrict the allocation, we rely
    905  1.42      fvdl 	 * on the restrictions of the parent dmat, hence the common
    906  1.42      fvdl 	 * use of MAXADDR and MAXSIZE.
    907  1.42      fvdl 	 */
    908  1.42      fvdl 
    909  1.42      fvdl 	if (ahc_createdmamem(ahc->parent_dmat,
    910  1.42      fvdl 	    AHC_SCB_MAX * sizeof(struct hardware_scb), ahc->sc_dmaflags,
    911  1.42      fvdl 	    &scb_data->hscb_dmamap,
    912  1.42      fvdl 	    (caddr_t *)&scb_data->hscbs, &scb_data->hscb_busaddr,
    913  1.42      fvdl 	    &scb_data->hscb_seg, &scb_data->hscb_nseg, ahc_name(ahc),
    914  1.42      fvdl 	    "hardware SCB structures") < 0)
    915  1.42      fvdl 		goto error_exit;
    916  1.42      fvdl 
    917  1.42      fvdl 	scb_data->init_level++;
    918  1.42      fvdl 
    919  1.42      fvdl 	if (ahc_createdmamem(ahc->parent_dmat,
    920  1.42      fvdl 	    AHC_SCB_MAX * sizeof(struct scsipi_sense_data), ahc->sc_dmaflags,
    921  1.42      fvdl 	    &scb_data->sense_dmamap, (caddr_t *)&scb_data->sense,
    922  1.42      fvdl 	    &scb_data->sense_busaddr, &scb_data->sense_seg,
    923  1.42      fvdl 	    &scb_data->sense_nseg, ahc_name(ahc), "sense buffers") < 0)
    924  1.42      fvdl 		goto error_exit;
    925  1.42      fvdl 
    926  1.42      fvdl 	scb_data->init_level++;
    927  1.42      fvdl 
    928  1.42      fvdl 	/* Perform initial CCB allocation */
    929  1.77   thorpej 	memset(scb_data->hscbs, 0, AHC_SCB_MAX * sizeof(struct hardware_scb));
    930  1.42      fvdl 	ahcallocscbs(ahc);
    931  1.42      fvdl 
    932  1.42      fvdl 	if (scb_data->numscbs == 0) {
    933  1.42      fvdl 		printf("%s: ahc_init_scb_data - "
    934  1.42      fvdl 		       "Unable to allocate initial scbs\n",
    935  1.42      fvdl 		       ahc_name(ahc));
    936  1.42      fvdl 		goto error_exit;
    937  1.42      fvdl 	}
    938  1.42      fvdl 
    939  1.42      fvdl 	scb_data->init_level++;
    940  1.42      fvdl 
    941  1.42      fvdl 	/*
    942  1.42      fvdl          * Note that we were successfull
    943  1.42      fvdl          */
    944  1.59        pk         return 0;
    945  1.42      fvdl 
    946  1.42      fvdl error_exit:
    947  1.42      fvdl 
    948  1.42      fvdl 	return ENOMEM;
    949  1.42      fvdl }
    950  1.42      fvdl 
    951  1.42      fvdl static void
    952  1.42      fvdl ahcfiniscbdata(struct ahc_softc *ahc)
    953  1.42      fvdl {
    954  1.42      fvdl 	struct scb_data *scb_data;
    955  1.42      fvdl 
    956  1.42      fvdl 	scb_data = ahc->scb_data;
    957  1.42      fvdl 
    958  1.42      fvdl 	switch (scb_data->init_level) {
    959  1.42      fvdl 	default:
    960  1.42      fvdl 	case 3:
    961  1.42      fvdl 	{
    962  1.42      fvdl 		struct sg_map_node *sg_map;
    963  1.42      fvdl 
    964  1.42      fvdl 		while ((sg_map = SLIST_FIRST(&scb_data->sg_maps))!= NULL) {
    965  1.42      fvdl 			SLIST_REMOVE_HEAD(&scb_data->sg_maps, links);
    966  1.42      fvdl 			ahc_freedmamem(ahc->parent_dmat, PAGE_SIZE,
    967  1.42      fvdl 			    sg_map->sg_dmamap, (caddr_t)sg_map->sg_vaddr,
    968  1.42      fvdl 			    &sg_map->sg_dmasegs, sg_map->sg_nseg);
    969  1.42      fvdl 			free(sg_map, M_DEVBUF);
    970  1.42      fvdl 		}
    971  1.42      fvdl 	}
    972  1.42      fvdl 	/*FALLTHROUGH*/
    973  1.42      fvdl 	case 2:
    974  1.42      fvdl 		ahc_freedmamem(ahc->parent_dmat,
    975  1.42      fvdl 		    AHC_SCB_MAX * sizeof(struct scsipi_sense_data),
    976  1.42      fvdl 		    scb_data->sense_dmamap, (caddr_t)scb_data->sense,
    977  1.42      fvdl 		    &scb_data->sense_seg, scb_data->sense_nseg);
    978  1.42      fvdl 	/*FALLTHROUGH*/
    979  1.42      fvdl 	case 1:
    980  1.42      fvdl 		ahc_freedmamem(ahc->parent_dmat,
    981  1.59        pk 		    AHC_SCB_MAX * sizeof(struct hardware_scb),
    982  1.42      fvdl 		    scb_data->hscb_dmamap, (caddr_t)scb_data->hscbs,
    983  1.42      fvdl 		    &scb_data->hscb_seg, scb_data->hscb_nseg);
    984  1.42      fvdl 	/*FALLTHROUGH*/
    985  1.42      fvdl 	}
    986  1.42      fvdl 	if (scb_data->scbarray != NULL)
    987  1.42      fvdl 		free(scb_data->scbarray, M_DEVBUF);
    988  1.42      fvdl }
    989  1.42      fvdl 
    990  1.42      fvdl int
    991  1.42      fvdl ahc_reset(struct ahc_softc *ahc)
    992  1.42      fvdl {
    993  1.42      fvdl 	u_int	sblkctl;
    994  1.42      fvdl 	int	wait;
    995  1.59        pk 
    996  1.42      fvdl #ifdef AHC_DUMP_SEQ
    997  1.42      fvdl 	if (ahc->init_level == 0)
    998  1.42      fvdl 		ahc_dumpseq(ahc);
    999  1.42      fvdl #endif
   1000  1.42      fvdl 	ahc_outb(ahc, HCNTRL, CHIPRST | ahc->pause);
   1001  1.42      fvdl 	/*
   1002  1.42      fvdl 	 * Ensure that the reset has finished
   1003  1.42      fvdl 	 */
   1004  1.42      fvdl 	wait = 1000;
   1005  1.42      fvdl 	do {
   1006  1.42      fvdl 		DELAY(1000);
   1007  1.42      fvdl 	} while (--wait && !(ahc_inb(ahc, HCNTRL) & CHIPRSTACK));
   1008  1.42      fvdl 
   1009  1.42      fvdl 	if (wait == 0) {
   1010  1.42      fvdl 		printf("%s: WARNING - Failed chip reset!  "
   1011  1.42      fvdl 		       "Trying to initialize anyway.\n", ahc_name(ahc));
   1012  1.42      fvdl 	}
   1013  1.42      fvdl 	ahc_outb(ahc, HCNTRL, ahc->pause);
   1014  1.42      fvdl 
   1015  1.42      fvdl 	/* Determine channel configuration */
   1016  1.42      fvdl 	sblkctl = ahc_inb(ahc, SBLKCTL) & (SELBUSB|SELWIDE);
   1017  1.42      fvdl 	/* No Twin Channel PCI cards */
   1018  1.42      fvdl 	if ((ahc->chip & AHC_PCI) != 0)
   1019  1.42      fvdl 		sblkctl &= ~SELBUSB;
   1020  1.42      fvdl 	switch (sblkctl) {
   1021  1.42      fvdl 	case 0:
   1022  1.42      fvdl 		/* Single Narrow Channel */
   1023  1.42      fvdl 		break;
   1024  1.42      fvdl 	case 2:
   1025  1.42      fvdl 		/* Wide Channel */
   1026  1.42      fvdl 		ahc->features |= AHC_WIDE;
   1027  1.42      fvdl 		break;
   1028  1.42      fvdl 	case 8:
   1029  1.42      fvdl 		/* Twin Channel */
   1030  1.42      fvdl 		ahc->features |= AHC_TWIN;
   1031  1.42      fvdl 		break;
   1032  1.42      fvdl 	default:
   1033  1.42      fvdl 		printf(" Unsupported adapter type.  Ignoring\n");
   1034  1.42      fvdl 		return(-1);
   1035  1.42      fvdl 	}
   1036  1.42      fvdl 
   1037  1.42      fvdl 	return (0);
   1038  1.42      fvdl }
   1039  1.42      fvdl 
   1040  1.42      fvdl /*
   1041  1.42      fvdl  * Called when we have an active connection to a target on the bus,
   1042  1.42      fvdl  * this function finds the nearest syncrate to the input period limited
   1043  1.42      fvdl  * by the capabilities of the bus connectivity of the target.
   1044  1.42      fvdl  */
   1045  1.63  jdolecek static const struct ahc_syncrate *
   1046  1.42      fvdl ahc_devlimited_syncrate(struct ahc_softc *ahc, u_int *period) {
   1047  1.42      fvdl 	u_int	maxsync;
   1048  1.42      fvdl 
   1049  1.42      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0) {
   1050  1.42      fvdl 		if ((ahc_inb(ahc, SBLKCTL) & ENAB40) != 0
   1051  1.42      fvdl 		 && (ahc_inb(ahc, SSTAT2) & EXP_ACTIVE) == 0) {
   1052  1.42      fvdl 			maxsync = AHC_SYNCRATE_ULTRA2;
   1053  1.42      fvdl 		} else {
   1054  1.42      fvdl 			maxsync = AHC_SYNCRATE_ULTRA;
   1055  1.42      fvdl 		}
   1056  1.42      fvdl 	} else if ((ahc->features & AHC_ULTRA) != 0) {
   1057  1.42      fvdl 		maxsync = AHC_SYNCRATE_ULTRA;
   1058  1.42      fvdl 	} else {
   1059  1.42      fvdl 		maxsync = AHC_SYNCRATE_FAST;
   1060  1.42      fvdl 	}
   1061  1.42      fvdl 	return (ahc_find_syncrate(ahc, period, maxsync));
   1062  1.42      fvdl }
   1063  1.42      fvdl 
   1064  1.42      fvdl /*
   1065  1.42      fvdl  * Look up the valid period to SCSIRATE conversion in our table.
   1066  1.42      fvdl  * Return the period and offset that should be sent to the target
   1067  1.42      fvdl  * if this was the beginning of an SDTR.
   1068  1.42      fvdl  */
   1069  1.63  jdolecek static const struct ahc_syncrate *
   1070  1.42      fvdl ahc_find_syncrate(struct ahc_softc *ahc, u_int *period, u_int maxsync)
   1071  1.42      fvdl {
   1072  1.63  jdolecek 	const struct ahc_syncrate *syncrate;
   1073  1.42      fvdl 
   1074  1.42      fvdl 	syncrate = &ahc_syncrates[maxsync];
   1075  1.42      fvdl 	while ((syncrate->rate != NULL)
   1076  1.42      fvdl 	    && ((ahc->features & AHC_ULTRA2) == 0
   1077  1.42      fvdl 	     || (syncrate->sxfr_u2 != 0))) {
   1078  1.42      fvdl 
   1079  1.42      fvdl 		if (*period <= syncrate->period) {
   1080  1.42      fvdl 			/*
   1081  1.42      fvdl 			 * When responding to a target that requests
   1082  1.42      fvdl 			 * sync, the requested rate may fall between
   1083  1.42      fvdl 			 * two rates that we can output, but still be
   1084  1.42      fvdl 			 * a rate that we can receive.  Because of this,
   1085  1.42      fvdl 			 * we want to respond to the target with
   1086  1.42      fvdl 			 * the same rate that it sent to us even
   1087  1.42      fvdl 			 * if the period we use to send data to it
   1088  1.42      fvdl 			 * is lower.  Only lower the response period
   1089  1.42      fvdl 			 * if we must.
   1090  1.42      fvdl 			 */
   1091  1.42      fvdl 			if (syncrate == &ahc_syncrates[maxsync])
   1092  1.42      fvdl 				*period = syncrate->period;
   1093  1.42      fvdl 			break;
   1094  1.42      fvdl 		}
   1095  1.42      fvdl 		syncrate++;
   1096  1.42      fvdl 	}
   1097  1.42      fvdl 
   1098  1.42      fvdl 	if ((*period == 0)
   1099  1.42      fvdl 	 || (syncrate->rate == NULL)
   1100  1.42      fvdl 	 || ((ahc->features & AHC_ULTRA2) != 0
   1101  1.42      fvdl 	  && (syncrate->sxfr_u2 == 0))) {
   1102  1.42      fvdl 		/* Use asynchronous transfers. */
   1103  1.42      fvdl 		*period = 0;
   1104  1.42      fvdl 		syncrate = NULL;
   1105  1.42      fvdl 	}
   1106  1.42      fvdl 	return (syncrate);
   1107  1.42      fvdl }
   1108  1.42      fvdl 
   1109  1.42      fvdl static u_int
   1110  1.42      fvdl ahc_find_period(struct ahc_softc *ahc, u_int scsirate, u_int maxsync)
   1111  1.42      fvdl {
   1112  1.63  jdolecek 	const struct ahc_syncrate *syncrate;
   1113  1.42      fvdl 
   1114  1.42      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0)
   1115  1.42      fvdl 		scsirate &= SXFR_ULTRA2;
   1116  1.42      fvdl 	else
   1117  1.42      fvdl 		scsirate &= SXFR;
   1118  1.42      fvdl 
   1119  1.42      fvdl 	syncrate = &ahc_syncrates[maxsync];
   1120  1.42      fvdl 	while (syncrate->rate != NULL) {
   1121  1.42      fvdl 
   1122  1.42      fvdl 		if ((ahc->features & AHC_ULTRA2) != 0) {
   1123  1.42      fvdl 			if (syncrate->sxfr_u2 == 0)
   1124  1.42      fvdl 				break;
   1125  1.42      fvdl 			else if (scsirate == (syncrate->sxfr_u2 & SXFR_ULTRA2))
   1126  1.42      fvdl 				return (syncrate->period);
   1127  1.42      fvdl 		} else if (scsirate == (syncrate->sxfr & SXFR)) {
   1128  1.42      fvdl 				return (syncrate->period);
   1129  1.42      fvdl 		}
   1130  1.42      fvdl 		syncrate++;
   1131  1.42      fvdl 	}
   1132  1.42      fvdl 	return (0); /* async */
   1133  1.42      fvdl }
   1134  1.42      fvdl 
   1135  1.42      fvdl static void
   1136  1.63  jdolecek ahc_validate_offset(struct ahc_softc *ahc, const struct ahc_syncrate *syncrate,
   1137  1.42      fvdl 		    u_int *offset, int wide)
   1138  1.42      fvdl {
   1139  1.42      fvdl 	u_int maxoffset;
   1140  1.42      fvdl 
   1141  1.42      fvdl 	/* Limit offset to what we can do */
   1142  1.42      fvdl 	if (syncrate == NULL) {
   1143  1.42      fvdl 		maxoffset = 0;
   1144  1.42      fvdl 	} else if ((ahc->features & AHC_ULTRA2) != 0) {
   1145  1.42      fvdl 		maxoffset = MAX_OFFSET_ULTRA2;
   1146  1.42      fvdl 	} else {
   1147  1.42      fvdl 		if (wide)
   1148  1.42      fvdl 			maxoffset = MAX_OFFSET_16BIT;
   1149  1.42      fvdl 		else
   1150  1.42      fvdl 			maxoffset = MAX_OFFSET_8BIT;
   1151  1.42      fvdl 	}
   1152  1.42      fvdl 	*offset = MIN(*offset, maxoffset);
   1153  1.42      fvdl }
   1154  1.42      fvdl 
   1155  1.42      fvdl static void
   1156  1.42      fvdl ahc_update_target_msg_request(struct ahc_softc *ahc,
   1157  1.42      fvdl 			      struct ahc_devinfo *devinfo,
   1158  1.42      fvdl 			      struct ahc_initiator_tinfo *tinfo,
   1159  1.42      fvdl 			      int force, int paused)
   1160  1.42      fvdl {
   1161  1.42      fvdl 	u_int targ_msg_req_orig;
   1162  1.42      fvdl 
   1163  1.42      fvdl 	targ_msg_req_orig = ahc->targ_msg_req;
   1164  1.42      fvdl 	if (tinfo->current.period != tinfo->goal.period
   1165  1.42      fvdl 	 || tinfo->current.width != tinfo->goal.width
   1166  1.42      fvdl 	 || tinfo->current.offset != tinfo->goal.offset
   1167  1.42      fvdl 	 || (force
   1168  1.42      fvdl 	  && (tinfo->goal.period != 0
   1169  1.42      fvdl 	   || tinfo->goal.width != MSG_EXT_WDTR_BUS_8_BIT))) {
   1170  1.42      fvdl 		ahc->targ_msg_req |= devinfo->target_mask;
   1171  1.42      fvdl 	} else {
   1172  1.42      fvdl 		ahc->targ_msg_req &= ~devinfo->target_mask;
   1173  1.42      fvdl 	}
   1174  1.42      fvdl 
   1175  1.42      fvdl 	if (ahc->targ_msg_req != targ_msg_req_orig) {
   1176  1.42      fvdl 		/* Update the message request bit for this target */
   1177  1.42      fvdl 		if ((ahc->features & AHC_HS_MAILBOX) != 0) {
   1178  1.42      fvdl 			if (paused) {
   1179  1.42      fvdl 				ahc_outb(ahc, TARGET_MSG_REQUEST,
   1180  1.42      fvdl 					 ahc->targ_msg_req & 0xFF);
   1181  1.42      fvdl 				ahc_outb(ahc, TARGET_MSG_REQUEST + 1,
   1182  1.42      fvdl 					 (ahc->targ_msg_req >> 8) & 0xFF);
   1183  1.42      fvdl 			} else {
   1184  1.42      fvdl 				ahc_outb(ahc, HS_MAILBOX,
   1185  1.42      fvdl 					 0x01 << HOST_MAILBOX_SHIFT);
   1186  1.42      fvdl 			}
   1187  1.42      fvdl 		} else {
   1188  1.42      fvdl 			if (!paused)
   1189  1.42      fvdl 				pause_sequencer(ahc);
   1190  1.42      fvdl 
   1191  1.42      fvdl 			ahc_outb(ahc, TARGET_MSG_REQUEST,
   1192  1.42      fvdl 				 ahc->targ_msg_req & 0xFF);
   1193  1.42      fvdl 			ahc_outb(ahc, TARGET_MSG_REQUEST + 1,
   1194  1.42      fvdl 				 (ahc->targ_msg_req >> 8) & 0xFF);
   1195  1.42      fvdl 
   1196  1.42      fvdl 			if (!paused)
   1197  1.42      fvdl 				unpause_sequencer(ahc);
   1198  1.42      fvdl 		}
   1199  1.42      fvdl 	}
   1200  1.42      fvdl }
   1201  1.42      fvdl 
   1202  1.42      fvdl static void
   1203  1.42      fvdl ahc_set_syncrate(struct ahc_softc *ahc, struct ahc_devinfo *devinfo,
   1204  1.63  jdolecek 		 const struct ahc_syncrate *syncrate,
   1205  1.42      fvdl 		 u_int period, u_int offset, u_int type, int paused, int done)
   1206  1.42      fvdl {
   1207  1.42      fvdl 	struct	ahc_initiator_tinfo *tinfo;
   1208  1.42      fvdl 	struct	tmode_tstate *tstate;
   1209  1.42      fvdl 	u_int	old_period;
   1210  1.42      fvdl 	u_int	old_offset;
   1211  1.42      fvdl 	int	active = (type & AHC_TRANS_ACTIVE) == AHC_TRANS_ACTIVE;
   1212  1.42      fvdl 
   1213  1.42      fvdl 	if (syncrate == NULL) {
   1214  1.42      fvdl 		period = 0;
   1215  1.42      fvdl 		offset = 0;
   1216  1.42      fvdl 	}
   1217  1.42      fvdl 
   1218  1.42      fvdl 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   1219  1.42      fvdl 				    devinfo->target, &tstate);
   1220  1.42      fvdl 	old_period = tinfo->current.period;
   1221  1.42      fvdl 	old_offset = tinfo->current.offset;
   1222  1.42      fvdl 
   1223  1.42      fvdl 	if ((type & AHC_TRANS_CUR) != 0
   1224  1.42      fvdl 	 && (old_period != period || old_offset != offset)) {
   1225  1.42      fvdl 		u_int	scsirate;
   1226  1.42      fvdl 
   1227  1.42      fvdl 		scsirate = tinfo->scsirate;
   1228  1.42      fvdl 		if ((ahc->features & AHC_ULTRA2) != 0) {
   1229  1.42      fvdl 
   1230  1.42      fvdl 			/* XXX */
   1231  1.42      fvdl 			/* Force single edge until DT is fully implemented */
   1232  1.42      fvdl 			scsirate &= ~(SXFR_ULTRA2|SINGLE_EDGE|ENABLE_CRC);
   1233  1.42      fvdl 			if (syncrate != NULL)
   1234  1.42      fvdl 				scsirate |= syncrate->sxfr_u2|SINGLE_EDGE;
   1235  1.42      fvdl 
   1236  1.42      fvdl 			if (active)
   1237  1.42      fvdl 				ahc_outb(ahc, SCSIOFFSET, offset);
   1238  1.42      fvdl 		} else {
   1239  1.42      fvdl 
   1240  1.42      fvdl 			scsirate &= ~(SXFR|SOFS);
   1241  1.42      fvdl 			/*
   1242  1.42      fvdl 			 * Ensure Ultra mode is set properly for
   1243  1.42      fvdl 			 * this target.
   1244  1.42      fvdl 			 */
   1245  1.42      fvdl 			tstate->ultraenb &= ~devinfo->target_mask;
   1246  1.42      fvdl 			if (syncrate != NULL) {
   1247  1.42      fvdl 				if (syncrate->sxfr & ULTRA_SXFR) {
   1248  1.42      fvdl 					tstate->ultraenb |=
   1249  1.42      fvdl 						devinfo->target_mask;
   1250  1.42      fvdl 				}
   1251  1.42      fvdl 				scsirate |= syncrate->sxfr & SXFR;
   1252  1.42      fvdl 				scsirate |= offset & SOFS;
   1253  1.42      fvdl 			}
   1254  1.42      fvdl 			if (active) {
   1255  1.42      fvdl 				u_int sxfrctl0;
   1256  1.42      fvdl 
   1257  1.42      fvdl 				sxfrctl0 = ahc_inb(ahc, SXFRCTL0);
   1258  1.42      fvdl 				sxfrctl0 &= ~FAST20;
   1259  1.42      fvdl 				if (tstate->ultraenb & devinfo->target_mask)
   1260  1.42      fvdl 					sxfrctl0 |= FAST20;
   1261  1.42      fvdl 				ahc_outb(ahc, SXFRCTL0, sxfrctl0);
   1262  1.42      fvdl 			}
   1263  1.42      fvdl 		}
   1264  1.42      fvdl 		if (active)
   1265  1.42      fvdl 			ahc_outb(ahc, SCSIRATE, scsirate);
   1266  1.42      fvdl 
   1267  1.42      fvdl 		tinfo->scsirate = scsirate;
   1268  1.42      fvdl 		tinfo->current.period = period;
   1269  1.42      fvdl 		tinfo->current.offset = offset;
   1270  1.42      fvdl 
   1271  1.42      fvdl 		/* Update the syncrates in any pending scbs */
   1272  1.42      fvdl 		ahc_update_pending_syncrates(ahc);
   1273  1.42      fvdl 	}
   1274  1.42      fvdl 
   1275  1.42      fvdl 	if ((type & AHC_TRANS_GOAL) != 0) {
   1276  1.42      fvdl 		tinfo->goal.period = period;
   1277  1.42      fvdl 		tinfo->goal.offset = offset;
   1278  1.42      fvdl 	}
   1279  1.42      fvdl 
   1280  1.42      fvdl 	if ((type & AHC_TRANS_USER) != 0) {
   1281  1.42      fvdl 		tinfo->user.period = period;
   1282  1.42      fvdl 		tinfo->user.offset = offset;
   1283  1.42      fvdl 	}
   1284  1.42      fvdl 
   1285  1.42      fvdl 	ahc_update_target_msg_request(ahc, devinfo, tinfo,
   1286  1.42      fvdl 				      /*force*/FALSE,
   1287  1.42      fvdl 				      paused);
   1288  1.42      fvdl }
   1289  1.42      fvdl 
   1290  1.42      fvdl static void
   1291  1.42      fvdl ahc_set_width(struct ahc_softc *ahc, struct ahc_devinfo *devinfo,
   1292  1.42      fvdl 	      u_int width, u_int type, int paused, int done)
   1293  1.42      fvdl {
   1294  1.42      fvdl 	struct ahc_initiator_tinfo *tinfo;
   1295  1.42      fvdl 	struct tmode_tstate *tstate;
   1296  1.42      fvdl 	u_int  oldwidth;
   1297  1.42      fvdl 	int    active = (type & AHC_TRANS_ACTIVE) == AHC_TRANS_ACTIVE;
   1298  1.42      fvdl 
   1299  1.42      fvdl 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   1300  1.42      fvdl 				    devinfo->target, &tstate);
   1301  1.42      fvdl 	oldwidth = tinfo->current.width;
   1302  1.42      fvdl 
   1303  1.42      fvdl 	if ((type & AHC_TRANS_CUR) != 0 && oldwidth != width) {
   1304  1.42      fvdl 		u_int	scsirate;
   1305  1.42      fvdl 
   1306  1.42      fvdl 		scsirate =  tinfo->scsirate;
   1307  1.42      fvdl 		scsirate &= ~WIDEXFER;
   1308  1.42      fvdl 		if (width == MSG_EXT_WDTR_BUS_16_BIT)
   1309  1.42      fvdl 			scsirate |= WIDEXFER;
   1310  1.42      fvdl 
   1311  1.42      fvdl 		tinfo->scsirate = scsirate;
   1312  1.42      fvdl 
   1313  1.42      fvdl 		if (active)
   1314  1.42      fvdl 			ahc_outb(ahc, SCSIRATE, scsirate);
   1315  1.42      fvdl 
   1316  1.42      fvdl 		tinfo->current.width = width;
   1317  1.42      fvdl 	}
   1318  1.42      fvdl 
   1319  1.42      fvdl 	if ((type & AHC_TRANS_GOAL) != 0)
   1320  1.42      fvdl 		tinfo->goal.width = width;
   1321  1.42      fvdl 	if ((type & AHC_TRANS_USER) != 0)
   1322  1.42      fvdl 		tinfo->user.width = width;
   1323  1.42      fvdl 
   1324  1.42      fvdl 	ahc_update_target_msg_request(ahc, devinfo, tinfo,
   1325  1.42      fvdl 				      /*force*/FALSE, paused);
   1326  1.42      fvdl }
   1327  1.42      fvdl 
   1328  1.42      fvdl static void
   1329  1.42      fvdl ahc_set_tags(struct ahc_softc *ahc, struct ahc_devinfo *devinfo, int enable)
   1330  1.42      fvdl {
   1331  1.42      fvdl 	struct ahc_initiator_tinfo *tinfo;
   1332  1.42      fvdl 	struct tmode_tstate *tstate;
   1333  1.42      fvdl 
   1334  1.42      fvdl 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   1335  1.42      fvdl 				    devinfo->target, &tstate);
   1336  1.42      fvdl 
   1337  1.70    bouyer 	if (enable) {
   1338  1.42      fvdl 		tstate->tagenable |= devinfo->target_mask;
   1339  1.70    bouyer 	} else {
   1340  1.42      fvdl 		tstate->tagenable &= ~devinfo->target_mask;
   1341  1.49      fvdl 		tstate->tagdisable |= devinfo->target_mask;
   1342  1.49      fvdl 	}
   1343  1.42      fvdl }
   1344  1.42      fvdl 
   1345  1.71    bouyer static void
   1346  1.71    bouyer ahc_update_xfer_mode(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   1347  1.71    bouyer {
   1348  1.71    bouyer 	struct scsipi_xfer_mode xm;
   1349  1.71    bouyer 	struct ahc_initiator_tinfo *tinfo;
   1350  1.71    bouyer 	struct tmode_tstate *tstate;
   1351  1.71    bouyer 
   1352  1.71    bouyer 	if (ahc->inited_targets[devinfo->target] != 2)
   1353  1.71    bouyer 		return;
   1354  1.71    bouyer 
   1355  1.71    bouyer 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   1356  1.71    bouyer 				    devinfo->target, &tstate);
   1357  1.71    bouyer 
   1358  1.71    bouyer 	xm.xm_target = devinfo->target;
   1359  1.71    bouyer 	xm.xm_mode = 0;
   1360  1.71    bouyer 	xm.xm_period = tinfo->current.period;
   1361  1.71    bouyer 	xm.xm_offset = tinfo->current.offset;
   1362  1.71    bouyer 	if (tinfo->current.width == 1)
   1363  1.71    bouyer 		xm.xm_mode |= PERIPH_CAP_WIDE16;
   1364  1.71    bouyer 	if (tinfo->current.period)
   1365  1.71    bouyer 		xm.xm_mode |= PERIPH_CAP_SYNC;
   1366  1.71    bouyer 	if (tstate->tagenable & devinfo->target_mask)
   1367  1.71    bouyer 		xm.xm_mode |= PERIPH_CAP_TQING;
   1368  1.71    bouyer 	scsipi_async_event(
   1369  1.71    bouyer 	    devinfo->channel == 'B' ? &ahc->sc_channel_b : &ahc->sc_channel,
   1370  1.71    bouyer 	    ASYNC_EVENT_XFER_MODE, &xm);
   1371  1.71    bouyer }
   1372  1.71    bouyer 
   1373  1.42      fvdl /*
   1374  1.42      fvdl  * Attach all the sub-devices we can find
   1375  1.42      fvdl  */
   1376  1.42      fvdl int
   1377  1.42      fvdl ahc_attach(struct ahc_softc *ahc)
   1378  1.42      fvdl {
   1379  1.70    bouyer 	ahc->sc_adapter.adapt_dev = &ahc->sc_dev;
   1380  1.70    bouyer 	ahc->sc_adapter.adapt_nchannels = (ahc->features & AHC_TWIN) ? 2 : 1;
   1381  1.72    bouyer 	if (ahc->flags & AHC_PAGESCBS) {
   1382  1.72    bouyer 		ahc->sc_adapter.adapt_openings = AHC_SCB_MAX;
   1383  1.72    bouyer 		ahc->sc_adapter.adapt_max_periph = 16;
   1384  1.72    bouyer 	} else {
   1385  1.72    bouyer 		ahc->sc_adapter.adapt_openings =  ahc->scb_data->maxhscbs;
   1386  1.72    bouyer 		if (ahc->scb_data->maxhscbs >= 16)
   1387  1.72    bouyer 			ahc->sc_adapter.adapt_max_periph = 16;
   1388  1.72    bouyer 		else
   1389  1.72    bouyer 			ahc->sc_adapter.adapt_max_periph = 4;
   1390  1.72    bouyer 	}
   1391  1.70    bouyer 	ahc->sc_adapter.adapt_ioctl = ahc_ioctl;
   1392  1.70    bouyer 	ahc->sc_adapter.adapt_minphys = ahcminphys;
   1393  1.70    bouyer 	ahc->sc_adapter.adapt_request = ahc_action;
   1394  1.70    bouyer 
   1395  1.70    bouyer 	ahc->sc_channel.chan_adapter = &ahc->sc_adapter;
   1396  1.70    bouyer 	ahc->sc_channel.chan_bustype = &scsi_bustype;
   1397  1.70    bouyer 	ahc->sc_channel.chan_channel = 0;
   1398  1.70    bouyer 	ahc->sc_channel.chan_ntargets = (ahc->features & AHC_WIDE) ? 16 : 8;
   1399  1.70    bouyer 	ahc->sc_channel.chan_nluns = 8;
   1400  1.70    bouyer 	ahc->sc_channel.chan_id = ahc->our_id;
   1401  1.70    bouyer 
   1402  1.42      fvdl 	if (ahc->features & AHC_TWIN) {
   1403  1.70    bouyer 		ahc->sc_channel_b = ahc->sc_channel;
   1404  1.70    bouyer 		ahc->sc_channel_b.chan_id = ahc->our_id_b;
   1405  1.70    bouyer 		ahc->sc_channel_b.chan_channel = 1;
   1406  1.42      fvdl 	}
   1407  1.42      fvdl 
   1408  1.42      fvdl 	if ((ahc->flags & AHC_CHANNEL_B_PRIMARY) == 0) {
   1409  1.70    bouyer 		config_found((void *)ahc, &ahc->sc_channel, scsiprint);
   1410  1.42      fvdl 		if (ahc->features & AHC_TWIN)
   1411  1.70    bouyer 			config_found((void *)ahc, &ahc->sc_channel_b,
   1412  1.70    bouyer 			    scsiprint);
   1413  1.42      fvdl 	} else {
   1414  1.70    bouyer 		config_found((void *)ahc, &ahc->sc_channel_b, scsiprint);
   1415  1.70    bouyer 		config_found((void *)ahc, &ahc->sc_channel, scsiprint);
   1416  1.42      fvdl 	}
   1417  1.42      fvdl 	return 1;
   1418  1.42      fvdl }
   1419  1.42      fvdl 
   1420  1.42      fvdl static void
   1421  1.42      fvdl ahc_fetch_devinfo(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   1422  1.42      fvdl {
   1423  1.42      fvdl 	u_int	saved_tcl;
   1424  1.42      fvdl 	role_t	role;
   1425  1.42      fvdl 	int	our_id;
   1426  1.42      fvdl 
   1427  1.42      fvdl 	if (ahc_inb(ahc, SSTAT0) & TARGET)
   1428  1.42      fvdl 		role = ROLE_TARGET;
   1429  1.42      fvdl 	else
   1430  1.42      fvdl 		role = ROLE_INITIATOR;
   1431  1.42      fvdl 
   1432  1.42      fvdl 	if (role == ROLE_TARGET
   1433  1.42      fvdl 	 && (ahc->features & AHC_MULTI_TID) != 0
   1434  1.42      fvdl 	 && (ahc_inb(ahc, SEQ_FLAGS) & CMDPHASE_PENDING) != 0) {
   1435  1.42      fvdl 		/* We were selected, so pull our id from TARGIDIN */
   1436  1.42      fvdl 		our_id = ahc_inb(ahc, TARGIDIN) & OID;
   1437  1.42      fvdl 	} else if ((ahc->features & AHC_ULTRA2) != 0)
   1438  1.42      fvdl 		our_id = ahc_inb(ahc, SCSIID_ULTRA2) & OID;
   1439  1.42      fvdl 	else
   1440  1.42      fvdl 		our_id = ahc_inb(ahc, SCSIID) & OID;
   1441  1.42      fvdl 
   1442  1.42      fvdl 	saved_tcl = ahc_inb(ahc, SAVED_TCL);
   1443  1.42      fvdl 	ahc_compile_devinfo(devinfo, our_id, TCL_TARGET(saved_tcl),
   1444  1.42      fvdl 			    TCL_LUN(saved_tcl), TCL_CHANNEL(ahc, saved_tcl),
   1445  1.42      fvdl 			    role);
   1446  1.42      fvdl }
   1447  1.42      fvdl 
   1448  1.42      fvdl static void
   1449  1.42      fvdl ahc_compile_devinfo(struct ahc_devinfo *devinfo, u_int our_id, u_int target,
   1450  1.42      fvdl 		    u_int lun, char channel, role_t role)
   1451  1.42      fvdl {
   1452  1.42      fvdl 	devinfo->our_scsiid = our_id;
   1453  1.42      fvdl 	devinfo->target = target;
   1454  1.42      fvdl 	devinfo->lun = lun;
   1455  1.42      fvdl 	devinfo->target_offset = target;
   1456  1.42      fvdl 	devinfo->channel = channel;
   1457  1.42      fvdl 	devinfo->role = role;
   1458  1.42      fvdl 	if (channel == 'B')
   1459  1.42      fvdl 		devinfo->target_offset += 8;
   1460  1.42      fvdl 	devinfo->target_mask = (0x01 << devinfo->target_offset);
   1461  1.42      fvdl }
   1462  1.42      fvdl 
   1463  1.42      fvdl /*
   1464  1.42      fvdl  * Catch an interrupt from the adapter
   1465  1.42      fvdl  */
   1466  1.42      fvdl int
   1467  1.42      fvdl ahc_intr(void *arg)
   1468  1.42      fvdl {
   1469  1.42      fvdl 	struct	ahc_softc *ahc;
   1470  1.42      fvdl 	u_int	intstat;
   1471  1.42      fvdl 
   1472  1.59        pk 	ahc = (struct ahc_softc *)arg;
   1473  1.42      fvdl 
   1474  1.42      fvdl 	intstat = ahc_inb(ahc, INTSTAT);
   1475  1.42      fvdl 
   1476  1.42      fvdl 	/*
   1477  1.42      fvdl 	 * Any interrupts to process?
   1478  1.42      fvdl 	 */
   1479  1.42      fvdl 	if ((intstat & INT_PEND) == 0) {
   1480  1.43      fvdl 		if (ahc->bus_intr && ahc->bus_intr(ahc)) {
   1481  1.43      fvdl #ifdef AHC_DEBUG
   1482  1.43      fvdl 			printf("%s: bus intr: CCHADDR %x HADDR %x SEQADDR %x\n",
   1483  1.42      fvdl 			    ahc_name(ahc),
   1484  1.42      fvdl 			    ahc_inb(ahc, CCHADDR) |
   1485  1.42      fvdl 			    (ahc_inb(ahc, CCHADDR+1) << 8)
   1486  1.42      fvdl 			    | (ahc_inb(ahc, CCHADDR+2) << 16)
   1487  1.42      fvdl 			    | (ahc_inb(ahc, CCHADDR+3) << 24),
   1488  1.42      fvdl 			    ahc_inb(ahc, HADDR) | (ahc_inb(ahc, HADDR+1) << 8)
   1489  1.42      fvdl 			    | (ahc_inb(ahc, HADDR+2) << 16)
   1490  1.42      fvdl 			    | (ahc_inb(ahc, HADDR+3) << 24),
   1491  1.42      fvdl 			    ahc_inb(ahc, SEQADDR0) |
   1492  1.42      fvdl 			    (ahc_inb(ahc, SEQADDR1) << 8));
   1493  1.42      fvdl #endif
   1494  1.42      fvdl 			return 1;
   1495  1.42      fvdl 		}
   1496  1.42      fvdl 		return 0;
   1497  1.42      fvdl 	}
   1498  1.42      fvdl 
   1499  1.42      fvdl #ifdef AHC_DEBUG
   1500  1.42      fvdl 	if (ahc_debug & AHC_SHOWINTR) {
   1501  1.42      fvdl 		printf("%s: intstat %x\n", ahc_name(ahc), intstat);
   1502  1.42      fvdl 	}
   1503  1.42      fvdl #endif
   1504  1.42      fvdl 
   1505  1.42      fvdl 	if (intstat & CMDCMPLT) {
   1506  1.42      fvdl 		ahc_outb(ahc, CLRINT, CLRCMDINT);
   1507  1.42      fvdl 		ahc_run_qoutfifo(ahc);
   1508  1.42      fvdl 	}
   1509  1.42      fvdl 	if (intstat & BRKADRINT) {
   1510  1.42      fvdl 		/*
   1511  1.42      fvdl 		 * We upset the sequencer :-(
   1512  1.42      fvdl 		 * Lookup the error message
   1513  1.42      fvdl 		 */
   1514  1.42      fvdl 		int i, error, num_errors;
   1515  1.42      fvdl 
   1516  1.42      fvdl 		error = ahc_inb(ahc, ERROR);
   1517  1.42      fvdl 		num_errors =  sizeof(hard_error)/sizeof(hard_error[0]);
   1518  1.42      fvdl 		for (i = 0; error != 1 && i < num_errors; i++)
   1519  1.42      fvdl 			error >>= 1;
   1520  1.42      fvdl 		panic("%s: brkadrint, %s at seqaddr = 0x%x\n",
   1521  1.42      fvdl 		      ahc_name(ahc), hard_error[i].errmesg,
   1522  1.42      fvdl 		      ahc_inb(ahc, SEQADDR0) |
   1523  1.42      fvdl 		      (ahc_inb(ahc, SEQADDR1) << 8));
   1524  1.42      fvdl 
   1525  1.75       wiz 		/* Tell everyone that this HBA is no longer available */
   1526  1.42      fvdl 		ahc_abort_scbs(ahc, AHC_TARGET_WILDCARD, ALL_CHANNELS,
   1527  1.42      fvdl 			       AHC_LUN_WILDCARD, SCB_LIST_NULL, ROLE_UNKNOWN,
   1528  1.42      fvdl 			       XS_DRIVER_STUFFUP);
   1529  1.42      fvdl 	}
   1530  1.42      fvdl 	if (intstat & SEQINT)
   1531  1.42      fvdl 		ahc_handle_seqint(ahc, intstat);
   1532  1.42      fvdl 
   1533  1.42      fvdl 	if (intstat & SCSIINT)
   1534  1.42      fvdl 		ahc_handle_scsiint(ahc, intstat);
   1535  1.42      fvdl 
   1536  1.42      fvdl 	return 1;
   1537  1.42      fvdl }
   1538  1.42      fvdl 
   1539  1.42      fvdl static struct tmode_tstate *
   1540  1.42      fvdl ahc_alloc_tstate(struct ahc_softc *ahc, u_int scsi_id, char channel)
   1541  1.42      fvdl {
   1542  1.42      fvdl 	struct tmode_tstate *master_tstate;
   1543  1.42      fvdl 	struct tmode_tstate *tstate;
   1544  1.42      fvdl 	int i, s;
   1545  1.42      fvdl 
   1546  1.42      fvdl 	master_tstate = ahc->enabled_targets[ahc->our_id];
   1547  1.42      fvdl 	if (channel == 'B') {
   1548  1.42      fvdl 		scsi_id += 8;
   1549  1.42      fvdl 		master_tstate = ahc->enabled_targets[ahc->our_id_b + 8];
   1550  1.42      fvdl 	}
   1551  1.42      fvdl 	if (ahc->enabled_targets[scsi_id] != NULL
   1552  1.42      fvdl 	 && ahc->enabled_targets[scsi_id] != master_tstate)
   1553  1.42      fvdl 		panic("%s: ahc_alloc_tstate - Target already allocated",
   1554  1.42      fvdl 		      ahc_name(ahc));
   1555  1.42      fvdl 	tstate = malloc(sizeof(*tstate), M_DEVBUF, M_NOWAIT);
   1556  1.42      fvdl 	if (tstate == NULL)
   1557  1.42      fvdl 		return (NULL);
   1558  1.42      fvdl 
   1559  1.42      fvdl 	/*
   1560  1.42      fvdl 	 * If we have allocated a master tstate, copy user settings from
   1561  1.42      fvdl 	 * the master tstate (taken from SRAM or the EEPROM) for this
   1562  1.42      fvdl 	 * channel, but reset our current and goal settings to async/narrow
   1563  1.42      fvdl 	 * until an initiator talks to us.
   1564  1.42      fvdl 	 */
   1565  1.42      fvdl 	if (master_tstate != NULL) {
   1566  1.76   thorpej 		memcpy(tstate, master_tstate, sizeof(*tstate));
   1567  1.42      fvdl 		tstate->ultraenb = 0;
   1568  1.42      fvdl 		for (i = 0; i < 16; i++) {
   1569  1.77   thorpej 			memset(&tstate->transinfo[i].current, 0,
   1570  1.42      fvdl 			      sizeof(tstate->transinfo[i].current));
   1571  1.77   thorpej 			memset(&tstate->transinfo[i].goal, 0,
   1572  1.42      fvdl 			      sizeof(tstate->transinfo[i].goal));
   1573  1.42      fvdl 		}
   1574  1.42      fvdl 	} else
   1575  1.77   thorpej 		memset(tstate, 0, sizeof(*tstate));
   1576  1.42      fvdl 	s = splbio();
   1577  1.42      fvdl 	ahc->enabled_targets[scsi_id] = tstate;
   1578  1.42      fvdl 	splx(s);
   1579  1.42      fvdl 	return (tstate);
   1580  1.42      fvdl }
   1581  1.42      fvdl 
   1582  1.42      fvdl #if UNUSED
   1583  1.42      fvdl static void
   1584  1.42      fvdl ahc_free_tstate(struct ahc_softc *ahc, u_int scsi_id, char channel, int force)
   1585  1.42      fvdl {
   1586  1.42      fvdl 	struct tmode_tstate *tstate;
   1587  1.42      fvdl 
   1588  1.42      fvdl 	/* Don't clean up the entry for our initiator role */
   1589  1.42      fvdl 	if ((ahc->flags & AHC_INITIATORMODE) != 0
   1590  1.42      fvdl 	 && ((channel == 'B' && scsi_id == ahc->our_id_b)
   1591  1.42      fvdl 	  || (channel == 'A' && scsi_id == ahc->our_id))
   1592  1.42      fvdl 	 && force == FALSE)
   1593  1.42      fvdl 		return;
   1594  1.42      fvdl 
   1595  1.42      fvdl 	if (channel == 'B')
   1596  1.42      fvdl 		scsi_id += 8;
   1597  1.42      fvdl 	tstate = ahc->enabled_targets[scsi_id];
   1598  1.42      fvdl 	if (tstate != NULL)
   1599  1.42      fvdl 		free(tstate, M_DEVBUF);
   1600  1.42      fvdl 	ahc->enabled_targets[scsi_id] = NULL;
   1601  1.42      fvdl }
   1602  1.42      fvdl #endif
   1603  1.42      fvdl 
   1604  1.42      fvdl static void
   1605  1.42      fvdl ahc_handle_seqint(struct ahc_softc *ahc, u_int intstat)
   1606  1.42      fvdl {
   1607  1.42      fvdl 	struct scb *scb;
   1608  1.42      fvdl 	struct ahc_devinfo devinfo;
   1609  1.59        pk 
   1610  1.42      fvdl 	ahc_fetch_devinfo(ahc, &devinfo);
   1611  1.42      fvdl 
   1612  1.42      fvdl 	/*
   1613  1.42      fvdl 	 * Clear the upper byte that holds SEQINT status
   1614  1.42      fvdl 	 * codes and clear the SEQINT bit. We will unpause
   1615  1.42      fvdl 	 * the sequencer, if appropriate, after servicing
   1616  1.42      fvdl 	 * the request.
   1617  1.42      fvdl 	 */
   1618  1.42      fvdl 	ahc_outb(ahc, CLRINT, CLRSEQINT);
   1619  1.42      fvdl 	switch (intstat & SEQINT_MASK) {
   1620  1.42      fvdl 	case NO_MATCH:
   1621  1.42      fvdl 	{
   1622  1.42      fvdl 		/* Ensure we don't leave the selection hardware on */
   1623  1.42      fvdl 		ahc_outb(ahc, SCSISEQ,
   1624  1.42      fvdl 			 ahc_inb(ahc, SCSISEQ) & (ENSELI|ENRSELI|ENAUTOATNP));
   1625  1.42      fvdl 
   1626  1.42      fvdl 		printf("%s:%c:%d: no active SCB for reconnecting "
   1627  1.42      fvdl 		       "target - issuing BUS DEVICE RESET\n",
   1628  1.42      fvdl 		       ahc_name(ahc), devinfo.channel, devinfo.target);
   1629  1.42      fvdl 		printf("SAVED_TCL == 0x%x, ARG_1 == 0x%x, SEQ_FLAGS == 0x%x\n",
   1630  1.42      fvdl 		       ahc_inb(ahc, SAVED_TCL), ahc_inb(ahc, ARG_1),
   1631  1.42      fvdl 		       ahc_inb(ahc, SEQ_FLAGS));
   1632  1.42      fvdl 		ahc->msgout_buf[0] = MSG_BUS_DEV_RESET;
   1633  1.42      fvdl 		ahc->msgout_len = 1;
   1634  1.42      fvdl 		ahc->msgout_index = 0;
   1635  1.42      fvdl 		ahc->msg_type = MSG_TYPE_INITIATOR_MSGOUT;
   1636  1.42      fvdl 		ahc_outb(ahc, MSG_OUT, HOST_MSG);
   1637  1.42      fvdl 		ahc_outb(ahc, SCSISIGO, ahc_inb(ahc, LASTPHASE) | ATNO);
   1638  1.42      fvdl 		break;
   1639  1.42      fvdl 	}
   1640  1.42      fvdl 	case UPDATE_TMSG_REQ:
   1641  1.42      fvdl 		ahc_outb(ahc, TARGET_MSG_REQUEST, ahc->targ_msg_req & 0xFF);
   1642  1.42      fvdl 		ahc_outb(ahc, TARGET_MSG_REQUEST + 1,
   1643  1.42      fvdl 			 (ahc->targ_msg_req >> 8) & 0xFF);
   1644  1.42      fvdl 		ahc_outb(ahc, HS_MAILBOX, 0);
   1645  1.42      fvdl 		break;
   1646  1.59        pk 	case SEND_REJECT:
   1647  1.42      fvdl 	{
   1648  1.42      fvdl 		u_int rejbyte = ahc_inb(ahc, ACCUM);
   1649  1.42      fvdl 		printf("%s:%c:%d: Warning - unknown message received from "
   1650  1.59        pk 		       "target (0x%x).  Rejecting\n",
   1651  1.42      fvdl 		       ahc_name(ahc), devinfo.channel, devinfo.target, rejbyte);
   1652  1.59        pk 		break;
   1653  1.42      fvdl 	}
   1654  1.59        pk 	case NO_IDENT:
   1655  1.42      fvdl 	{
   1656  1.42      fvdl 		/*
   1657  1.42      fvdl 		 * The reconnecting target either did not send an identify
   1658  1.42      fvdl 		 * message, or did, but we didn't find and SCB to match and
   1659  1.42      fvdl 		 * before it could respond to our ATN/abort, it hit a dataphase.
   1660  1.42      fvdl 		 * The only safe thing to do is to blow it away with a bus
   1661  1.42      fvdl 		 * reset.
   1662  1.42      fvdl 		 */
   1663  1.42      fvdl 		int found;
   1664  1.42      fvdl 
   1665  1.42      fvdl 		printf("%s:%c:%d: Target did not send an IDENTIFY message. "
   1666  1.42      fvdl 		       "LASTPHASE = 0x%x, SAVED_TCL == 0x%x\n",
   1667  1.42      fvdl 		       ahc_name(ahc), devinfo.channel, devinfo.target,
   1668  1.42      fvdl 		       ahc_inb(ahc, LASTPHASE), ahc_inb(ahc, SAVED_TCL));
   1669  1.59        pk 		found = ahc_reset_channel(ahc, devinfo.channel,
   1670  1.42      fvdl 					  /*initiate reset*/TRUE);
   1671  1.42      fvdl 		printf("%s: Issued Channel %c Bus Reset. "
   1672  1.42      fvdl 		       "%d SCBs aborted\n", ahc_name(ahc), devinfo.channel,
   1673  1.42      fvdl 		       found);
   1674  1.42      fvdl 		return;
   1675  1.42      fvdl 	}
   1676  1.42      fvdl 	case BAD_PHASE:
   1677  1.42      fvdl 	{
   1678  1.42      fvdl 		u_int lastphase;
   1679  1.42      fvdl 
   1680  1.42      fvdl 		lastphase = ahc_inb(ahc, LASTPHASE);
   1681  1.42      fvdl 		if (lastphase == P_BUSFREE) {
   1682  1.42      fvdl 			printf("%s:%c:%d: Missed busfree.  Curphase = 0x%x\n",
   1683  1.42      fvdl 			       ahc_name(ahc), devinfo.channel, devinfo.target,
   1684  1.42      fvdl 			       ahc_inb(ahc, SCSISIGI));
   1685  1.42      fvdl 			restart_sequencer(ahc);
   1686  1.42      fvdl 			return;
   1687  1.42      fvdl 		} else {
   1688  1.42      fvdl 			printf("%s:%c:%d: unknown scsi bus phase %x.  "
   1689  1.42      fvdl 			       "Attempting to continue\n",
   1690  1.42      fvdl 			       ahc_name(ahc), devinfo.channel, devinfo.target,
   1691  1.42      fvdl 			       ahc_inb(ahc, SCSISIGI));
   1692  1.42      fvdl 		}
   1693  1.59        pk 		break;
   1694  1.42      fvdl 	}
   1695  1.42      fvdl 	case BAD_STATUS:
   1696  1.42      fvdl 	{
   1697  1.42      fvdl 		u_int  scb_index;
   1698  1.42      fvdl 		struct hardware_scb *hscb;
   1699  1.42      fvdl 		struct scsipi_xfer *xs;
   1700  1.42      fvdl 		/*
   1701  1.42      fvdl 		 * The sequencer will notify us when a command
   1702  1.42      fvdl 		 * has an error that would be of interest to
   1703  1.42      fvdl 		 * the kernel.  This allows us to leave the sequencer
   1704  1.42      fvdl 		 * running in the common case of command completes
   1705  1.42      fvdl 		 * without error.  The sequencer will already have
   1706  1.42      fvdl 		 * dma'd the SCB back up to us, so we can reference
   1707  1.42      fvdl 		 * the in kernel copy directly.
   1708  1.42      fvdl 		 */
   1709  1.42      fvdl 		scb_index = ahc_inb(ahc, SCB_TAG);
   1710  1.42      fvdl 		scb = &ahc->scb_data->scbarray[scb_index];
   1711  1.42      fvdl 
   1712  1.42      fvdl 		/* ahc_print_scb(scb); */
   1713  1.42      fvdl 
   1714  1.42      fvdl 		/*
   1715  1.42      fvdl 		 * Set the default return value to 0 (don't
   1716  1.42      fvdl 		 * send sense).  The sense code will change
   1717  1.42      fvdl 		 * this if needed.
   1718  1.42      fvdl 		 */
   1719  1.42      fvdl 		ahc_outb(ahc, RETURN_1, 0);
   1720  1.42      fvdl 		if (!(scb_index < ahc->scb_data->numscbs
   1721  1.42      fvdl 		   && (scb->flags & SCB_ACTIVE) != 0)) {
   1722  1.42      fvdl 			printf("%s:%c:%d: ahc_intr - referenced scb "
   1723  1.42      fvdl 			       "not valid during seqint 0x%x scb(%d)\n",
   1724  1.42      fvdl 			       ahc_name(ahc), devinfo.channel,
   1725  1.42      fvdl 			       devinfo.target, intstat, scb_index);
   1726  1.42      fvdl 			goto unpause;
   1727  1.42      fvdl 		}
   1728  1.42      fvdl 
   1729  1.59        pk 		hscb = scb->hscb;
   1730  1.42      fvdl 		xs = scb->xs;
   1731  1.42      fvdl 
   1732  1.42      fvdl 		/* Don't want to clobber the original sense code */
   1733  1.42      fvdl 		if ((scb->flags & SCB_SENSE) != 0) {
   1734  1.42      fvdl 			/*
   1735  1.42      fvdl 			 * Clear the SCB_SENSE Flag and have
   1736  1.42      fvdl 			 * the sequencer do a normal command
   1737  1.42      fvdl 			 * complete.
   1738  1.42      fvdl 			 */
   1739  1.42      fvdl 			scb->flags &= ~SCB_SENSE;
   1740  1.42      fvdl 			ahcsetccbstatus(xs, XS_DRIVER_STUFFUP);
   1741  1.42      fvdl 			break;
   1742  1.42      fvdl 		}
   1743  1.42      fvdl 		/* Freeze the queue unit the client sees the error. */
   1744  1.70    bouyer 		ahc_freeze_devq(ahc, xs->xs_periph);
   1745  1.42      fvdl 		ahc_freeze_ccb(scb);
   1746  1.42      fvdl 		xs->status = hscb->status;
   1747  1.42      fvdl 		switch (hscb->status) {
   1748  1.42      fvdl 		case SCSI_STATUS_OK:
   1749  1.42      fvdl 			printf("%s: Interrupted for status of 0???\n",
   1750  1.42      fvdl 			       ahc_name(ahc));
   1751  1.42      fvdl 			break;
   1752  1.42      fvdl 		case SCSI_STATUS_CMD_TERMINATED:
   1753  1.42      fvdl 		case SCSI_STATUS_CHECK_COND:
   1754  1.42      fvdl #if defined(AHC_DEBUG)
   1755  1.42      fvdl 			if (ahc_debug & AHC_SHOWSENSE) {
   1756  1.70    bouyer 				scsipi_printaddr(xs->xs_periph);
   1757  1.42      fvdl 				printf("Check Status, resid %d datalen %d\n",
   1758  1.42      fvdl 				    xs->resid, xs->datalen);
   1759  1.42      fvdl 			}
   1760  1.42      fvdl #endif
   1761  1.42      fvdl 
   1762  1.42      fvdl 			if (xs->error == XS_NOERROR &&
   1763  1.42      fvdl 			    !(scb->flags & SCB_SENSE)) {
   1764  1.42      fvdl 				struct ahc_dma_seg *sg;
   1765  1.42      fvdl 				struct scsipi_sense *sc;
   1766  1.42      fvdl 				struct ahc_initiator_tinfo *tinfo;
   1767  1.42      fvdl 				struct tmode_tstate *tstate;
   1768  1.42      fvdl 
   1769  1.42      fvdl 				sg = scb->sg_list;
   1770  1.59        pk 				sc = (struct scsipi_sense *)(&hscb->cmdstore);
   1771  1.42      fvdl 				/*
   1772  1.42      fvdl 				 * Save off the residual if there is one.
   1773  1.42      fvdl 				 */
   1774  1.42      fvdl 				if (hscb->residual_SG_count != 0)
   1775  1.42      fvdl 					ahc_calc_residual(scb);
   1776  1.42      fvdl 				else
   1777  1.42      fvdl 					xs->resid = 0;
   1778  1.42      fvdl 
   1779  1.42      fvdl #ifdef AHC_DEBUG
   1780  1.42      fvdl 				if (ahc_debug & AHC_SHOWSENSE) {
   1781  1.70    bouyer 					scsipi_printaddr(xs->xs_periph);
   1782  1.42      fvdl 					printf("Sending Sense\n");
   1783  1.42      fvdl 				}
   1784  1.42      fvdl #endif
   1785  1.42      fvdl 				sg->addr = ahc->scb_data->sense_busaddr +
   1786  1.42      fvdl 				   (hscb->tag*sizeof(struct scsipi_sense_data));
   1787  1.42      fvdl 				sg->len = sizeof (struct scsipi_sense_data);
   1788  1.42      fvdl 
   1789  1.42      fvdl 				sc->opcode = REQUEST_SENSE;
   1790  1.42      fvdl 				sc->byte2 =  SCB_LUN(scb) << 5;
   1791  1.42      fvdl 				sc->unused[0] = 0;
   1792  1.42      fvdl 				sc->unused[1] = 0;
   1793  1.42      fvdl 				sc->length = sg->len;
   1794  1.42      fvdl 				sc->control = 0;
   1795  1.42      fvdl 
   1796  1.42      fvdl 				/*
   1797  1.42      fvdl 				 * Would be nice to preserve DISCENB here,
   1798  1.42      fvdl 				 * but due to the way we page SCBs, we can't.
   1799  1.42      fvdl 				 */
   1800  1.42      fvdl 				hscb->control = 0;
   1801  1.42      fvdl 
   1802  1.42      fvdl 				/*
   1803  1.42      fvdl 				 * This request sense could be because the
   1804  1.42      fvdl 				 * the device lost power or in some other
   1805  1.42      fvdl 				 * way has lost our transfer negotiations.
   1806  1.42      fvdl 				 * Renegotiate if appropriate.  Unit attention
   1807  1.42      fvdl 				 * errors will be reported before any data
   1808  1.42      fvdl 				 * phases occur.
   1809  1.42      fvdl 				 */
   1810  1.42      fvdl 				ahc_calc_residual(scb);
   1811  1.42      fvdl #if defined(AHC_DEBUG)
   1812  1.42      fvdl 				if (ahc_debug & AHC_SHOWSENSE) {
   1813  1.70    bouyer 					scsipi_printaddr(xs->xs_periph);
   1814  1.42      fvdl 					printf("Sense: datalen %d resid %d"
   1815  1.42      fvdl 					       "chan %d id %d targ %d\n",
   1816  1.42      fvdl 					    xs->datalen, xs->resid,
   1817  1.42      fvdl 					    devinfo.channel, devinfo.our_scsiid,
   1818  1.42      fvdl 					    devinfo.target);
   1819  1.42      fvdl 				}
   1820  1.42      fvdl #endif
   1821  1.42      fvdl 				if (xs->datalen > 0 &&
   1822  1.42      fvdl 				    xs->resid == xs->datalen) {
   1823  1.42      fvdl 					tinfo = ahc_fetch_transinfo(ahc,
   1824  1.42      fvdl 							    devinfo.channel,
   1825  1.42      fvdl 							    devinfo.our_scsiid,
   1826  1.42      fvdl 							    devinfo.target,
   1827  1.42      fvdl 							    &tstate);
   1828  1.42      fvdl 					ahc_update_target_msg_request(ahc,
   1829  1.42      fvdl 							      &devinfo,
   1830  1.42      fvdl 							      tinfo,
   1831  1.42      fvdl 							      /*force*/TRUE,
   1832  1.42      fvdl 							      /*paused*/TRUE);
   1833  1.42      fvdl 				}
   1834  1.42      fvdl 				hscb->status = 0;
   1835  1.42      fvdl 				hscb->SG_count = 1;
   1836  1.42      fvdl 				hscb->SG_pointer = scb->sg_list_phys;
   1837  1.59        pk 				hscb->data = sg->addr;
   1838  1.42      fvdl 				hscb->datalen = sg->len;
   1839  1.42      fvdl 				hscb->cmdpointer = hscb->cmdstore_busaddr;
   1840  1.42      fvdl 				hscb->cmdlen = sizeof(*sc);
   1841  1.42      fvdl 				scb->sg_count = hscb->SG_count;
   1842  1.42      fvdl 				ahc_swap_hscb(hscb);
   1843  1.42      fvdl 				ahc_swap_sg(scb->sg_list);
   1844  1.42      fvdl 				scb->flags |= SCB_SENSE;
   1845  1.42      fvdl 				/*
   1846  1.42      fvdl 				 * Ensure the target is busy since this
   1847  1.42      fvdl 				 * will be an untagged request.
   1848  1.42      fvdl 				 */
   1849  1.42      fvdl 				ahc_busy_tcl(ahc, scb);
   1850  1.42      fvdl 				ahc_outb(ahc, RETURN_1, SEND_SENSE);
   1851  1.42      fvdl 
   1852  1.42      fvdl 				/*
   1853  1.42      fvdl 				 * Ensure we have enough time to actually
   1854  1.42      fvdl 				 * retrieve the sense.
   1855  1.42      fvdl 				 */
   1856  1.42      fvdl 				if (!(scb->xs->xs_control & XS_CTL_POLL)) {
   1857  1.44   thorpej 					callout_reset(&scb->xs->xs_callout,
   1858  1.44   thorpej 					    5 * hz, ahc_timeout, scb);
   1859  1.42      fvdl 				}
   1860  1.42      fvdl 			}
   1861  1.42      fvdl 			break;
   1862  1.49      fvdl 		case SCSI_STATUS_QUEUE_FULL:
   1863  1.42      fvdl 		case SCSI_STATUS_BUSY:
   1864  1.53      fvdl 			xs->error = XS_BUSY;
   1865  1.42      fvdl 			break;
   1866  1.42      fvdl 		}
   1867  1.42      fvdl 		break;
   1868  1.42      fvdl 	}
   1869  1.42      fvdl 	case TRACE_POINT:
   1870  1.42      fvdl 	{
   1871  1.42      fvdl 		printf("SSTAT2 = 0x%x DFCNTRL = 0x%x\n", ahc_inb(ahc, SSTAT2),
   1872  1.42      fvdl 		       ahc_inb(ahc, DFCNTRL));
   1873  1.42      fvdl 		printf("SSTAT3 = 0x%x DSTATUS = 0x%x\n", ahc_inb(ahc, SSTAT3),
   1874  1.42      fvdl 		       ahc_inb(ahc, DFSTATUS));
   1875  1.42      fvdl 		printf("SSTAT0 = 0x%x, SCB_DATACNT = 0x%x\n",
   1876  1.42      fvdl 		       ahc_inb(ahc, SSTAT0),
   1877  1.42      fvdl 		       ahc_inb(ahc, SCB_DATACNT));
   1878  1.42      fvdl 		break;
   1879  1.42      fvdl 	}
   1880  1.42      fvdl 	case HOST_MSG_LOOP:
   1881  1.42      fvdl 	{
   1882  1.42      fvdl 		/*
   1883  1.42      fvdl 		 * The sequencer has encountered a message phase
   1884  1.42      fvdl 		 * that requires host assistance for completion.
   1885  1.42      fvdl 		 * While handling the message phase(s), we will be
   1886  1.42      fvdl 		 * notified by the sequencer after each byte is
   1887  1.42      fvdl 		 * transfered so we can track bus phases.
   1888  1.42      fvdl 		 *
   1889  1.42      fvdl 		 * If this is the first time we've seen a HOST_MSG_LOOP,
   1890  1.42      fvdl 		 * initialize the state of the host message loop.
   1891  1.42      fvdl 		 */
   1892  1.42      fvdl 		if (ahc->msg_type == MSG_TYPE_NONE) {
   1893  1.42      fvdl 			u_int bus_phase;
   1894  1.42      fvdl 
   1895  1.42      fvdl 			bus_phase = ahc_inb(ahc, SCSISIGI) & PHASE_MASK;
   1896  1.42      fvdl 			if (bus_phase != P_MESGIN
   1897  1.42      fvdl 			 && bus_phase != P_MESGOUT) {
   1898  1.42      fvdl 				printf("ahc_intr: HOST_MSG_LOOP bad "
   1899  1.42      fvdl 				       "phase 0x%x\n",
   1900  1.42      fvdl 				      bus_phase);
   1901  1.42      fvdl 				/*
   1902  1.42      fvdl 				 * Probably transitioned to bus free before
   1903  1.42      fvdl 				 * we got here.  Just punt the message.
   1904  1.42      fvdl 				 */
   1905  1.42      fvdl 				ahc_clear_intstat(ahc);
   1906  1.42      fvdl 				restart_sequencer(ahc);
   1907  1.42      fvdl 			}
   1908  1.42      fvdl 
   1909  1.42      fvdl 			if (devinfo.role == ROLE_INITIATOR) {
   1910  1.42      fvdl 				struct scb *scb;
   1911  1.42      fvdl 				u_int scb_index;
   1912  1.42      fvdl 
   1913  1.42      fvdl 				scb_index = ahc_inb(ahc, SCB_TAG);
   1914  1.42      fvdl 				scb = &ahc->scb_data->scbarray[scb_index];
   1915  1.42      fvdl 
   1916  1.42      fvdl 				if (bus_phase == P_MESGOUT)
   1917  1.42      fvdl 					ahc_setup_initiator_msgout(ahc,
   1918  1.42      fvdl 								   &devinfo,
   1919  1.42      fvdl 								   scb);
   1920  1.42      fvdl 				else {
   1921  1.42      fvdl 					ahc->msg_type =
   1922  1.42      fvdl 					    MSG_TYPE_INITIATOR_MSGIN;
   1923  1.42      fvdl 					ahc->msgin_index = 0;
   1924  1.42      fvdl 				}
   1925  1.42      fvdl 			} else {
   1926  1.42      fvdl 				if (bus_phase == P_MESGOUT) {
   1927  1.42      fvdl 					ahc->msg_type =
   1928  1.42      fvdl 					    MSG_TYPE_TARGET_MSGOUT;
   1929  1.42      fvdl 					ahc->msgin_index = 0;
   1930  1.59        pk 				} else
   1931  1.42      fvdl 					/* XXX Ever executed??? */
   1932  1.42      fvdl 					ahc_setup_target_msgin(ahc, &devinfo);
   1933  1.42      fvdl 			}
   1934  1.42      fvdl 		}
   1935  1.42      fvdl 
   1936  1.42      fvdl 		/* Pass a NULL path so that handlers generate their own */
   1937  1.42      fvdl 		ahc_handle_message_phase(ahc, /*path*/NULL);
   1938  1.42      fvdl 		break;
   1939  1.42      fvdl 	}
   1940  1.42      fvdl 	case PERR_DETECTED:
   1941  1.42      fvdl 	{
   1942  1.42      fvdl 		/*
   1943  1.42      fvdl 		 * If we've cleared the parity error interrupt
   1944  1.42      fvdl 		 * but the sequencer still believes that SCSIPERR
   1945  1.42      fvdl 		 * is true, it must be that the parity error is
   1946  1.42      fvdl 		 * for the currently presented byte on the bus,
   1947  1.42      fvdl 		 * and we are not in a phase (data-in) where we will
   1948  1.42      fvdl 		 * eventually ack this byte.  Ack the byte and
   1949  1.42      fvdl 		 * throw it away in the hope that the target will
   1950  1.42      fvdl 		 * take us to message out to deliver the appropriate
   1951  1.42      fvdl 		 * error message.
   1952  1.42      fvdl 		 */
   1953  1.42      fvdl 		if ((intstat & SCSIINT) == 0
   1954  1.42      fvdl 		 && (ahc_inb(ahc, SSTAT1) & SCSIPERR) != 0) {
   1955  1.42      fvdl 			u_int curphase;
   1956  1.42      fvdl 
   1957  1.42      fvdl 			/*
   1958  1.42      fvdl 			 * The hardware will only let you ack bytes
   1959  1.42      fvdl 			 * if the expected phase in SCSISIGO matches
   1960  1.42      fvdl 			 * the current phase.  Make sure this is
   1961  1.42      fvdl 			 * currently the case.
   1962  1.42      fvdl 			 */
   1963  1.42      fvdl 			curphase = ahc_inb(ahc, SCSISIGI) & PHASE_MASK;
   1964  1.42      fvdl 			ahc_outb(ahc, LASTPHASE, curphase);
   1965  1.42      fvdl 			ahc_outb(ahc, SCSISIGO, curphase);
   1966  1.42      fvdl 			ahc_inb(ahc, SCSIDATL);
   1967  1.42      fvdl 		}
   1968  1.42      fvdl 		break;
   1969  1.42      fvdl 	}
   1970  1.42      fvdl 	case DATA_OVERRUN:
   1971  1.42      fvdl 	{
   1972  1.42      fvdl 		/*
   1973  1.42      fvdl 		 * When the sequencer detects an overrun, it
   1974  1.42      fvdl 		 * places the controller in "BITBUCKET" mode
   1975  1.42      fvdl 		 * and allows the target to complete its transfer.
   1976  1.42      fvdl 		 * Unfortunately, none of the counters get updated
   1977  1.42      fvdl 		 * when the controller is in this mode, so we have
   1978  1.42      fvdl 		 * no way of knowing how large the overrun was.
   1979  1.42      fvdl 		 */
   1980  1.42      fvdl 		u_int scbindex = ahc_inb(ahc, SCB_TAG);
   1981  1.42      fvdl 		u_int lastphase = ahc_inb(ahc, LASTPHASE);
   1982  1.42      fvdl 		int i;
   1983  1.42      fvdl 
   1984  1.42      fvdl 		scb = &ahc->scb_data->scbarray[scbindex];
   1985  1.42      fvdl 		for (i = 0; i < num_phases; i++) {
   1986  1.42      fvdl 			if (lastphase == phase_table[i].phase)
   1987  1.42      fvdl 				break;
   1988  1.42      fvdl 		}
   1989  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   1990  1.42      fvdl 		printf("data overrun detected %s."
   1991  1.42      fvdl 		       "  Tag == 0x%x.\n",
   1992  1.42      fvdl 		       phase_table[i].phasemsg,
   1993  1.42      fvdl   		       scb->hscb->tag);
   1994  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   1995  1.42      fvdl 		printf("%s seen Data Phase.  Length = %d.  NumSGs = %d.\n",
   1996  1.42      fvdl 		       ahc_inb(ahc, SEQ_FLAGS) & DPHASE ? "Have" : "Haven't",
   1997  1.42      fvdl 		       scb->xs->datalen, scb->sg_count);
   1998  1.42      fvdl 		if (scb->sg_count > 0) {
   1999  1.42      fvdl 			for (i = 0; i < scb->sg_count; i++) {
   2000  1.42      fvdl 				printf("sg[%d] - Addr 0x%x : Length %d\n",
   2001  1.42      fvdl 				       i,
   2002  1.42      fvdl 				       le32toh(scb->sg_list[i].addr),
   2003  1.42      fvdl 				       le32toh(scb->sg_list[i].len));
   2004  1.42      fvdl 			}
   2005  1.42      fvdl 		}
   2006  1.42      fvdl 		/*
   2007  1.42      fvdl 		 * Set this and it will take affect when the
   2008  1.42      fvdl 		 * target does a command complete.
   2009  1.42      fvdl 		 */
   2010  1.70    bouyer 		ahc_freeze_devq(ahc, scb->xs->xs_periph);
   2011  1.42      fvdl 		ahcsetccbstatus(scb->xs, XS_DRIVER_STUFFUP);
   2012  1.42      fvdl 		ahc_freeze_ccb(scb);
   2013  1.42      fvdl 		break;
   2014  1.42      fvdl 	}
   2015  1.42      fvdl 	case TRACEPOINT:
   2016   1.6   mycroft 	{
   2017  1.42      fvdl 		printf("TRACEPOINT: RETURN_1 = %d\n", ahc_inb(ahc, RETURN_1));
   2018  1.42      fvdl 		printf("TRACEPOINT: RETURN_2 = %d\n", ahc_inb(ahc, RETURN_2));
   2019  1.42      fvdl 		printf("TRACEPOINT: ARG_1    = %d\n", ahc_inb(ahc, ARG_1));
   2020  1.42      fvdl 		printf("TRACEPOINT: ARG_2    = %d\n", ahc_inb(ahc, ARG_2));
   2021  1.42      fvdl 		printf("TRACEPOINT: CCHADDR =  %x\n",
   2022  1.42      fvdl 		    ahc_inb(ahc, CCHADDR) | (ahc_inb(ahc, CCHADDR+1) << 8)
   2023  1.42      fvdl 		    | (ahc_inb(ahc, CCHADDR+2) << 16)
   2024  1.42      fvdl 		    | (ahc_inb(ahc, CCHADDR+3) << 24));
   2025  1.42      fvdl #if 0
   2026  1.42      fvdl 		printf("SSTAT1 == 0x%x\n", ahc_inb(ahc, SSTAT1));
   2027  1.42      fvdl 		printf("SSTAT0 == 0x%x\n", ahc_inb(ahc, SSTAT0));
   2028  1.42      fvdl 		printf(", SCSISIGI == 0x%x\n", ahc_inb(ahc, SCSISIGI));
   2029  1.42      fvdl 		printf("TRACEPOINT: CCHCNT = %d, SG_COUNT = %d\n",
   2030  1.42      fvdl 		       ahc_inb(ahc, CCHCNT), ahc_inb(ahc, SG_COUNT));
   2031  1.42      fvdl 		printf("TRACEPOINT: SCB_TAG = %d\n", ahc_inb(ahc, SCB_TAG));
   2032  1.42      fvdl 		printf("TRACEPOINT1: CCHADDR = %d, CCHCNT = %d, SCBPTR = %d\n",
   2033  1.42      fvdl 		       ahc_inb(ahc, CCHADDR)
   2034  1.42      fvdl 		    | (ahc_inb(ahc, CCHADDR+1) << 8)
   2035  1.42      fvdl 		    | (ahc_inb(ahc, CCHADDR+2) << 16)
   2036  1.42      fvdl 		    | (ahc_inb(ahc, CCHADDR+3) << 24),
   2037  1.42      fvdl 		       ahc_inb(ahc, CCHCNT)
   2038  1.42      fvdl 		    | (ahc_inb(ahc, CCHCNT+1) << 8)
   2039  1.42      fvdl 		    | (ahc_inb(ahc, CCHCNT+2) << 16),
   2040  1.42      fvdl 		       ahc_inb(ahc, SCBPTR));
   2041  1.42      fvdl 		printf("TRACEPOINT: WAITING_SCBH = %d\n", ahc_inb(ahc, WAITING_SCBH));
   2042  1.42      fvdl 		printf("TRACEPOINT: SCB_TAG = %d\n", ahc_inb(ahc, SCB_TAG));
   2043  1.42      fvdl #if DDB > 0
   2044  1.42      fvdl 		cpu_Debugger();
   2045  1.42      fvdl #endif
   2046  1.42      fvdl #endif
   2047  1.42      fvdl 		break;
   2048  1.42      fvdl 	}
   2049  1.42      fvdl #if NOT_YET
   2050  1.42      fvdl 	/* XXX Fill these in later */
   2051  1.42      fvdl 	case MESG_BUFFER_BUSY:
   2052  1.42      fvdl 		break;
   2053  1.42      fvdl 	case MSGIN_PHASEMIS:
   2054  1.42      fvdl 		break;
   2055  1.42      fvdl #endif
   2056  1.42      fvdl 	default:
   2057  1.42      fvdl 		printf("ahc_intr: seqint, "
   2058  1.42      fvdl 		       "intstat == 0x%x, scsisigi = 0x%x\n",
   2059  1.42      fvdl 		       intstat, ahc_inb(ahc, SCSISIGI));
   2060  1.42      fvdl 		break;
   2061   1.6   mycroft 	}
   2062  1.59        pk 
   2063  1.42      fvdl unpause:
   2064  1.42      fvdl 	/*
   2065  1.42      fvdl 	 *  The sequencer is paused immediately on
   2066  1.42      fvdl 	 *  a SEQINT, so we should restart it when
   2067  1.42      fvdl 	 *  we're done.
   2068  1.42      fvdl 	 */
   2069  1.42      fvdl 	unpause_sequencer(ahc);
   2070   1.6   mycroft }
   2071   1.6   mycroft 
   2072  1.42      fvdl static void
   2073  1.42      fvdl ahc_handle_scsiint(struct ahc_softc *ahc, u_int intstat)
   2074   1.6   mycroft {
   2075  1.42      fvdl 	u_int	scb_index;
   2076  1.42      fvdl 	u_int	status;
   2077  1.42      fvdl 	struct	scb *scb;
   2078  1.42      fvdl 	char	cur_channel;
   2079  1.42      fvdl 	char	intr_channel;
   2080   1.6   mycroft 
   2081  1.42      fvdl 	if ((ahc->features & AHC_TWIN) != 0
   2082  1.42      fvdl 	 && ((ahc_inb(ahc, SBLKCTL) & SELBUSB) != 0))
   2083  1.42      fvdl 		cur_channel = 'B';
   2084  1.42      fvdl 	else
   2085  1.42      fvdl 		cur_channel = 'A';
   2086  1.42      fvdl 	intr_channel = cur_channel;
   2087   1.1   mycroft 
   2088  1.42      fvdl 	status = ahc_inb(ahc, SSTAT1);
   2089  1.42      fvdl 	if (status == 0) {
   2090  1.42      fvdl 		if ((ahc->features & AHC_TWIN) != 0) {
   2091  1.42      fvdl 			/* Try the other channel */
   2092  1.42      fvdl 		 	ahc_outb(ahc, SBLKCTL, ahc_inb(ahc, SBLKCTL) ^ SELBUSB);
   2093  1.42      fvdl 			status = ahc_inb(ahc, SSTAT1);
   2094  1.42      fvdl 		 	ahc_outb(ahc, SBLKCTL, ahc_inb(ahc, SBLKCTL) ^ SELBUSB);
   2095  1.42      fvdl 			intr_channel = (cur_channel == 'A') ? 'B' : 'A';
   2096  1.42      fvdl 		}
   2097  1.42      fvdl 		if (status == 0) {
   2098  1.42      fvdl 			printf("%s: Spurious SCSI interrupt\n", ahc_name(ahc));
   2099  1.42      fvdl 			return;
   2100  1.42      fvdl 		}
   2101  1.42      fvdl 	}
   2102   1.6   mycroft 
   2103  1.42      fvdl 	scb_index = ahc_inb(ahc, SCB_TAG);
   2104  1.42      fvdl 	if (scb_index < ahc->scb_data->numscbs) {
   2105  1.42      fvdl 		scb = &ahc->scb_data->scbarray[scb_index];
   2106  1.42      fvdl 		if ((scb->flags & SCB_ACTIVE) == 0
   2107  1.42      fvdl 		 || (ahc_inb(ahc, SEQ_FLAGS) & IDENTIFY_SEEN) == 0)
   2108  1.42      fvdl 			scb = NULL;
   2109  1.42      fvdl 	} else
   2110  1.42      fvdl 		scb = NULL;
   2111   1.6   mycroft 
   2112  1.42      fvdl 	if ((status & SCSIRSTI) != 0) {
   2113  1.42      fvdl 		printf("%s: Someone reset channel %c\n",
   2114  1.42      fvdl 			ahc_name(ahc), intr_channel);
   2115  1.42      fvdl 		ahc_reset_channel(ahc, intr_channel, /* Initiate Reset */FALSE);
   2116  1.42      fvdl 	} else if ((status & SCSIPERR) != 0) {
   2117  1.42      fvdl 		/*
   2118  1.42      fvdl 		 * Determine the bus phase and queue an appropriate message.
   2119  1.42      fvdl 		 * SCSIPERR is latched true as soon as a parity error
   2120  1.42      fvdl 		 * occurs.  If the sequencer acked the transfer that
   2121  1.42      fvdl 		 * caused the parity error and the currently presented
   2122  1.42      fvdl 		 * transfer on the bus has correct parity, SCSIPERR will
   2123  1.42      fvdl 		 * be cleared by CLRSCSIPERR.  Use this to determine if
   2124  1.42      fvdl 		 * we should look at the last phase the sequencer recorded,
   2125  1.42      fvdl 		 * or the current phase presented on the bus.
   2126  1.42      fvdl 		 */
   2127  1.42      fvdl 		u_int mesg_out;
   2128  1.42      fvdl 		u_int curphase;
   2129  1.42      fvdl 		u_int errorphase;
   2130  1.42      fvdl 		u_int lastphase;
   2131  1.42      fvdl 		int   i;
   2132  1.42      fvdl 
   2133  1.42      fvdl 		lastphase = ahc_inb(ahc, LASTPHASE);
   2134  1.42      fvdl 		curphase = ahc_inb(ahc, SCSISIGI) & PHASE_MASK;
   2135  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, CLRSCSIPERR);
   2136  1.42      fvdl 		/*
   2137  1.42      fvdl 		 * For all phases save DATA, the sequencer won't
   2138  1.42      fvdl 		 * automatically ack a byte that has a parity error
   2139  1.42      fvdl 		 * in it.  So the only way that the current phase
   2140  1.42      fvdl 		 * could be 'data-in' is if the parity error is for
   2141  1.42      fvdl 		 * an already acked byte in the data phase.  During
   2142  1.42      fvdl 		 * synchronous data-in transfers, we may actually
   2143  1.42      fvdl 		 * ack bytes before latching the current phase in
   2144  1.42      fvdl 		 * LASTPHASE, leading to the discrepancy between
   2145  1.42      fvdl 		 * curphase and lastphase.
   2146  1.42      fvdl 		 */
   2147  1.42      fvdl 		if ((ahc_inb(ahc, SSTAT1) & SCSIPERR) != 0
   2148  1.42      fvdl 		 || curphase == P_DATAIN)
   2149  1.42      fvdl 			errorphase = curphase;
   2150  1.42      fvdl 		else
   2151  1.42      fvdl 			errorphase = lastphase;
   2152   1.6   mycroft 
   2153  1.42      fvdl 		for (i = 0; i < num_phases; i++) {
   2154  1.42      fvdl 			if (errorphase == phase_table[i].phase)
   2155  1.42      fvdl 				break;
   2156   1.6   mycroft 		}
   2157  1.42      fvdl 		mesg_out = phase_table[i].mesg_out;
   2158  1.42      fvdl 		if (scb != NULL)
   2159  1.70    bouyer 			scsipi_printaddr(scb->xs->xs_periph);
   2160  1.42      fvdl 		else
   2161  1.42      fvdl 			printf("%s:%c:%d: ", ahc_name(ahc),
   2162  1.42      fvdl 			       intr_channel,
   2163  1.42      fvdl 			       TCL_TARGET(ahc_inb(ahc, SAVED_TCL)));
   2164  1.59        pk 
   2165  1.42      fvdl 		printf("parity error detected %s. "
   2166  1.42      fvdl 		       "SEQADDR(0x%x) SCSIRATE(0x%x)\n",
   2167  1.42      fvdl 		       phase_table[i].phasemsg,
   2168  1.42      fvdl 		       ahc_inb(ahc, SEQADDR0) | (ahc_inb(ahc, SEQADDR1) << 8),
   2169  1.42      fvdl 		       ahc_inb(ahc, SCSIRATE));
   2170   1.6   mycroft 
   2171  1.42      fvdl 		/*
   2172  1.59        pk 		 * We've set the hardware to assert ATN if we
   2173  1.59        pk 		 * get a parity error on "in" phases, so all we
   2174  1.42      fvdl 		 * need to do is stuff the message buffer with
   2175  1.42      fvdl 		 * the appropriate message.  "In" phases have set
   2176  1.42      fvdl 		 * mesg_out to something other than MSG_NOP.
   2177  1.42      fvdl 		 */
   2178  1.42      fvdl 		if (mesg_out != MSG_NOOP) {
   2179  1.42      fvdl 			if (ahc->msg_type != MSG_TYPE_NONE)
   2180  1.42      fvdl 				ahc->send_msg_perror = TRUE;
   2181  1.42      fvdl 			else
   2182  1.42      fvdl 				ahc_outb(ahc, MSG_OUT, mesg_out);
   2183  1.42      fvdl 		}
   2184  1.42      fvdl 		ahc_outb(ahc, CLRINT, CLRSCSIINT);
   2185  1.42      fvdl 		unpause_sequencer(ahc);
   2186  1.42      fvdl 	} else if ((status & BUSFREE) != 0
   2187  1.42      fvdl 		&& (ahc_inb(ahc, SIMODE1) & ENBUSFREE) != 0) {
   2188  1.42      fvdl 		/*
   2189  1.42      fvdl 		 * First look at what phase we were last in.
   2190  1.42      fvdl 		 * If its message out, chances are pretty good
   2191  1.42      fvdl 		 * that the busfree was in response to one of
   2192  1.42      fvdl 		 * our abort requests.
   2193  1.42      fvdl 		 */
   2194  1.42      fvdl 		u_int lastphase = ahc_inb(ahc, LASTPHASE);
   2195  1.42      fvdl 		u_int saved_tcl = ahc_inb(ahc, SAVED_TCL);
   2196  1.42      fvdl 		u_int target = TCL_TARGET(saved_tcl);
   2197  1.42      fvdl 		u_int initiator_role_id = TCL_SCSI_ID(ahc, saved_tcl);
   2198  1.42      fvdl 		char channel = TCL_CHANNEL(ahc, saved_tcl);
   2199  1.42      fvdl 		int printerror = 1;
   2200  1.42      fvdl 
   2201  1.42      fvdl 		ahc_outb(ahc, SCSISEQ,
   2202  1.42      fvdl 			 ahc_inb(ahc, SCSISEQ) & (ENSELI|ENRSELI|ENAUTOATNP));
   2203  1.42      fvdl 		if (lastphase == P_MESGOUT) {
   2204  1.42      fvdl 			u_int message;
   2205  1.42      fvdl 			u_int tag;
   2206  1.42      fvdl 
   2207  1.42      fvdl 			message = ahc->msgout_buf[ahc->msgout_index - 1];
   2208  1.42      fvdl 			tag = SCB_LIST_NULL;
   2209  1.42      fvdl 			switch (message) {
   2210  1.42      fvdl 			case MSG_ABORT_TAG:
   2211  1.42      fvdl 				tag = scb->hscb->tag;
   2212  1.42      fvdl 				/* FALLTRHOUGH */
   2213  1.42      fvdl 			case MSG_ABORT:
   2214  1.70    bouyer 				scsipi_printaddr(scb->xs->xs_periph);
   2215  1.42      fvdl 				printf("SCB %x - Abort %s Completed.\n",
   2216  1.42      fvdl 				       scb->hscb->tag, tag == SCB_LIST_NULL ?
   2217  1.42      fvdl 				       "" : "Tag");
   2218  1.42      fvdl 				ahc_abort_scbs(ahc, target, channel,
   2219  1.42      fvdl 					       TCL_LUN(saved_tcl), tag,
   2220  1.42      fvdl 					       ROLE_INITIATOR,
   2221  1.42      fvdl 					       XS_DRIVER_STUFFUP);
   2222  1.42      fvdl 				printerror = 0;
   2223  1.42      fvdl 				break;
   2224  1.42      fvdl 			case MSG_BUS_DEV_RESET:
   2225  1.42      fvdl 			{
   2226  1.42      fvdl 				struct ahc_devinfo devinfo;
   2227   1.6   mycroft 
   2228  1.42      fvdl 				if (scb != NULL &&
   2229  1.42      fvdl 				    (scb->xs->xs_control & XS_CTL_RESET)
   2230  1.42      fvdl 				 && ahc_match_scb(scb, target, channel,
   2231  1.42      fvdl 						  TCL_LUN(saved_tcl),
   2232  1.42      fvdl 						  SCB_LIST_NULL,
   2233  1.42      fvdl 						  ROLE_INITIATOR)) {
   2234  1.42      fvdl 					ahcsetccbstatus(scb->xs, XS_NOERROR);
   2235  1.42      fvdl 				}
   2236  1.42      fvdl 				ahc_compile_devinfo(&devinfo,
   2237  1.42      fvdl 						    initiator_role_id,
   2238  1.42      fvdl 						    target,
   2239  1.42      fvdl 						    TCL_LUN(saved_tcl),
   2240  1.42      fvdl 						    channel,
   2241  1.42      fvdl 						    ROLE_INITIATOR);
   2242  1.42      fvdl 				ahc_handle_devreset(ahc, &devinfo,
   2243  1.42      fvdl 						    XS_RESET,
   2244  1.42      fvdl 						    "Bus Device Reset",
   2245  1.42      fvdl 						    /*verbose_level*/0);
   2246  1.42      fvdl 				printerror = 0;
   2247  1.42      fvdl 				break;
   2248  1.42      fvdl 			}
   2249  1.42      fvdl 			default:
   2250   1.6   mycroft 				break;
   2251  1.42      fvdl 			}
   2252  1.42      fvdl 		}
   2253  1.42      fvdl 		if (printerror != 0) {
   2254  1.42      fvdl 			int i;
   2255   1.6   mycroft 
   2256  1.42      fvdl 			if (scb != NULL) {
   2257  1.42      fvdl 				u_int tag;
   2258   1.6   mycroft 
   2259  1.42      fvdl 				if ((scb->hscb->control & TAG_ENB) != 0)
   2260  1.42      fvdl 					tag = scb->hscb->tag;
   2261  1.42      fvdl 				else
   2262  1.42      fvdl 					tag = SCB_LIST_NULL;
   2263  1.42      fvdl 				ahc_abort_scbs(ahc, target, channel,
   2264  1.42      fvdl 					       SCB_LUN(scb), tag,
   2265  1.42      fvdl 					       ROLE_INITIATOR,
   2266  1.42      fvdl 					       XS_DRIVER_STUFFUP);
   2267  1.70    bouyer 				scsipi_printaddr(scb->xs->xs_periph);
   2268  1.42      fvdl 			} else {
   2269  1.42      fvdl 				/*
   2270  1.42      fvdl 				 * We had not fully identified this connection,
   2271  1.42      fvdl 				 * so we cannot abort anything.
   2272  1.42      fvdl 				 */
   2273  1.42      fvdl 				printf("%s: ", ahc_name(ahc));
   2274  1.42      fvdl 			}
   2275  1.42      fvdl 			for (i = 0; i < num_phases; i++) {
   2276  1.42      fvdl 				if (lastphase == phase_table[i].phase)
   2277  1.42      fvdl 					break;
   2278  1.42      fvdl 			}
   2279  1.42      fvdl 			printf("Unexpected busfree %s\n"
   2280  1.42      fvdl 			       "SEQADDR == 0x%x\n",
   2281  1.42      fvdl 			       phase_table[i].phasemsg, ahc_inb(ahc, SEQADDR0)
   2282  1.42      fvdl 				| (ahc_inb(ahc, SEQADDR1) << 8));
   2283  1.42      fvdl 		}
   2284  1.42      fvdl 		ahc_clear_msg_state(ahc);
   2285  1.42      fvdl 		ahc_outb(ahc, SIMODE1, ahc_inb(ahc, SIMODE1) & ~ENBUSFREE);
   2286  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, CLRBUSFREE|CLRSCSIPERR);
   2287  1.42      fvdl 		ahc_outb(ahc, CLRINT, CLRSCSIINT);
   2288  1.42      fvdl 		restart_sequencer(ahc);
   2289  1.42      fvdl 	} else if ((status & SELTO) != 0) {
   2290  1.42      fvdl 		u_int scbptr;
   2291   1.6   mycroft 
   2292  1.42      fvdl 		scbptr = ahc_inb(ahc, WAITING_SCBH);
   2293  1.42      fvdl 		ahc_outb(ahc, SCBPTR, scbptr);
   2294  1.42      fvdl 		scb_index = ahc_inb(ahc, SCB_TAG);
   2295  1.42      fvdl 
   2296  1.42      fvdl 		if (scb_index < ahc->scb_data->numscbs) {
   2297  1.42      fvdl 			scb = &ahc->scb_data->scbarray[scb_index];
   2298  1.42      fvdl 			if ((scb->flags & SCB_ACTIVE) == 0)
   2299  1.42      fvdl 				scb = NULL;
   2300  1.42      fvdl 		} else
   2301  1.42      fvdl 			scb = NULL;
   2302   1.6   mycroft 
   2303  1.42      fvdl 		if (scb == NULL) {
   2304  1.42      fvdl 			printf("%s: ahc_intr - referenced scb not "
   2305  1.42      fvdl 			       "valid during SELTO scb(%d, %d)\n",
   2306  1.42      fvdl 			       ahc_name(ahc), scbptr, scb_index);
   2307  1.42      fvdl 		} else {
   2308  1.42      fvdl 			u_int tag;
   2309   1.6   mycroft 
   2310  1.42      fvdl 			tag = SCB_LIST_NULL;
   2311  1.70    bouyer 			if ((scb->hscb->control & TAG_ENB) != 0)
   2312  1.42      fvdl 				tag = scb->hscb->tag;
   2313   1.6   mycroft 
   2314  1.42      fvdl 			ahc_abort_scbs(ahc, SCB_TARGET(scb), SCB_CHANNEL(scb),
   2315  1.42      fvdl 				       SCB_LUN(scb), tag,
   2316  1.42      fvdl 				       ROLE_INITIATOR, XS_SELTIMEOUT);
   2317  1.42      fvdl 		}
   2318  1.42      fvdl 		/* Stop the selection */
   2319  1.42      fvdl 		ahc_outb(ahc, SCSISEQ, 0);
   2320   1.6   mycroft 
   2321  1.42      fvdl 		/* No more pending messages */
   2322  1.42      fvdl 		ahc_clear_msg_state(ahc);
   2323   1.6   mycroft 
   2324  1.42      fvdl 		/*
   2325  1.42      fvdl 		 * Although the driver does not care about the
   2326  1.42      fvdl 		 * 'Selection in Progress' status bit, the busy
   2327  1.42      fvdl 		 * LED does.  SELINGO is only cleared by a sucessful
   2328  1.42      fvdl 		 * selection, so we must manually clear it to ensure
   2329  1.42      fvdl 		 * the LED turns off just incase no future successful
   2330  1.42      fvdl 		 * selections occur (e.g. no devices on the bus).
   2331  1.42      fvdl 		 */
   2332  1.42      fvdl 		ahc_outb(ahc, CLRSINT0, CLRSELINGO);
   2333   1.6   mycroft 
   2334  1.42      fvdl 		/* Clear interrupt state */
   2335  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, CLRSELTIMEO|CLRBUSFREE|CLRSCSIPERR);
   2336  1.42      fvdl 		ahc_outb(ahc, CLRINT, CLRSCSIINT);
   2337  1.42      fvdl 		restart_sequencer(ahc);
   2338  1.42      fvdl 	} else {
   2339  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   2340  1.42      fvdl 		printf("Unknown SCSIINT. Status = 0x%x\n", status);
   2341  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, status);
   2342  1.42      fvdl 		ahc_outb(ahc, CLRINT, CLRSCSIINT);
   2343  1.42      fvdl 		unpause_sequencer(ahc);
   2344   1.6   mycroft 	}
   2345   1.1   mycroft }
   2346   1.1   mycroft 
   2347  1.42      fvdl static void
   2348  1.42      fvdl ahc_build_transfer_msg(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   2349   1.1   mycroft {
   2350  1.42      fvdl 	/*
   2351  1.42      fvdl 	 * We need to initiate transfer negotiations.
   2352  1.42      fvdl 	 * If our current and goal settings are identical,
   2353  1.42      fvdl 	 * we want to renegotiate due to a check condition.
   2354  1.42      fvdl 	 */
   2355  1.42      fvdl 	struct	ahc_initiator_tinfo *tinfo;
   2356  1.42      fvdl 	struct	tmode_tstate *tstate;
   2357  1.42      fvdl 	int	dowide;
   2358  1.42      fvdl 	int	dosync;
   2359  1.42      fvdl 
   2360  1.42      fvdl 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   2361  1.42      fvdl 				    devinfo->target, &tstate);
   2362  1.42      fvdl 	dowide = tinfo->current.width != tinfo->goal.width;
   2363  1.42      fvdl 	dosync = tinfo->current.period != tinfo->goal.period;
   2364  1.42      fvdl 
   2365  1.42      fvdl 	if (!dowide && !dosync) {
   2366  1.42      fvdl 		dowide = tinfo->goal.width != MSG_EXT_WDTR_BUS_8_BIT;
   2367  1.42      fvdl 		dosync = tinfo->goal.period != 0;
   2368  1.42      fvdl 	}
   2369  1.42      fvdl 
   2370  1.42      fvdl 	if (dowide) {
   2371  1.42      fvdl 		ahc_construct_wdtr(ahc, tinfo->goal.width);
   2372  1.42      fvdl 	} else if (dosync) {
   2373  1.63  jdolecek 		const struct	ahc_syncrate *rate;
   2374  1.42      fvdl 		u_int	period;
   2375  1.42      fvdl 		u_int	offset;
   2376  1.42      fvdl 
   2377  1.42      fvdl 		period = tinfo->goal.period;
   2378  1.42      fvdl 		rate = ahc_devlimited_syncrate(ahc, &period);
   2379  1.42      fvdl 		offset = tinfo->goal.offset;
   2380  1.42      fvdl 		ahc_validate_offset(ahc, rate, &offset,
   2381  1.42      fvdl 				    tinfo->current.width);
   2382  1.42      fvdl 		ahc_construct_sdtr(ahc, period, offset);
   2383  1.42      fvdl 	} else {
   2384  1.42      fvdl 		panic("ahc_intr: AWAITING_MSG for negotiation, "
   2385  1.59        pk 		      "but no negotiation needed\n");
   2386  1.42      fvdl 	}
   2387  1.42      fvdl }
   2388   1.1   mycroft 
   2389  1.42      fvdl static void
   2390  1.42      fvdl ahc_setup_initiator_msgout(struct ahc_softc *ahc, struct ahc_devinfo *devinfo,
   2391  1.42      fvdl 			   struct scb *scb)
   2392  1.42      fvdl {
   2393  1.59        pk 	/*
   2394  1.42      fvdl 	 * To facilitate adding multiple messages together,
   2395  1.42      fvdl 	 * each routine should increment the index and len
   2396  1.42      fvdl 	 * variables instead of setting them explicitly.
   2397  1.59        pk 	 */
   2398  1.42      fvdl 	ahc->msgout_index = 0;
   2399  1.42      fvdl 	ahc->msgout_len = 0;
   2400  1.42      fvdl 
   2401  1.42      fvdl 	if ((scb->flags & SCB_DEVICE_RESET) == 0
   2402  1.42      fvdl 	 && ahc_inb(ahc, MSG_OUT) == MSG_IDENTIFYFLAG) {
   2403  1.42      fvdl 		u_int identify_msg;
   2404  1.42      fvdl 
   2405  1.42      fvdl 		identify_msg = MSG_IDENTIFYFLAG | SCB_LUN(scb);
   2406  1.42      fvdl 		if ((scb->hscb->control & DISCENB) != 0)
   2407  1.42      fvdl 			identify_msg |= MSG_IDENTIFY_DISCFLAG;
   2408  1.42      fvdl 		ahc->msgout_buf[ahc->msgout_index++] = identify_msg;
   2409  1.42      fvdl 		ahc->msgout_len++;
   2410  1.42      fvdl 
   2411  1.42      fvdl 		if ((scb->hscb->control & TAG_ENB) != 0) {
   2412  1.70    bouyer 			ahc->msgout_buf[ahc->msgout_index++] =
   2413  1.70    bouyer 						scb->xs->xs_tag_type;
   2414  1.42      fvdl 			ahc->msgout_buf[ahc->msgout_index++] = scb->hscb->tag;
   2415  1.42      fvdl 			ahc->msgout_len += 2;
   2416  1.42      fvdl 		}
   2417  1.42      fvdl 	}
   2418   1.6   mycroft 
   2419  1.42      fvdl 	if (scb->flags & SCB_DEVICE_RESET) {
   2420  1.42      fvdl 		ahc->msgout_buf[ahc->msgout_index++] = MSG_BUS_DEV_RESET;
   2421  1.42      fvdl 		ahc->msgout_len++;
   2422  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   2423  1.42      fvdl 		printf("Bus Device Reset Message Sent\n");
   2424  1.42      fvdl 	} else if (scb->flags & SCB_ABORT) {
   2425  1.42      fvdl 		if ((scb->hscb->control & TAG_ENB) != 0)
   2426  1.42      fvdl 			ahc->msgout_buf[ahc->msgout_index++] = MSG_ABORT_TAG;
   2427  1.42      fvdl 		else
   2428  1.42      fvdl 			ahc->msgout_buf[ahc->msgout_index++] = MSG_ABORT;
   2429  1.42      fvdl 		ahc->msgout_len++;
   2430  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   2431  1.42      fvdl 		printf("Abort Message Sent\n");
   2432  1.42      fvdl 	} else if ((ahc->targ_msg_req & devinfo->target_mask) != 0) {
   2433  1.42      fvdl 		ahc_build_transfer_msg(ahc, devinfo);
   2434  1.42      fvdl 	} else {
   2435  1.42      fvdl 		printf("ahc_intr: AWAITING_MSG for an SCB that "
   2436  1.42      fvdl 		       "does not have a waiting message");
   2437  1.42      fvdl 		panic("SCB = %d, SCB Control = %x, MSG_OUT = %x "
   2438  1.42      fvdl 		      "SCB flags = %x", scb->hscb->tag, scb->hscb->control,
   2439  1.42      fvdl 		      ahc_inb(ahc, MSG_OUT), scb->flags);
   2440  1.42      fvdl 	}
   2441   1.6   mycroft 
   2442  1.42      fvdl 	/*
   2443  1.42      fvdl 	 * Clear the MK_MESSAGE flag from the SCB so we aren't
   2444  1.42      fvdl 	 * asked to send this message again.
   2445  1.42      fvdl 	 */
   2446  1.42      fvdl 	ahc_outb(ahc, SCB_CONTROL, ahc_inb(ahc, SCB_CONTROL) & ~MK_MESSAGE);
   2447  1.42      fvdl 	ahc->msgout_index = 0;
   2448  1.42      fvdl 	ahc->msg_type = MSG_TYPE_INITIATOR_MSGOUT;
   2449   1.1   mycroft }
   2450   1.1   mycroft 
   2451  1.42      fvdl static void
   2452  1.42      fvdl ahc_setup_target_msgin(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   2453   1.1   mycroft {
   2454  1.59        pk 	/*
   2455  1.42      fvdl 	 * To facilitate adding multiple messages together,
   2456  1.42      fvdl 	 * each routine should increment the index and len
   2457  1.42      fvdl 	 * variables instead of setting them explicitly.
   2458  1.59        pk 	 */
   2459  1.42      fvdl 	ahc->msgout_index = 0;
   2460  1.42      fvdl 	ahc->msgout_len = 0;
   2461  1.42      fvdl 
   2462  1.42      fvdl 	if ((ahc->targ_msg_req & devinfo->target_mask) != 0)
   2463  1.42      fvdl 		ahc_build_transfer_msg(ahc, devinfo);
   2464  1.42      fvdl 	else
   2465  1.42      fvdl 		panic("ahc_intr: AWAITING target message with no message");
   2466  1.40   thorpej 
   2467  1.42      fvdl 	ahc->msgout_index = 0;
   2468  1.42      fvdl 	ahc->msg_type = MSG_TYPE_TARGET_MSGIN;
   2469  1.42      fvdl }
   2470   1.6   mycroft 
   2471  1.42      fvdl static int
   2472  1.42      fvdl ahc_handle_msg_reject(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   2473  1.42      fvdl {
   2474   1.1   mycroft 	/*
   2475  1.42      fvdl 	 * What we care about here is if we had an
   2476  1.42      fvdl 	 * outstanding SDTR or WDTR message for this
   2477  1.42      fvdl 	 * target.  If we did, this is a signal that
   2478  1.42      fvdl 	 * the target is refusing negotiation.
   2479   1.1   mycroft 	 */
   2480  1.42      fvdl 	struct scb *scb;
   2481  1.42      fvdl 	u_int scb_index;
   2482  1.42      fvdl 	u_int last_msg;
   2483  1.42      fvdl 	int   response = 0;
   2484  1.42      fvdl 
   2485  1.42      fvdl 	scb_index = ahc_inb(ahc, SCB_TAG);
   2486  1.42      fvdl 	scb = &ahc->scb_data->scbarray[scb_index];
   2487  1.42      fvdl 
   2488  1.42      fvdl 	/* Might be necessary */
   2489  1.42      fvdl 	last_msg = ahc_inb(ahc, LAST_MSG);
   2490  1.42      fvdl 
   2491  1.42      fvdl 	if (ahc_sent_msg(ahc, MSG_EXT_WDTR, /*full*/FALSE)) {
   2492  1.42      fvdl 		struct ahc_initiator_tinfo *tinfo;
   2493  1.42      fvdl 		struct tmode_tstate *tstate;
   2494  1.42      fvdl 
   2495  1.42      fvdl #ifdef AHC_DEBUG_NEG
   2496  1.42      fvdl 		/* note 8bit xfers */
   2497  1.42      fvdl 		printf("%s:%c:%d: refuses WIDE negotiation.  Using "
   2498  1.42      fvdl 		       "8bit transfers\n", ahc_name(ahc),
   2499  1.42      fvdl 		       devinfo->channel, devinfo->target);
   2500  1.42      fvdl #endif
   2501  1.42      fvdl 		ahc_set_width(ahc, devinfo,
   2502  1.42      fvdl 			      MSG_EXT_WDTR_BUS_8_BIT,
   2503  1.42      fvdl 			      AHC_TRANS_ACTIVE|AHC_TRANS_GOAL,
   2504  1.42      fvdl 			      /*paused*/TRUE, /*done*/TRUE);
   2505  1.42      fvdl 		/*
   2506  1.42      fvdl 		 * No need to clear the sync rate.  If the target
   2507  1.42      fvdl 		 * did not accept the command, our syncrate is
   2508  1.42      fvdl 		 * unaffected.  If the target started the negotiation,
   2509  1.42      fvdl 		 * but rejected our response, we already cleared the
   2510  1.42      fvdl 		 * sync rate before sending our WDTR.
   2511  1.42      fvdl 		 */
   2512  1.42      fvdl 		tinfo = ahc_fetch_transinfo(ahc, devinfo->channel,
   2513  1.42      fvdl 					    devinfo->our_scsiid,
   2514  1.42      fvdl 					    devinfo->target, &tstate);
   2515  1.42      fvdl 		if (tinfo->goal.period) {
   2516  1.42      fvdl 			u_int period;
   2517  1.42      fvdl 
   2518  1.42      fvdl 			/* Start the sync negotiation */
   2519  1.42      fvdl 			period = tinfo->goal.period;
   2520  1.42      fvdl 			ahc_devlimited_syncrate(ahc, &period);
   2521  1.42      fvdl 			ahc->msgout_index = 0;
   2522  1.42      fvdl 			ahc->msgout_len = 0;
   2523  1.42      fvdl 			ahc_construct_sdtr(ahc, period, tinfo->goal.offset);
   2524  1.42      fvdl 			ahc->msgout_index = 0;
   2525  1.42      fvdl 			response = 1;
   2526  1.71    bouyer 		} else
   2527  1.71    bouyer 			ahc_update_xfer_mode(ahc, devinfo);
   2528  1.42      fvdl 	} else if (ahc_sent_msg(ahc, MSG_EXT_SDTR, /*full*/FALSE)) {
   2529  1.42      fvdl 		/* note asynch xfers and clear flag */
   2530  1.42      fvdl 		ahc_set_syncrate(ahc, devinfo, /*syncrate*/NULL, /*period*/0,
   2531  1.42      fvdl 				 /*offset*/0, AHC_TRANS_ACTIVE|AHC_TRANS_GOAL,
   2532  1.42      fvdl 				 /*paused*/TRUE, /*done*/TRUE);
   2533  1.42      fvdl #ifdef AHC_DEBUG_NEG
   2534  1.42      fvdl 		printf("%s:%c:%d: refuses synchronous negotiation. "
   2535  1.42      fvdl 		       "Using asynchronous transfers\n",
   2536  1.42      fvdl 		       ahc_name(ahc),
   2537  1.42      fvdl 		       devinfo->channel, devinfo->target);
   2538  1.42      fvdl #endif
   2539  1.71    bouyer 		ahc_update_xfer_mode(ahc, devinfo);
   2540  1.70    bouyer 	} else if ((scb->hscb->control & TAG_ENB) != 0) {
   2541  1.42      fvdl 		printf("%s:%c:%d: refuses tagged commands.  Performing "
   2542  1.42      fvdl 		       "non-tagged I/O\n", ahc_name(ahc),
   2543  1.42      fvdl 		       devinfo->channel, devinfo->target);
   2544  1.42      fvdl 
   2545  1.42      fvdl 		ahc_set_tags(ahc, devinfo, FALSE);
   2546  1.71    bouyer 		ahc_update_xfer_mode(ahc, devinfo);
   2547   1.6   mycroft 
   2548  1.42      fvdl 		/*
   2549  1.42      fvdl 		 * Resend the identify for this CCB as the target
   2550  1.42      fvdl 		 * may believe that the selection is invalid otherwise.
   2551  1.42      fvdl 		 */
   2552  1.42      fvdl 		ahc_outb(ahc, SCB_CONTROL, ahc_inb(ahc, SCB_CONTROL)
   2553  1.42      fvdl 					  & ~MSG_SIMPLE_Q_TAG);
   2554  1.42      fvdl 	 	scb->hscb->control &= ~MSG_SIMPLE_Q_TAG;
   2555  1.42      fvdl 		ahc_outb(ahc, MSG_OUT, MSG_IDENTIFYFLAG);
   2556  1.42      fvdl 		ahc_outb(ahc, SCSISIGO, ahc_inb(ahc, SCSISIGO) | ATNO);
   2557   1.1   mycroft 
   2558  1.42      fvdl 		/*
   2559  1.42      fvdl 		 * Requeue all tagged commands for this target
   2560  1.42      fvdl 		 * currently in our posession so they can be
   2561  1.42      fvdl 		 * converted to untagged commands.
   2562  1.42      fvdl 		 */
   2563  1.42      fvdl 		ahc_search_qinfifo(ahc, SCB_TARGET(scb), SCB_CHANNEL(scb),
   2564  1.42      fvdl 				   SCB_LUN(scb), /*tag*/SCB_LIST_NULL,
   2565  1.42      fvdl 				   ROLE_INITIATOR, SCB_REQUEUE,
   2566  1.42      fvdl 				   SEARCH_COMPLETE);
   2567  1.42      fvdl 	} else {
   2568  1.42      fvdl 		/*
   2569  1.42      fvdl 		 * Otherwise, we ignore it.
   2570  1.42      fvdl 		 */
   2571  1.42      fvdl 		printf("%s:%c:%d: Message reject for %x -- ignored\n",
   2572  1.42      fvdl 		       ahc_name(ahc), devinfo->channel, devinfo->target,
   2573  1.42      fvdl 		       last_msg);
   2574  1.42      fvdl 	}
   2575  1.42      fvdl 	return (response);
   2576  1.42      fvdl }
   2577  1.14     gibbs 
   2578  1.42      fvdl static void
   2579  1.42      fvdl ahc_clear_msg_state(struct ahc_softc *ahc)
   2580  1.42      fvdl {
   2581  1.42      fvdl 	ahc->msgout_len = 0;
   2582  1.42      fvdl 	ahc->msgin_index = 0;
   2583  1.42      fvdl 	ahc->msg_type = MSG_TYPE_NONE;
   2584  1.42      fvdl 	ahc_outb(ahc, MSG_OUT, MSG_NOOP);
   2585  1.42      fvdl }
   2586  1.14     gibbs 
   2587  1.42      fvdl static void
   2588  1.70    bouyer ahc_handle_message_phase(struct ahc_softc *ahc, struct scsipi_periph *periph)
   2589  1.59        pk {
   2590  1.42      fvdl 	struct	ahc_devinfo devinfo;
   2591  1.42      fvdl 	u_int	bus_phase;
   2592  1.42      fvdl 	int	end_session;
   2593  1.42      fvdl 
   2594  1.42      fvdl 	ahc_fetch_devinfo(ahc, &devinfo);
   2595  1.42      fvdl 	end_session = FALSE;
   2596  1.42      fvdl 	bus_phase = ahc_inb(ahc, SCSISIGI) & PHASE_MASK;
   2597  1.42      fvdl 
   2598  1.42      fvdl reswitch:
   2599  1.42      fvdl 	switch (ahc->msg_type) {
   2600  1.42      fvdl 	case MSG_TYPE_INITIATOR_MSGOUT:
   2601  1.42      fvdl 	{
   2602  1.42      fvdl 		int lastbyte;
   2603  1.42      fvdl 		int phasemis;
   2604  1.42      fvdl 		int msgdone;
   2605  1.42      fvdl 
   2606  1.42      fvdl 		if (ahc->msgout_len == 0)
   2607  1.42      fvdl 			panic("REQINIT interrupt with no active message");
   2608  1.42      fvdl 
   2609  1.42      fvdl 		phasemis = bus_phase != P_MESGOUT;
   2610  1.42      fvdl 		if (phasemis) {
   2611  1.42      fvdl 			if (bus_phase == P_MESGIN) {
   2612  1.42      fvdl 				/*
   2613  1.42      fvdl 				 * Change gears and see if
   2614  1.42      fvdl 				 * this messages is of interest to
   2615  1.42      fvdl 				 * us or should be passed back to
   2616  1.42      fvdl 				 * the sequencer.
   2617  1.42      fvdl 				 */
   2618  1.42      fvdl 				ahc_outb(ahc, CLRSINT1, CLRATNO);
   2619  1.42      fvdl 				ahc->send_msg_perror = FALSE;
   2620  1.42      fvdl 				ahc->msg_type = MSG_TYPE_INITIATOR_MSGIN;
   2621  1.42      fvdl 				ahc->msgin_index = 0;
   2622  1.42      fvdl 				goto reswitch;
   2623  1.42      fvdl 			}
   2624  1.42      fvdl 			end_session = TRUE;
   2625  1.42      fvdl 			break;
   2626  1.14     gibbs 		}
   2627  1.42      fvdl 
   2628  1.42      fvdl 		if (ahc->send_msg_perror) {
   2629  1.42      fvdl 			ahc_outb(ahc, CLRSINT1, CLRATNO);
   2630  1.42      fvdl 			ahc_outb(ahc, CLRSINT1, CLRREQINIT);
   2631  1.42      fvdl 			ahc_outb(ahc, SCSIDATL, MSG_PARITY_ERROR);
   2632  1.42      fvdl 			break;
   2633  1.14     gibbs 		}
   2634  1.42      fvdl 
   2635  1.42      fvdl 		msgdone	= ahc->msgout_index == ahc->msgout_len;
   2636  1.42      fvdl 		if (msgdone) {
   2637  1.14     gibbs 			/*
   2638  1.42      fvdl 			 * The target has requested a retry.
   2639  1.42      fvdl 			 * Re-assert ATN, reset our message index to
   2640  1.42      fvdl 			 * 0, and try again.
   2641  1.14     gibbs 			 */
   2642  1.42      fvdl 			ahc->msgout_index = 0;
   2643  1.42      fvdl 			ahc_outb(ahc, SCSISIGO, ahc_inb(ahc, SCSISIGO) | ATNO);
   2644  1.42      fvdl 		}
   2645  1.42      fvdl 
   2646  1.42      fvdl 		lastbyte = ahc->msgout_index == (ahc->msgout_len - 1);
   2647  1.42      fvdl 		if (lastbyte) {
   2648  1.42      fvdl 			/* Last byte is signified by dropping ATN */
   2649  1.42      fvdl 			ahc_outb(ahc, CLRSINT1, CLRATNO);
   2650  1.42      fvdl 		}
   2651  1.42      fvdl 
   2652  1.42      fvdl 		/*
   2653  1.42      fvdl 		 * Clear our interrupt status and present
   2654  1.42      fvdl 		 * the next byte on the bus.
   2655  1.42      fvdl 		 */
   2656  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, CLRREQINIT);
   2657  1.42      fvdl 		ahc_outb(ahc, SCSIDATL, ahc->msgout_buf[ahc->msgout_index++]);
   2658  1.42      fvdl 		break;
   2659  1.42      fvdl 	}
   2660  1.42      fvdl 	case MSG_TYPE_INITIATOR_MSGIN:
   2661  1.42      fvdl 	{
   2662  1.42      fvdl 		int phasemis;
   2663  1.42      fvdl 		int message_done;
   2664  1.42      fvdl 
   2665  1.42      fvdl 		phasemis = bus_phase != P_MESGIN;
   2666  1.42      fvdl 
   2667  1.42      fvdl 		if (phasemis) {
   2668  1.42      fvdl 			ahc->msgin_index = 0;
   2669  1.42      fvdl 			if (bus_phase == P_MESGOUT
   2670  1.42      fvdl 			 && (ahc->send_msg_perror == TRUE
   2671  1.42      fvdl 			  || (ahc->msgout_len != 0
   2672  1.42      fvdl 			   && ahc->msgout_index == 0))) {
   2673  1.42      fvdl 				ahc->msg_type = MSG_TYPE_INITIATOR_MSGOUT;
   2674  1.42      fvdl 				goto reswitch;
   2675  1.14     gibbs 			}
   2676  1.42      fvdl 			end_session = TRUE;
   2677  1.42      fvdl 			break;
   2678  1.42      fvdl 		}
   2679  1.42      fvdl 
   2680  1.42      fvdl 		/* Pull the byte in without acking it */
   2681  1.42      fvdl 		ahc->msgin_buf[ahc->msgin_index] = ahc_inb(ahc, SCSIBUSL);
   2682  1.42      fvdl 
   2683  1.70    bouyer 		message_done = ahc_parse_msg(ahc, periph, &devinfo);
   2684  1.42      fvdl 
   2685  1.42      fvdl 		if (message_done) {
   2686  1.42      fvdl 			/*
   2687  1.42      fvdl 			 * Clear our incoming message buffer in case there
   2688  1.42      fvdl 			 * is another message following this one.
   2689  1.42      fvdl 			 */
   2690  1.42      fvdl 			ahc->msgin_index = 0;
   2691  1.42      fvdl 
   2692  1.42      fvdl 			/*
   2693  1.42      fvdl 			 * If this message illicited a response,
   2694  1.42      fvdl 			 * assert ATN so the target takes us to the
   2695  1.42      fvdl 			 * message out phase.
   2696  1.42      fvdl 			 */
   2697  1.42      fvdl 			if (ahc->msgout_len != 0)
   2698  1.42      fvdl 				ahc_outb(ahc, SCSISIGO,
   2699  1.42      fvdl 					 ahc_inb(ahc, SCSISIGO) | ATNO);
   2700  1.59        pk 		} else
   2701  1.42      fvdl 			ahc->msgin_index++;
   2702  1.42      fvdl 
   2703  1.42      fvdl 		/* Ack the byte */
   2704  1.42      fvdl 		ahc_outb(ahc, CLRSINT1, CLRREQINIT);
   2705  1.42      fvdl 		ahc_inb(ahc, SCSIDATL);
   2706  1.42      fvdl 		break;
   2707  1.42      fvdl 	}
   2708  1.42      fvdl 	case MSG_TYPE_TARGET_MSGIN:
   2709  1.42      fvdl 	{
   2710  1.42      fvdl 		int msgdone;
   2711  1.42      fvdl 		int msgout_request;
   2712  1.42      fvdl 
   2713  1.42      fvdl 		if (ahc->msgout_len == 0)
   2714  1.42      fvdl 			panic("Target MSGIN with no active message");
   2715  1.42      fvdl 
   2716  1.42      fvdl 		/*
   2717  1.42      fvdl 		 * If we interrupted a mesgout session, the initiator
   2718  1.42      fvdl 		 * will not know this until our first REQ.  So, we
   2719  1.42      fvdl 		 * only honor mesgout requests after we've sent our
   2720  1.42      fvdl 		 * first byte.
   2721  1.42      fvdl 		 */
   2722  1.42      fvdl 		if ((ahc_inb(ahc, SCSISIGI) & ATNI) != 0
   2723  1.42      fvdl 		 && ahc->msgout_index > 0)
   2724  1.42      fvdl 			msgout_request = TRUE;
   2725  1.42      fvdl 		else
   2726  1.42      fvdl 			msgout_request = FALSE;
   2727  1.42      fvdl 
   2728  1.42      fvdl 		if (msgout_request) {
   2729  1.42      fvdl 
   2730  1.42      fvdl 			/*
   2731  1.42      fvdl 			 * Change gears and see if
   2732  1.42      fvdl 			 * this messages is of interest to
   2733  1.42      fvdl 			 * us or should be passed back to
   2734  1.42      fvdl 			 * the sequencer.
   2735  1.42      fvdl 			 */
   2736  1.42      fvdl 			ahc->msg_type = MSG_TYPE_TARGET_MSGOUT;
   2737  1.42      fvdl 			ahc_outb(ahc, SCSISIGO, P_MESGOUT | BSYO);
   2738  1.42      fvdl 			ahc->msgin_index = 0;
   2739  1.42      fvdl 			/* Dummy read to REQ for first byte */
   2740  1.42      fvdl 			ahc_inb(ahc, SCSIDATL);
   2741  1.42      fvdl 			ahc_outb(ahc, SXFRCTL0,
   2742  1.42      fvdl 				 ahc_inb(ahc, SXFRCTL0) | SPIOEN);
   2743  1.42      fvdl 			break;
   2744  1.42      fvdl 		}
   2745  1.42      fvdl 
   2746  1.42      fvdl 		msgdone = ahc->msgout_index == ahc->msgout_len;
   2747  1.42      fvdl 		if (msgdone) {
   2748  1.42      fvdl 			ahc_outb(ahc, SXFRCTL0,
   2749  1.42      fvdl 				 ahc_inb(ahc, SXFRCTL0) & ~SPIOEN);
   2750  1.42      fvdl 			end_session = TRUE;
   2751  1.42      fvdl 			break;
   2752  1.42      fvdl 		}
   2753  1.42      fvdl 
   2754  1.42      fvdl 		/*
   2755  1.42      fvdl 		 * Present the next byte on the bus.
   2756  1.42      fvdl 		 */
   2757  1.42      fvdl 		ahc_outb(ahc, SXFRCTL0, ahc_inb(ahc, SXFRCTL0) | SPIOEN);
   2758  1.42      fvdl 		ahc_outb(ahc, SCSIDATL, ahc->msgout_buf[ahc->msgout_index++]);
   2759  1.42      fvdl 		break;
   2760  1.42      fvdl 	}
   2761  1.42      fvdl 	case MSG_TYPE_TARGET_MSGOUT:
   2762  1.42      fvdl 	{
   2763  1.42      fvdl 		int lastbyte;
   2764  1.42      fvdl 		int msgdone;
   2765  1.42      fvdl 
   2766  1.42      fvdl 		/*
   2767  1.42      fvdl 		 * The initiator signals that this is
   2768  1.42      fvdl 		 * the last byte by dropping ATN.
   2769  1.42      fvdl 		 */
   2770  1.42      fvdl 		lastbyte = (ahc_inb(ahc, SCSISIGI) & ATNI) == 0;
   2771  1.42      fvdl 
   2772  1.42      fvdl 		/*
   2773  1.42      fvdl 		 * Read the latched byte, but turn off SPIOEN first
   2774  1.42      fvdl 		 * so that we don't inadvertantly cause a REQ for the
   2775  1.42      fvdl 		 * next byte.
   2776  1.42      fvdl 		 */
   2777  1.42      fvdl 		ahc_outb(ahc, SXFRCTL0, ahc_inb(ahc, SXFRCTL0) & ~SPIOEN);
   2778  1.42      fvdl 		ahc->msgin_buf[ahc->msgin_index] = ahc_inb(ahc, SCSIDATL);
   2779  1.70    bouyer 		msgdone = ahc_parse_msg(ahc, periph, &devinfo);
   2780  1.42      fvdl 		if (msgdone == MSGLOOP_TERMINATED) {
   2781  1.42      fvdl 			/*
   2782  1.42      fvdl 			 * The message is *really* done in that it caused
   2783  1.42      fvdl 			 * us to go to bus free.  The sequencer has already
   2784  1.42      fvdl 			 * been reset at this point, so pull the ejection
   2785  1.42      fvdl 			 * handle.
   2786  1.42      fvdl 			 */
   2787  1.42      fvdl 			return;
   2788  1.42      fvdl 		}
   2789  1.59        pk 
   2790  1.42      fvdl 		ahc->msgin_index++;
   2791  1.42      fvdl 
   2792  1.42      fvdl 		/*
   2793  1.42      fvdl 		 * XXX Read spec about initiator dropping ATN too soon
   2794  1.42      fvdl 		 *     and use msgdone to detect it.
   2795  1.42      fvdl 		 */
   2796  1.42      fvdl 		if (msgdone == MSGLOOP_MSGCOMPLETE) {
   2797  1.42      fvdl 			ahc->msgin_index = 0;
   2798   1.9  explorer 
   2799  1.14     gibbs 			/*
   2800  1.42      fvdl 			 * If this message illicited a response, transition
   2801  1.42      fvdl 			 * to the Message in phase and send it.
   2802  1.14     gibbs 			 */
   2803  1.42      fvdl 			if (ahc->msgout_len != 0) {
   2804  1.42      fvdl 				ahc_outb(ahc, SCSISIGO, P_MESGIN | BSYO);
   2805  1.42      fvdl 				ahc_outb(ahc, SXFRCTL0,
   2806  1.42      fvdl 					 ahc_inb(ahc, SXFRCTL0) | SPIOEN);
   2807  1.42      fvdl 				ahc->msg_type = MSG_TYPE_TARGET_MSGIN;
   2808  1.42      fvdl 				ahc->msgin_index = 0;
   2809  1.42      fvdl 				break;
   2810  1.14     gibbs 			}
   2811  1.14     gibbs 		}
   2812  1.14     gibbs 
   2813  1.42      fvdl 		if (lastbyte)
   2814  1.42      fvdl 			end_session = TRUE;
   2815  1.42      fvdl 		else {
   2816  1.42      fvdl 			/* Ask for the next byte. */
   2817  1.42      fvdl 			ahc_outb(ahc, SXFRCTL0,
   2818  1.42      fvdl 				 ahc_inb(ahc, SXFRCTL0) | SPIOEN);
   2819  1.42      fvdl 		}
   2820   1.9  explorer 
   2821  1.42      fvdl 		break;
   2822  1.42      fvdl 	}
   2823  1.42      fvdl 	default:
   2824  1.42      fvdl 		panic("Unknown REQINIT message type");
   2825  1.14     gibbs 	}
   2826  1.14     gibbs 
   2827  1.42      fvdl 	if (end_session) {
   2828  1.42      fvdl 		ahc_clear_msg_state(ahc);
   2829  1.42      fvdl 		ahc_outb(ahc, RETURN_1, EXIT_MSG_LOOP);
   2830  1.42      fvdl 	} else
   2831  1.42      fvdl 		ahc_outb(ahc, RETURN_1, CONT_MSG_LOOP);
   2832  1.14     gibbs }
   2833  1.14     gibbs 
   2834  1.42      fvdl /*
   2835  1.42      fvdl  * See if we sent a particular extended message to the target.
   2836  1.42      fvdl  * If "full" is true, the target saw the full message.
   2837  1.42      fvdl  * If "full" is false, the target saw at least the first
   2838  1.42      fvdl  * byte of the message.
   2839  1.42      fvdl  */
   2840  1.42      fvdl static int
   2841  1.42      fvdl ahc_sent_msg(struct ahc_softc *ahc, u_int msgtype, int full)
   2842  1.14     gibbs {
   2843  1.42      fvdl 	int found;
   2844  1.42      fvdl 	int index;
   2845  1.14     gibbs 
   2846  1.42      fvdl 	found = FALSE;
   2847  1.42      fvdl 	index = 0;
   2848  1.14     gibbs 
   2849  1.42      fvdl 	while (index < ahc->msgout_len) {
   2850  1.42      fvdl 		if (ahc->msgout_buf[index] == MSG_EXTENDED) {
   2851  1.14     gibbs 
   2852  1.42      fvdl 			/* Found a candidate */
   2853  1.42      fvdl 			if (ahc->msgout_buf[index+2] == msgtype) {
   2854  1.42      fvdl 				u_int end_index;
   2855  1.42      fvdl 
   2856  1.42      fvdl 				end_index = index + 1
   2857  1.42      fvdl 					  + ahc->msgout_buf[index + 1];
   2858  1.42      fvdl 				if (full) {
   2859  1.42      fvdl 					if (ahc->msgout_index > end_index)
   2860  1.42      fvdl 						found = TRUE;
   2861  1.42      fvdl 				} else if (ahc->msgout_index > index)
   2862  1.42      fvdl 					found = TRUE;
   2863  1.14     gibbs 			}
   2864  1.42      fvdl 			break;
   2865  1.42      fvdl 		} else if (ahc->msgout_buf[index] >= MSG_SIMPLE_Q_TAG
   2866  1.42      fvdl 			&& ahc->msgout_buf[index] <= MSG_IGN_WIDE_RESIDUE) {
   2867  1.14     gibbs 
   2868  1.42      fvdl 			/* Skip tag type and tag id or residue param*/
   2869  1.42      fvdl 			index += 2;
   2870  1.14     gibbs 		} else {
   2871  1.42      fvdl 			/* Single byte message */
   2872  1.42      fvdl 			index++;
   2873  1.14     gibbs 		}
   2874  1.42      fvdl 	}
   2875  1.42      fvdl 	return (found);
   2876  1.42      fvdl }
   2877  1.42      fvdl 
   2878  1.42      fvdl static int
   2879  1.70    bouyer ahc_parse_msg(struct ahc_softc *ahc, struct scsipi_periph *periph,
   2880  1.42      fvdl 	      struct ahc_devinfo *devinfo)
   2881  1.42      fvdl {
   2882  1.42      fvdl 	struct	ahc_initiator_tinfo *tinfo;
   2883  1.42      fvdl 	struct	tmode_tstate *tstate;
   2884  1.42      fvdl 	int	reject;
   2885  1.42      fvdl 	int	done;
   2886  1.42      fvdl 	int	response;
   2887  1.42      fvdl 	u_int	targ_scsirate;
   2888  1.42      fvdl 
   2889  1.42      fvdl 	done = MSGLOOP_IN_PROG;
   2890  1.42      fvdl 	response = FALSE;
   2891  1.42      fvdl 	reject = FALSE;
   2892  1.42      fvdl 	tinfo = ahc_fetch_transinfo(ahc, devinfo->channel, devinfo->our_scsiid,
   2893  1.42      fvdl 				    devinfo->target, &tstate);
   2894  1.42      fvdl 	targ_scsirate = tinfo->scsirate;
   2895  1.42      fvdl 
   2896  1.42      fvdl 	/*
   2897  1.75       wiz 	 * Parse as much of the message as is available,
   2898  1.42      fvdl 	 * rejecting it if we don't support it.  When
   2899  1.75       wiz 	 * the entire message is available and has been
   2900  1.42      fvdl 	 * handled, return MSGLOOP_MSGCOMPLETE, indicating
   2901  1.42      fvdl 	 * that we have parsed an entire message.
   2902  1.42      fvdl 	 *
   2903  1.42      fvdl 	 * In the case of extended messages, we accept the length
   2904  1.42      fvdl 	 * byte outright and perform more checking once we know the
   2905  1.42      fvdl 	 * extended message type.
   2906  1.42      fvdl 	 */
   2907  1.42      fvdl 	switch (ahc->msgin_buf[0]) {
   2908  1.42      fvdl 	case MSG_MESSAGE_REJECT:
   2909  1.42      fvdl 		response = ahc_handle_msg_reject(ahc, devinfo);
   2910  1.42      fvdl 		/* FALLTHROUGH */
   2911  1.42      fvdl 	case MSG_NOOP:
   2912  1.42      fvdl 		done = MSGLOOP_MSGCOMPLETE;
   2913  1.14     gibbs 		break;
   2914  1.42      fvdl 	case MSG_IGN_WIDE_RESIDUE:
   2915  1.14     gibbs 	{
   2916  1.42      fvdl 		/* Wait for the whole message */
   2917  1.42      fvdl 		if (ahc->msgin_index >= 1) {
   2918  1.42      fvdl 			if (ahc->msgin_buf[1] != 1
   2919  1.42      fvdl 			 || tinfo->current.width == MSG_EXT_WDTR_BUS_8_BIT) {
   2920  1.42      fvdl 				reject = TRUE;
   2921  1.42      fvdl 				done = MSGLOOP_MSGCOMPLETE;
   2922  1.42      fvdl 			} else
   2923  1.42      fvdl 				ahc_handle_ign_wide_residue(ahc, devinfo);
   2924  1.42      fvdl 		}
   2925  1.42      fvdl 		break;
   2926  1.14     gibbs 	}
   2927  1.42      fvdl 	case MSG_EXTENDED:
   2928  1.14     gibbs 	{
   2929  1.42      fvdl 		/* Wait for enough of the message to begin validation */
   2930  1.42      fvdl 		if (ahc->msgin_index < 2)
   2931  1.42      fvdl 			break;
   2932  1.42      fvdl 		switch (ahc->msgin_buf[2]) {
   2933  1.14     gibbs 		case MSG_EXT_SDTR:
   2934  1.14     gibbs 		{
   2935  1.63  jdolecek 			const struct	 ahc_syncrate *syncrate;
   2936  1.42      fvdl 			u_int	 period;
   2937  1.42      fvdl 			u_int	 offset;
   2938  1.42      fvdl 			u_int	 saved_offset;
   2939  1.42      fvdl 
   2940  1.42      fvdl 			if (ahc->msgin_buf[1] != MSG_EXT_SDTR_LEN) {
   2941  1.42      fvdl 				reject = TRUE;
   2942  1.14     gibbs 				break;
   2943  1.14     gibbs 			}
   2944  1.14     gibbs 
   2945  1.14     gibbs 			/*
   2946  1.42      fvdl 			 * Wait until we have both args before validating
   2947  1.42      fvdl 			 * and acting on this message.
   2948  1.42      fvdl 			 *
   2949  1.42      fvdl 			 * Add one to MSG_EXT_SDTR_LEN to account for
   2950  1.42      fvdl 			 * the extended message preamble.
   2951  1.14     gibbs 			 */
   2952  1.42      fvdl 			if (ahc->msgin_index < (MSG_EXT_SDTR_LEN + 1))
   2953  1.42      fvdl 				break;
   2954  1.42      fvdl 
   2955  1.42      fvdl 			period = ahc->msgin_buf[3];
   2956  1.42      fvdl 			saved_offset = offset = ahc->msgin_buf[4];
   2957  1.42      fvdl 			syncrate = ahc_devlimited_syncrate(ahc, &period);
   2958  1.42      fvdl 			ahc_validate_offset(ahc, syncrate, &offset,
   2959  1.42      fvdl 					    targ_scsirate & WIDEXFER);
   2960  1.42      fvdl 			ahc_set_syncrate(ahc, devinfo,
   2961  1.42      fvdl 					 syncrate, period, offset,
   2962  1.42      fvdl 					 AHC_TRANS_ACTIVE|AHC_TRANS_GOAL,
   2963  1.42      fvdl 					 /*paused*/TRUE, /*done*/TRUE);
   2964  1.71    bouyer 			ahc_update_xfer_mode(ahc, devinfo);
   2965  1.14     gibbs 
   2966  1.14     gibbs 			/*
   2967  1.14     gibbs 			 * See if we initiated Sync Negotiation
   2968  1.14     gibbs 			 * and didn't have to fall down to async
   2969  1.14     gibbs 			 * transfers.
   2970  1.14     gibbs 			 */
   2971  1.42      fvdl 			if (ahc_sent_msg(ahc, MSG_EXT_SDTR, /*full*/TRUE)) {
   2972  1.42      fvdl 				/* We started it */
   2973  1.42      fvdl 				if (saved_offset != offset) {
   2974  1.42      fvdl 					/* Went too low - force async */
   2975  1.42      fvdl 					reject = TRUE;
   2976  1.42      fvdl 				}
   2977  1.14     gibbs 			} else {
   2978  1.14     gibbs 				/*
   2979  1.14     gibbs 				 * Send our own SDTR in reply
   2980   1.1   mycroft 				 */
   2981  1.42      fvdl 				ahc->msgout_index = 0;
   2982  1.42      fvdl 				ahc->msgout_len = 0;
   2983  1.42      fvdl 				ahc_construct_sdtr(ahc, period, offset);
   2984  1.42      fvdl 				ahc->msgout_index = 0;
   2985  1.42      fvdl 				response = TRUE;
   2986   1.1   mycroft 			}
   2987  1.42      fvdl 			done = MSGLOOP_MSGCOMPLETE;
   2988  1.14     gibbs 			break;
   2989  1.14     gibbs 		}
   2990  1.14     gibbs 		case MSG_EXT_WDTR:
   2991  1.14     gibbs 		{
   2992  1.42      fvdl 			u_int	bus_width;
   2993  1.42      fvdl 			u_int	sending_reply;
   2994   1.1   mycroft 
   2995  1.42      fvdl 			sending_reply = FALSE;
   2996  1.42      fvdl 			if (ahc->msgin_buf[1] != MSG_EXT_WDTR_LEN) {
   2997  1.42      fvdl 				reject = TRUE;
   2998  1.14     gibbs 				break;
   2999  1.14     gibbs 			}
   3000   1.1   mycroft 
   3001  1.42      fvdl 			/*
   3002  1.42      fvdl 			 * Wait until we have our arg before validating
   3003  1.42      fvdl 			 * and acting on this message.
   3004  1.42      fvdl 			 *
   3005  1.42      fvdl 			 * Add one to MSG_EXT_WDTR_LEN to account for
   3006  1.42      fvdl 			 * the extended message preamble.
   3007  1.42      fvdl 			 */
   3008  1.42      fvdl 			if (ahc->msgin_index < (MSG_EXT_WDTR_LEN + 1))
   3009  1.42      fvdl 				break;
   3010   1.1   mycroft 
   3011  1.42      fvdl 			bus_width = ahc->msgin_buf[3];
   3012  1.42      fvdl 			if (ahc_sent_msg(ahc, MSG_EXT_WDTR, /*full*/TRUE)) {
   3013  1.14     gibbs 				/*
   3014  1.14     gibbs 				 * Don't send a WDTR back to the
   3015  1.14     gibbs 				 * target, since we asked first.
   3016  1.14     gibbs 				 */
   3017  1.42      fvdl 				switch (bus_width){
   3018  1.42      fvdl 				default:
   3019   1.6   mycroft 					/*
   3020  1.42      fvdl 					 * How can we do anything greater
   3021  1.42      fvdl 					 * than 16bit transfers on a 16bit
   3022  1.42      fvdl 					 * bus?
   3023   1.6   mycroft 					 */
   3024  1.42      fvdl 					reject = TRUE;
   3025  1.42      fvdl 					printf("%s: target %d requested %dBit "
   3026  1.14     gibbs 					       "transfers.  Rejecting...\n",
   3027  1.42      fvdl 					       ahc_name(ahc), devinfo->target,
   3028  1.42      fvdl 					       8 * (0x01 << bus_width));
   3029  1.42      fvdl 					/* FALLTHROUGH */
   3030  1.42      fvdl 				case MSG_EXT_WDTR_BUS_8_BIT:
   3031  1.42      fvdl 					bus_width = MSG_EXT_WDTR_BUS_8_BIT;
   3032  1.14     gibbs 					break;
   3033  1.42      fvdl 				case MSG_EXT_WDTR_BUS_16_BIT:
   3034  1.14     gibbs 					break;
   3035  1.14     gibbs 				}
   3036  1.14     gibbs 			} else {
   3037  1.14     gibbs 				/*
   3038  1.14     gibbs 				 * Send our own WDTR in reply
   3039  1.14     gibbs 				 */
   3040  1.42      fvdl 				switch (bus_width) {
   3041  1.14     gibbs 				default:
   3042  1.42      fvdl 					if (ahc->features & AHC_WIDE) {
   3043  1.42      fvdl 						/* Respond Wide */
   3044  1.42      fvdl 						bus_width =
   3045  1.42      fvdl 						    MSG_EXT_WDTR_BUS_16_BIT;
   3046  1.42      fvdl 						break;
   3047  1.42      fvdl 					}
   3048  1.42      fvdl 					/* FALLTHROUGH */
   3049  1.42      fvdl 				case MSG_EXT_WDTR_BUS_8_BIT:
   3050  1.42      fvdl 					bus_width = MSG_EXT_WDTR_BUS_8_BIT;
   3051  1.14     gibbs 					break;
   3052   1.1   mycroft 				}
   3053  1.42      fvdl 				ahc->msgout_index = 0;
   3054  1.42      fvdl 				ahc->msgout_len = 0;
   3055  1.42      fvdl 				ahc_construct_wdtr(ahc, bus_width);
   3056  1.42      fvdl 				ahc->msgout_index = 0;
   3057  1.42      fvdl 				response = TRUE;
   3058  1.42      fvdl 				sending_reply = TRUE;
   3059  1.42      fvdl 			}
   3060  1.42      fvdl 			ahc_set_width(ahc, devinfo, bus_width,
   3061  1.42      fvdl 				      AHC_TRANS_ACTIVE|AHC_TRANS_GOAL,
   3062  1.42      fvdl 				      /*paused*/TRUE, /*done*/TRUE);
   3063  1.42      fvdl 
   3064  1.42      fvdl 			/* After a wide message, we are async */
   3065  1.42      fvdl 			ahc_set_syncrate(ahc, devinfo,
   3066  1.42      fvdl 					 /*syncrate*/NULL, /*period*/0,
   3067  1.42      fvdl 					 /*offset*/0, AHC_TRANS_ACTIVE,
   3068  1.42      fvdl 					 /*paused*/TRUE, /*done*/FALSE);
   3069  1.42      fvdl 			if (sending_reply == FALSE && reject == FALSE) {
   3070  1.42      fvdl 
   3071  1.42      fvdl 				if (tinfo->goal.period) {
   3072  1.63  jdolecek 					const struct	ahc_syncrate *rate;
   3073  1.42      fvdl 					u_int	period;
   3074  1.42      fvdl 					u_int	offset;
   3075  1.42      fvdl 
   3076  1.42      fvdl 					/* Start the sync negotiation */
   3077  1.42      fvdl 					period = tinfo->goal.period;
   3078  1.42      fvdl 					rate = ahc_devlimited_syncrate(ahc,
   3079  1.42      fvdl 								       &period);
   3080  1.42      fvdl 					offset = tinfo->goal.offset;
   3081  1.42      fvdl 					ahc_validate_offset(ahc, rate, &offset,
   3082  1.42      fvdl 							  tinfo->current.width);
   3083  1.42      fvdl 					ahc->msgout_index = 0;
   3084  1.42      fvdl 					ahc->msgout_len = 0;
   3085  1.42      fvdl 					ahc_construct_sdtr(ahc, period, offset);
   3086  1.42      fvdl 					ahc->msgout_index = 0;
   3087  1.42      fvdl 					response = TRUE;
   3088  1.71    bouyer 				} else
   3089  1.71    bouyer 					ahc_update_xfer_mode(ahc, devinfo);
   3090  1.42      fvdl 			}
   3091  1.42      fvdl 			done = MSGLOOP_MSGCOMPLETE;
   3092  1.14     gibbs 			break;
   3093  1.14     gibbs 		}
   3094  1.14     gibbs 		default:
   3095  1.14     gibbs 			/* Unknown extended message.  Reject it. */
   3096  1.42      fvdl 			reject = TRUE;
   3097  1.42      fvdl 			break;
   3098  1.14     gibbs 		}
   3099  1.42      fvdl 		break;
   3100  1.14     gibbs 	}
   3101  1.42      fvdl 	case MSG_BUS_DEV_RESET:
   3102  1.42      fvdl 		ahc_handle_devreset(ahc, devinfo,
   3103  1.42      fvdl 				    XS_RESET, "Bus Device Reset Received",
   3104  1.42      fvdl 				    /*verbose_level*/0);
   3105  1.42      fvdl 		restart_sequencer(ahc);
   3106  1.42      fvdl 		done = MSGLOOP_TERMINATED;
   3107  1.42      fvdl 		break;
   3108  1.42      fvdl 	case MSG_ABORT_TAG:
   3109  1.42      fvdl 	case MSG_ABORT:
   3110  1.42      fvdl 	case MSG_CLEAR_QUEUE:
   3111  1.42      fvdl 		/* Target mode messages */
   3112  1.42      fvdl 		if (devinfo->role != ROLE_TARGET) {
   3113  1.42      fvdl 			reject = TRUE;
   3114  1.14     gibbs 			break;
   3115  1.14     gibbs 		}
   3116  1.42      fvdl #if AHC_TARGET_MODE
   3117  1.42      fvdl 		ahc_abort_scbs(ahc, devinfo->target, devinfo->channel,
   3118  1.42      fvdl 			       devinfo->lun,
   3119  1.42      fvdl 			       ahc->msgin_buf[0] == MSG_ABORT_TAG
   3120  1.42      fvdl 						  ? SCB_LIST_NULL
   3121  1.42      fvdl 						  : ahc_inb(ahc, INITIATOR_TAG),
   3122  1.42      fvdl 			       ROLE_TARGET, XS_DRIVER_STUFFUP);
   3123  1.42      fvdl 
   3124  1.42      fvdl 		tstate = ahc->enabled_targets[devinfo->our_scsiid];
   3125  1.42      fvdl 		if (tstate != NULL) {
   3126  1.42      fvdl 			struct tmode_lstate* lstate;
   3127  1.42      fvdl 
   3128  1.42      fvdl 			lstate = tstate->enabled_luns[devinfo->lun];
   3129  1.42      fvdl 			if (lstate != NULL) {
   3130  1.42      fvdl 				ahc_queue_lstate_event(ahc, lstate,
   3131  1.42      fvdl 						       devinfo->our_scsiid,
   3132  1.42      fvdl 						       ahc->msgin_buf[0],
   3133  1.42      fvdl 						       /*arg*/0);
   3134  1.42      fvdl 				ahc_send_lstate_events(ahc, lstate);
   3135  1.42      fvdl 			}
   3136  1.42      fvdl 		}
   3137  1.42      fvdl 		done = MSGLOOP_MSGCOMPLETE;
   3138  1.42      fvdl #else
   3139  1.42      fvdl 		panic("ahc: got target mode message");
   3140  1.42      fvdl #endif
   3141  1.42      fvdl 		break;
   3142  1.42      fvdl 	case MSG_TERM_IO_PROC:
   3143  1.42      fvdl 	default:
   3144  1.42      fvdl 		reject = TRUE;
   3145  1.14     gibbs 		break;
   3146  1.14     gibbs 	}
   3147   1.6   mycroft 
   3148  1.42      fvdl 	if (reject) {
   3149  1.14     gibbs 		/*
   3150  1.42      fvdl 		 * Setup to reject the message.
   3151  1.14     gibbs 		 */
   3152  1.42      fvdl 		ahc->msgout_index = 0;
   3153  1.42      fvdl 		ahc->msgout_len = 1;
   3154  1.42      fvdl 		ahc->msgout_buf[0] = MSG_MESSAGE_REJECT;
   3155  1.42      fvdl 		done = MSGLOOP_MSGCOMPLETE;
   3156  1.42      fvdl 		response = TRUE;
   3157  1.42      fvdl 	}
   3158   1.1   mycroft 
   3159  1.42      fvdl 	if (done != MSGLOOP_IN_PROG && !response)
   3160  1.42      fvdl 		/* Clear the outgoing message buffer */
   3161  1.42      fvdl 		ahc->msgout_len = 0;
   3162   1.1   mycroft 
   3163  1.42      fvdl 	return (done);
   3164  1.42      fvdl }
   3165   1.1   mycroft 
   3166  1.42      fvdl static void
   3167  1.42      fvdl ahc_handle_ign_wide_residue(struct ahc_softc *ahc, struct ahc_devinfo *devinfo)
   3168  1.42      fvdl {
   3169  1.42      fvdl 	u_int scb_index;
   3170  1.42      fvdl 	struct scb *scb;
   3171  1.22       cgd 
   3172  1.42      fvdl 	scb_index = ahc_inb(ahc, SCB_TAG);
   3173  1.42      fvdl 	scb = &ahc->scb_data->scbarray[scb_index];
   3174  1.42      fvdl 	if ((ahc_inb(ahc, SEQ_FLAGS) & DPHASE) == 0
   3175  1.42      fvdl 	 || !(scb->xs->xs_control & XS_CTL_DATA_IN)) {
   3176  1.42      fvdl 		/*
   3177  1.42      fvdl 		 * Ignore the message if we haven't
   3178  1.42      fvdl 		 * seen an appropriate data phase yet.
   3179  1.42      fvdl 		 */
   3180  1.42      fvdl 	} else {
   3181   1.1   mycroft 		/*
   3182  1.42      fvdl 		 * If the residual occurred on the last
   3183  1.42      fvdl 		 * transfer and the transfer request was
   3184  1.42      fvdl 		 * expected to end on an odd count, do
   3185  1.42      fvdl 		 * nothing.  Otherwise, subtract a byte
   3186  1.42      fvdl 		 * and update the residual count accordingly.
   3187   1.1   mycroft 		 */
   3188  1.42      fvdl 		u_int resid_sgcnt;
   3189   1.6   mycroft 
   3190  1.42      fvdl 		resid_sgcnt = ahc_inb(ahc, SCB_RESID_SGCNT);
   3191  1.42      fvdl 		if (resid_sgcnt == 0
   3192  1.42      fvdl 		 && ahc_inb(ahc, DATA_COUNT_ODD) == 1) {
   3193   1.6   mycroft 			/*
   3194  1.42      fvdl 			 * If the residual occurred on the last
   3195  1.42      fvdl 			 * transfer and the transfer request was
   3196  1.42      fvdl 			 * expected to end on an odd count, do
   3197  1.42      fvdl 			 * nothing.
   3198   1.6   mycroft 			 */
   3199  1.42      fvdl 		} else {
   3200  1.42      fvdl 			u_int data_cnt;
   3201  1.42      fvdl 			u_int32_t data_addr;
   3202  1.42      fvdl 			u_int sg_index;
   3203  1.42      fvdl 
   3204  1.42      fvdl 			data_cnt = (ahc_inb(ahc, SCB_RESID_DCNT + 2) << 16)
   3205  1.42      fvdl 				 | (ahc_inb(ahc, SCB_RESID_DCNT + 1) << 8)
   3206  1.42      fvdl 				 | (ahc_inb(ahc, SCB_RESID_DCNT));
   3207  1.42      fvdl 
   3208  1.42      fvdl 			data_addr = (ahc_inb(ahc, SHADDR + 3) << 24)
   3209  1.42      fvdl 				  | (ahc_inb(ahc, SHADDR + 2) << 16)
   3210  1.42      fvdl 				  | (ahc_inb(ahc, SHADDR + 1) << 8)
   3211  1.42      fvdl 				  | (ahc_inb(ahc, SHADDR));
   3212  1.42      fvdl 
   3213  1.42      fvdl 			data_cnt += 1;
   3214  1.42      fvdl 			data_addr -= 1;
   3215  1.42      fvdl 
   3216  1.42      fvdl 			sg_index = scb->sg_count - resid_sgcnt;
   3217  1.42      fvdl 
   3218  1.42      fvdl 			if (sg_index != 0
   3219  1.42      fvdl 			 && (le32toh(scb->sg_list[sg_index].len) < data_cnt)) {
   3220  1.42      fvdl 				u_int32_t sg_addr;
   3221  1.42      fvdl 
   3222  1.42      fvdl 				sg_index--;
   3223  1.42      fvdl 				data_cnt = 1;
   3224  1.42      fvdl 				data_addr = le32toh(scb->sg_list[sg_index].addr)
   3225  1.42      fvdl 					  + le32toh(scb->sg_list[sg_index].len)
   3226  1.42      fvdl 					  - 1;
   3227  1.59        pk 
   3228  1.42      fvdl 				/*
   3229  1.42      fvdl 				 * The physical address base points to the
   3230  1.42      fvdl 				 * second entry as it is always used for
   3231  1.42      fvdl 				 * calculating the "next S/G pointer".
   3232  1.42      fvdl 				 */
   3233  1.42      fvdl 				sg_addr = scb->sg_list_phys
   3234  1.42      fvdl 					+ (sg_index* sizeof(*scb->sg_list));
   3235  1.42      fvdl 				ahc_outb(ahc, SG_NEXT + 3, sg_addr >> 24);
   3236  1.42      fvdl 				ahc_outb(ahc, SG_NEXT + 2, sg_addr >> 16);
   3237  1.42      fvdl 				ahc_outb(ahc, SG_NEXT + 1, sg_addr >> 8);
   3238  1.42      fvdl 				ahc_outb(ahc, SG_NEXT, sg_addr);
   3239   1.6   mycroft 			}
   3240   1.9  explorer 
   3241  1.42      fvdl 			ahc_outb(ahc, SCB_RESID_DCNT + 2, data_cnt >> 16);
   3242  1.42      fvdl 			ahc_outb(ahc, SCB_RESID_DCNT + 1, data_cnt >> 8);
   3243  1.42      fvdl 			ahc_outb(ahc, SCB_RESID_DCNT, data_cnt);
   3244  1.42      fvdl 
   3245  1.42      fvdl 			ahc_outb(ahc, SHADDR + 3, data_addr >> 24);
   3246  1.42      fvdl 			ahc_outb(ahc, SHADDR + 2, data_addr >> 16);
   3247  1.42      fvdl 			ahc_outb(ahc, SHADDR + 1, data_addr >> 8);
   3248  1.42      fvdl 			ahc_outb(ahc, SHADDR, data_addr);
   3249   1.1   mycroft 		}
   3250   1.6   mycroft 	}
   3251  1.42      fvdl }
   3252   1.1   mycroft 
   3253  1.42      fvdl static void
   3254  1.42      fvdl ahc_handle_devreset(struct ahc_softc *ahc, struct ahc_devinfo *devinfo,
   3255  1.42      fvdl 		    int status, char *message,
   3256  1.42      fvdl 		    int verbose_level)
   3257  1.42      fvdl {
   3258  1.42      fvdl 	int found;
   3259  1.14     gibbs 
   3260  1.42      fvdl 	found = ahc_abort_scbs(ahc, devinfo->target, devinfo->channel,
   3261  1.42      fvdl 			       AHC_LUN_WILDCARD, SCB_LIST_NULL, devinfo->role,
   3262  1.42      fvdl 			       status);
   3263  1.14     gibbs 
   3264  1.14     gibbs 	/*
   3265  1.42      fvdl 	 * Go back to async/narrow transfers and renegotiate.
   3266  1.42      fvdl 	 * ahc_set_width and ahc_set_syncrate can cope with NULL
   3267  1.42      fvdl 	 * paths.
   3268  1.42      fvdl 	 */
   3269  1.42      fvdl 	ahc_set_width(ahc, devinfo, MSG_EXT_WDTR_BUS_8_BIT,
   3270  1.42      fvdl 		      AHC_TRANS_CUR, /*paused*/TRUE, /*done*/FALSE);
   3271  1.42      fvdl 	ahc_set_syncrate(ahc, devinfo, /*syncrate*/NULL,
   3272  1.42      fvdl 			 /*period*/0, /*offset*/0, AHC_TRANS_CUR,
   3273  1.42      fvdl 			 /*paused*/TRUE, /*done*/FALSE);
   3274  1.71    bouyer 	ahc_update_xfer_mode(ahc, devinfo);
   3275  1.59        pk 
   3276  1.42      fvdl 	if (message != NULL && (verbose_level <= 0))
   3277  1.42      fvdl 		printf("%s: %s on %c:%d. %d SCBs aborted\n", ahc_name(ahc),
   3278  1.42      fvdl 		       message, devinfo->channel, devinfo->target, found);
   3279   1.1   mycroft }
   3280   1.1   mycroft 
   3281   1.1   mycroft /*
   3282  1.42      fvdl  * We have an scb which has been processed by the
   3283   1.1   mycroft  * adaptor, now we look to see how the operation
   3284   1.1   mycroft  * went.
   3285   1.1   mycroft  */
   3286   1.6   mycroft static void
   3287  1.42      fvdl ahc_done(struct ahc_softc *ahc, struct scb *scb)
   3288   1.1   mycroft {
   3289  1.42      fvdl 	struct scsipi_xfer *xs;
   3290  1.70    bouyer 	struct scsipi_periph *periph;
   3291  1.42      fvdl 	int requeue = 0;
   3292  1.42      fvdl 	int target;
   3293  1.59        pk 
   3294  1.42      fvdl 
   3295  1.42      fvdl 	xs = scb->xs;
   3296  1.70    bouyer 	periph = xs->xs_periph;
   3297  1.42      fvdl 	LIST_REMOVE(scb, plinks);
   3298  1.42      fvdl 
   3299  1.44   thorpej 	callout_stop(&scb->xs->xs_callout);
   3300  1.42      fvdl 
   3301  1.42      fvdl #ifdef AHC_DEBUG
   3302  1.42      fvdl 	if (ahc_debug & AHC_SHOWCMDS) {
   3303  1.70    bouyer 		scsipi_printaddr(periph);
   3304  1.42      fvdl 		printf("ahc_done opcode %d tag %x\n", xs->cmdstore.opcode,
   3305  1.42      fvdl 		    scb->hscb->tag);
   3306  1.42      fvdl 	}
   3307  1.42      fvdl #endif
   3308   1.6   mycroft 
   3309  1.70    bouyer 	target = periph->periph_target;
   3310  1.28       leo 
   3311  1.28       leo 	if (xs->datalen) {
   3312  1.42      fvdl 		int op;
   3313  1.42      fvdl 
   3314  1.42      fvdl 		if (xs->xs_control & XS_CTL_DATA_IN)
   3315  1.42      fvdl 			op = BUS_DMASYNC_POSTREAD;
   3316  1.42      fvdl 		else
   3317  1.42      fvdl 			op = BUS_DMASYNC_POSTWRITE;
   3318  1.42      fvdl 		bus_dmamap_sync(ahc->parent_dmat, scb->dmamap, 0,
   3319  1.42      fvdl 		    scb->dmamap->dm_mapsize, op);
   3320  1.42      fvdl 		bus_dmamap_unload(ahc->parent_dmat, scb->dmamap);
   3321  1.28       leo 	}
   3322  1.42      fvdl 
   3323  1.28       leo 	/*
   3324  1.42      fvdl 	 * Unbusy this target/channel/lun.
   3325  1.59        pk 	 * XXX if we are holding two commands per lun,
   3326  1.42      fvdl 	 *     send the next command.
   3327  1.42      fvdl 	 */
   3328  1.45      fvdl 	if (!(scb->hscb->control & TAG_ENB))
   3329  1.45      fvdl 		ahc_index_busy_tcl(ahc, scb->hscb->tcl, /*unbusy*/TRUE);
   3330  1.42      fvdl 
   3331   1.1   mycroft 	/*
   3332  1.42      fvdl 	 * If the recovery SCB completes, we have to be
   3333  1.42      fvdl 	 * out of our timeout.
   3334   1.1   mycroft 	 */
   3335  1.42      fvdl 	if ((scb->flags & SCB_RECOVERY_SCB) != 0) {
   3336  1.42      fvdl 
   3337  1.42      fvdl 		struct	scb *scbp;
   3338  1.42      fvdl 
   3339  1.42      fvdl 		/*
   3340  1.42      fvdl 		 * We were able to complete the command successfully,
   3341  1.42      fvdl 		 * so reinstate the timeouts for all other pending
   3342  1.42      fvdl 		 * commands.
   3343  1.42      fvdl 		 */
   3344  1.42      fvdl 		scbp = ahc->pending_ccbs.lh_first;
   3345  1.42      fvdl 		while (scbp != NULL) {
   3346  1.42      fvdl 			struct scsipi_xfer *txs = scbp->xs;
   3347  1.42      fvdl 
   3348  1.42      fvdl 			if (!(txs->xs_control & XS_CTL_POLL)) {
   3349  1.44   thorpej 				callout_reset(&scbp->xs->xs_callout,
   3350  1.44   thorpej 				    (scbp->xs->timeout * hz) / 1000,
   3351  1.44   thorpej 				    ahc_timeout, scbp);
   3352  1.42      fvdl 			}
   3353  1.42      fvdl 			scbp = LIST_NEXT(scbp, plinks);
   3354  1.42      fvdl 		}
   3355  1.42      fvdl 
   3356  1.42      fvdl 		/*
   3357  1.42      fvdl 		 * Ensure that we didn't put a second instance of this
   3358  1.42      fvdl 		 * SCB into the QINFIFO.
   3359  1.42      fvdl 		 */
   3360  1.42      fvdl 		ahc_search_qinfifo(ahc, SCB_TARGET(scb), SCB_CHANNEL(scb),
   3361  1.42      fvdl 				   SCB_LUN(scb), scb->hscb->tag,
   3362  1.42      fvdl 				   ROLE_INITIATOR, /*status*/0,
   3363  1.42      fvdl 				   SEARCH_REMOVE);
   3364  1.42      fvdl 		if (xs->error != XS_NOERROR)
   3365  1.42      fvdl 			ahcsetccbstatus(xs, XS_TIMEOUT);
   3366  1.70    bouyer 		scsipi_printaddr(xs->xs_periph);
   3367  1.42      fvdl 		printf("no longer in timeout, status = %x\n", xs->status);
   3368  1.42      fvdl 	}
   3369  1.42      fvdl 
   3370   1.6   mycroft 	if (xs->error != XS_NOERROR) {
   3371  1.42      fvdl 		/* Don't clobber any existing error state */
   3372  1.42      fvdl 	} else if ((scb->flags & SCB_SENSE) != 0) {
   3373  1.42      fvdl 		/*
   3374  1.42      fvdl 		 * We performed autosense retrieval.
   3375  1.42      fvdl 		 *
   3376  1.77   thorpej 		 * zero the sense data before having
   3377  1.42      fvdl 		 * the drive fill it.  The SCSI spec mandates
   3378  1.42      fvdl 		 * that any untransfered data should be
   3379  1.42      fvdl 		 * assumed to be zero.  Complete the 'bounce'
   3380  1.42      fvdl 		 * of sense information through buffers accessible
   3381  1.42      fvdl 		 * via bus-space by copying it into the clients
   3382  1.42      fvdl 		 * csio.
   3383  1.42      fvdl 		 */
   3384  1.77   thorpej 		memset(&xs->sense.scsi_sense, 0, sizeof(xs->sense.scsi_sense));
   3385  1.76   thorpej 		memcpy(&xs->sense.scsi_sense,
   3386  1.76   thorpej 		    &ahc->scb_data->sense[scb->hscb->tag],
   3387  1.76   thorpej 		    le32toh(scb->sg_list->len));
   3388   1.6   mycroft 		xs->error = XS_SENSE;
   3389  1.28       leo 	}
   3390  1.42      fvdl 	if (scb->flags & SCB_FREEZE_QUEUE) {
   3391  1.70    bouyer 		scsipi_periph_thaw(periph, 1);
   3392  1.42      fvdl 		scb->flags &= ~SCB_FREEZE_QUEUE;
   3393   1.1   mycroft 	}
   3394  1.42      fvdl 
   3395  1.42      fvdl 	requeue = scb->flags & SCB_REQUEUE;
   3396  1.42      fvdl 	ahcfreescb(ahc, scb);
   3397  1.42      fvdl 
   3398  1.42      fvdl 	if (requeue) {
   3399  1.70    bouyer 		xs->error = XS_REQUEUE;
   3400   1.1   mycroft 	}
   3401  1.70    bouyer 	scsipi_done(xs);
   3402  1.42      fvdl }
   3403  1.42      fvdl 
   3404  1.42      fvdl /*
   3405  1.42      fvdl  * Determine the number of SCBs available on the controller
   3406  1.42      fvdl  */
   3407  1.42      fvdl int
   3408  1.42      fvdl ahc_probe_scbs(struct ahc_softc *ahc) {
   3409  1.42      fvdl 	int i;
   3410  1.42      fvdl 
   3411  1.42      fvdl 	for (i = 0; i < AHC_SCB_MAX; i++) {
   3412  1.42      fvdl 		ahc_outb(ahc, SCBPTR, i);
   3413  1.42      fvdl 		ahc_outb(ahc, SCB_CONTROL, i);
   3414  1.42      fvdl 		if (ahc_inb(ahc, SCB_CONTROL) != i)
   3415  1.42      fvdl 			break;
   3416  1.42      fvdl 		ahc_outb(ahc, SCBPTR, 0);
   3417  1.42      fvdl 		if (ahc_inb(ahc, SCB_CONTROL) != 0)
   3418  1.42      fvdl 			break;
   3419  1.42      fvdl 	}
   3420  1.42      fvdl 	return (i);
   3421   1.1   mycroft }
   3422   1.1   mycroft 
   3423   1.1   mycroft /*
   3424   1.1   mycroft  * Start the board, ready for normal operation
   3425   1.1   mycroft  */
   3426   1.1   mycroft int
   3427  1.42      fvdl ahc_init(struct ahc_softc *ahc)
   3428   1.1   mycroft {
   3429  1.14     gibbs 	int	  max_targ = 15;
   3430  1.42      fvdl 	int	  i;
   3431  1.42      fvdl 	int	  term;
   3432  1.42      fvdl 	u_int	  scsi_conf;
   3433  1.42      fvdl 	u_int	  scsiseq_template;
   3434  1.42      fvdl 	u_int	  ultraenb;
   3435  1.42      fvdl 	u_int	  discenable;
   3436  1.42      fvdl 	u_int	  tagenable;
   3437  1.42      fvdl 	size_t	  driver_data_size;
   3438  1.42      fvdl 	u_int32_t physaddr;
   3439  1.42      fvdl 
   3440  1.42      fvdl #ifdef AHC_PRINT_SRAM
   3441  1.42      fvdl 	printf("Scratch Ram:");
   3442  1.42      fvdl 	for (i = 0x20; i < 0x5f; i++) {
   3443  1.42      fvdl 		if (((i % 8) == 0) && (i != 0)) {
   3444  1.42      fvdl 			printf ("\n              ");
   3445  1.42      fvdl 		}
   3446  1.42      fvdl 		printf (" 0x%x", ahc_inb(ahc, i));
   3447  1.42      fvdl 	}
   3448  1.42      fvdl 	if ((ahc->features & AHC_MORE_SRAM) != 0) {
   3449  1.42      fvdl 		for (i = 0x70; i < 0x7f; i++) {
   3450  1.42      fvdl 			if (((i % 8) == 0) && (i != 0)) {
   3451  1.42      fvdl 				printf ("\n              ");
   3452  1.42      fvdl 			}
   3453  1.42      fvdl 			printf (" 0x%x", ahc_inb(ahc, i));
   3454  1.42      fvdl 		}
   3455  1.42      fvdl 	}
   3456  1.42      fvdl 	printf ("\n");
   3457  1.28       leo #endif
   3458  1.28       leo 
   3459   1.1   mycroft 	/*
   3460   1.6   mycroft 	 * Assume we have a board at this stage and it has been reset.
   3461   1.1   mycroft 	 */
   3462  1.42      fvdl 	if ((ahc->flags & AHC_USEDEFAULTS) != 0)
   3463  1.42      fvdl 		ahc->our_id = ahc->our_id_b = 7;
   3464  1.59        pk 
   3465  1.42      fvdl 	/*
   3466  1.42      fvdl 	 * Default to allowing initiator operations.
   3467  1.42      fvdl 	 */
   3468  1.42      fvdl 	ahc->flags |= AHC_INITIATORMODE;
   3469   1.1   mycroft 
   3470  1.42      fvdl 	/*
   3471  1.42      fvdl 	 * DMA tag for our command fifos and other data in system memory
   3472  1.42      fvdl 	 * the card's sequencer must be able to access.  For initiator
   3473  1.42      fvdl 	 * roles, we need to allocate space for the qinfifo, qoutfifo,
   3474  1.42      fvdl 	 * and untagged_scb arrays each of which are composed of 256
   3475  1.42      fvdl 	 * 1 byte elements.  When providing for the target mode role,
   3476  1.42      fvdl 	 * we additionally must provide space for the incoming target
   3477  1.42      fvdl 	 * command fifo.
   3478  1.42      fvdl 	 */
   3479  1.42      fvdl 	driver_data_size = 3 * 256 * sizeof(u_int8_t);
   3480   1.6   mycroft 
   3481  1.42      fvdl 	if (ahc_createdmamem(ahc->parent_dmat, driver_data_size,
   3482  1.42      fvdl 	    ahc->sc_dmaflags,
   3483  1.42      fvdl 	    &ahc->shared_data_dmamap, (caddr_t *)&ahc->qoutfifo,
   3484  1.42      fvdl 	    &ahc->shared_data_busaddr, &ahc->shared_data_seg,
   3485  1.42      fvdl 	    &ahc->shared_data_nseg, ahc_name(ahc), "shared data") < 0)
   3486  1.42      fvdl 		return (ENOMEM);
   3487   1.1   mycroft 
   3488  1.42      fvdl 	ahc->init_level++;
   3489   1.1   mycroft 
   3490  1.42      fvdl 	/* Allocate SCB data now that parent_dmat is initialized */
   3491  1.42      fvdl 	if (ahc->scb_data->maxhscbs == 0)
   3492  1.42      fvdl 		if (ahcinitscbdata(ahc) != 0)
   3493  1.42      fvdl 			return (ENOMEM);
   3494   1.1   mycroft 
   3495  1.42      fvdl 	ahc->qinfifo = &ahc->qoutfifo[256];
   3496  1.42      fvdl 	ahc->untagged_scbs = &ahc->qinfifo[256];
   3497  1.42      fvdl 	/* There are no untagged SCBs active yet. */
   3498  1.42      fvdl 	for (i = 0; i < 256; i++)
   3499  1.42      fvdl 		ahc->untagged_scbs[i] = SCB_LIST_NULL;
   3500   1.6   mycroft 
   3501  1.42      fvdl 	/* All of our queues are empty */
   3502  1.42      fvdl 	for (i = 0; i < 256; i++)
   3503  1.42      fvdl 		ahc->qoutfifo[i] = SCB_LIST_NULL;
   3504   1.6   mycroft 
   3505  1.42      fvdl 	bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap, 0,
   3506  1.42      fvdl 	    driver_data_size, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3507   1.6   mycroft 
   3508  1.28       leo 	/*
   3509  1.42      fvdl 	 * Allocate a tstate to house information for our
   3510  1.42      fvdl 	 * initiator presence on the bus as well as the user
   3511  1.42      fvdl 	 * data for any target mode initiator.
   3512  1.28       leo 	 */
   3513  1.42      fvdl 	if (ahc_alloc_tstate(ahc, ahc->our_id, 'A') == NULL) {
   3514  1.42      fvdl 		printf("%s: unable to allocate tmode_tstate.  "
   3515  1.42      fvdl 		       "Failing attach\n", ahc_name(ahc));
   3516  1.42      fvdl 		return (-1);
   3517  1.28       leo 	}
   3518  1.42      fvdl 
   3519  1.42      fvdl 	if ((ahc->features & AHC_TWIN) != 0) {
   3520  1.42      fvdl 		if (ahc_alloc_tstate(ahc, ahc->our_id_b, 'B') == NULL) {
   3521  1.42      fvdl 			printf("%s: unable to allocate tmode_tstate.  "
   3522  1.42      fvdl 			       "Failing attach\n", ahc_name(ahc));
   3523  1.42      fvdl 			return (-1);
   3524  1.42      fvdl 		}
   3525  1.42      fvdl  		printf("Twin Channel, A SCSI Id=%d, B SCSI Id=%d, primary %c, ",
   3526  1.42      fvdl 		       ahc->our_id, ahc->our_id_b,
   3527  1.42      fvdl 		       ahc->flags & AHC_CHANNEL_B_PRIMARY? 'B': 'A');
   3528  1.42      fvdl 	} else {
   3529  1.42      fvdl 		if ((ahc->features & AHC_WIDE) != 0) {
   3530  1.42      fvdl 			printf("Wide ");
   3531  1.42      fvdl 		} else {
   3532  1.42      fvdl 			printf("Single ");
   3533  1.42      fvdl 		}
   3534  1.42      fvdl 		printf("Channel %c, SCSI Id=%d, ", ahc->channel, ahc->our_id);
   3535  1.28       leo 	}
   3536  1.42      fvdl 
   3537  1.42      fvdl 	ahc_outb(ahc, SEQ_FLAGS, 0);
   3538  1.42      fvdl 
   3539  1.42      fvdl 	if (ahc->scb_data->maxhscbs < AHC_SCB_MAX) {
   3540  1.42      fvdl 		ahc->flags |= AHC_PAGESCBS;
   3541  1.42      fvdl 		printf("%d/%d SCBs\n", ahc->scb_data->maxhscbs, AHC_SCB_MAX);
   3542  1.42      fvdl 	} else {
   3543  1.42      fvdl 		ahc->flags &= ~AHC_PAGESCBS;
   3544  1.42      fvdl 		printf("%d SCBs\n", ahc->scb_data->maxhscbs);
   3545  1.28       leo 	}
   3546   1.6   mycroft 
   3547   1.6   mycroft #ifdef AHC_DEBUG
   3548  1.42      fvdl 	if (ahc_debug & AHC_SHOWMISC) {
   3549  1.42      fvdl 		printf("%s: hardware scb %d bytes; kernel scb %d bytes; "
   3550   1.6   mycroft 		       "ahc_dma %d bytes\n",
   3551   1.6   mycroft 			ahc_name(ahc),
   3552  1.42      fvdl 		        sizeof(struct hardware_scb),
   3553  1.42      fvdl 			sizeof(struct scb),
   3554   1.6   mycroft 			sizeof(struct ahc_dma_seg));
   3555   1.6   mycroft 	}
   3556   1.6   mycroft #endif /* AHC_DEBUG */
   3557   1.6   mycroft 
   3558   1.6   mycroft 	/* Set the SCSI Id, SXFRCTL0, SXFRCTL1, and SIMODE1, for both channels*/
   3559  1.42      fvdl 	if (ahc->features & AHC_TWIN) {
   3560  1.42      fvdl 
   3561   1.1   mycroft 		/*
   3562   1.1   mycroft 		 * The device is gated to channel B after a chip reset,
   3563   1.1   mycroft 		 * so set those values first
   3564   1.1   mycroft 		 */
   3565  1.42      fvdl 		term = (ahc->flags & AHC_TERM_ENB_B) != 0 ? STPWEN : 0;
   3566  1.42      fvdl 		if ((ahc->features & AHC_ULTRA2) != 0)
   3567  1.42      fvdl 			ahc_outb(ahc, SCSIID_ULTRA2, ahc->our_id_b);
   3568   1.6   mycroft 		else
   3569  1.42      fvdl 			ahc_outb(ahc, SCSIID, ahc->our_id_b);
   3570  1.42      fvdl 		scsi_conf = ahc_inb(ahc, SCSICONF + 1);
   3571  1.42      fvdl 		ahc_outb(ahc, SXFRCTL1, (scsi_conf & (ENSPCHK|STIMESEL))
   3572  1.42      fvdl 					|term|ENSTIMER|ACTNEGEN);
   3573  1.42      fvdl 		ahc_outb(ahc, SIMODE1, ENSELTIMO|ENSCSIRST|ENSCSIPERR);
   3574  1.42      fvdl 		ahc_outb(ahc, SXFRCTL0, DFON|SPIOEN);
   3575  1.42      fvdl 
   3576  1.42      fvdl 		if ((scsi_conf & RESET_SCSI) != 0
   3577  1.42      fvdl 		 && (ahc->flags & AHC_INITIATORMODE) != 0)
   3578  1.42      fvdl 			ahc->flags |= AHC_RESET_BUS_B;
   3579   1.6   mycroft 
   3580   1.1   mycroft 		/* Select Channel A */
   3581  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, ahc_inb(ahc, SBLKCTL) & ~SELBUSB);
   3582   1.6   mycroft 	}
   3583  1.42      fvdl 	term = (ahc->flags & AHC_TERM_ENB_A) != 0 ? STPWEN : 0;
   3584  1.42      fvdl 	if ((ahc->features & AHC_ULTRA2) != 0)
   3585  1.42      fvdl 		ahc_outb(ahc, SCSIID_ULTRA2, ahc->our_id);
   3586   1.6   mycroft 	else
   3587  1.42      fvdl 		ahc_outb(ahc, SCSIID, ahc->our_id);
   3588  1.42      fvdl 	scsi_conf = ahc_inb(ahc, SCSICONF);
   3589  1.42      fvdl 	ahc_outb(ahc, SXFRCTL1, (scsi_conf & (ENSPCHK|STIMESEL))
   3590  1.42      fvdl 				|term
   3591  1.42      fvdl 				|ENSTIMER|ACTNEGEN);
   3592  1.42      fvdl 	ahc_outb(ahc, SIMODE1, ENSELTIMO|ENSCSIRST|ENSCSIPERR);
   3593  1.42      fvdl 	ahc_outb(ahc, SXFRCTL0, DFON|SPIOEN);
   3594  1.42      fvdl 
   3595  1.42      fvdl 	if ((scsi_conf & RESET_SCSI) != 0
   3596  1.42      fvdl 	 && (ahc->flags & AHC_INITIATORMODE) != 0)
   3597  1.42      fvdl 		ahc->flags |= AHC_RESET_BUS_A;
   3598   1.6   mycroft 
   3599   1.1   mycroft 	/*
   3600   1.1   mycroft 	 * Look at the information that board initialization or
   3601  1.42      fvdl 	 * the board bios has left us.
   3602   1.1   mycroft 	 */
   3603  1.59        pk 	ultraenb = 0;
   3604  1.42      fvdl 	tagenable = ALL_TARGETS_MASK;
   3605   1.1   mycroft 
   3606   1.6   mycroft 	/* Grab the disconnection disable table and invert it for our needs */
   3607  1.42      fvdl 	if (ahc->flags & AHC_USEDEFAULTS) {
   3608  1.16  christos 		printf("%s: Host Adapter Bios disabled.  Using default SCSI "
   3609   1.6   mycroft 			"device parameters\n", ahc_name(ahc));
   3610  1.42      fvdl 		ahc->flags |= AHC_EXTENDED_TRANS_A|AHC_EXTENDED_TRANS_B|
   3611  1.42      fvdl 			      AHC_TERM_ENB_A|AHC_TERM_ENB_B;
   3612  1.42      fvdl 		discenable = ALL_TARGETS_MASK;
   3613  1.42      fvdl 		if ((ahc->features & AHC_ULTRA) != 0)
   3614  1.42      fvdl 			ultraenb = ALL_TARGETS_MASK;
   3615  1.42      fvdl 	} else {
   3616  1.42      fvdl 		discenable = ~((ahc_inb(ahc, DISC_DSB + 1) << 8)
   3617  1.42      fvdl 			   | ahc_inb(ahc, DISC_DSB));
   3618  1.42      fvdl 		if ((ahc->features & (AHC_ULTRA|AHC_ULTRA2)) != 0)
   3619  1.42      fvdl 			ultraenb = (ahc_inb(ahc, ULTRA_ENB + 1) << 8)
   3620  1.42      fvdl 				      | ahc_inb(ahc, ULTRA_ENB);
   3621   1.6   mycroft 	}
   3622   1.6   mycroft 
   3623  1.42      fvdl 	if ((ahc->features & (AHC_WIDE|AHC_TWIN)) == 0)
   3624   1.6   mycroft 		max_targ = 7;
   3625   1.6   mycroft 
   3626  1.42      fvdl 	for (i = 0; i <= max_targ; i++) {
   3627  1.42      fvdl 		struct ahc_initiator_tinfo *tinfo;
   3628  1.42      fvdl 		struct tmode_tstate *tstate;
   3629  1.42      fvdl 		u_int our_id;
   3630  1.42      fvdl 		u_int target_id;
   3631  1.42      fvdl 		char channel;
   3632  1.42      fvdl 
   3633  1.42      fvdl 		channel = 'A';
   3634  1.42      fvdl 		our_id = ahc->our_id;
   3635  1.42      fvdl 		target_id = i;
   3636  1.42      fvdl 		if (i > 7 && (ahc->features & AHC_TWIN) != 0) {
   3637  1.42      fvdl 			channel = 'B';
   3638  1.42      fvdl 			our_id = ahc->our_id_b;
   3639  1.42      fvdl 			target_id = i % 8;
   3640  1.42      fvdl 		}
   3641  1.42      fvdl 		tinfo = ahc_fetch_transinfo(ahc, channel, our_id,
   3642  1.42      fvdl 					    target_id, &tstate);
   3643  1.42      fvdl 		/* Default to async narrow across the board */
   3644  1.77   thorpej 		memset(tinfo, 0, sizeof(*tinfo));
   3645   1.6   mycroft 		if (ahc->flags & AHC_USEDEFAULTS) {
   3646  1.42      fvdl 			if ((ahc->features & AHC_WIDE) != 0)
   3647  1.42      fvdl 				tinfo->user.width = MSG_EXT_WDTR_BUS_16_BIT;
   3648  1.42      fvdl 
   3649  1.42      fvdl 			/*
   3650  1.42      fvdl 			 * These will be truncated when we determine the
   3651  1.42      fvdl 			 * connection type we have with the target.
   3652  1.42      fvdl 			 */
   3653  1.42      fvdl 			tinfo->user.period = ahc_syncrates->period;
   3654  1.42      fvdl 			tinfo->user.offset = ~0;
   3655  1.42      fvdl 		} else {
   3656  1.42      fvdl 			u_int scsirate;
   3657  1.42      fvdl 			u_int16_t mask;
   3658  1.42      fvdl 
   3659   1.6   mycroft 			/* Take the settings leftover in scratch RAM. */
   3660  1.42      fvdl 			scsirate = ahc_inb(ahc, TARG_SCSIRATE + i);
   3661  1.42      fvdl 			mask = (0x01 << i);
   3662  1.42      fvdl 			if ((ahc->features & AHC_ULTRA2) != 0) {
   3663  1.42      fvdl 				u_int offset;
   3664  1.42      fvdl 				u_int maxsync;
   3665   1.6   mycroft 
   3666  1.42      fvdl 				if ((scsirate & SOFS) == 0x0F) {
   3667  1.42      fvdl 					/*
   3668  1.42      fvdl 					 * Haven't negotiated yet,
   3669  1.42      fvdl 					 * so the format is different.
   3670  1.42      fvdl 					 */
   3671  1.42      fvdl 					scsirate = (scsirate & SXFR) >> 4
   3672  1.42      fvdl 						 | (ultraenb & mask)
   3673  1.42      fvdl 						  ? 0x08 : 0x0
   3674  1.42      fvdl 						 | (scsirate & WIDEXFER);
   3675  1.42      fvdl 					offset = MAX_OFFSET_ULTRA2;
   3676  1.42      fvdl 				} else
   3677  1.42      fvdl 					offset = ahc_inb(ahc, TARG_OFFSET + i);
   3678  1.42      fvdl 				maxsync = AHC_SYNCRATE_ULTRA2;
   3679  1.42      fvdl 				if ((ahc->features & AHC_DT) != 0)
   3680  1.42      fvdl 					maxsync = AHC_SYNCRATE_DT;
   3681  1.42      fvdl 				tinfo->user.period =
   3682  1.42      fvdl 				    ahc_find_period(ahc, scsirate, maxsync);
   3683  1.42      fvdl 				if (offset == 0)
   3684  1.42      fvdl 					tinfo->user.period = 0;
   3685  1.42      fvdl 				else
   3686  1.42      fvdl 					tinfo->user.offset = ~0;
   3687  1.42      fvdl 			} else if ((scsirate & SOFS) != 0) {
   3688  1.59        pk 				tinfo->user.period =
   3689  1.42      fvdl 				    ahc_find_period(ahc, scsirate,
   3690  1.42      fvdl 						    (ultraenb & mask)
   3691  1.42      fvdl 						   ? AHC_SYNCRATE_ULTRA
   3692  1.42      fvdl 						   : AHC_SYNCRATE_FAST);
   3693  1.42      fvdl 				if (tinfo->user.period != 0)
   3694  1.42      fvdl 					tinfo->user.offset = ~0;
   3695   1.6   mycroft 			}
   3696  1.42      fvdl 			if ((scsirate & WIDEXFER) != 0
   3697  1.42      fvdl 			 && (ahc->features & AHC_WIDE) != 0)
   3698  1.42      fvdl 				tinfo->user.width = MSG_EXT_WDTR_BUS_16_BIT;
   3699  1.42      fvdl 		}
   3700  1.42      fvdl 		tinfo->goal = tinfo->user; /* force negotiation */
   3701  1.42      fvdl 		tstate->ultraenb = ultraenb;
   3702  1.42      fvdl 		tstate->discenable = discenable;
   3703  1.42      fvdl 		tstate->tagenable = 0; /* Wait until the XPT says its okay */
   3704  1.49      fvdl 		tstate->tagdisable = 0;
   3705  1.42      fvdl 	}
   3706  1.42      fvdl 	ahc->user_discenable = discenable;
   3707  1.42      fvdl 	ahc->user_tagenable = tagenable;
   3708  1.42      fvdl 
   3709  1.42      fvdl 	/*
   3710  1.42      fvdl 	 * Tell the sequencer where it can find our arrays in memory.
   3711  1.42      fvdl 	 */
   3712  1.42      fvdl 	physaddr = ahc->scb_data->hscb_busaddr;
   3713  1.42      fvdl 	ahc_outb(ahc, HSCB_ADDR, physaddr & 0xFF);
   3714  1.42      fvdl 	ahc_outb(ahc, HSCB_ADDR + 1, (physaddr >> 8) & 0xFF);
   3715  1.42      fvdl 	ahc_outb(ahc, HSCB_ADDR + 2, (physaddr >> 16) & 0xFF);
   3716  1.42      fvdl 	ahc_outb(ahc, HSCB_ADDR + 3, (physaddr >> 24) & 0xFF);
   3717  1.42      fvdl 
   3718  1.42      fvdl 	physaddr = ahc->shared_data_busaddr;
   3719  1.42      fvdl 	ahc_outb(ahc, SCBID_ADDR, physaddr & 0xFF);
   3720  1.42      fvdl 	ahc_outb(ahc, SCBID_ADDR + 1, (physaddr >> 8) & 0xFF);
   3721  1.42      fvdl 	ahc_outb(ahc, SCBID_ADDR + 2, (physaddr >> 16) & 0xFF);
   3722  1.42      fvdl 	ahc_outb(ahc, SCBID_ADDR + 3, (physaddr >> 24) & 0xFF);
   3723  1.42      fvdl 
   3724  1.42      fvdl 	/* Target mode incomding command fifo */
   3725  1.42      fvdl 	physaddr += 3 * 256 * sizeof(u_int8_t);
   3726  1.42      fvdl 	ahc_outb(ahc, TMODE_CMDADDR, physaddr & 0xFF);
   3727  1.42      fvdl 	ahc_outb(ahc, TMODE_CMDADDR + 1, (physaddr >> 8) & 0xFF);
   3728  1.42      fvdl 	ahc_outb(ahc, TMODE_CMDADDR + 2, (physaddr >> 16) & 0xFF);
   3729  1.42      fvdl 	ahc_outb(ahc, TMODE_CMDADDR + 3, (physaddr >> 24) & 0xFF);
   3730  1.42      fvdl 
   3731  1.42      fvdl 	/*
   3732  1.42      fvdl 	 * Initialize the group code to command length table.
   3733  1.42      fvdl 	 * This overrides the values in TARG_SCSIRATE, so only
   3734  1.42      fvdl 	 * setup the table after we have processed that information.
   3735  1.42      fvdl 	 */
   3736  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE, 5);
   3737  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 1, 9);
   3738  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 2, 9);
   3739  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 3, 0);
   3740  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 4, 15);
   3741  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 5, 11);
   3742  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 6, 0);
   3743  1.42      fvdl 	ahc_outb(ahc, CMDSIZE_TABLE + 7, 0);
   3744  1.59        pk 
   3745  1.42      fvdl 	/* Tell the sequencer of our initial queue positions */
   3746  1.42      fvdl 	ahc_outb(ahc, KERNEL_QINPOS, 0);
   3747  1.42      fvdl 	ahc_outb(ahc, QINPOS, 0);
   3748  1.42      fvdl 	ahc_outb(ahc, QOUTPOS, 0);
   3749   1.9  explorer 
   3750   1.6   mycroft #ifdef AHC_DEBUG
   3751  1.42      fvdl 	if (ahc_debug & AHC_SHOWMISC)
   3752  1.42      fvdl 		printf("DISCENABLE == 0x%x\nULTRAENB == 0x%x\n",
   3753  1.42      fvdl 		       discenable, ultraenb);
   3754   1.6   mycroft #endif
   3755   1.1   mycroft 
   3756  1.42      fvdl 	/* Don't have any special messages to send to targets */
   3757  1.42      fvdl 	ahc_outb(ahc, TARGET_MSG_REQUEST, 0);
   3758  1.42      fvdl 	ahc_outb(ahc, TARGET_MSG_REQUEST + 1, 0);
   3759   1.1   mycroft 
   3760   1.1   mycroft 	/*
   3761  1.42      fvdl 	 * Use the built in queue management registers
   3762  1.42      fvdl 	 * if they are available.
   3763   1.1   mycroft 	 */
   3764  1.42      fvdl 	if ((ahc->features & AHC_QUEUE_REGS) != 0) {
   3765  1.42      fvdl 		ahc_outb(ahc, QOFF_CTLSTA, SCB_QSIZE_256);
   3766  1.42      fvdl 		ahc_outb(ahc, SDSCB_QOFF, 0);
   3767  1.42      fvdl 		ahc_outb(ahc, SNSCB_QOFF, 0);
   3768  1.42      fvdl 		ahc_outb(ahc, HNSCB_QOFF, 0);
   3769  1.42      fvdl 	}
   3770   1.1   mycroft 
   3771   1.6   mycroft 
   3772   1.1   mycroft 	/* We don't have any waiting selections */
   3773  1.42      fvdl 	ahc_outb(ahc, WAITING_SCBH, SCB_LIST_NULL);
   3774   1.6   mycroft 
   3775   1.6   mycroft 	/* Our disconnection list is empty too */
   3776  1.42      fvdl 	ahc_outb(ahc, DISCONNECTED_SCBH, SCB_LIST_NULL);
   3777   1.6   mycroft 
   3778   1.6   mycroft 	/* Message out buffer starts empty */
   3779  1.42      fvdl 	ahc_outb(ahc, MSG_OUT, MSG_NOOP);
   3780  1.42      fvdl 
   3781  1.42      fvdl 	/*
   3782  1.42      fvdl 	 * Setup the allowed SCSI Sequences based on operational mode.
   3783  1.59        pk 	 * If we are a target, we'll enable select in operations once
   3784  1.42      fvdl 	 * we've had a lun enabled.
   3785  1.42      fvdl 	 */
   3786  1.42      fvdl 	scsiseq_template = ENSELO|ENAUTOATNO|ENAUTOATNP;
   3787  1.42      fvdl 	if ((ahc->flags & AHC_INITIATORMODE) != 0)
   3788  1.42      fvdl 		scsiseq_template |= ENRSELI;
   3789  1.42      fvdl 	ahc_outb(ahc, SCSISEQ_TEMPLATE, scsiseq_template);
   3790   1.6   mycroft 
   3791   1.6   mycroft 	/*
   3792   1.6   mycroft 	 * Load the Sequencer program and Enable the adapter
   3793   1.6   mycroft 	 * in "fast" mode.
   3794   1.6   mycroft          */
   3795  1.42      fvdl #ifdef AHC_DEBUG
   3796  1.42      fvdl 	printf("%s: Downloading Sequencer Program...",
   3797  1.42      fvdl 	       ahc_name(ahc));
   3798  1.13   thorpej #endif
   3799   1.6   mycroft 
   3800   1.6   mycroft 	ahc_loadseq(ahc);
   3801   1.6   mycroft 
   3802  1.42      fvdl 	/* We have to wait until after any system dumps... */
   3803  1.42      fvdl 	shutdownhook_establish(ahc_shutdown, ahc);
   3804   1.6   mycroft 
   3805   1.1   mycroft 	return (0);
   3806   1.1   mycroft }
   3807   1.1   mycroft 
   3808  1.52      fvdl static int
   3809  1.70    bouyer ahc_ioctl(struct scsipi_channel *channel, u_long cmd, caddr_t addr, int flag,
   3810  1.52      fvdl 	  struct proc *p)
   3811  1.52      fvdl {
   3812  1.70    bouyer 	struct ahc_softc *ahc = (void *)channel->chan_adapter->adapt_dev;
   3813  1.52      fvdl 	int s, ret = ENOTTY;
   3814  1.52      fvdl 
   3815  1.52      fvdl 	switch (cmd) {
   3816  1.52      fvdl 	case SCBUSIORESET:
   3817  1.52      fvdl 		s = splbio();
   3818  1.70    bouyer 		ahc_reset_channel(ahc, channel->chan_channel == 1 ? 'B' : 'A',
   3819  1.70    bouyer 		    TRUE);
   3820  1.52      fvdl 		splx(s);
   3821  1.52      fvdl 		ret = 0;
   3822  1.52      fvdl 		break;
   3823  1.52      fvdl 	default:
   3824  1.66       cgd 		break;
   3825  1.52      fvdl 	}
   3826  1.52      fvdl 
   3827  1.52      fvdl 	return ret;
   3828  1.52      fvdl }
   3829  1.52      fvdl 
   3830  1.52      fvdl 
   3831   1.1   mycroft /*
   3832  1.42      fvdl  * XXX fvdl the busy_tcl checks and settings should only be done
   3833  1.42      fvdl  * for the non-tagged queueing case, but we don't do tagged queueing
   3834  1.42      fvdl  * yet, so..
   3835   1.1   mycroft  */
   3836  1.70    bouyer static void
   3837  1.70    bouyer ahc_action(struct scsipi_channel *chan, scsipi_adapter_req_t req, void *arg)
   3838   1.1   mycroft {
   3839  1.70    bouyer 	struct scsipi_xfer *xs;
   3840  1.70    bouyer 	struct scsipi_periph *periph;
   3841  1.70    bouyer 	struct ahc_softc *ahc = (void *)chan->chan_adapter->adapt_dev;
   3842  1.42      fvdl 	struct scb *scb;
   3843  1.59        pk 	struct hardware_scb *hscb;
   3844  1.42      fvdl 	struct ahc_initiator_tinfo *tinfo;
   3845  1.42      fvdl 	struct tmode_tstate *tstate;
   3846  1.42      fvdl 	u_int target_id;
   3847  1.42      fvdl 	u_int our_id;
   3848  1.42      fvdl 	int s, tcl;
   3849  1.42      fvdl 	u_int16_t mask;
   3850  1.52      fvdl 	char channel;
   3851  1.42      fvdl 
   3852  1.70    bouyer 	switch (req) {
   3853  1.70    bouyer 	case ADAPTER_REQ_RUN_XFER:
   3854  1.70    bouyer 		xs = arg;
   3855  1.70    bouyer 		periph = xs->xs_periph;
   3856  1.18   thorpej 
   3857  1.74    bouyer 		SC_DEBUG(xs->xs_periph, SCSIPI_DB3, ("ahc_action\n"));
   3858  1.18   thorpej 
   3859  1.70    bouyer 		/* must protect the queue */
   3860  1.70    bouyer 		s = splbio();
   3861  1.18   thorpej 
   3862  1.70    bouyer 		tcl = XS_TCL(ahc, xs);
   3863  1.42      fvdl 
   3864  1.70    bouyer 		if (!ahc_istagged_device(ahc, xs, 0) &&
   3865  1.70    bouyer 		     ahc_index_busy_tcl(ahc, tcl, FALSE) != SCB_LIST_NULL) {
   3866  1.70    bouyer 			panic("ahc_action: not tagged and device busy");
   3867  1.42      fvdl 		}
   3868  1.42      fvdl 
   3869  1.42      fvdl 
   3870  1.70    bouyer 		target_id = periph->periph_target;
   3871  1.70    bouyer 		our_id = SIM_SCSI_ID(ahc, periph);
   3872  1.42      fvdl 
   3873  1.18   thorpej 		/*
   3874  1.70    bouyer 		 * get an scb to use.
   3875  1.18   thorpej 		 */
   3876  1.70    bouyer 		if ((scb = ahcgetscb(ahc)) == NULL) {
   3877  1.70    bouyer 			xs->error = XS_RESOURCE_SHORTAGE;
   3878  1.70    bouyer 			scsipi_done(xs);
   3879  1.18   thorpej 			splx(s);
   3880  1.70    bouyer 			return;
   3881  1.18   thorpej 		}
   3882  1.18   thorpej 
   3883  1.70    bouyer 		tcl = XS_TCL(ahc, xs);
   3884  1.42      fvdl 
   3885  1.70    bouyer #ifdef DIAGNOSTIC
   3886  1.70    bouyer 		if (!ahc_istagged_device(ahc, xs, 0) &&
   3887  1.70    bouyer 		    ahc_index_busy_tcl(ahc, tcl, FALSE) != SCB_LIST_NULL)
   3888  1.70    bouyer 			panic("ahc: queuing for busy target");
   3889  1.70    bouyer #endif
   3890  1.18   thorpej 
   3891  1.70    bouyer 		scb->xs = xs;
   3892  1.70    bouyer 		hscb = scb->hscb;
   3893  1.70    bouyer 		hscb->tcl = tcl;
   3894  1.42      fvdl 
   3895  1.70    bouyer 		if (xs->xs_tag_type) {
   3896  1.70    bouyer #ifdef DIAGNOSTIC
   3897  1.70    bouyer 		if (ahc_istagged_device(ahc, xs, 0) == 0)
   3898  1.70    bouyer 			panic("ahc_action: taggged command for untagged device");
   3899  1.70    bouyer #endif
   3900  1.70    bouyer 			scb->hscb->control |= TAG_ENB;
   3901  1.70    bouyer 		} else
   3902  1.70    bouyer 			ahc_busy_tcl(ahc, scb);
   3903  1.42      fvdl 
   3904  1.70    bouyer 		splx(s);
   3905  1.42      fvdl 
   3906  1.70    bouyer 		channel = SIM_CHANNEL(ahc, periph);
   3907  1.70    bouyer 		if (ahc->inited_channels[channel - 'A'] == 0) {
   3908  1.70    bouyer 			if ((channel == 'A' &&
   3909  1.70    bouyer 			     (ahc->flags & AHC_RESET_BUS_A)) ||
   3910  1.70    bouyer 			    (channel == 'B' &&
   3911  1.70    bouyer 			     (ahc->flags & AHC_RESET_BUS_B))) {
   3912  1.70    bouyer 				s = splbio();
   3913  1.70    bouyer 				ahc_reset_channel(ahc, channel, TRUE);
   3914  1.70    bouyer 				splx(s);
   3915  1.70    bouyer 			}
   3916  1.70    bouyer 			ahc->inited_channels[channel - 'A'] = 1;
   3917  1.18   thorpej 		}
   3918  1.18   thorpej 
   3919  1.18   thorpej 		/*
   3920  1.70    bouyer 		 * Put all the arguments for the xfer in the scb
   3921  1.42      fvdl 		 */
   3922  1.42      fvdl 
   3923  1.70    bouyer 		mask = SCB_TARGET_MASK(scb);
   3924  1.70    bouyer 		tinfo = ahc_fetch_transinfo(ahc,
   3925  1.70    bouyer 			    SIM_CHANNEL(ahc, periph),
   3926  1.70    bouyer 			    our_id, target_id, &tstate);
   3927  1.70    bouyer 		if (ahc->inited_targets[target_id] == 0) {
   3928  1.70    bouyer 			struct ahc_devinfo devinfo;
   3929  1.54      fvdl 			s = splbio();
   3930  1.70    bouyer 			ahc_compile_devinfo(&devinfo, our_id, target_id,
   3931  1.70    bouyer 			    periph->periph_lun,
   3932  1.70    bouyer 			    SIM_CHANNEL(ahc, periph),
   3933  1.70    bouyer 			    ROLE_INITIATOR);
   3934  1.70    bouyer 			ahc_update_target_msg_request(ahc, &devinfo, tinfo,
   3935  1.70    bouyer 			    TRUE, FALSE);
   3936  1.70    bouyer 			ahc->inited_targets[target_id] = 1;
   3937  1.54      fvdl 			splx(s);
   3938  1.54      fvdl 		}
   3939  1.70    bouyer 		hscb->scsirate = tinfo->scsirate;
   3940  1.70    bouyer 		hscb->scsioffset = tinfo->current.offset;
   3941  1.70    bouyer 		if ((tstate->ultraenb & mask) != 0)
   3942  1.70    bouyer 			hscb->control |= ULTRAENB;
   3943  1.70    bouyer 
   3944  1.70    bouyer 		if ((tstate->discenable & mask) != 0)
   3945  1.70    bouyer 			hscb->control |= DISCENB;
   3946  1.70    bouyer 
   3947  1.70    bouyer 		if (xs->xs_control & XS_CTL_RESET) {
   3948  1.70    bouyer 			hscb->cmdpointer = 0;
   3949  1.70    bouyer 			scb->flags |= SCB_DEVICE_RESET;
   3950  1.70    bouyer 			hscb->control |= MK_MESSAGE;
   3951  1.70    bouyer 			ahc_execute_scb(scb, NULL, 0);
   3952  1.70    bouyer 		}
   3953  1.42      fvdl 
   3954  1.70    bouyer 		ahc_setup_data(ahc, xs, scb);
   3955  1.70    bouyer 		return;
   3956  1.70    bouyer 	case ADAPTER_REQ_GROW_RESOURCES:
   3957  1.70    bouyer 		/* XXX not supported */
   3958  1.70    bouyer 		return;
   3959  1.70    bouyer 	case ADAPTER_REQ_SET_XFER_MODE:
   3960  1.70    bouyer 	{
   3961  1.70    bouyer 		struct scsipi_xfer_mode *xm = arg;
   3962  1.42      fvdl 		struct ahc_devinfo devinfo;
   3963  1.70    bouyer 		int target_id, our_id;
   3964  1.70    bouyer 		char channel;
   3965  1.42      fvdl 
   3966  1.70    bouyer 		target_id = xm->xm_target;
   3967  1.70    bouyer 		our_id = chan->chan_id;
   3968  1.70    bouyer 		channel = (chan->chan_channel == 1) ? 'B' : 'A';
   3969  1.42      fvdl 		s = splbio();
   3970  1.70    bouyer 		tinfo = ahc_fetch_transinfo(ahc, channel, our_id, target_id,
   3971  1.70    bouyer 		    &tstate);
   3972  1.42      fvdl 		ahc_compile_devinfo(&devinfo, our_id, target_id,
   3973  1.70    bouyer 		    0, channel, ROLE_INITIATOR);
   3974  1.71    bouyer 		ahc->inited_targets[target_id] = 2;
   3975  1.70    bouyer 		if (xm->xm_mode & PERIPH_CAP_TQING &&
   3976  1.70    bouyer 		    (tstate->tagdisable & devinfo.target_mask) == 0) {
   3977  1.70    bouyer 			ahc_set_tags(ahc, &devinfo, TRUE);
   3978  1.70    bouyer 		}
   3979  1.42      fvdl 		splx(s);
   3980  1.71    bouyer 		ahc_update_xfer_mode(ahc, &devinfo);
   3981  1.42      fvdl 	}
   3982  1.42      fvdl 	}
   3983  1.42      fvdl }
   3984  1.42      fvdl 
   3985  1.70    bouyer static void
   3986  1.42      fvdl ahc_execute_scb(void *arg, bus_dma_segment_t *dm_segs, int nsegments)
   3987  1.42      fvdl {
   3988  1.42      fvdl 	struct	 scb *scb;
   3989  1.42      fvdl 	struct scsipi_xfer *xs;
   3990  1.42      fvdl 	struct	 ahc_softc *ahc;
   3991  1.42      fvdl 	int	 s;
   3992  1.42      fvdl 
   3993  1.42      fvdl 	scb = (struct scb *)arg;
   3994  1.42      fvdl 	xs = scb->xs;
   3995  1.70    bouyer 	ahc = (void *)xs->xs_periph->periph_channel->chan_adapter->adapt_dev;
   3996  1.42      fvdl 
   3997  1.42      fvdl 
   3998  1.42      fvdl 	if (nsegments != 0) {
   3999  1.42      fvdl 		struct	  ahc_dma_seg *sg;
   4000  1.42      fvdl 		bus_dma_segment_t *end_seg;
   4001  1.42      fvdl 		int op;
   4002  1.42      fvdl 
   4003  1.42      fvdl 		end_seg = dm_segs + nsegments;
   4004  1.42      fvdl 
   4005  1.42      fvdl 		/* Copy the first SG into the data pointer area */
   4006  1.42      fvdl 		scb->hscb->data = dm_segs->ds_addr;
   4007  1.42      fvdl 		scb->hscb->datalen = dm_segs->ds_len;
   4008  1.42      fvdl 
   4009  1.42      fvdl 		/* Copy the segments into our SG list */
   4010  1.42      fvdl 		sg = scb->sg_list;
   4011  1.42      fvdl 		while (dm_segs < end_seg) {
   4012  1.42      fvdl 			sg->addr = dm_segs->ds_addr;
   4013  1.42      fvdl 			sg->len = dm_segs->ds_len;
   4014  1.42      fvdl 			ahc_swap_sg(sg);
   4015  1.42      fvdl 			sg++;
   4016  1.42      fvdl 			dm_segs++;
   4017  1.42      fvdl 		}
   4018  1.42      fvdl 
   4019  1.42      fvdl 		/* Note where to find the SG entries in bus space */
   4020  1.42      fvdl 		scb->hscb->SG_pointer = scb->sg_list_phys;
   4021  1.42      fvdl 
   4022  1.42      fvdl 		if (xs->xs_control & XS_CTL_DATA_IN)
   4023  1.42      fvdl 			op = BUS_DMASYNC_PREREAD;
   4024  1.34   thorpej 		else
   4025  1.42      fvdl 			op = BUS_DMASYNC_PREWRITE;
   4026  1.42      fvdl 
   4027  1.42      fvdl 		bus_dmamap_sync(ahc->parent_dmat, scb->dmamap, 0,
   4028  1.42      fvdl 		    scb->dmamap->dm_mapsize, op);
   4029  1.18   thorpej 
   4030  1.42      fvdl 	} else {
   4031  1.42      fvdl 		scb->hscb->SG_pointer = 0;
   4032  1.42      fvdl 		scb->hscb->data = 0;
   4033  1.42      fvdl 		scb->hscb->datalen = 0;
   4034   1.9  explorer 	}
   4035  1.59        pk 
   4036  1.42      fvdl 	scb->sg_count = scb->hscb->SG_count = nsegments;
   4037  1.18   thorpej 
   4038  1.42      fvdl 	s = splbio();
   4039  1.18   thorpej 
   4040   1.9  explorer 	/*
   4041  1.42      fvdl 	 * Last time we need to check if this SCB needs to
   4042  1.42      fvdl 	 * be aborted.
   4043   1.9  explorer 	 */
   4044  1.42      fvdl 	if (xs->xs_status & XS_STS_DONE) {
   4045  1.51      fvdl 		if (!ahc_istagged_device(ahc, xs, 0))
   4046  1.45      fvdl 			ahc_index_busy_tcl(ahc, scb->hscb->tcl, TRUE);
   4047  1.42      fvdl 		if (nsegments != 0)
   4048  1.42      fvdl 			bus_dmamap_unload(ahc->parent_dmat, scb->dmamap);
   4049  1.42      fvdl 		ahcfreescb(ahc, scb);
   4050  1.42      fvdl 		splx(s);
   4051  1.70    bouyer 		return;
   4052  1.42      fvdl 	}
   4053   1.6   mycroft 
   4054  1.42      fvdl #ifdef DIAGNOSTIC
   4055  1.42      fvdl 	if (scb->sg_count > 255)
   4056  1.42      fvdl 		panic("ahc bad sg_count");
   4057  1.29       leo #endif
   4058   1.6   mycroft 
   4059  1.42      fvdl 	ahc_swap_hscb(scb->hscb);
   4060  1.59        pk 
   4061  1.42      fvdl 	LIST_INSERT_HEAD(&ahc->pending_ccbs, scb, plinks);
   4062   1.6   mycroft 
   4063  1.42      fvdl 	scb->flags |= SCB_ACTIVE;
   4064   1.6   mycroft 
   4065  1.42      fvdl 	if (!(xs->xs_control & XS_CTL_POLL))
   4066  1.44   thorpej 		callout_reset(&scb->xs->xs_callout, (xs->timeout * hz) / 1000,
   4067  1.44   thorpej 		    ahc_timeout, scb);
   4068  1.42      fvdl 
   4069  1.42      fvdl 	if ((scb->flags & SCB_TARGET_IMMEDIATE) != 0) {
   4070  1.42      fvdl #if 0
   4071  1.42      fvdl 		printf("Continueing Immediate Command %d:%d\n",
   4072  1.70    bouyer 		       xs->xs_periph->periph_target,
   4073  1.70    bouyer 		       xs->xs_periph->periph_lun);
   4074  1.42      fvdl #endif
   4075  1.42      fvdl 		pause_sequencer(ahc);
   4076  1.42      fvdl 		if ((ahc->flags & AHC_PAGESCBS) == 0)
   4077  1.42      fvdl 			ahc_outb(ahc, SCBPTR, scb->hscb->tag);
   4078  1.42      fvdl 		ahc_outb(ahc, SCB_TAG, scb->hscb->tag);
   4079  1.42      fvdl 		ahc_outb(ahc, RETURN_1, CONT_MSG_LOOP);
   4080  1.42      fvdl 		unpause_sequencer(ahc);
   4081  1.42      fvdl 	} else {
   4082   1.6   mycroft 
   4083  1.42      fvdl #if 0
   4084  1.42      fvdl 		printf("tag %x at qpos %u vaddr %p paddr 0x%lx\n",
   4085  1.42      fvdl 		    scb->hscb->tag, ahc->qinfifonext,
   4086  1.42      fvdl 		    &ahc->qinfifo[ahc->qinfifonext],
   4087  1.42      fvdl 		    ahc->shared_data_busaddr + 1024 + ahc->qinfifonext);
   4088  1.28       leo #endif
   4089  1.28       leo 
   4090  1.42      fvdl 		ahc->qinfifo[ahc->qinfifonext++] = scb->hscb->tag;
   4091  1.42      fvdl 
   4092  1.42      fvdl 		bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap,
   4093  1.42      fvdl 		    QINFIFO_OFFSET * 256, 256, BUS_DMASYNC_PREWRITE);
   4094  1.42      fvdl 
   4095  1.42      fvdl 		if ((ahc->features & AHC_QUEUE_REGS) != 0) {
   4096  1.42      fvdl 			ahc_outb(ahc, HNSCB_QOFF, ahc->qinfifonext);
   4097  1.42      fvdl 		} else {
   4098  1.42      fvdl 			pause_sequencer(ahc);
   4099  1.42      fvdl 			ahc_outb(ahc, KERNEL_QINPOS, ahc->qinfifonext);
   4100  1.42      fvdl 			unpause_sequencer(ahc);
   4101  1.42      fvdl 		}
   4102  1.42      fvdl 	}
   4103   1.1   mycroft 
   4104   1.6   mycroft #ifdef AHC_DEBUG
   4105  1.42      fvdl 	if (ahc_debug & AHC_SHOWCMDS) {
   4106  1.70    bouyer 		scsi_print_addr(xs->xs_periph);
   4107  1.42      fvdl 		printf("opcode %d tag %x len %d flags %x control %x fpos %u"
   4108  1.42      fvdl 		    " rate %x\n",
   4109  1.42      fvdl 		    xs->cmdstore.opcode, scb->hscb->tag, scb->hscb->datalen,
   4110  1.42      fvdl 		    scb->flags, scb->hscb->control, ahc->qinfifonext,
   4111  1.42      fvdl 		    scb->hscb->scsirate);
   4112  1.42      fvdl 	}
   4113   1.1   mycroft #endif
   4114   1.1   mycroft 
   4115  1.42      fvdl 	if (!(xs->xs_control & XS_CTL_POLL)) {
   4116   1.1   mycroft 		splx(s);
   4117  1.70    bouyer 		return;
   4118   1.1   mycroft 	}
   4119   1.1   mycroft 	/*
   4120   1.6   mycroft 	 * If we can't use interrupts, poll for completion
   4121   1.1   mycroft 	 */
   4122  1.74    bouyer 	SC_DEBUG(xs->xs_periph, SCSIPI_DB3, ("cmd_poll\n"));
   4123   1.6   mycroft 	do {
   4124   1.6   mycroft 		if (ahc_poll(ahc, xs->timeout)) {
   4125  1.37   thorpej 			if (!(xs->xs_control & XS_CTL_SILENT))
   4126  1.16  christos 				printf("cmd fail\n");
   4127   1.1   mycroft 			ahc_timeout(scb);
   4128   1.6   mycroft 			break;
   4129   1.6   mycroft 		}
   4130  1.37   thorpej 	} while (!(xs->xs_status & XS_STS_DONE));
   4131  1.42      fvdl 	splx(s);
   4132  1.70    bouyer 	return;
   4133   1.1   mycroft }
   4134   1.1   mycroft 
   4135  1.42      fvdl static int
   4136  1.42      fvdl ahc_poll(struct ahc_softc *ahc, int wait)
   4137  1.42      fvdl {
   4138  1.42      fvdl 	while (--wait) {
   4139  1.42      fvdl 		DELAY(1000);
   4140  1.42      fvdl 		if (ahc_inb(ahc, INTSTAT) & INT_PEND)
   4141  1.42      fvdl 			break;
   4142  1.42      fvdl 	}
   4143  1.42      fvdl 
   4144  1.42      fvdl 	if (wait == 0) {
   4145  1.42      fvdl 		printf("%s: board is not responding\n", ahc_name(ahc));
   4146  1.42      fvdl 		return (EIO);
   4147  1.42      fvdl 	}
   4148  1.59        pk 
   4149  1.42      fvdl 	ahc_intr((void *)ahc);
   4150  1.42      fvdl 	return (0);
   4151  1.42      fvdl }
   4152  1.42      fvdl 
   4153  1.70    bouyer static void
   4154  1.42      fvdl ahc_setup_data(struct ahc_softc *ahc, struct scsipi_xfer *xs,
   4155  1.42      fvdl 	       struct scb *scb)
   4156  1.42      fvdl {
   4157  1.42      fvdl 	struct hardware_scb *hscb;
   4158  1.59        pk 
   4159  1.42      fvdl 	hscb = scb->hscb;
   4160  1.42      fvdl 	xs->resid = xs->status = 0;
   4161  1.59        pk 
   4162  1.42      fvdl 	hscb->cmdlen = xs->cmdlen;
   4163  1.42      fvdl 	memcpy(hscb->cmdstore, xs->cmd, xs->cmdlen);
   4164  1.42      fvdl 	hscb->cmdpointer = hscb->cmdstore_busaddr;
   4165  1.42      fvdl 
   4166  1.42      fvdl 	/* Only use S/G if there is a transfer */
   4167  1.42      fvdl 	if (xs->datalen) {
   4168  1.42      fvdl 		int error;
   4169  1.42      fvdl 
   4170  1.42      fvdl 		error = bus_dmamap_load(ahc->parent_dmat,
   4171  1.42      fvdl 			    scb->dmamap, xs->data,
   4172  1.42      fvdl 			    xs->datalen, NULL,
   4173  1.67   thorpej 			    ((xs->xs_control & XS_CTL_NOSLEEP) ?
   4174  1.67   thorpej 			     BUS_DMA_NOWAIT : BUS_DMA_WAITOK) |
   4175  1.67   thorpej 			    BUS_DMA_STREAMING);
   4176  1.42      fvdl 		if (error) {
   4177  1.51      fvdl 			if (!ahc_istagged_device(ahc, xs, 0))
   4178  1.45      fvdl 				ahc_index_busy_tcl(ahc, hscb->tcl, TRUE);
   4179  1.70    bouyer 			xs->error = XS_RESOURCE_SHORTAGE;	/* XXX fvdl */
   4180  1.70    bouyer 			scsipi_done(xs);
   4181  1.70    bouyer 			return;
   4182  1.42      fvdl 		}
   4183  1.70    bouyer 		ahc_execute_scb(scb,
   4184  1.42      fvdl 		    scb->dmamap->dm_segs,
   4185  1.42      fvdl 		    scb->dmamap->dm_nsegs);
   4186  1.42      fvdl 	} else {
   4187  1.70    bouyer 		ahc_execute_scb(scb, NULL, 0);
   4188  1.42      fvdl 	}
   4189  1.42      fvdl }
   4190  1.42      fvdl 
   4191  1.42      fvdl static void
   4192  1.70    bouyer ahc_freeze_devq(struct ahc_softc *ahc, struct scsipi_periph *periph)
   4193  1.42      fvdl {
   4194  1.42      fvdl 	int	target;
   4195  1.42      fvdl 	char	channel;
   4196  1.42      fvdl 	int	lun;
   4197  1.42      fvdl 
   4198  1.70    bouyer 	target = periph->periph_target;
   4199  1.70    bouyer 	lun = periph->periph_lun;
   4200  1.70    bouyer 	channel = periph->periph_channel->chan_channel;
   4201  1.59        pk 
   4202  1.42      fvdl 	ahc_search_qinfifo(ahc, target, channel, lun,
   4203  1.42      fvdl 			   /*tag*/SCB_LIST_NULL, ROLE_UNKNOWN,
   4204  1.42      fvdl 			   SCB_REQUEUE, SEARCH_COMPLETE);
   4205  1.42      fvdl }
   4206   1.1   mycroft 
   4207   1.6   mycroft static void
   4208  1.42      fvdl ahcallocscbs(struct ahc_softc *ahc)
   4209   1.1   mycroft {
   4210  1.42      fvdl 	struct scb_data *scb_data;
   4211  1.42      fvdl 	struct scb *next_scb;
   4212  1.42      fvdl 	struct sg_map_node *sg_map;
   4213  1.42      fvdl 	bus_addr_t physaddr;
   4214  1.42      fvdl 	struct ahc_dma_seg *segs;
   4215  1.42      fvdl 	int newcount;
   4216  1.42      fvdl 	int i;
   4217  1.42      fvdl 
   4218  1.42      fvdl 	scb_data = ahc->scb_data;
   4219  1.42      fvdl 	if (scb_data->numscbs >= AHC_SCB_MAX)
   4220  1.42      fvdl 		/* Can't allocate any more */
   4221  1.42      fvdl 		return;
   4222  1.42      fvdl 
   4223  1.42      fvdl 	next_scb = &scb_data->scbarray[scb_data->numscbs];
   4224  1.42      fvdl 
   4225  1.42      fvdl 	sg_map = malloc(sizeof(*sg_map), M_DEVBUF, M_NOWAIT);
   4226  1.42      fvdl 
   4227  1.42      fvdl 	if (sg_map == NULL)
   4228  1.42      fvdl 		return;
   4229  1.42      fvdl 
   4230  1.42      fvdl 	if (ahc_createdmamem(ahc->parent_dmat, PAGE_SIZE, ahc->sc_dmaflags,
   4231  1.42      fvdl 	    &sg_map->sg_dmamap,
   4232  1.42      fvdl 	    (caddr_t *)&sg_map->sg_vaddr, &sg_map->sg_physaddr,
   4233  1.42      fvdl 	    &sg_map->sg_dmasegs, &sg_map->sg_nseg, ahc_name(ahc),
   4234  1.42      fvdl 	    "SG space") < 0) {
   4235  1.42      fvdl 		free(sg_map, M_DEVBUF);
   4236  1.42      fvdl 		return;
   4237  1.42      fvdl 	}
   4238   1.1   mycroft 
   4239  1.42      fvdl 	SLIST_INSERT_HEAD(&scb_data->sg_maps, sg_map, links);
   4240  1.42      fvdl 
   4241  1.42      fvdl 	segs = sg_map->sg_vaddr;
   4242  1.42      fvdl 	physaddr = sg_map->sg_physaddr;
   4243   1.1   mycroft 
   4244  1.42      fvdl 	newcount = (PAGE_SIZE / (AHC_NSEG * sizeof(struct ahc_dma_seg)));
   4245  1.42      fvdl 	for (i = 0; scb_data->numscbs < AHC_SCB_MAX && i < newcount; i++) {
   4246  1.42      fvdl 		int error;
   4247   1.9  explorer 
   4248  1.42      fvdl 		next_scb->sg_list = segs;
   4249  1.42      fvdl 		/*
   4250  1.42      fvdl 		 * The sequencer always starts with the second entry.
   4251  1.42      fvdl 		 * The first entry is embedded in the scb.
   4252  1.42      fvdl 		 */
   4253  1.42      fvdl 		next_scb->sg_list_phys = physaddr + sizeof(struct ahc_dma_seg);
   4254  1.42      fvdl 		next_scb->flags = SCB_FREE;
   4255  1.42      fvdl 		error = bus_dmamap_create(ahc->parent_dmat,
   4256  1.42      fvdl 			    AHC_MAXTRANSFER_SIZE, AHC_NSEG, MAXBSIZE, 0,
   4257  1.42      fvdl 			    BUS_DMA_NOWAIT|BUS_DMA_ALLOCNOW|ahc->sc_dmaflags,
   4258  1.42      fvdl 			    &next_scb->dmamap);
   4259  1.42      fvdl 		if (error != 0)
   4260  1.42      fvdl 			break;
   4261  1.42      fvdl 		next_scb->hscb = &scb_data->hscbs[scb_data->numscbs];
   4262  1.42      fvdl 		next_scb->hscb->tag = ahc->scb_data->numscbs;
   4263  1.59        pk 		next_scb->hscb->cmdstore_busaddr =
   4264  1.42      fvdl 		    ahc_hscb_busaddr(ahc, next_scb->hscb->tag)
   4265  1.59        pk 		  + offsetof(struct hardware_scb, cmdstore);
   4266  1.42      fvdl 		next_scb->hscb->cmdstore_busaddr =
   4267  1.42      fvdl 		    htole32(next_scb->hscb->cmdstore_busaddr);
   4268  1.42      fvdl 		SLIST_INSERT_HEAD(&ahc->scb_data->free_scbs, next_scb, links);
   4269  1.42      fvdl 		segs += AHC_NSEG;
   4270  1.42      fvdl 		physaddr += (AHC_NSEG * sizeof(struct ahc_dma_seg));
   4271  1.42      fvdl 		next_scb++;
   4272  1.42      fvdl 		ahc->scb_data->numscbs++;
   4273   1.6   mycroft 	}
   4274  1.42      fvdl #ifdef AHC_DEBUG
   4275  1.42      fvdl 	if (ahc_debug & AHC_SHOWSCBALLOC)
   4276  1.42      fvdl 		printf("%s: allocated %d new SCBs count now %d\n",
   4277  1.42      fvdl 		    ahc_name(ahc), i - 1, ahc->scb_data->numscbs);
   4278  1.42      fvdl #endif
   4279  1.42      fvdl }
   4280  1.42      fvdl 
   4281  1.42      fvdl #ifdef AHC_DUMP_SEQ
   4282  1.42      fvdl static void
   4283  1.42      fvdl ahc_dumpseq(struct ahc_softc* ahc)
   4284  1.42      fvdl {
   4285  1.42      fvdl 	int i;
   4286  1.42      fvdl 	int max_prog;
   4287  1.42      fvdl 
   4288  1.42      fvdl 	if ((ahc->chip & AHC_BUS_MASK) < AHC_PCI)
   4289  1.42      fvdl 		max_prog = 448;
   4290  1.42      fvdl 	else if ((ahc->features & AHC_ULTRA2) != 0)
   4291  1.42      fvdl 		max_prog = 768;
   4292  1.42      fvdl 	else
   4293  1.42      fvdl 		max_prog = 512;
   4294  1.42      fvdl 
   4295  1.42      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS|FASTMODE|LOADRAM);
   4296  1.42      fvdl 	ahc_outb(ahc, SEQADDR0, 0);
   4297  1.42      fvdl 	ahc_outb(ahc, SEQADDR1, 0);
   4298  1.42      fvdl 	for (i = 0; i < max_prog; i++) {
   4299  1.42      fvdl 		u_int8_t ins_bytes[4];
   4300  1.42      fvdl 
   4301  1.42      fvdl 		ahc_insb(ahc, SEQRAM, ins_bytes, 4);
   4302  1.42      fvdl 		printf("0x%08x\n", ins_bytes[0] << 24
   4303  1.42      fvdl 				 | ins_bytes[1] << 16
   4304  1.42      fvdl 				 | ins_bytes[2] << 8
   4305  1.42      fvdl 				 | ins_bytes[3]);
   4306   1.6   mycroft 	}
   4307  1.42      fvdl }
   4308  1.42      fvdl #endif
   4309  1.42      fvdl 
   4310  1.42      fvdl static void
   4311  1.42      fvdl ahc_loadseq(struct ahc_softc *ahc)
   4312  1.42      fvdl {
   4313  1.64  jdolecek 	const struct patch *cur_patch;
   4314  1.42      fvdl 	int i;
   4315  1.42      fvdl 	int downloaded;
   4316  1.42      fvdl 	int skip_addr;
   4317  1.42      fvdl 	u_int8_t download_consts[4];
   4318  1.42      fvdl 
   4319  1.42      fvdl 	/* Setup downloadable constant table */
   4320  1.42      fvdl #if 0
   4321  1.42      fvdl 	/* No downloaded constants are currently defined. */
   4322  1.42      fvdl 	download_consts[TMODE_NUMCMDS] = ahc->num_targetcmds;
   4323  1.42      fvdl #endif
   4324  1.42      fvdl 
   4325  1.42      fvdl 	cur_patch = patches;
   4326  1.42      fvdl 	downloaded = 0;
   4327  1.42      fvdl 	skip_addr = 0;
   4328  1.42      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS|FASTMODE|LOADRAM);
   4329  1.42      fvdl 	ahc_outb(ahc, SEQADDR0, 0);
   4330  1.42      fvdl 	ahc_outb(ahc, SEQADDR1, 0);
   4331  1.42      fvdl 
   4332  1.42      fvdl 	for (i = 0; i < sizeof(seqprog)/4; i++) {
   4333  1.42      fvdl 		if (ahc_check_patch(ahc, &cur_patch, i, &skip_addr) == 0) {
   4334   1.6   mycroft 			/*
   4335  1.42      fvdl 			 * Don't download this instruction as it
   4336  1.42      fvdl 			 * is in a patch that was removed.
   4337   1.6   mycroft 			 */
   4338  1.42      fvdl                         continue;
   4339  1.42      fvdl 		}
   4340  1.42      fvdl 		ahc_download_instr(ahc, i, download_consts);
   4341  1.42      fvdl 		downloaded++;
   4342   1.6   mycroft 	}
   4343  1.42      fvdl 	ahc_outb(ahc, SEQCTL, PERRORDIS|FAILDIS|FASTMODE);
   4344  1.42      fvdl 	restart_sequencer(ahc);
   4345  1.42      fvdl 
   4346   1.9  explorer #ifdef AHC_DEBUG
   4347  1.42      fvdl 	printf(" %d instructions downloaded\n", downloaded);
   4348   1.9  explorer #endif
   4349   1.1   mycroft }
   4350   1.1   mycroft 
   4351  1.42      fvdl static int
   4352  1.64  jdolecek ahc_check_patch(struct ahc_softc *ahc, const struct patch **start_patch,
   4353  1.42      fvdl 		int start_instr, int *skip_addr)
   4354  1.42      fvdl {
   4355  1.64  jdolecek 	const struct	patch *cur_patch;
   4356  1.64  jdolecek 	const struct	patch *last_patch;
   4357  1.42      fvdl 	int	num_patches;
   4358  1.42      fvdl 
   4359  1.42      fvdl 	num_patches = sizeof(patches)/sizeof(struct patch);
   4360  1.42      fvdl 	last_patch = &patches[num_patches];
   4361  1.42      fvdl 	cur_patch = *start_patch;
   4362  1.42      fvdl 
   4363  1.42      fvdl 	while (cur_patch < last_patch && start_instr == cur_patch->begin) {
   4364  1.42      fvdl 
   4365  1.42      fvdl 		if (cur_patch->patch_func(ahc) == 0) {
   4366  1.42      fvdl 
   4367  1.42      fvdl 			/* Start rejecting code */
   4368  1.42      fvdl 			*skip_addr = start_instr + cur_patch->skip_instr;
   4369  1.42      fvdl 			cur_patch += cur_patch->skip_patch;
   4370  1.42      fvdl 		} else {
   4371  1.42      fvdl 			/* Accepted this patch.  Advance to the next
   4372  1.42      fvdl 			 * one and wait for our intruction pointer to
   4373  1.42      fvdl 			 * hit this point.
   4374  1.42      fvdl 			 */
   4375  1.42      fvdl 			cur_patch++;
   4376  1.28       leo 		}
   4377  1.28       leo 	}
   4378  1.42      fvdl 
   4379  1.42      fvdl 	*start_patch = cur_patch;
   4380  1.42      fvdl 	if (start_instr < *skip_addr)
   4381  1.42      fvdl 		/* Still skipping */
   4382  1.42      fvdl 		return (0);
   4383  1.42      fvdl 
   4384  1.42      fvdl 	return (1);
   4385  1.28       leo }
   4386  1.28       leo 
   4387  1.42      fvdl static void
   4388  1.42      fvdl ahc_download_instr(struct ahc_softc *ahc, int instrptr, u_int8_t *dconsts)
   4389   1.1   mycroft {
   4390  1.42      fvdl 	union	ins_formats instr;
   4391  1.42      fvdl 	struct	ins_format1 *fmt1_ins;
   4392  1.42      fvdl 	struct	ins_format3 *fmt3_ins;
   4393  1.42      fvdl 	u_int	opcode;
   4394  1.42      fvdl 
   4395  1.42      fvdl 	/* Structure copy */
   4396  1.69      ross 	memcpy(&instr, &seqprog[instrptr * 4], sizeof instr);
   4397  1.42      fvdl 
   4398  1.42      fvdl 	instr.integer = le32toh(instr.integer);
   4399  1.42      fvdl 
   4400  1.42      fvdl 	fmt1_ins = &instr.format1;
   4401  1.42      fvdl 	fmt3_ins = NULL;
   4402  1.42      fvdl 
   4403  1.42      fvdl 	/* Pull the opcode */
   4404  1.42      fvdl 	opcode = instr.format1.opcode;
   4405  1.42      fvdl 	switch (opcode) {
   4406  1.42      fvdl 	case AIC_OP_JMP:
   4407  1.42      fvdl 	case AIC_OP_JC:
   4408  1.42      fvdl 	case AIC_OP_JNC:
   4409  1.42      fvdl 	case AIC_OP_CALL:
   4410  1.42      fvdl 	case AIC_OP_JNE:
   4411  1.42      fvdl 	case AIC_OP_JNZ:
   4412  1.42      fvdl 	case AIC_OP_JE:
   4413  1.42      fvdl 	case AIC_OP_JZ:
   4414  1.42      fvdl 	{
   4415  1.64  jdolecek 		const struct patch *cur_patch;
   4416  1.42      fvdl 		int address_offset;
   4417  1.42      fvdl 		u_int address;
   4418  1.42      fvdl 		int skip_addr;
   4419  1.42      fvdl 		int i;
   4420  1.42      fvdl 
   4421  1.42      fvdl 		fmt3_ins = &instr.format3;
   4422  1.42      fvdl 		address_offset = 0;
   4423  1.42      fvdl 		address = fmt3_ins->address;
   4424  1.42      fvdl 		cur_patch = patches;
   4425  1.42      fvdl 		skip_addr = 0;
   4426  1.42      fvdl 
   4427  1.42      fvdl 		for (i = 0; i < address;) {
   4428  1.42      fvdl 
   4429  1.42      fvdl 			ahc_check_patch(ahc, &cur_patch, i, &skip_addr);
   4430  1.42      fvdl 
   4431  1.42      fvdl 			if (skip_addr > i) {
   4432  1.42      fvdl 				int end_addr;
   4433  1.42      fvdl 
   4434  1.42      fvdl 				end_addr = MIN(address, skip_addr);
   4435  1.42      fvdl 				address_offset += end_addr - i;
   4436  1.42      fvdl 				i = skip_addr;
   4437  1.42      fvdl 			} else {
   4438  1.42      fvdl 				i++;
   4439  1.42      fvdl 			}
   4440   1.1   mycroft 		}
   4441  1.42      fvdl 		address -= address_offset;
   4442  1.42      fvdl 		fmt3_ins->address = address;
   4443  1.42      fvdl 		/* FALLTHROUGH */
   4444  1.42      fvdl 	}
   4445  1.42      fvdl 	case AIC_OP_OR:
   4446  1.42      fvdl 	case AIC_OP_AND:
   4447  1.42      fvdl 	case AIC_OP_XOR:
   4448  1.42      fvdl 	case AIC_OP_ADD:
   4449  1.42      fvdl 	case AIC_OP_ADC:
   4450  1.42      fvdl 	case AIC_OP_BMOV:
   4451  1.42      fvdl 		if (fmt1_ins->parity != 0) {
   4452  1.42      fvdl 			fmt1_ins->immediate = dconsts[fmt1_ins->immediate];
   4453  1.42      fvdl 		}
   4454  1.42      fvdl 		fmt1_ins->parity = 0;
   4455  1.42      fvdl 		/* FALLTHROUGH */
   4456  1.42      fvdl 	case AIC_OP_ROL:
   4457  1.42      fvdl 		if ((ahc->features & AHC_ULTRA2) != 0) {
   4458  1.42      fvdl 			int i, count;
   4459  1.42      fvdl 
   4460  1.42      fvdl 			/* Calculate odd parity for the instruction */
   4461  1.42      fvdl 			for (i = 0, count = 0; i < 31; i++) {
   4462  1.42      fvdl 				u_int32_t mask;
   4463  1.42      fvdl 
   4464  1.42      fvdl 				mask = 0x01 << i;
   4465  1.42      fvdl 				if ((instr.integer & mask) != 0)
   4466  1.42      fvdl 					count++;
   4467  1.42      fvdl 			}
   4468  1.42      fvdl 			if ((count & 0x01) == 0)
   4469  1.42      fvdl 				instr.format1.parity = 1;
   4470  1.42      fvdl 		} else {
   4471  1.42      fvdl 			/* Compress the instruction for older sequencers */
   4472  1.42      fvdl 			if (fmt3_ins != NULL) {
   4473  1.42      fvdl 				instr.integer =
   4474  1.42      fvdl 					fmt3_ins->immediate
   4475  1.42      fvdl 				      | (fmt3_ins->source << 8)
   4476  1.42      fvdl 				      | (fmt3_ins->address << 16)
   4477  1.42      fvdl 				      |	(fmt3_ins->opcode << 25);
   4478  1.42      fvdl 			} else {
   4479  1.42      fvdl 				instr.integer =
   4480  1.42      fvdl 					fmt1_ins->immediate
   4481  1.42      fvdl 				      | (fmt1_ins->source << 8)
   4482  1.42      fvdl 				      | (fmt1_ins->destination << 16)
   4483  1.42      fvdl 				      |	(fmt1_ins->ret << 24)
   4484  1.42      fvdl 				      |	(fmt1_ins->opcode << 25);
   4485   1.1   mycroft 			}
   4486   1.1   mycroft 		}
   4487  1.42      fvdl 		instr.integer = htole32(instr.integer);
   4488  1.42      fvdl 		ahc_outsb(ahc, SEQRAM, instr.bytes, 4);
   4489  1.42      fvdl 		break;
   4490  1.42      fvdl 	default:
   4491  1.42      fvdl 		panic("Unknown opcode encountered in seq program");
   4492   1.6   mycroft 		break;
   4493   1.1   mycroft 	}
   4494   1.1   mycroft }
   4495   1.1   mycroft 
   4496  1.42      fvdl static void
   4497  1.42      fvdl ahc_set_recoveryscb(struct ahc_softc *ahc, struct scb *scb)
   4498   1.1   mycroft {
   4499   1.1   mycroft 
   4500  1.42      fvdl 	if ((scb->flags & SCB_RECOVERY_SCB) == 0) {
   4501  1.42      fvdl 		struct scb *scbp;
   4502   1.6   mycroft 
   4503  1.42      fvdl 		scb->flags |= SCB_RECOVERY_SCB;
   4504   1.6   mycroft 
   4505  1.42      fvdl 		/*
   4506  1.42      fvdl 		 * Take all queued, but not sent SCBs out of the equation.
   4507  1.42      fvdl 		 * Also ensure that no new CCBs are queued to us while we
   4508  1.42      fvdl 		 * try to fix this problem.
   4509  1.42      fvdl 		 */
   4510  1.70    bouyer 		scsipi_channel_freeze(&ahc->sc_channel, 1);
   4511  1.70    bouyer 		if (ahc->features & AHC_TWIN)
   4512  1.70    bouyer 			scsipi_channel_freeze(&ahc->sc_channel_b, 1);
   4513   1.1   mycroft 
   4514  1.42      fvdl 		/*
   4515  1.42      fvdl 		 * Go through all of our pending SCBs and remove
   4516  1.42      fvdl 		 * any scheduled timeouts for them.  We will reschedule
   4517  1.42      fvdl 		 * them after we've successfully fixed this problem.
   4518  1.42      fvdl 		 */
   4519  1.42      fvdl 		scbp = ahc->pending_ccbs.lh_first;
   4520  1.42      fvdl 		while (scbp != NULL) {
   4521  1.44   thorpej 			callout_stop(&scbp->xs->xs_callout);
   4522  1.42      fvdl 			scbp = scbp->plinks.le_next;
   4523  1.42      fvdl 		}
   4524   1.6   mycroft 	}
   4525   1.6   mycroft }
   4526   1.6   mycroft 
   4527   1.6   mycroft static void
   4528  1.42      fvdl ahc_timeout(void *arg)
   4529   1.6   mycroft {
   4530  1.42      fvdl 	struct	scb *scb;
   4531  1.42      fvdl 	struct	ahc_softc *ahc;
   4532   1.9  explorer 	int	s, found;
   4533  1.42      fvdl 	u_int	last_phase;
   4534  1.42      fvdl 	int	target;
   4535  1.42      fvdl 	int	lun;
   4536  1.42      fvdl 	int	i;
   4537   1.6   mycroft 	char	channel;
   4538   1.6   mycroft 
   4539  1.59        pk 	scb = (struct scb *)arg;
   4540  1.70    bouyer 	ahc =
   4541  1.70    bouyer 	    (void *)scb->xs->xs_periph->periph_channel->chan_adapter->adapt_dev;
   4542  1.42      fvdl 
   4543   1.6   mycroft 	s = splbio();
   4544   1.6   mycroft 
   4545  1.42      fvdl 	/*
   4546  1.42      fvdl 	 * Ensure that the card doesn't do anything
   4547  1.42      fvdl 	 * behind our back.  Also make sure that we
   4548  1.42      fvdl 	 * didn't "just" miss an interrupt that would
   4549  1.42      fvdl 	 * affect this timeout.
   4550  1.42      fvdl 	 */
   4551  1.42      fvdl 	do {
   4552  1.42      fvdl 		ahc_intr(ahc);
   4553  1.42      fvdl 		pause_sequencer(ahc);
   4554  1.42      fvdl 	} while (ahc_inb(ahc, INTSTAT) & INT_PEND);
   4555  1.42      fvdl 
   4556  1.42      fvdl 	if ((scb->flags & SCB_ACTIVE) == 0) {
   4557   1.6   mycroft 		/* Previous timeout took care of me already */
   4558  1.42      fvdl 		printf("Timedout SCB handled by another timeout\n");
   4559  1.42      fvdl 		unpause_sequencer(ahc);
   4560   1.6   mycroft 		splx(s);
   4561   1.6   mycroft 		return;
   4562   1.6   mycroft 	}
   4563   1.6   mycroft 
   4564  1.42      fvdl 	target = SCB_TARGET(scb);
   4565  1.42      fvdl 	channel = SCB_CHANNEL(scb);
   4566  1.42      fvdl 	lun = SCB_LUN(scb);
   4567   1.6   mycroft 
   4568  1.70    bouyer 	scsipi_printaddr(scb->xs->xs_periph);
   4569  1.42      fvdl 	printf("SCB %x - timed out ", scb->hscb->tag);
   4570   1.6   mycroft 	/*
   4571   1.6   mycroft 	 * Take a snapshot of the bus state and print out
   4572   1.6   mycroft 	 * some information so we can track down driver bugs.
   4573   1.6   mycroft 	 */
   4574  1.42      fvdl 	last_phase = ahc_inb(ahc, LASTPHASE);
   4575   1.6   mycroft 
   4576  1.42      fvdl 	for (i = 0; i < num_phases; i++) {
   4577  1.42      fvdl 		if (last_phase == phase_table[i].phase)
   4578   1.6   mycroft 			break;
   4579   1.6   mycroft 	}
   4580  1.42      fvdl 	printf("%s", phase_table[i].phasemsg);
   4581   1.6   mycroft 
   4582  1.42      fvdl 	printf(", SEQADDR == 0x%x\n",
   4583  1.42      fvdl 	       ahc_inb(ahc, SEQADDR0) | (ahc_inb(ahc, SEQADDR1) << 8));
   4584  1.42      fvdl 	printf("SCSIRATE == 0x%x\n", ahc_inb(ahc, SCSIRATE));
   4585   1.6   mycroft 
   4586  1.42      fvdl #ifdef AHC_DEBUG
   4587  1.42      fvdl 	ahc_print_scb(scb);
   4588  1.42      fvdl #endif
   4589   1.6   mycroft 
   4590  1.42      fvdl #if 0
   4591  1.42      fvdl 	printf("SSTAT1 == 0x%x\n", ahc_inb(ahc, SSTAT1));
   4592  1.42      fvdl 	printf("SSTAT3 == 0x%x\n", ahc_inb(ahc, SSTAT3));
   4593  1.42      fvdl 	printf("SCSIPHASE == 0x%x\n", ahc_inb(ahc, SCSIPHASE));
   4594  1.42      fvdl 	printf("SCSIOFFSET == 0x%x\n", ahc_inb(ahc, SCSIOFFSET));
   4595  1.42      fvdl 	printf("SEQ_FLAGS == 0x%x\n", ahc_inb(ahc, SEQ_FLAGS));
   4596  1.42      fvdl 	printf("SCB_DATAPTR == 0x%x\n", ahc_inb(ahc, SCB_DATAPTR)
   4597  1.42      fvdl 				      | ahc_inb(ahc, SCB_DATAPTR + 1) << 8
   4598  1.42      fvdl 				      | ahc_inb(ahc, SCB_DATAPTR + 2) << 16
   4599  1.42      fvdl 				      | ahc_inb(ahc, SCB_DATAPTR + 3) << 24);
   4600  1.42      fvdl 	printf("SCB_DATACNT == 0x%x\n", ahc_inb(ahc, SCB_DATACNT)
   4601  1.42      fvdl 				      | ahc_inb(ahc, SCB_DATACNT + 1) << 8
   4602  1.42      fvdl 				      | ahc_inb(ahc, SCB_DATACNT + 2) << 16);
   4603  1.42      fvdl 	printf("SCB_SGCOUNT == 0x%x\n", ahc_inb(ahc, SCB_SGCOUNT));
   4604  1.42      fvdl 	printf("CCSCBCTL == 0x%x\n", ahc_inb(ahc, CCSCBCTL));
   4605  1.42      fvdl 	printf("CCSCBCNT == 0x%x\n", ahc_inb(ahc, CCSCBCNT));
   4606  1.42      fvdl 	printf("DFCNTRL == 0x%x\n", ahc_inb(ahc, DFCNTRL));
   4607  1.42      fvdl 	printf("DFSTATUS == 0x%x\n", ahc_inb(ahc, DFSTATUS));
   4608  1.42      fvdl 	printf("CCHCNT == 0x%x\n", ahc_inb(ahc, CCHCNT));
   4609  1.42      fvdl 	if (scb->sg_count > 0) {
   4610  1.42      fvdl 		for (i = 0; i < scb->sg_count; i++) {
   4611  1.42      fvdl 			printf("sg[%d] - Addr 0x%x : Length %d\n",
   4612  1.42      fvdl 			       i,
   4613  1.42      fvdl 			       le32toh(scb->sg_list[i].addr),
   4614  1.42      fvdl 			       le32toh(scb->sg_list[i].len));
   4615  1.42      fvdl 		}
   4616  1.42      fvdl 	}
   4617  1.42      fvdl #endif
   4618  1.42      fvdl 	if (scb->flags & (SCB_DEVICE_RESET|SCB_ABORT)) {
   4619   1.6   mycroft 		/*
   4620   1.6   mycroft 		 * Been down this road before.
   4621   1.6   mycroft 		 * Do a full bus reset.
   4622   1.6   mycroft 		 */
   4623  1.42      fvdl bus_reset:
   4624  1.42      fvdl 		ahcsetccbstatus(scb->xs, XS_TIMEOUT);
   4625  1.42      fvdl 		found = ahc_reset_channel(ahc, channel, /*Initiate Reset*/TRUE);
   4626  1.42      fvdl 		printf("%s: Issued Channel %c Bus Reset. "
   4627  1.42      fvdl 		       "%d SCBs aborted\n", ahc_name(ahc), channel, found);
   4628  1.42      fvdl 	} else {
   4629   1.6   mycroft 		/*
   4630  1.42      fvdl 		 * If we are a target, transition to bus free and report
   4631  1.42      fvdl 		 * the timeout.
   4632  1.59        pk 		 *
   4633  1.42      fvdl 		 * The target/initiator that is holding up the bus may not
   4634   1.6   mycroft 		 * be the same as the one that triggered this timeout
   4635   1.6   mycroft 		 * (different commands have different timeout lengths).
   4636  1.42      fvdl 		 * If the bus is idle and we are actiing as the initiator
   4637  1.42      fvdl 		 * for this request, queue a BDR message to the timed out
   4638  1.42      fvdl 		 * target.  Otherwise, if the timed out transaction is
   4639  1.42      fvdl 		 * active:
   4640  1.42      fvdl 		 *   Initiator transaction:
   4641  1.42      fvdl 		 *	Stuff the message buffer with a BDR message and assert
   4642  1.42      fvdl 		 *	ATN in the hopes that the target will let go of the bus
   4643  1.42      fvdl 		 *	and go to the mesgout phase.  If this fails, we'll
   4644  1.42      fvdl 		 *	get another timeout 2 seconds later which will attempt
   4645  1.42      fvdl 		 *	a bus reset.
   4646   1.6   mycroft 		 *
   4647  1.42      fvdl 		 *   Target transaction:
   4648  1.42      fvdl 		 *	Transition to BUS FREE and report the error.
   4649  1.42      fvdl 		 *	It's good to be the target!
   4650  1.42      fvdl 		 */
   4651  1.42      fvdl 		u_int active_scb_index;
   4652  1.42      fvdl 
   4653  1.42      fvdl 		active_scb_index = ahc_inb(ahc, SCB_TAG);
   4654  1.42      fvdl 
   4655  1.59        pk 		if (last_phase != P_BUSFREE
   4656  1.42      fvdl 		  && (active_scb_index < ahc->scb_data->numscbs)) {
   4657  1.42      fvdl 			struct scb *active_scb;
   4658  1.42      fvdl 
   4659  1.42      fvdl 			/*
   4660  1.42      fvdl 			 * If the active SCB is not from our device,
   4661  1.42      fvdl 			 * assume that another device is hogging the bus
   4662  1.42      fvdl 			 * and wait for it's timeout to expire before
   4663  1.42      fvdl 			 * taking additional action.
   4664  1.59        pk 			 */
   4665  1.42      fvdl 			active_scb = &ahc->scb_data->scbarray[active_scb_index];
   4666  1.42      fvdl 			if (active_scb->hscb->tcl != scb->hscb->tcl) {
   4667  1.42      fvdl 				u_int	newtimeout;
   4668  1.42      fvdl 
   4669  1.70    bouyer 				scsipi_printaddr(scb->xs->xs_periph);
   4670  1.42      fvdl 				printf("Other SCB Timeout%s",
   4671  1.42      fvdl 			 	       (scb->flags & SCB_OTHERTCL_TIMEOUT) != 0
   4672  1.42      fvdl 				       ? " again\n" : "\n");
   4673  1.42      fvdl 				scb->flags |= SCB_OTHERTCL_TIMEOUT;
   4674  1.42      fvdl 				newtimeout = MAX(active_scb->xs->timeout,
   4675  1.42      fvdl 						 scb->xs->timeout);
   4676  1.44   thorpej 				callout_reset(&scb->xs->xs_callout,
   4677  1.44   thorpej 				    (newtimeout * hz) / 1000,
   4678  1.44   thorpej 				    ahc_timeout, scb);
   4679  1.42      fvdl 				splx(s);
   4680  1.42      fvdl 				return;
   4681  1.59        pk 			}
   4682  1.42      fvdl 
   4683  1.42      fvdl 			/* It's us */
   4684  1.42      fvdl 			if ((scb->hscb->control & TARGET_SCB) != 0) {
   4685  1.42      fvdl 
   4686  1.42      fvdl 				/*
   4687  1.42      fvdl 				 * Send back any queued up transactions
   4688  1.42      fvdl 				 * and properly record the error condition.
   4689  1.42      fvdl 				 */
   4690  1.70    bouyer 				ahc_freeze_devq(ahc, scb->xs->xs_periph);
   4691  1.42      fvdl 				ahcsetccbstatus(scb->xs, XS_TIMEOUT);
   4692  1.42      fvdl 				ahc_freeze_ccb(scb);
   4693  1.42      fvdl 				ahc_done(ahc, scb);
   4694  1.42      fvdl 
   4695  1.42      fvdl 				/* Will clear us from the bus */
   4696  1.42      fvdl 				restart_sequencer(ahc);
   4697  1.68      fvdl 				splx(s);
   4698  1.42      fvdl 				return;
   4699  1.42      fvdl 			}
   4700  1.42      fvdl 
   4701  1.42      fvdl 			ahc_set_recoveryscb(ahc, active_scb);
   4702  1.42      fvdl 			ahc_outb(ahc, MSG_OUT, MSG_BUS_DEV_RESET);
   4703  1.42      fvdl 			ahc_outb(ahc, SCSISIGO, last_phase|ATNO);
   4704  1.70    bouyer 			scsipi_printaddr(active_scb->xs->xs_periph);
   4705  1.42      fvdl 			printf("BDR message in message buffer\n");
   4706  1.42      fvdl 			active_scb->flags |=  SCB_DEVICE_RESET;
   4707  1.44   thorpej 			callout_reset(&active_scb->xs->xs_callout,
   4708  1.44   thorpej 			    2 * hz, ahc_timeout, active_scb);
   4709  1.42      fvdl 			unpause_sequencer(ahc);
   4710  1.42      fvdl 		} else {
   4711  1.42      fvdl 			int	 disconnected;
   4712  1.42      fvdl 
   4713  1.42      fvdl 			/* XXX Shouldn't panic.  Just punt instead */
   4714  1.42      fvdl 			if ((scb->hscb->control & TARGET_SCB) != 0)
   4715  1.42      fvdl 				panic("Timed-out target SCB but bus idle");
   4716  1.42      fvdl 
   4717  1.42      fvdl 			if (last_phase != P_BUSFREE
   4718  1.42      fvdl 			 && (ahc_inb(ahc, SSTAT0) & TARGET) != 0) {
   4719  1.42      fvdl 				/* XXX What happened to the SCB? */
   4720  1.42      fvdl 				/* Hung target selection.  Goto busfree */
   4721  1.42      fvdl 				printf("%s: Hung target selection\n",
   4722  1.42      fvdl 				       ahc_name(ahc));
   4723  1.42      fvdl 				restart_sequencer(ahc);
   4724  1.68      fvdl 				splx(s);
   4725  1.42      fvdl 				return;
   4726  1.42      fvdl 			}
   4727  1.42      fvdl 
   4728  1.42      fvdl 			if (ahc_search_qinfifo(ahc, target, channel, lun,
   4729  1.42      fvdl 					       scb->hscb->tag, ROLE_INITIATOR,
   4730  1.42      fvdl 					       /*status*/0, SEARCH_COUNT) > 0) {
   4731  1.42      fvdl 				disconnected = FALSE;
   4732  1.42      fvdl 			} else {
   4733  1.42      fvdl 				disconnected = TRUE;
   4734  1.42      fvdl 			}
   4735  1.42      fvdl 
   4736  1.42      fvdl 			if (disconnected) {
   4737  1.42      fvdl 				u_int active_scb;
   4738   1.1   mycroft 
   4739  1.42      fvdl 				ahc_set_recoveryscb(ahc, scb);
   4740  1.42      fvdl 				/*
   4741  1.42      fvdl 				 * Simply set the MK_MESSAGE control bit.
   4742  1.42      fvdl 				 */
   4743  1.42      fvdl 				scb->hscb->control |= MK_MESSAGE;
   4744  1.42      fvdl 				scb->flags |= SCB_QUEUED_MSG
   4745  1.42      fvdl 					   |  SCB_DEVICE_RESET;
   4746  1.42      fvdl 
   4747  1.42      fvdl 				/*
   4748  1.42      fvdl 				 * Mark the cached copy of this SCB in the
   4749  1.42      fvdl 				 * disconnected list too, so that a reconnect
   4750  1.42      fvdl 				 * at this point causes a BDR or abort.
   4751  1.42      fvdl 				 */
   4752  1.42      fvdl 				active_scb = ahc_inb(ahc, SCBPTR);
   4753  1.42      fvdl 				if (ahc_search_disc_list(ahc, target,
   4754  1.42      fvdl 							 channel, lun,
   4755  1.42      fvdl 							 scb->hscb->tag,
   4756  1.42      fvdl 							 /*stop_on_first*/TRUE,
   4757  1.42      fvdl 							 /*remove*/FALSE,
   4758  1.42      fvdl 							 /*save_state*/FALSE)) {
   4759  1.42      fvdl 					u_int scb_control;
   4760  1.42      fvdl 
   4761  1.42      fvdl 					scb_control = ahc_inb(ahc, SCB_CONTROL);
   4762  1.42      fvdl 					scb_control |= MK_MESSAGE;
   4763  1.42      fvdl 					ahc_outb(ahc, SCB_CONTROL, scb_control);
   4764   1.6   mycroft 				}
   4765  1.42      fvdl 				ahc_outb(ahc, SCBPTR, active_scb);
   4766  1.42      fvdl 				ahc_index_busy_tcl(ahc, scb->hscb->tcl,
   4767  1.42      fvdl 						   /*unbusy*/TRUE);
   4768  1.42      fvdl 
   4769  1.42      fvdl 				/*
   4770  1.42      fvdl 				 * Actually re-queue this SCB in case we can
   4771  1.42      fvdl 				 * select the device before it reconnects.
   4772  1.42      fvdl 				 * Clear out any entries in the QINFIFO first
   4773  1.42      fvdl 				 * so we are the next SCB for this target
   4774  1.42      fvdl 				 * to run.
   4775  1.42      fvdl 				 */
   4776  1.42      fvdl 				ahc_search_qinfifo(ahc, SCB_TARGET(scb),
   4777  1.42      fvdl 						   channel, SCB_LUN(scb),
   4778  1.42      fvdl 						   SCB_LIST_NULL,
   4779  1.42      fvdl 						   ROLE_INITIATOR,
   4780  1.42      fvdl 						   SCB_REQUEUE,
   4781  1.42      fvdl 						   SEARCH_COMPLETE);
   4782  1.70    bouyer 				scsipi_printaddr(scb->xs->xs_periph);
   4783  1.42      fvdl 				printf("Queuing a BDR SCB\n");
   4784  1.42      fvdl 				ahc->qinfifo[ahc->qinfifonext++] =
   4785  1.42      fvdl 				    scb->hscb->tag;
   4786  1.42      fvdl 
   4787  1.42      fvdl 				bus_dmamap_sync(ahc->parent_dmat,
   4788  1.42      fvdl 				    ahc->shared_data_dmamap,
   4789  1.42      fvdl 				    QINFIFO_OFFSET * 256, 256,
   4790  1.42      fvdl 				    BUS_DMASYNC_PREWRITE);
   4791  1.42      fvdl 
   4792  1.42      fvdl 				if ((ahc->features & AHC_QUEUE_REGS) != 0) {
   4793  1.42      fvdl 					ahc_outb(ahc, HNSCB_QOFF,
   4794  1.42      fvdl 						 ahc->qinfifonext);
   4795  1.42      fvdl 				} else {
   4796  1.42      fvdl 					ahc_outb(ahc, KERNEL_QINPOS,
   4797  1.42      fvdl 						 ahc->qinfifonext);
   4798   1.6   mycroft 				}
   4799  1.44   thorpej 				callout_reset(&scb->xs->xs_callout, 2 * hz,
   4800  1.44   thorpej 				    ahc_timeout, scb);
   4801  1.42      fvdl 				unpause_sequencer(ahc);
   4802  1.42      fvdl 			} else {
   4803  1.42      fvdl 				/* Go "immediatly" to the bus reset */
   4804  1.42      fvdl 				/* This shouldn't happen */
   4805  1.42      fvdl 				ahc_set_recoveryscb(ahc, scb);
   4806  1.70    bouyer 				scsipi_printaddr(scb->xs->xs_periph);
   4807  1.42      fvdl 				printf("SCB %x: Immediate reset.  "
   4808  1.42      fvdl 					"Flags = 0x%x\n", scb->hscb->tag,
   4809  1.42      fvdl 					scb->flags);
   4810  1.42      fvdl 				goto bus_reset;
   4811   1.6   mycroft 			}
   4812   1.6   mycroft 		}
   4813   1.1   mycroft 	}
   4814   1.6   mycroft 	splx(s);
   4815   1.1   mycroft }
   4816   1.1   mycroft 
   4817   1.6   mycroft static int
   4818  1.42      fvdl ahc_search_qinfifo(struct ahc_softc *ahc, int target, char channel,
   4819  1.42      fvdl 		   int lun, u_int tag, role_t role, scb_flag status,
   4820  1.42      fvdl 		   ahc_search_action action)
   4821  1.42      fvdl {
   4822  1.42      fvdl 	struct	 scb *scbp;
   4823  1.42      fvdl 	u_int8_t qinpos;
   4824  1.42      fvdl 	u_int8_t qintail;
   4825  1.42      fvdl 	int	 found;
   4826   1.1   mycroft 
   4827  1.42      fvdl 	qinpos = ahc_inb(ahc, QINPOS);
   4828  1.42      fvdl 	qintail = ahc->qinfifonext;
   4829  1.42      fvdl 	found = 0;
   4830   1.6   mycroft 
   4831   1.1   mycroft 	/*
   4832  1.42      fvdl 	 * Start with an empty queue.  Entries that are not chosen
   4833  1.42      fvdl 	 * for removal will be re-added to the queue as we go.
   4834   1.1   mycroft 	 */
   4835  1.42      fvdl 	ahc->qinfifonext = qinpos;
   4836  1.42      fvdl 
   4837  1.42      fvdl 	bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap,
   4838  1.42      fvdl 	    QINFIFO_OFFSET * 256, 256, BUS_DMASYNC_POSTREAD);
   4839   1.1   mycroft 
   4840  1.42      fvdl 	while (qinpos != qintail) {
   4841  1.42      fvdl 		scbp = &ahc->scb_data->scbarray[ahc->qinfifo[qinpos]];
   4842  1.42      fvdl 		if (ahc_match_scb(scbp, target, channel, lun, tag, role)) {
   4843  1.42      fvdl 			/*
   4844  1.42      fvdl 			 * We found an scb that needs to be removed.
   4845  1.42      fvdl 			 */
   4846  1.42      fvdl 			switch (action) {
   4847  1.42      fvdl 			case SEARCH_COMPLETE:
   4848  1.42      fvdl 				if (!(scbp->xs->xs_status & XS_STS_DONE)) {
   4849  1.42      fvdl 					scbp->flags |= status;
   4850  1.42      fvdl 					scbp->xs->error = XS_NOERROR;
   4851  1.42      fvdl 				}
   4852  1.42      fvdl 				ahc_freeze_ccb(scbp);
   4853  1.42      fvdl 				ahc_done(ahc, scbp);
   4854  1.42      fvdl 				break;
   4855  1.42      fvdl 			case SEARCH_COUNT:
   4856  1.42      fvdl 				ahc->qinfifo[ahc->qinfifonext++] =
   4857  1.42      fvdl 				    scbp->hscb->tag;
   4858  1.42      fvdl 				break;
   4859  1.42      fvdl 			case SEARCH_REMOVE:
   4860  1.42      fvdl 				break;
   4861   1.1   mycroft 			}
   4862  1.42      fvdl 			found++;
   4863  1.42      fvdl 		} else {
   4864  1.42      fvdl 			ahc->qinfifo[ahc->qinfifonext++] = scbp->hscb->tag;
   4865   1.1   mycroft 		}
   4866  1.42      fvdl 		qinpos++;
   4867  1.42      fvdl 	}
   4868  1.42      fvdl 
   4869  1.42      fvdl 	bus_dmamap_sync(ahc->parent_dmat, ahc->shared_data_dmamap,
   4870  1.42      fvdl 	    QINFIFO_OFFSET * 256, 256, BUS_DMASYNC_PREWRITE);
   4871  1.42      fvdl 
   4872  1.42      fvdl 	if ((ahc->features & AHC_QUEUE_REGS) != 0) {
   4873  1.42      fvdl 		ahc_outb(ahc, HNSCB_QOFF, ahc->qinfifonext);
   4874  1.42      fvdl 	} else {
   4875  1.42      fvdl 		ahc_outb(ahc, KERNEL_QINPOS, ahc->qinfifonext);
   4876   1.6   mycroft 	}
   4877   1.1   mycroft 
   4878  1.42      fvdl 	return (found);
   4879  1.42      fvdl }
   4880  1.42      fvdl 
   4881  1.42      fvdl /*
   4882  1.42      fvdl  * Abort all SCBs that match the given description (target/channel/lun/tag),
   4883  1.42      fvdl  * setting their status to the passed in status if the status has not already
   4884  1.42      fvdl  * been modified from CAM_REQ_INPROG.  This routine assumes that the sequencer
   4885  1.42      fvdl  * is paused before it is called.
   4886  1.42      fvdl  */
   4887  1.42      fvdl static int
   4888  1.42      fvdl ahc_abort_scbs(struct ahc_softc *ahc, int target, char channel,
   4889  1.42      fvdl 	       int lun, u_int tag, role_t role, int status)
   4890  1.42      fvdl {
   4891  1.42      fvdl 	struct	scb *scbp;
   4892  1.42      fvdl 	u_int	active_scb;
   4893  1.42      fvdl 	int	i;
   4894  1.42      fvdl 	int	found;
   4895  1.42      fvdl 
   4896  1.42      fvdl 	/* restore this when we're done */
   4897  1.42      fvdl 	active_scb = ahc_inb(ahc, SCBPTR);
   4898  1.42      fvdl 
   4899  1.42      fvdl 	found = ahc_search_qinfifo(ahc, target, channel, lun, SCB_LIST_NULL,
   4900  1.42      fvdl 				   role, SCB_REQUEUE, SEARCH_COMPLETE);
   4901  1.42      fvdl 
   4902   1.6   mycroft 	/*
   4903   1.6   mycroft 	 * Search waiting for selection list.
   4904   1.6   mycroft 	 */
   4905   1.6   mycroft 	{
   4906  1.42      fvdl 		u_int8_t next, prev;
   4907   1.6   mycroft 
   4908  1.42      fvdl 		next = ahc_inb(ahc, WAITING_SCBH);  /* Start at head of list. */
   4909   1.6   mycroft 		prev = SCB_LIST_NULL;
   4910   1.6   mycroft 
   4911   1.6   mycroft 		while (next != SCB_LIST_NULL) {
   4912  1.42      fvdl 			u_int8_t scb_index;
   4913  1.42      fvdl 
   4914  1.42      fvdl 			ahc_outb(ahc, SCBPTR, next);
   4915  1.42      fvdl 			scb_index = ahc_inb(ahc, SCB_TAG);
   4916  1.42      fvdl 			if (scb_index >= ahc->scb_data->numscbs) {
   4917  1.42      fvdl 				panic("Waiting List inconsistency. "
   4918  1.42      fvdl 				      "SCB index == %d, yet numscbs == %d.",
   4919  1.42      fvdl 				      scb_index, ahc->scb_data->numscbs);
   4920   1.6   mycroft 			}
   4921  1.42      fvdl 			scbp = &ahc->scb_data->scbarray[scb_index];
   4922  1.42      fvdl 			if (ahc_match_scb(scbp, target, channel,
   4923  1.42      fvdl 					  lun, SCB_LIST_NULL, role)) {
   4924  1.42      fvdl 
   4925  1.42      fvdl 				next = ahc_abort_wscb(ahc, next, prev);
   4926  1.42      fvdl 			} else {
   4927  1.59        pk 
   4928   1.6   mycroft 				prev = next;
   4929  1.42      fvdl 				next = ahc_inb(ahc, SCB_NEXT);
   4930   1.6   mycroft 			}
   4931   1.6   mycroft 		}
   4932   1.1   mycroft 	}
   4933   1.1   mycroft 	/*
   4934  1.42      fvdl 	 * Go through the disconnected list and remove any entries we
   4935  1.42      fvdl 	 * have queued for completion, 0'ing their control byte too.
   4936  1.42      fvdl 	 * We save the active SCB and restore it ourselves, so there
   4937  1.42      fvdl 	 * is no reason for this search to restore it too.
   4938  1.42      fvdl 	 */
   4939  1.42      fvdl 	ahc_search_disc_list(ahc, target, channel, lun, tag,
   4940  1.42      fvdl 			     /*stop_on_first*/FALSE, /*remove*/TRUE,
   4941  1.42      fvdl 			     /*save_state*/FALSE);
   4942  1.42      fvdl 
   4943  1.42      fvdl 	/*
   4944  1.42      fvdl 	 * Go through the hardware SCB array looking for commands that
   4945  1.42      fvdl 	 * were active but not on any list.
   4946  1.42      fvdl 	 */
   4947  1.42      fvdl 	for(i = 0; i < ahc->scb_data->maxhscbs; i++) {
   4948  1.42      fvdl 		u_int scbid;
   4949  1.42      fvdl 
   4950  1.42      fvdl 		ahc_outb(ahc, SCBPTR, i);
   4951  1.42      fvdl 		scbid = ahc_inb(ahc, SCB_TAG);
   4952  1.42      fvdl 		scbp = &ahc->scb_data->scbarray[scbid];
   4953  1.42      fvdl 		if (scbid < ahc->scb_data->numscbs
   4954  1.42      fvdl 		 && ahc_match_scb(scbp, target, channel, lun, tag, role))
   4955  1.42      fvdl 			ahc_add_curscb_to_free_list(ahc);
   4956  1.42      fvdl 	}
   4957  1.42      fvdl 
   4958  1.42      fvdl 	/*
   4959  1.42      fvdl 	 * Go through the pending CCB list and look for
   4960  1.42      fvdl 	 * commands for this target that are still active.
   4961  1.42      fvdl 	 * These are other tagged commands that were
   4962  1.42      fvdl 	 * disconnected when the reset occured.
   4963   1.6   mycroft 	 */
   4964  1.42      fvdl 	{
   4965  1.42      fvdl 		struct scb *scb;
   4966  1.42      fvdl 
   4967  1.42      fvdl 		scb = ahc->pending_ccbs.lh_first;
   4968  1.42      fvdl 		while (scb != NULL) {
   4969  1.42      fvdl 			scbp = scb;
   4970  1.42      fvdl 			scb = scb->plinks.le_next;
   4971  1.42      fvdl 			if (ahc_match_scb(scbp, target, channel,
   4972  1.42      fvdl 					  lun, tag, role)) {
   4973  1.42      fvdl 				if (!(scbp->xs->xs_status & XS_STS_DONE))
   4974  1.42      fvdl 					ahcsetccbstatus(scbp->xs, status);
   4975  1.42      fvdl 				ahc_freeze_ccb(scbp);
   4976  1.42      fvdl 				ahc_done(ahc, scbp);
   4977  1.42      fvdl 				found++;
   4978   1.6   mycroft 			}
   4979   1.6   mycroft 		}
   4980  1.42      fvdl 	}
   4981  1.42      fvdl 	ahc_outb(ahc, SCBPTR, active_scb);
   4982   1.6   mycroft 	return found;
   4983   1.6   mycroft }
   4984   1.6   mycroft 
   4985  1.42      fvdl static int
   4986  1.42      fvdl ahc_search_disc_list(struct ahc_softc *ahc, int target, char channel,
   4987  1.42      fvdl 		     int lun, u_int tag, int stop_on_first, int remove,
   4988  1.42      fvdl 		     int save_state)
   4989  1.42      fvdl {
   4990  1.42      fvdl 	struct	scb *scbp;
   4991  1.42      fvdl 	u_int	next;
   4992  1.42      fvdl 	u_int	prev;
   4993  1.42      fvdl 	u_int	count;
   4994  1.42      fvdl 	u_int	active_scb;
   4995  1.42      fvdl 
   4996  1.42      fvdl 	count = 0;
   4997  1.42      fvdl 	next = ahc_inb(ahc, DISCONNECTED_SCBH);
   4998  1.42      fvdl 	prev = SCB_LIST_NULL;
   4999  1.42      fvdl 
   5000  1.42      fvdl 	if (save_state) {
   5001  1.42      fvdl 		/* restore this when we're done */
   5002  1.42      fvdl 		active_scb = ahc_inb(ahc, SCBPTR);
   5003  1.42      fvdl 	} else
   5004  1.42      fvdl 		/* Silence compiler */
   5005  1.42      fvdl 		active_scb = SCB_LIST_NULL;
   5006  1.42      fvdl 
   5007  1.42      fvdl 	while (next != SCB_LIST_NULL) {
   5008  1.42      fvdl 		u_int scb_index;
   5009  1.42      fvdl 
   5010  1.42      fvdl 		ahc_outb(ahc, SCBPTR, next);
   5011  1.42      fvdl 		scb_index = ahc_inb(ahc, SCB_TAG);
   5012  1.42      fvdl 		if (scb_index >= ahc->scb_data->numscbs) {
   5013  1.42      fvdl 			panic("Disconnected List inconsistency. "
   5014  1.42      fvdl 			      "SCB index == %d, yet numscbs == %d.",
   5015  1.42      fvdl 			      scb_index, ahc->scb_data->numscbs);
   5016  1.42      fvdl 		}
   5017  1.42      fvdl 		scbp = &ahc->scb_data->scbarray[scb_index];
   5018  1.42      fvdl 		if (ahc_match_scb(scbp, target, channel, lun,
   5019  1.42      fvdl 				  tag, ROLE_INITIATOR)) {
   5020  1.42      fvdl 			count++;
   5021  1.42      fvdl 			if (remove) {
   5022  1.42      fvdl 				next =
   5023  1.42      fvdl 				    ahc_rem_scb_from_disc_list(ahc, prev, next);
   5024  1.42      fvdl 			} else {
   5025  1.42      fvdl 				prev = next;
   5026  1.42      fvdl 				next = ahc_inb(ahc, SCB_NEXT);
   5027  1.42      fvdl 			}
   5028  1.42      fvdl 			if (stop_on_first)
   5029  1.42      fvdl 				break;
   5030  1.42      fvdl 		} else {
   5031  1.42      fvdl 			prev = next;
   5032  1.42      fvdl 			next = ahc_inb(ahc, SCB_NEXT);
   5033  1.42      fvdl 		}
   5034  1.42      fvdl 	}
   5035  1.42      fvdl 	if (save_state)
   5036  1.42      fvdl 		ahc_outb(ahc, SCBPTR, active_scb);
   5037  1.42      fvdl 	return (count);
   5038  1.42      fvdl }
   5039  1.42      fvdl 
   5040  1.42      fvdl static u_int
   5041  1.42      fvdl ahc_rem_scb_from_disc_list(struct ahc_softc *ahc, u_int prev, u_int scbptr)
   5042  1.42      fvdl {
   5043  1.42      fvdl 	u_int next;
   5044  1.42      fvdl 
   5045  1.42      fvdl 	ahc_outb(ahc, SCBPTR, scbptr);
   5046  1.42      fvdl 	next = ahc_inb(ahc, SCB_NEXT);
   5047  1.42      fvdl 
   5048  1.42      fvdl 	ahc_outb(ahc, SCB_CONTROL, 0);
   5049  1.42      fvdl 
   5050  1.42      fvdl 	ahc_add_curscb_to_free_list(ahc);
   5051  1.42      fvdl 
   5052  1.42      fvdl 	if (prev != SCB_LIST_NULL) {
   5053  1.42      fvdl 		ahc_outb(ahc, SCBPTR, prev);
   5054  1.42      fvdl 		ahc_outb(ahc, SCB_NEXT, next);
   5055  1.42      fvdl 	} else
   5056  1.42      fvdl 		ahc_outb(ahc, DISCONNECTED_SCBH, next);
   5057  1.42      fvdl 
   5058  1.42      fvdl 	return (next);
   5059  1.42      fvdl }
   5060  1.42      fvdl 
   5061  1.42      fvdl static void
   5062  1.42      fvdl ahc_add_curscb_to_free_list(struct ahc_softc *ahc)
   5063  1.42      fvdl {
   5064  1.42      fvdl 	/* Invalidate the tag so that ahc_find_scb doesn't think it's active */
   5065  1.42      fvdl 	ahc_outb(ahc, SCB_TAG, SCB_LIST_NULL);
   5066  1.42      fvdl 
   5067  1.42      fvdl 	ahc_outb(ahc, SCB_NEXT, ahc_inb(ahc, FREE_SCBH));
   5068  1.42      fvdl 	ahc_outb(ahc, FREE_SCBH, ahc_inb(ahc, SCBPTR));
   5069  1.42      fvdl }
   5070  1.42      fvdl 
   5071   1.6   mycroft /*
   5072   1.6   mycroft  * Manipulate the waiting for selection list and return the
   5073   1.6   mycroft  * scb that follows the one that we remove.
   5074   1.6   mycroft  */
   5075  1.42      fvdl static u_int
   5076  1.42      fvdl ahc_abort_wscb(struct ahc_softc *ahc, u_int scbpos, u_int prev)
   5077  1.59        pk {
   5078  1.42      fvdl 	u_int curscb, next;
   5079  1.42      fvdl 
   5080   1.6   mycroft 	/*
   5081   1.6   mycroft 	 * Select the SCB we want to abort and
   5082   1.6   mycroft 	 * pull the next pointer out of it.
   5083   1.6   mycroft 	 */
   5084  1.42      fvdl 	curscb = ahc_inb(ahc, SCBPTR);
   5085  1.42      fvdl 	ahc_outb(ahc, SCBPTR, scbpos);
   5086  1.42      fvdl 	next = ahc_inb(ahc, SCB_NEXT);
   5087   1.6   mycroft 
   5088   1.6   mycroft 	/* Clear the necessary fields */
   5089  1.42      fvdl 	ahc_outb(ahc, SCB_CONTROL, 0);
   5090  1.42      fvdl 
   5091  1.42      fvdl 	ahc_add_curscb_to_free_list(ahc);
   5092   1.6   mycroft 
   5093   1.6   mycroft 	/* update the waiting list */
   5094  1.42      fvdl 	if (prev == SCB_LIST_NULL) {
   5095   1.6   mycroft 		/* First in the list */
   5096  1.59        pk 		ahc_outb(ahc, WAITING_SCBH, next);
   5097  1.42      fvdl 
   5098  1.42      fvdl 		/*
   5099  1.42      fvdl 		 * Ensure we aren't attempting to perform
   5100  1.42      fvdl 		 * selection for this entry.
   5101  1.42      fvdl 		 */
   5102  1.42      fvdl 		ahc_outb(ahc, SCSISEQ, (ahc_inb(ahc, SCSISEQ) & ~ENSELO));
   5103  1.42      fvdl 	} else {
   5104   1.1   mycroft 		/*
   5105  1.59        pk 		 * Select the scb that pointed to us
   5106   1.6   mycroft 		 * and update its next pointer.
   5107   1.1   mycroft 		 */
   5108  1.42      fvdl 		ahc_outb(ahc, SCBPTR, prev);
   5109  1.42      fvdl 		ahc_outb(ahc, SCB_NEXT, next);
   5110   1.1   mycroft 	}
   5111  1.42      fvdl 
   5112   1.1   mycroft 	/*
   5113  1.42      fvdl 	 * Point us back at the original scb position.
   5114  1.42      fvdl 	 */
   5115  1.42      fvdl 	ahc_outb(ahc, SCBPTR, curscb);
   5116   1.6   mycroft 	return next;
   5117   1.6   mycroft }
   5118   1.6   mycroft 
   5119   1.6   mycroft static void
   5120  1.42      fvdl ahc_clear_intstat(struct ahc_softc *ahc)
   5121  1.42      fvdl {
   5122  1.42      fvdl 	/* Clear any interrupt conditions this may have caused */
   5123  1.42      fvdl 	ahc_outb(ahc, CLRSINT0, CLRSELDO|CLRSELDI|CLRSELINGO);
   5124  1.42      fvdl 	ahc_outb(ahc, CLRSINT1, CLRSELTIMEO|CLRATNO|CLRSCSIRSTI
   5125  1.42      fvdl 				|CLRBUSFREE|CLRSCSIPERR|CLRPHASECHG|
   5126  1.42      fvdl 				CLRREQINIT);
   5127  1.42      fvdl 	ahc_outb(ahc, CLRINT, CLRSCSIINT);
   5128  1.42      fvdl }
   5129  1.42      fvdl 
   5130  1.42      fvdl static void
   5131  1.42      fvdl ahc_reset_current_bus(struct ahc_softc *ahc)
   5132  1.42      fvdl {
   5133  1.42      fvdl 	u_int8_t scsiseq;
   5134  1.42      fvdl 
   5135  1.42      fvdl 	ahc_outb(ahc, SIMODE1, ahc_inb(ahc, SIMODE1) & ~ENSCSIRST);
   5136  1.42      fvdl 	scsiseq = ahc_inb(ahc, SCSISEQ);
   5137  1.42      fvdl 	ahc_outb(ahc, SCSISEQ, scsiseq | SCSIRSTO);
   5138  1.42      fvdl 	DELAY(AHC_BUSRESET_DELAY);
   5139  1.42      fvdl 	/* Turn off the bus reset */
   5140  1.42      fvdl 	ahc_outb(ahc, SCSISEQ, scsiseq & ~SCSIRSTO);
   5141  1.42      fvdl 
   5142  1.42      fvdl 	ahc_clear_intstat(ahc);
   5143  1.42      fvdl 
   5144  1.42      fvdl 	/* Re-enable reset interrupts */
   5145  1.42      fvdl 	ahc_outb(ahc, SIMODE1, ahc_inb(ahc, SIMODE1) | ENSCSIRST);
   5146  1.42      fvdl }
   5147  1.42      fvdl 
   5148  1.42      fvdl static int
   5149  1.42      fvdl ahc_reset_channel(struct ahc_softc *ahc, char channel, int initiate_reset)
   5150   1.6   mycroft {
   5151  1.42      fvdl 	u_int	initiator, target, max_scsiid;
   5152  1.42      fvdl 	u_int	sblkctl;
   5153  1.42      fvdl 	u_int	our_id;
   5154  1.42      fvdl 	int	found;
   5155  1.42      fvdl 	int	restart_needed;
   5156  1.42      fvdl 	char	cur_channel;
   5157  1.42      fvdl 
   5158  1.42      fvdl 	ahc->pending_device = NULL;
   5159  1.42      fvdl 
   5160  1.42      fvdl 	pause_sequencer(ahc);
   5161  1.42      fvdl 
   5162  1.42      fvdl 	/*
   5163  1.42      fvdl 	 * Run our command complete fifos to ensure that we perform
   5164  1.42      fvdl 	 * completion processing on any commands that 'completed'
   5165  1.42      fvdl 	 * before the reset occurred.
   5166  1.42      fvdl 	 */
   5167  1.42      fvdl 	ahc_run_qoutfifo(ahc);
   5168  1.42      fvdl 
   5169  1.42      fvdl 	/*
   5170  1.42      fvdl 	 * Reset the bus if we are initiating this reset
   5171  1.42      fvdl 	 */
   5172  1.42      fvdl 	sblkctl = ahc_inb(ahc, SBLKCTL);
   5173  1.42      fvdl 	cur_channel = 'A';
   5174  1.42      fvdl 	if ((ahc->features & AHC_TWIN) != 0
   5175  1.42      fvdl 	 && ((sblkctl & SELBUSB) != 0))
   5176  1.42      fvdl 	    cur_channel = 'B';
   5177  1.42      fvdl 	if (cur_channel != channel) {
   5178  1.42      fvdl 		/* Case 1: Command for another bus is active
   5179  1.42      fvdl 		 * Stealthily reset the other bus without
   5180  1.42      fvdl 		 * upsetting the current bus.
   5181  1.42      fvdl 		 */
   5182  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl ^ SELBUSB);
   5183  1.42      fvdl 		ahc_outb(ahc, SIMODE1, ahc_inb(ahc, SIMODE1) & ~ENBUSFREE);
   5184  1.42      fvdl 		ahc_outb(ahc, SCSISEQ,
   5185  1.42      fvdl 			 ahc_inb(ahc, SCSISEQ) & (ENSELI|ENRSELI|ENAUTOATNP));
   5186  1.42      fvdl 		if (initiate_reset)
   5187  1.42      fvdl 			ahc_reset_current_bus(ahc);
   5188  1.42      fvdl 		ahc_clear_intstat(ahc);
   5189  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl);
   5190  1.42      fvdl 		restart_needed = FALSE;
   5191  1.42      fvdl 	} else {
   5192  1.42      fvdl 		/* Case 2: A command from this bus is active or we're idle */
   5193  1.42      fvdl 		ahc_clear_msg_state(ahc);
   5194  1.42      fvdl 		ahc_outb(ahc, SIMODE1, ahc_inb(ahc, SIMODE1) & ~ENBUSFREE);
   5195  1.42      fvdl 		ahc_outb(ahc, SCSISEQ,
   5196  1.42      fvdl 			 ahc_inb(ahc, SCSISEQ) & (ENSELI|ENRSELI|ENAUTOATNP));
   5197  1.42      fvdl 		if (initiate_reset)
   5198  1.42      fvdl 			ahc_reset_current_bus(ahc);
   5199  1.42      fvdl 		ahc_clear_intstat(ahc);
   5200   1.6   mycroft 
   5201  1.42      fvdl 		/*
   5202  1.42      fvdl 		 * Since we are going to restart the sequencer, avoid
   5203  1.42      fvdl 		 * a race in the sequencer that could cause corruption
   5204  1.42      fvdl 		 * of our Q pointers by starting over from index 0.
   5205   1.1   mycroft 		 */
   5206  1.42      fvdl 		ahc->qoutfifonext = 0;
   5207  1.42      fvdl 		if ((ahc->features & AHC_QUEUE_REGS) != 0)
   5208  1.42      fvdl 			ahc_outb(ahc, SDSCB_QOFF, 0);
   5209  1.42      fvdl 		else
   5210  1.42      fvdl 			ahc_outb(ahc, QOUTPOS, 0);
   5211  1.42      fvdl 		restart_needed = TRUE;
   5212  1.42      fvdl 	}
   5213  1.42      fvdl 
   5214  1.42      fvdl 	/*
   5215  1.42      fvdl 	 * Clean up all the state information for the
   5216  1.42      fvdl 	 * pending transactions on this bus.
   5217  1.42      fvdl 	 */
   5218  1.42      fvdl 	found = ahc_abort_scbs(ahc, AHC_TARGET_WILDCARD, channel,
   5219  1.42      fvdl 			       AHC_LUN_WILDCARD, SCB_LIST_NULL,
   5220  1.42      fvdl 			       ROLE_UNKNOWN, XS_RESET);
   5221  1.42      fvdl 	if (channel == 'B') {
   5222  1.42      fvdl 		our_id = ahc->our_id_b;
   5223  1.42      fvdl 	} else {
   5224  1.42      fvdl 		our_id = ahc->our_id;
   5225   1.6   mycroft 	}
   5226  1.42      fvdl 
   5227  1.42      fvdl 	max_scsiid = (ahc->features & AHC_WIDE) ? 15 : 7;
   5228  1.42      fvdl 
   5229  1.42      fvdl 	/*
   5230  1.42      fvdl 	 * Revert to async/narrow transfers until we renegotiate.
   5231  1.42      fvdl 	 */
   5232  1.42      fvdl 	for (target = 0; target <= max_scsiid; target++) {
   5233  1.42      fvdl 
   5234  1.42      fvdl 		if (ahc->enabled_targets[target] == NULL)
   5235  1.42      fvdl 			continue;
   5236  1.42      fvdl 		for (initiator = 0; initiator <= max_scsiid; initiator++) {
   5237  1.42      fvdl 			struct ahc_devinfo devinfo;
   5238  1.42      fvdl 
   5239  1.42      fvdl 			ahc_compile_devinfo(&devinfo, target, initiator,
   5240  1.42      fvdl 					    AHC_LUN_WILDCARD,
   5241  1.42      fvdl 					    channel, ROLE_UNKNOWN);
   5242  1.42      fvdl 			ahc_set_width(ahc, &devinfo,
   5243  1.42      fvdl 				      MSG_EXT_WDTR_BUS_8_BIT,
   5244  1.42      fvdl 				      AHC_TRANS_CUR, /*paused*/TRUE, FALSE);
   5245  1.42      fvdl 			ahc_set_syncrate(ahc, &devinfo,
   5246  1.42      fvdl 					 /*syncrate*/NULL, /*period*/0,
   5247  1.42      fvdl 					 /*offset*/0, AHC_TRANS_CUR,
   5248  1.42      fvdl 					 /*paused*/TRUE, FALSE);
   5249  1.71    bouyer 			ahc_update_xfer_mode(ahc, &devinfo);
   5250  1.42      fvdl 		}
   5251  1.42      fvdl 	}
   5252  1.42      fvdl 
   5253  1.42      fvdl 	if (restart_needed)
   5254  1.42      fvdl 		restart_sequencer(ahc);
   5255  1.42      fvdl 	else
   5256  1.42      fvdl 		unpause_sequencer(ahc);
   5257  1.42      fvdl 	return found;
   5258  1.42      fvdl }
   5259  1.42      fvdl 
   5260  1.42      fvdl static int
   5261  1.42      fvdl ahc_match_scb(struct scb *scb, int target, char channel,
   5262  1.42      fvdl 	      int lun, u_int tag, role_t role)
   5263  1.42      fvdl {
   5264  1.42      fvdl 	int targ = SCB_TARGET(scb);
   5265  1.42      fvdl 	char chan = SCB_CHANNEL(scb);
   5266  1.42      fvdl 	int slun = SCB_LUN(scb);
   5267  1.42      fvdl 	int match;
   5268  1.42      fvdl 
   5269  1.42      fvdl 	match = ((chan == channel) || (channel == ALL_CHANNELS));
   5270  1.42      fvdl 	if (match != 0)
   5271  1.42      fvdl 		match = ((targ == target) || (target == AHC_TARGET_WILDCARD));
   5272  1.42      fvdl 	if (match != 0)
   5273  1.42      fvdl 		match = ((lun == slun) || (lun == AHC_LUN_WILDCARD));
   5274  1.42      fvdl 
   5275  1.42      fvdl 	return match;
   5276   1.6   mycroft }
   5277   1.6   mycroft 
   5278   1.6   mycroft static void
   5279  1.42      fvdl ahc_construct_sdtr(struct ahc_softc *ahc, u_int period, u_int offset)
   5280   1.6   mycroft {
   5281  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXTENDED;
   5282  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXT_SDTR_LEN;
   5283  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXT_SDTR;
   5284  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = period;
   5285  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = offset;
   5286  1.42      fvdl 	ahc->msgout_len += 5;
   5287  1.42      fvdl }
   5288   1.1   mycroft 
   5289  1.42      fvdl static void
   5290  1.42      fvdl ahc_construct_wdtr(struct ahc_softc *ahc, u_int bus_width)
   5291  1.42      fvdl {
   5292  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXTENDED;
   5293  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXT_WDTR_LEN;
   5294  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = MSG_EXT_WDTR;
   5295  1.42      fvdl 	ahc->msgout_buf[ahc->msgout_index++] = bus_width;
   5296  1.42      fvdl 	ahc->msgout_len += 4;
   5297   1.1   mycroft }
   5298   1.1   mycroft 
   5299   1.6   mycroft static void
   5300  1.42      fvdl ahc_calc_residual(struct scb *scb)
   5301   1.1   mycroft {
   5302  1.42      fvdl 	struct	hardware_scb *hscb;
   5303   1.1   mycroft 
   5304  1.42      fvdl 	hscb = scb->hscb;
   5305   1.6   mycroft 
   5306   1.6   mycroft 	/*
   5307  1.42      fvdl 	 * If the disconnected flag is still set, this is bogus
   5308  1.42      fvdl 	 * residual information left over from a sequencer
   5309  1.42      fvdl 	 * pagin/pageout, so ignore this case.
   5310   1.6   mycroft 	 */
   5311  1.42      fvdl 	if ((scb->hscb->control & DISCONNECTED) == 0) {
   5312  1.42      fvdl 		u_int32_t resid;
   5313  1.42      fvdl 		int	  resid_sgs;
   5314  1.42      fvdl 		int	  sg;
   5315  1.59        pk 
   5316  1.42      fvdl 		/*
   5317  1.42      fvdl 		 * Remainder of the SG where the transfer
   5318  1.42      fvdl 		 * stopped.
   5319  1.42      fvdl 		 */
   5320  1.42      fvdl 		resid = (hscb->residual_data_count[2] << 16)
   5321  1.42      fvdl 		      |	(hscb->residual_data_count[1] <<8)
   5322  1.42      fvdl 		      |	(hscb->residual_data_count[0]);
   5323   1.1   mycroft 
   5324   1.6   mycroft 		/*
   5325  1.42      fvdl 		 * Add up the contents of all residual
   5326  1.42      fvdl 		 * SG segments that are after the SG where
   5327  1.42      fvdl 		 * the transfer stopped.
   5328   1.6   mycroft 		 */
   5329  1.42      fvdl 		resid_sgs = scb->hscb->residual_SG_count - 1/*current*/;
   5330  1.42      fvdl 		sg = scb->sg_count - resid_sgs;
   5331  1.42      fvdl 		while (resid_sgs > 0) {
   5332  1.42      fvdl 
   5333  1.42      fvdl 			resid += le32toh(scb->sg_list[sg].len);
   5334  1.42      fvdl 			sg++;
   5335  1.42      fvdl 			resid_sgs--;
   5336   1.6   mycroft 		}
   5337  1.42      fvdl 		scb->xs->resid = resid;
   5338  1.42      fvdl 	}
   5339  1.42      fvdl 
   5340  1.42      fvdl 	/*
   5341  1.42      fvdl 	 * Clean out the residual information in this SCB for its
   5342  1.42      fvdl 	 * next consumer.
   5343  1.42      fvdl 	 */
   5344  1.42      fvdl 	hscb->residual_SG_count = 0;
   5345  1.42      fvdl 
   5346  1.42      fvdl #ifdef AHC_DEBUG
   5347  1.42      fvdl 	if (ahc_debug & AHC_SHOWMISC) {
   5348  1.70    bouyer 		scsipi_printaddr(scb->xs->xs_periph);
   5349  1.42      fvdl 		printf("Handled Residual of %ld bytes\n" ,(long)scb->xs->resid);
   5350  1.42      fvdl 	}
   5351  1.42      fvdl #endif
   5352  1.42      fvdl }
   5353  1.42      fvdl 
   5354  1.42      fvdl static void
   5355  1.42      fvdl ahc_update_pending_syncrates(struct ahc_softc *ahc)
   5356  1.42      fvdl {
   5357  1.42      fvdl 	struct	scb *scb;
   5358  1.42      fvdl 	int	pending_ccb_count;
   5359  1.42      fvdl 	int	i;
   5360  1.42      fvdl 	u_int	saved_scbptr;
   5361  1.42      fvdl 
   5362  1.42      fvdl 	/*
   5363  1.42      fvdl 	 * Traverse the pending SCB list and ensure that all of the
   5364  1.42      fvdl 	 * SCBs there have the proper settings.
   5365  1.42      fvdl 	 */
   5366  1.42      fvdl 	scb = LIST_FIRST(&ahc->pending_ccbs);
   5367  1.42      fvdl 	pending_ccb_count = 0;
   5368  1.42      fvdl 	while (scb != NULL) {
   5369  1.42      fvdl 		struct ahc_devinfo devinfo;
   5370  1.42      fvdl 		struct scsipi_xfer *xs;
   5371  1.42      fvdl 		struct scb *pending_scb;
   5372  1.42      fvdl 		struct hardware_scb *pending_hscb;
   5373  1.42      fvdl 		struct ahc_initiator_tinfo *tinfo;
   5374  1.42      fvdl 		struct tmode_tstate *tstate;
   5375  1.42      fvdl 		u_int  our_id, remote_id;
   5376  1.42      fvdl 
   5377  1.42      fvdl 		xs = scb->xs;
   5378  1.42      fvdl 		pending_scb = scb;
   5379  1.42      fvdl 		pending_hscb = pending_scb->hscb;
   5380  1.42      fvdl 		our_id = SCB_IS_SCSIBUS_B(pending_scb)
   5381  1.42      fvdl 		       ? ahc->our_id_b : ahc->our_id;
   5382  1.70    bouyer 		remote_id = xs->xs_periph->periph_target;
   5383  1.42      fvdl 		ahc_compile_devinfo(&devinfo, our_id, remote_id,
   5384  1.42      fvdl 				    SCB_LUN(pending_scb),
   5385  1.42      fvdl 				    SCB_CHANNEL(pending_scb),
   5386  1.42      fvdl 				    ROLE_UNKNOWN);
   5387  1.42      fvdl 		tinfo = ahc_fetch_transinfo(ahc, devinfo.channel,
   5388  1.42      fvdl 					    our_id, remote_id, &tstate);
   5389  1.42      fvdl 		pending_hscb->control &= ~ULTRAENB;
   5390  1.42      fvdl 		if ((tstate->ultraenb & devinfo.target_mask) != 0)
   5391  1.42      fvdl 			pending_hscb->control |= ULTRAENB;
   5392  1.42      fvdl 		pending_hscb->scsirate = tinfo->scsirate;
   5393  1.42      fvdl 		pending_hscb->scsioffset = tinfo->current.offset;
   5394  1.42      fvdl 		pending_ccb_count++;
   5395  1.42      fvdl 		scb = LIST_NEXT(scb, plinks);
   5396  1.42      fvdl 	}
   5397  1.42      fvdl 
   5398  1.42      fvdl 	if (pending_ccb_count == 0)
   5399  1.42      fvdl 		return;
   5400  1.42      fvdl 
   5401  1.42      fvdl 	saved_scbptr = ahc_inb(ahc, SCBPTR);
   5402  1.42      fvdl 	/* Ensure that the hscbs down on the card match the new information */
   5403  1.42      fvdl 	for (i = 0; i < ahc->scb_data->maxhscbs; i++) {
   5404  1.42      fvdl 		u_int scb_tag;
   5405  1.42      fvdl 
   5406  1.42      fvdl 		ahc_outb(ahc, SCBPTR, i);
   5407  1.42      fvdl 		scb_tag = ahc_inb(ahc, SCB_TAG);
   5408  1.42      fvdl 		if (scb_tag != SCB_LIST_NULL) {
   5409  1.42      fvdl 			struct	ahc_devinfo devinfo;
   5410  1.42      fvdl 			struct	scb *pending_scb;
   5411  1.42      fvdl 			struct scsipi_xfer *xs;
   5412  1.42      fvdl 			struct	hardware_scb *pending_hscb;
   5413  1.42      fvdl 			struct	ahc_initiator_tinfo *tinfo;
   5414  1.42      fvdl 			struct	tmode_tstate *tstate;
   5415  1.42      fvdl 			u_int	our_id, remote_id;
   5416  1.42      fvdl 			u_int	control;
   5417  1.42      fvdl 
   5418  1.42      fvdl 			pending_scb = &ahc->scb_data->scbarray[scb_tag];
   5419  1.42      fvdl 			if (pending_scb->flags == SCB_FREE)
   5420  1.42      fvdl 				continue;
   5421  1.42      fvdl 			pending_hscb = pending_scb->hscb;
   5422  1.42      fvdl 			xs = pending_scb->xs;
   5423  1.42      fvdl 			our_id = SCB_IS_SCSIBUS_B(pending_scb)
   5424  1.42      fvdl 			       ? ahc->our_id_b : ahc->our_id;
   5425  1.70    bouyer 			remote_id = xs->xs_periph->periph_target;
   5426  1.42      fvdl 			ahc_compile_devinfo(&devinfo, our_id, remote_id,
   5427  1.42      fvdl 					    SCB_LUN(pending_scb),
   5428  1.42      fvdl 					    SCB_CHANNEL(pending_scb),
   5429  1.42      fvdl 					    ROLE_UNKNOWN);
   5430  1.42      fvdl 			tinfo = ahc_fetch_transinfo(ahc, devinfo.channel,
   5431  1.42      fvdl 						    our_id, remote_id, &tstate);
   5432  1.42      fvdl 			control = ahc_inb(ahc, SCB_CONTROL);
   5433  1.42      fvdl 			control &= ~ULTRAENB;
   5434  1.42      fvdl 			if ((tstate->ultraenb & devinfo.target_mask) != 0)
   5435  1.42      fvdl 				control |= ULTRAENB;
   5436  1.42      fvdl 			ahc_outb(ahc, SCB_CONTROL, control);
   5437  1.42      fvdl 			ahc_outb(ahc, SCB_SCSIRATE, tinfo->scsirate);
   5438  1.42      fvdl 			ahc_outb(ahc, SCB_SCSIOFFSET, tinfo->current.offset);
   5439   1.6   mycroft 		}
   5440   1.1   mycroft 	}
   5441  1.42      fvdl 	ahc_outb(ahc, SCBPTR, saved_scbptr);
   5442   1.6   mycroft }
   5443   1.1   mycroft 
   5444  1.42      fvdl #if UNUSED
   5445  1.42      fvdl static void
   5446  1.42      fvdl ahc_dump_targcmd(struct target_cmd *cmd)
   5447   1.6   mycroft {
   5448  1.42      fvdl 	u_int8_t *byte;
   5449  1.42      fvdl 	u_int8_t *last_byte;
   5450   1.6   mycroft 	int i;
   5451  1.42      fvdl 
   5452  1.42      fvdl 	byte = &cmd->initiator_channel;
   5453  1.42      fvdl 	/* Debugging info for received commands */
   5454  1.42      fvdl 	last_byte = &cmd[1].initiator_channel;
   5455  1.42      fvdl 
   5456  1.42      fvdl 	i = 0;
   5457  1.42      fvdl 	while (byte < last_byte) {
   5458  1.42      fvdl 		if (i == 0)
   5459  1.42      fvdl 			printf("\t");
   5460  1.42      fvdl 		printf("%#x", *byte++);
   5461  1.42      fvdl 		i++;
   5462  1.42      fvdl 		if (i == 8) {
   5463  1.42      fvdl 			printf("\n");
   5464  1.42      fvdl 			i = 0;
   5465  1.42      fvdl 		} else {
   5466  1.42      fvdl 			printf(", ");
   5467  1.42      fvdl 		}
   5468   1.1   mycroft 	}
   5469   1.6   mycroft }
   5470  1.42      fvdl #endif
   5471  1.42      fvdl 
   5472  1.42      fvdl static void
   5473  1.42      fvdl ahc_shutdown(void *arg)
   5474   1.6   mycroft {
   5475  1.42      fvdl 	struct	ahc_softc *ahc;
   5476  1.42      fvdl 	int	i;
   5477  1.42      fvdl 	u_int	sxfrctl1_a, sxfrctl1_b;
   5478  1.42      fvdl 
   5479  1.42      fvdl 	ahc = (struct ahc_softc *)arg;
   5480  1.42      fvdl 
   5481  1.42      fvdl 	pause_sequencer(ahc);
   5482  1.42      fvdl 
   5483  1.42      fvdl 	/*
   5484  1.42      fvdl 	 * Preserve the value of the SXFRCTL1 register for all channels.
   5485  1.42      fvdl 	 * It contains settings that affect termination and we don't want
   5486  1.42      fvdl 	 * to disturb the integrity of the bus during shutdown in case
   5487  1.42      fvdl 	 * we are in a multi-initiator setup.
   5488  1.42      fvdl 	 */
   5489  1.42      fvdl 	sxfrctl1_b = 0;
   5490  1.42      fvdl 	if ((ahc->features & AHC_TWIN) != 0) {
   5491  1.42      fvdl 		u_int sblkctl;
   5492  1.42      fvdl 
   5493  1.42      fvdl 		sblkctl = ahc_inb(ahc, SBLKCTL);
   5494  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl | SELBUSB);
   5495  1.42      fvdl 		sxfrctl1_b = ahc_inb(ahc, SXFRCTL1);
   5496  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl & ~SELBUSB);
   5497  1.42      fvdl 	}
   5498  1.42      fvdl 
   5499  1.42      fvdl 	sxfrctl1_a = ahc_inb(ahc, SXFRCTL1);
   5500  1.42      fvdl 
   5501  1.42      fvdl 	/* This will reset most registers to 0, but not all */
   5502  1.42      fvdl 	ahc_reset(ahc);
   5503   1.1   mycroft 
   5504  1.42      fvdl 	if ((ahc->features & AHC_TWIN) != 0) {
   5505  1.42      fvdl 		u_int sblkctl;
   5506  1.42      fvdl 
   5507  1.42      fvdl 		sblkctl = ahc_inb(ahc, SBLKCTL);
   5508  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl | SELBUSB);
   5509  1.42      fvdl 		ahc_outb(ahc, SXFRCTL1, sxfrctl1_b);
   5510  1.42      fvdl 		ahc_outb(ahc, SBLKCTL, sblkctl & ~SELBUSB);
   5511  1.42      fvdl 	}
   5512  1.42      fvdl 	ahc_outb(ahc, SXFRCTL1, sxfrctl1_a);
   5513  1.14     gibbs 
   5514  1.42      fvdl 	ahc_outb(ahc, SCSISEQ, 0);
   5515  1.42      fvdl 	ahc_outb(ahc, SXFRCTL0, 0);
   5516  1.42      fvdl 	ahc_outb(ahc, DSPCISTATUS, 0);
   5517  1.14     gibbs 
   5518  1.42      fvdl 	for (i = TARG_SCSIRATE; i < HA_274_BIOSCTRL; i++)
   5519  1.42      fvdl 		ahc_outb(ahc, i, 0);
   5520  1.14     gibbs }
   5521  1.14     gibbs 
   5522  1.42      fvdl #if defined(AHC_DEBUG) && 0
   5523  1.14     gibbs static void
   5524  1.42      fvdl ahc_dumptinfo(struct ahc_softc *ahc, struct ahc_initiator_tinfo *tinfo)
   5525  1.14     gibbs {
   5526  1.42      fvdl 	printf("%s: tinfo: rate %u\n", ahc_name(ahc), tinfo->scsirate);
   5527  1.42      fvdl 
   5528  1.42      fvdl 	printf("\tcurrent:\n");
   5529  1.42      fvdl 	printf("\t\twidth %u period %u offset %u flags %x\n",
   5530  1.42      fvdl 	    tinfo->current.width, tinfo->current.period,
   5531  1.42      fvdl 	    tinfo->current.offset, tinfo->current.ppr_flags);
   5532  1.42      fvdl 
   5533  1.42      fvdl 	printf("\tgoal:\n");
   5534  1.42      fvdl 	printf("\t\twidth %u period %u offset %u flags %x\n",
   5535  1.42      fvdl 	    tinfo->goal.width, tinfo->goal.period,
   5536  1.42      fvdl 	    tinfo->goal.offset, tinfo->goal.ppr_flags);
   5537  1.42      fvdl 
   5538  1.42      fvdl 	printf("\tuser:\n");
   5539  1.42      fvdl 	printf("\t\twidth %u period %u offset %u flags %x\n",
   5540  1.42      fvdl 	    tinfo->user.width, tinfo->user.period,
   5541  1.42      fvdl 	    tinfo->user.offset, tinfo->user.ppr_flags);
   5542   1.1   mycroft }
   5543  1.42      fvdl #endif
   5544  1.45      fvdl 
   5545  1.45      fvdl static int
   5546  1.51      fvdl ahc_istagged_device(struct ahc_softc *ahc, struct scsipi_xfer *xs,
   5547  1.51      fvdl 		    int nocmdcheck)
   5548  1.45      fvdl {
   5549  1.62      fvdl #ifdef AHC_NO_TAGS
   5550  1.62      fvdl 	return 0;
   5551  1.62      fvdl #else
   5552  1.45      fvdl 	char channel;
   5553  1.45      fvdl 	u_int our_id, target;
   5554  1.45      fvdl 	struct tmode_tstate *tstate;
   5555  1.45      fvdl 	struct ahc_devinfo devinfo;
   5556  1.49      fvdl 
   5557  1.70    bouyer 	channel = SIM_CHANNEL(ahc, xs->xs_periph);
   5558  1.70    bouyer 	our_id = SIM_SCSI_ID(ahc, xs->xs_periph);
   5559  1.70    bouyer 	target = xs->xs_periph->periph_target;
   5560  1.45      fvdl 	(void)ahc_fetch_transinfo(ahc, channel, our_id, target, &tstate);
   5561  1.45      fvdl 
   5562  1.45      fvdl 	ahc_compile_devinfo(&devinfo, our_id, target,
   5563  1.70    bouyer 	    xs->xs_periph->periph_lun, channel, ROLE_INITIATOR);
   5564  1.45      fvdl 
   5565  1.45      fvdl 	return (tstate->tagenable & devinfo.target_mask);
   5566  1.62      fvdl #endif
   5567  1.45      fvdl }
   5568