Home | History | Annotate | Line # | Download | only in ic
am7990reg.h revision 1.4
      1  1.4    veego /*	$NetBSD: am7990reg.h,v 1.4 1997/03/27 21:01:49 veego Exp $	*/
      2  1.1  mycroft 
      3  1.1  mycroft /*-
      4  1.1  mycroft  * Copyright (c) 1995 Charles M. Hannum.  All rights reserved.
      5  1.1  mycroft  * Copyright (c) 1992, 1993
      6  1.1  mycroft  *	The Regents of the University of California.  All rights reserved.
      7  1.1  mycroft  *
      8  1.1  mycroft  * This code is derived from software contributed to Berkeley by
      9  1.1  mycroft  * Ralph Campbell and Rick Macklem.
     10  1.1  mycroft  *
     11  1.1  mycroft  * Redistribution and use in source and binary forms, with or without
     12  1.1  mycroft  * modification, are permitted provided that the following conditions
     13  1.1  mycroft  * are met:
     14  1.1  mycroft  * 1. Redistributions of source code must retain the above copyright
     15  1.1  mycroft  *    notice, this list of conditions and the following disclaimer.
     16  1.1  mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.1  mycroft  *    notice, this list of conditions and the following disclaimer in the
     18  1.1  mycroft  *    documentation and/or other materials provided with the distribution.
     19  1.1  mycroft  * 3. All advertising materials mentioning features or use of this software
     20  1.1  mycroft  *    must display the following acknowledgement:
     21  1.1  mycroft  *	This product includes software developed by the University of
     22  1.1  mycroft  *	California, Berkeley and its contributors.
     23  1.1  mycroft  * 4. Neither the name of the University nor the names of its contributors
     24  1.1  mycroft  *    may be used to endorse or promote products derived from this software
     25  1.1  mycroft  *    without specific prior written permission.
     26  1.1  mycroft  *
     27  1.1  mycroft  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     28  1.1  mycroft  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29  1.1  mycroft  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30  1.1  mycroft  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     31  1.1  mycroft  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     32  1.1  mycroft  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     33  1.1  mycroft  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     34  1.1  mycroft  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     35  1.1  mycroft  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     36  1.1  mycroft  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     37  1.1  mycroft  * SUCH DAMAGE.
     38  1.1  mycroft  *
     39  1.1  mycroft  *	@(#)if_lereg.h	8.1 (Berkeley) 6/10/93
     40  1.1  mycroft  */
     41  1.1  mycroft 
     42  1.1  mycroft #define	LEBLEN		1536	/* ETHERMTU + header + CRC */
     43  1.1  mycroft #define	LEMINSIZE	60	/* should be 64 if mode DTCR is set */
     44  1.1  mycroft 
     45  1.1  mycroft /*
     46  1.1  mycroft  * Receive message descriptor
     47  1.1  mycroft  */
     48  1.1  mycroft struct lermd {
     49  1.1  mycroft 	u_int16_t rmd0;
     50  1.1  mycroft #if BYTE_ORDER == BIG_ENDIAN
     51  1.1  mycroft 	u_int8_t  rmd1_bits;
     52  1.1  mycroft 	u_int8_t  rmd1_hadr;
     53  1.1  mycroft #else
     54  1.1  mycroft 	u_int8_t  rmd1_hadr;
     55  1.1  mycroft 	u_int8_t  rmd1_bits;
     56  1.1  mycroft #endif
     57  1.1  mycroft 	int16_t	  rmd2;
     58  1.1  mycroft 	u_int16_t rmd3;
     59  1.1  mycroft };
     60  1.1  mycroft 
     61  1.1  mycroft /*
     62  1.1  mycroft  * Transmit message descriptor
     63  1.1  mycroft  */
     64  1.1  mycroft struct letmd {
     65  1.1  mycroft 	u_int16_t tmd0;
     66  1.1  mycroft #if BYTE_ORDER == BIG_ENDIAN
     67  1.1  mycroft 	u_int8_t  tmd1_bits;
     68  1.1  mycroft 	u_int8_t  tmd1_hadr;
     69  1.1  mycroft #else
     70  1.1  mycroft 	u_int8_t  tmd1_hadr;
     71  1.1  mycroft 	u_int8_t  tmd1_bits;
     72  1.1  mycroft #endif
     73  1.1  mycroft 	int16_t	  tmd2;
     74  1.1  mycroft 	u_int16_t tmd3;
     75  1.1  mycroft };
     76  1.1  mycroft 
     77  1.1  mycroft /*
     78  1.1  mycroft  * Initialization block
     79  1.1  mycroft  */
     80  1.1  mycroft struct leinit {
     81  1.1  mycroft 	u_int16_t init_mode;		/* +0x0000 */
     82  1.1  mycroft 	u_int16_t init_padr[3];		/* +0x0002 */
     83  1.1  mycroft 	u_int16_t init_ladrf[4];	/* +0x0008 */
     84  1.1  mycroft 	u_int16_t init_rdra;		/* +0x0010 */
     85  1.1  mycroft 	u_int16_t init_rlen;		/* +0x0012 */
     86  1.1  mycroft 	u_int16_t init_tdra;		/* +0x0014 */
     87  1.1  mycroft 	u_int16_t init_tlen;		/* +0x0016 */
     88  1.1  mycroft 	int16_t	  pad0[4];		/* Pad to 16 shorts */
     89  1.1  mycroft };
     90  1.1  mycroft 
     91  1.1  mycroft #define	LE_INITADDR(sc)		(sc->sc_initaddr)
     92  1.1  mycroft #define	LE_RMDADDR(sc, bix)	(sc->sc_rmdaddr + sizeof(struct lermd) * (bix))
     93  1.1  mycroft #define	LE_TMDADDR(sc, bix)	(sc->sc_tmdaddr + sizeof(struct letmd) * (bix))
     94  1.2      leo #define	LE_RBUFADDR(sc, bix)	(sc->sc_rbufaddr[bix])
     95  1.2      leo #define	LE_TBUFADDR(sc, bix)	(sc->sc_tbufaddr[bix])
     96  1.1  mycroft 
     97  1.1  mycroft /* register addresses */
     98  1.1  mycroft #define	LE_CSR0		0x0000		/* Control and status register */
     99  1.1  mycroft #define	LE_CSR1		0x0001		/* low address of init block */
    100  1.1  mycroft #define	LE_CSR2		0x0002		/* high address of init block */
    101  1.1  mycroft #define	LE_CSR3		0x0003		/* Bus master and control */
    102  1.1  mycroft 
    103  1.1  mycroft /* Control and status register 0 (csr0) */
    104  1.1  mycroft #define	LE_C0_ERR	0x8000		/* error summary */
    105  1.1  mycroft #define	LE_C0_BABL	0x4000		/* transmitter timeout error */
    106  1.1  mycroft #define	LE_C0_CERR	0x2000		/* collision */
    107  1.1  mycroft #define	LE_C0_MISS	0x1000		/* missed a packet */
    108  1.1  mycroft #define	LE_C0_MERR	0x0800		/* memory error */
    109  1.1  mycroft #define	LE_C0_RINT	0x0400		/* receiver interrupt */
    110  1.1  mycroft #define	LE_C0_TINT	0x0200		/* transmitter interrupt */
    111  1.1  mycroft #define	LE_C0_IDON	0x0100		/* initalization done */
    112  1.1  mycroft #define	LE_C0_INTR	0x0080		/* interrupt condition */
    113  1.1  mycroft #define	LE_C0_INEA	0x0040		/* interrupt enable */
    114  1.1  mycroft #define	LE_C0_RXON	0x0020		/* receiver on */
    115  1.1  mycroft #define	LE_C0_TXON	0x0010		/* transmitter on */
    116  1.1  mycroft #define	LE_C0_TDMD	0x0008		/* transmit demand */
    117  1.1  mycroft #define	LE_C0_STOP	0x0004		/* disable all external activity */
    118  1.1  mycroft #define	LE_C0_STRT	0x0002		/* enable external activity */
    119  1.1  mycroft #define	LE_C0_INIT	0x0001		/* begin initalization */
    120  1.1  mycroft 
    121  1.1  mycroft #define	LE_C0_BITS \
    122  1.1  mycroft     "\20\20ERR\17BABL\16CERR\15MISS\14MERR\13RINT\
    123  1.1  mycroft \12TINT\11IDON\10INTR\07INEA\06RXON\05TXON\04TDMD\03STOP\02STRT\01INIT"
    124  1.1  mycroft 
    125  1.1  mycroft /* Control and status register 3 (csr3) */
    126  1.1  mycroft #define	LE_C3_BSWP	0x0004		/* byte swap */
    127  1.1  mycroft #define	LE_C3_ACON	0x0002		/* ALE control, eh? */
    128  1.1  mycroft #define	LE_C3_BCON	0x0001		/* byte control */
    129  1.1  mycroft 
    130  1.1  mycroft /* Initialzation block (mode) */
    131  1.1  mycroft #define	LE_MODE_PROM	0x8000		/* promiscuous mode */
    132  1.1  mycroft /*			0x7f80		   reserved, must be zero */
    133  1.4    veego /* 0x4000 - 0x0080 are not available on LANCE 7990 */
    134  1.4    veego #define	LE_MODE_DRCVBC	0x4000		/* disable receive brodcast */
    135  1.4    veego #define	LE_MODE_DRCVPA	0x2000		/* disable physical address detection */
    136  1.4    veego #define	LE_MODE_DLNKTST	0x1000		/* disable link status */
    137  1.4    veego #define	LE_MODE_DAPC	0x0800		/* disable automatic polarity correction */
    138  1.4    veego #define	LE_MODE_MENDECL	0x0400		/* MENDEC loopback mode */
    139  1.4    veego #define	LE_MODE_LRTTSEL	0x0200		/* lower receice threshold /
    140  1.4    veego 					   transmit mode selection */
    141  1.4    veego #define	LE_MODE_PSEL1	0x0100		/* port selection bit1 */
    142  1.4    veego #define	LE_MODE_PSEL0	0x0080		/* port selection bit0 */
    143  1.1  mycroft #define	LE_MODE_INTL	0x0040		/* internal loopback */
    144  1.1  mycroft #define	LE_MODE_DRTY	0x0020		/* disable retry */
    145  1.1  mycroft #define	LE_MODE_COLL	0x0010		/* force a collision */
    146  1.1  mycroft #define	LE_MODE_DTCR	0x0008		/* disable transmit CRC */
    147  1.1  mycroft #define	LE_MODE_LOOP	0x0004		/* loopback mode */
    148  1.1  mycroft #define	LE_MODE_DTX	0x0002		/* disable transmitter */
    149  1.1  mycroft #define	LE_MODE_DRX	0x0001		/* disable receiver */
    150  1.1  mycroft #define	LE_MODE_NORMAL	0		/* none of the above */
    151  1.1  mycroft 
    152  1.1  mycroft /* Receive message descriptor 1 (rmd1_bits) */
    153  1.1  mycroft #define	LE_R1_OWN	0x80		/* LANCE owns the packet */
    154  1.1  mycroft #define	LE_R1_ERR	0x40		/* error summary */
    155  1.1  mycroft #define	LE_R1_FRAM	0x20		/* framing error */
    156  1.1  mycroft #define	LE_R1_OFLO	0x10		/* overflow error */
    157  1.1  mycroft #define	LE_R1_CRC	0x08		/* CRC error */
    158  1.1  mycroft #define	LE_R1_BUFF	0x04		/* buffer error */
    159  1.1  mycroft #define	LE_R1_STP	0x02		/* start of packet */
    160  1.1  mycroft #define	LE_R1_ENP	0x01		/* end of packet */
    161  1.1  mycroft 
    162  1.1  mycroft #define	LE_R1_BITS \
    163  1.1  mycroft     "\20\10OWN\7ERR\6FRAM\5OFLO\4CRC\3BUFF\2STP\1ENP"
    164  1.1  mycroft 
    165  1.1  mycroft /* Transmit message descriptor 1 (tmd1_bits) */
    166  1.1  mycroft #define	LE_T1_OWN	0x80		/* LANCE owns the packet */
    167  1.1  mycroft #define	LE_T1_ERR	0x40		/* error summary */
    168  1.1  mycroft #define	LE_T1_MORE	0x10		/* multiple collisions */
    169  1.1  mycroft #define	LE_T1_ONE	0x08		/* single collision */
    170  1.1  mycroft #define	LE_T1_DEF	0x04		/* defferred transmit */
    171  1.1  mycroft #define	LE_T1_STP	0x02		/* start of packet */
    172  1.1  mycroft #define	LE_T1_ENP	0x01		/* end of packet */
    173  1.1  mycroft 
    174  1.1  mycroft #define	LE_T1_BITS \
    175  1.1  mycroft     "\20\10OWN\7ERR\6RES\5MORE\4ONE\3DEF\2STP\1ENP"
    176  1.1  mycroft 
    177  1.1  mycroft /* Transmit message descriptor 3 (tmd3) */
    178  1.1  mycroft #define	LE_T3_BUFF	0x8000		/* buffer error */
    179  1.1  mycroft #define	LE_T3_UFLO	0x4000		/* underflow error */
    180  1.1  mycroft #define	LE_T3_LCOL	0x1000		/* late collision */
    181  1.1  mycroft #define	LE_T3_LCAR	0x0800		/* loss of carrier */
    182  1.1  mycroft #define	LE_T3_RTRY	0x0400		/* retry error */
    183  1.1  mycroft #define	LE_T3_TDR_MASK	0x03ff		/* time domain reflectometry counter */
    184  1.1  mycroft 
    185  1.1  mycroft #define	LE_XMD2_ONES	0xf000
    186  1.1  mycroft 
    187  1.1  mycroft #define	LE_T3_BITS \
    188  1.1  mycroft     "\20\20BUFF\17UFLO\16RES\15LCOL\14LCAR\13RTRY"
    189  1.4    veego 
    190  1.4    veego /*
    191  1.4    veego  * PCnet-ISA defines which are not available on LANCE 7990
    192  1.4    veego  */
    193  1.4    veego 
    194  1.4    veego /* (ISA) Bus Configuration Registers */
    195  1.4    veego #define	LE_BCR_MSRDA	0x0000
    196  1.4    veego #define	LE_BCR_MSWRA	0x0001
    197  1.4    veego #define	LE_BCR_MC	0x0002
    198  1.4    veego #define	LE_BCR_LED1	0x0005
    199  1.4    veego #define	LE_BCR_LED2	0x0006
    200  1.4    veego #define	LE_BCR_LED3	0x0007
    201  1.4    veego 
    202  1.4    veego /* Bus configurations bits (MC) */
    203  1.4    veego #define	LE_MC_EADISEL	0x0008		/* EADI selection */
    204  1.4    veego #define	LE_MC_AWAKE	0x0004		/* auto-wake */
    205  1.4    veego #define	LE_MC_ASEL	0x0002		/* auto selection */
    206  1.4    veego #define	LE_MC_XMAUSEL	0x0001		/* external MAU selection */
    207  1.4    veego 
    208  1.4    veego /* LED bis (LED[123]) */
    209  1.4    veego #define	LE_LED_LEDOUT	0x8000
    210  1.4    veego #define	LE_LED_PSE	0x0080
    211  1.4    veego #define	LE_LED_XMTE	0x0010
    212  1.4    veego #define	LE_LED_PVPE	0x0008
    213  1.4    veego #define	LE_LED_PCVE	0x0004
    214  1.4    veego #define	LE_LED_JABE	0x0002
    215  1.4    veego #define	LE_LED_COLE	0x0001
    216