1 1.6 mlelstv /* $NetBSD: anx_dp.c,v 1.6 2023/12/11 13:28:15 mlelstv Exp $ */ 2 1.1 jakllsch 3 1.1 jakllsch /*- 4 1.1 jakllsch * Copyright (c) 2019 Jonathan A. Kollasch <jakllsch (at) kollasch.net> 5 1.1 jakllsch * All rights reserved. 6 1.1 jakllsch * 7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without 8 1.1 jakllsch * modification, are permitted provided that the following conditions 9 1.1 jakllsch * are met: 10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright 11 1.1 jakllsch * notice, this list of conditions and the following disclaimer. 12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the 14 1.1 jakllsch * documentation and/or other materials provided with the distribution. 15 1.1 jakllsch * 16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jakllsch * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jakllsch * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jakllsch * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jakllsch * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jakllsch * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jakllsch * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jakllsch * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jakllsch * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jakllsch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jakllsch * SUCH DAMAGE. 27 1.1 jakllsch */ 28 1.1 jakllsch 29 1.1 jakllsch #include <sys/cdefs.h> 30 1.6 mlelstv __KERNEL_RCSID(0, "$NetBSD: anx_dp.c,v 1.6 2023/12/11 13:28:15 mlelstv Exp $"); 31 1.1 jakllsch 32 1.1 jakllsch #include <sys/param.h> 33 1.1 jakllsch #include <sys/bus.h> 34 1.4 riastrad #include <sys/conf.h> 35 1.1 jakllsch #include <sys/device.h> 36 1.1 jakllsch #include <sys/intr.h> 37 1.4 riastrad #include <sys/kernel.h> 38 1.1 jakllsch #include <sys/systm.h> 39 1.1 jakllsch 40 1.1 jakllsch #include <dev/ic/anx_dp.h> 41 1.1 jakllsch 42 1.1 jakllsch #if ANXDP_AUDIO 43 1.1 jakllsch #include <dev/audio/audio_dai.h> 44 1.1 jakllsch #endif 45 1.1 jakllsch 46 1.5 riastrad #include <drm/drm_atomic_state_helper.h> 47 1.1 jakllsch #include <drm/drm_crtc.h> 48 1.1 jakllsch #include <drm/drm_crtc_helper.h> 49 1.1 jakllsch #include <drm/drm_dp_helper.h> 50 1.4 riastrad #include <drm/drm_drv.h> 51 1.1 jakllsch #include <drm/drm_edid.h> 52 1.1 jakllsch 53 1.1 jakllsch #define ANXDP_DP_TX_VERSION 0x010 54 1.1 jakllsch #define ANXDP_TX_SW_RESET 0x014 55 1.1 jakllsch #define RESET_DP_TX __BIT(0) 56 1.1 jakllsch #define ANXDP_FUNC_EN_1 0x018 57 1.1 jakllsch #define MASTER_VID_FUNC_EN_N __BIT(7) 58 1.1 jakllsch #define RK_VID_CAP_FUNC_EN_N __BIT(6) 59 1.1 jakllsch #define SLAVE_VID_FUNC_EN_N __BIT(5) 60 1.1 jakllsch #define RK_VID_FIFO_FUNC_EN_N __BIT(5) 61 1.1 jakllsch #define AUD_FIFO_FUNC_EN_N __BIT(4) 62 1.1 jakllsch #define AUD_FUNC_EN_N __BIT(3) 63 1.1 jakllsch #define HDCP_FUNC_EN_N __BIT(2) 64 1.1 jakllsch #define CRC_FUNC_EN_N __BIT(1) 65 1.1 jakllsch #define SW_FUNC_EN_N __BIT(0) 66 1.1 jakllsch #define ANXDP_FUNC_EN_2 0x01c 67 1.1 jakllsch #define SSC_FUNC_EN_N __BIT(7) 68 1.1 jakllsch #define AUX_FUNC_EN_N __BIT(2) 69 1.1 jakllsch #define SERDES_FIFO_FUNC_EN_N __BIT(1) 70 1.1 jakllsch #define LS_CLK_DOMAIN_FUNC_EN_N __BIT(0) 71 1.1 jakllsch #define ANXDP_VIDEO_CTL_1 0x020 72 1.1 jakllsch #define VIDEO_EN __BIT(7) 73 1.1 jakllsch #define VIDEO_MUTE __BIT(6) 74 1.1 jakllsch #define ANXDP_VIDEO_CTL_2 0x024 75 1.1 jakllsch #define ANXDP_VIDEO_CTL_3 0x028 76 1.1 jakllsch #define ANXDP_VIDEO_CTL_4 0x02c 77 1.1 jakllsch #define ANXDP_VIDEO_CTL_8 0x03c 78 1.1 jakllsch #define ANXDP_VIDEO_CTL_10 0x044 79 1.1 jakllsch #define F_SEL __BIT(4) 80 1.1 jakllsch #define SLAVE_I_SCAN_CFG __BIT(2) 81 1.1 jakllsch #define SLAVE_VSYNC_P_CFG __BIT(1) 82 1.1 jakllsch #define SLAVE_HSYNC_P_CFG __BIT(0) 83 1.1 jakllsch #define ANXDP_PLL_REG_1 0x0fc 84 1.1 jakllsch #define REF_CLK_24M __BIT(0) 85 1.1 jakllsch #define RKANXDP_PD 0x12c 86 1.1 jakllsch #define DP_INC_BG __BIT(7) 87 1.1 jakllsch #define DP_EXP_PD __BIT(6) 88 1.1 jakllsch #define DP_PHY_PD __BIT(5) 89 1.1 jakllsch #define RK_AUX_PD __BIT(5) 90 1.1 jakllsch #define AUX_PD __BIT(4) 91 1.1 jakllsch #define RK_PLL_PD __BIT(4) 92 1.1 jakllsch #define CHx_PD(x) __BIT(x) /* 0<=x<=3 */ 93 1.1 jakllsch #define DP_ALL_PD __BITS(7,0) 94 1.1 jakllsch #define ANXDP_LANE_MAP 0x35c 95 1.1 jakllsch #define ANXDP_ANALOG_CTL_1 0x370 96 1.1 jakllsch #define TX_TERMINAL_CTRL_50_OHM __BIT(4) 97 1.1 jakllsch #define ANXDP_ANALOG_CTL_2 0x374 98 1.1 jakllsch #define SEL_24M __BIT(3) 99 1.1 jakllsch #define TX_DVDD_BIT_1_0625V 0x4 100 1.1 jakllsch #define ANXDP_ANALOG_CTL_3 0x378 101 1.1 jakllsch #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5) 102 1.1 jakllsch #define VCO_BIT_600_MICRO (0x5 << 0) 103 1.1 jakllsch #define ANXDP_PLL_FILTER_CTL_1 0x37c 104 1.1 jakllsch #define PD_RING_OSC __BIT(6) 105 1.1 jakllsch #define AUX_TERMINAL_CTRL_50_OHM (2 << 4) 106 1.1 jakllsch #define TX_CUR1_2X __BIT(2) 107 1.1 jakllsch #define TX_CUR_16_MA 3 108 1.1 jakllsch #define ANXDP_TX_AMP_TUNING_CTL 0x380 109 1.1 jakllsch #define ANXDP_AUX_HW_RETRY_CTL 0x390 110 1.1 jakllsch #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) __SHIFTIN((x), __BITS(10,8)) 111 1.1 jakllsch #define AUX_HW_RETRY_INTERVAL_600_US __SHIFTIN(0, __BITS(4,3)) 112 1.1 jakllsch #define AUX_HW_RETRY_INTERVAL_800_US __SHIFTIN(1, __BITS(4,3)) 113 1.1 jakllsch #define AUX_HW_RETRY_INTERVAL_1000_US __SHIFTIN(2, __BITS(4,3)) 114 1.1 jakllsch #define AUX_HW_RETRY_INTERVAL_1800_US __SHIFTIN(3, __BITS(4,3)) 115 1.1 jakllsch #define AUX_HW_RETRY_COUNT_SEL(x) __SHIFTIN((x), __BITS(2,0)) 116 1.1 jakllsch #define ANXDP_COMMON_INT_STA_1 0x3c4 117 1.1 jakllsch #define PLL_LOCK_CHG __BIT(6) 118 1.1 jakllsch #define ANXDP_COMMON_INT_STA_2 0x3c8 119 1.1 jakllsch #define ANXDP_COMMON_INT_STA_3 0x3cc 120 1.1 jakllsch #define ANXDP_COMMON_INT_STA_4 0x3d0 121 1.1 jakllsch #define ANXDP_DP_INT_STA 0x3dc 122 1.1 jakllsch #define INT_HPD __BIT(6) 123 1.1 jakllsch #define HW_TRAINING_FINISH __BIT(5) 124 1.1 jakllsch #define RPLY_RECEIV __BIT(1) 125 1.1 jakllsch #define AUX_ERR __BIT(0) 126 1.1 jakllsch #define ANXDP_SYS_CTL_1 0x600 127 1.1 jakllsch #define DET_STA __BIT(2) 128 1.1 jakllsch #define FORCE_DET __BIT(1) 129 1.1 jakllsch #define DET_CTRL __BIT(0) 130 1.1 jakllsch #define ANXDP_SYS_CTL_2 0x604 131 1.1 jakllsch #define ANXDP_SYS_CTL_3 0x608 132 1.1 jakllsch #define HPD_STATUS __BIT(6) 133 1.1 jakllsch #define F_HPD __BIT(5) 134 1.1 jakllsch #define HPD_CTRL __BIT(4) 135 1.1 jakllsch #define HDCP_RDY __BIT(3) 136 1.1 jakllsch #define STRM_VALID __BIT(2) 137 1.1 jakllsch #define F_VALID __BIT(1) 138 1.1 jakllsch #define VALID_CTRL __BIT(0) 139 1.1 jakllsch #define ANXDP_SYS_CTL_4 0x60c 140 1.1 jakllsch #define ANXDP_PKT_SEND_CTL 0x640 141 1.1 jakllsch #define ANXDP_HDCP_CTL 0x648 142 1.1 jakllsch #define ANXDP_LINK_BW_SET 0x680 143 1.1 jakllsch #define ANXDP_LANE_COUNT_SET 0x684 144 1.1 jakllsch #define ANXDP_TRAINING_PTN_SET 0x688 145 1.1 jakllsch #define SCRAMBLING_DISABLE __BIT(5) 146 1.1 jakllsch #define SW_TRAINING_PATTERN_SET_PTN2 __SHIFTIN(2, __BITS(1,0)) 147 1.1 jakllsch #define SW_TRAINING_PATTERN_SET_PTN1 __SHIFTIN(1, __BITS(1,0)) 148 1.1 jakllsch #define ANXDP_LNx_LINK_TRAINING_CTL(x) (0x68c + 4 * (x)) /* 0 <= x <= 3 */ 149 1.1 jakllsch #define MAX_PRE_REACH __BIT(5) 150 1.1 jakllsch #define PRE_EMPHASIS_SET(x) __SHIFTIN((x), __BITS(4,3)) 151 1.1 jakllsch #define MAX_DRIVE_REACH __BIT(2) 152 1.1 jakllsch #define DRIVE_CURRENT_SET(x) __SHIFTIN((x), __BITS(1,0)) 153 1.1 jakllsch #define ANXDP_DEBUG_CTL 0x6c0 154 1.1 jakllsch #define PLL_LOCK __BIT(4) 155 1.1 jakllsch #define F_PLL_LOCK __BIT(3) 156 1.1 jakllsch #define PLL_LOCK_CTRL __BIT(2) 157 1.1 jakllsch #define PN_INV __BIT(0) 158 1.1 jakllsch #define ANXDP_LINK_DEBUG_CTL 0x6e0 159 1.1 jakllsch #define ANXDP_PLL_CTL 0x71c 160 1.1 jakllsch #define ANXDP_PHY_PD 0x720 161 1.1 jakllsch #define ANXDP_PHY_TEST 0x724 162 1.1 jakllsch #define MACRO_RST __BIT(5) 163 1.1 jakllsch #define ANXDP_M_AUD_GEN_FILTER_TH 0x778 164 1.1 jakllsch #define ANXDP_AUX_CH_STA 0x780 165 1.1 jakllsch #define AUX_BUSY __BIT(4) 166 1.1 jakllsch #define AUX_STATUS(x) __SHIFTOUT((x), __BITS(3,0)) 167 1.1 jakllsch #define ANXDP_AUX_ERR_NUM 0x784 168 1.1 jakllsch #define ANXDP_AUX_CH_DEFER_CTL 0x788 169 1.1 jakllsch #define DEFER_CTRL_EN __BIT(7) 170 1.1 jakllsch #define DEFER_COUNT(x) __SHIFTIN((x), __BITS(6,0)) 171 1.1 jakllsch #define ANXDP_AUX_RX_COMM 0x78c 172 1.1 jakllsch #define AUX_RX_COMM_I2C_DEFER __BIT(3) 173 1.1 jakllsch #define AUX_RX_COMM_AUX_DEFER __BIT(1) 174 1.1 jakllsch #define ANXDP_BUFFER_DATA_CTL 0x790 175 1.1 jakllsch #define BUF_CLR __BIT(7) 176 1.1 jakllsch #define BUF_DATA_COUNT(x) __SHIFTIN((x), __BITS(4,0)) 177 1.1 jakllsch #define ANXDP_AUX_CH_CTL_1 0x794 178 1.1 jakllsch #define AUX_LENGTH(x) __SHIFTIN((x) - 1, __BITS(7,4)) 179 1.1 jakllsch #define AUX_TX_COMM(x) __SHIFTOUT(x, __BITS(3,0)) 180 1.1 jakllsch #define AUX_TX_COMM_DP __BIT(3) 181 1.1 jakllsch #define AUX_TX_COMM_MOT __BIT(2) 182 1.1 jakllsch #define AUX_TX_COMM_READ __BIT(0) 183 1.1 jakllsch #define ANXDP_AUX_ADDR_7_0 0x798 184 1.1 jakllsch #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff) 185 1.1 jakllsch #define ANXDP_AUX_ADDR_15_8 0x79c 186 1.1 jakllsch #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff) 187 1.1 jakllsch #define ANXDP_AUX_ADDR_19_16 0x7a0 188 1.1 jakllsch #define AUX_ADDR_19_16(x) (((x) >> 16) & 0xf) 189 1.1 jakllsch #define ANXDP_AUX_CH_CTL_2 0x7a4 190 1.1 jakllsch #define ADDR_ONLY __BIT(1) 191 1.1 jakllsch #define AUX_EN __BIT(0) 192 1.1 jakllsch #define ANXDP_BUF_DATA(x) (0x7c0 + 4 * (x)) 193 1.1 jakllsch #define ANXDP_SOC_GENERAL_CTL 0x800 194 1.1 jakllsch #define AUDIO_MODE_SPDIF_MODE __BIT(8) 195 1.1 jakllsch #define VIDEO_MODE_SLAVE_MODE __BIT(1) 196 1.1 jakllsch #define ANXDP_CRC_CON 0x890 197 1.1 jakllsch #define ANXDP_PLL_REG_2 0x9e4 198 1.1 jakllsch #define ANXDP_PLL_REG_3 0x9e8 199 1.1 jakllsch #define ANXDP_PLL_REG_4 0x9ec 200 1.1 jakllsch #define ANXDP_PLL_REG_5 0xa00 201 1.1 jakllsch 202 1.3 riastrad struct anxdp_link { 203 1.3 riastrad uint8_t revision; 204 1.3 riastrad u_int rate; 205 1.3 riastrad u_int num_lanes; 206 1.3 riastrad bool enhanced_framing; 207 1.3 riastrad }; 208 1.3 riastrad 209 1.1 jakllsch #if ANXDP_AUDIO 210 1.1 jakllsch enum anxdp_dai_mixer_ctrl { 211 1.1 jakllsch ANXDP_DAI_OUTPUT_CLASS, 212 1.1 jakllsch ANXDP_DAI_INPUT_CLASS, 213 1.1 jakllsch 214 1.1 jakllsch ANXDP_DAI_OUTPUT_MASTER_VOLUME, 215 1.1 jakllsch ANXDP_DAI_INPUT_DAC_VOLUME, 216 1.1 jakllsch 217 1.1 jakllsch ANXDP_DAI_MIXER_CTRL_LAST 218 1.1 jakllsch }; 219 1.1 jakllsch 220 1.1 jakllsch static void 221 1.1 jakllsch anxdp_audio_init(struct anxdp_softc *sc) 222 1.1 jakllsch { 223 1.1 jakllsch } 224 1.1 jakllsch #endif 225 1.1 jakllsch 226 1.1 jakllsch static inline const bool 227 1.1 jakllsch isrockchip(struct anxdp_softc * const sc) 228 1.1 jakllsch { 229 1.1 jakllsch return (sc->sc_flags & ANXDP_FLAG_ROCKCHIP) != 0; 230 1.1 jakllsch } 231 1.1 jakllsch 232 1.1 jakllsch static enum drm_connector_status 233 1.1 jakllsch anxdp_connector_detect(struct drm_connector *connector, bool force) 234 1.1 jakllsch { 235 1.1 jakllsch #if 0 236 1.1 jakllsch struct anxdp_connector *anxdp_connector = to_anxdp_connector(connector); 237 1.1 jakllsch struct anxdp_softc * const sc = anxdp_connector->sc; 238 1.1 jakllsch 239 1.1 jakllsch /* XXX HPD */ 240 1.1 jakllsch #endif 241 1.1 jakllsch return connector_status_connected; 242 1.1 jakllsch } 243 1.1 jakllsch 244 1.1 jakllsch static void 245 1.1 jakllsch anxdp_connector_destroy(struct drm_connector *connector) 246 1.1 jakllsch { 247 1.1 jakllsch drm_connector_unregister(connector); 248 1.1 jakllsch drm_connector_cleanup(connector); 249 1.1 jakllsch } 250 1.1 jakllsch 251 1.1 jakllsch static const struct drm_connector_funcs anxdp_connector_funcs = { 252 1.1 jakllsch .dpms = drm_helper_connector_dpms, 253 1.1 jakllsch .detect = anxdp_connector_detect, 254 1.1 jakllsch .fill_modes = drm_helper_probe_single_connector_modes, 255 1.1 jakllsch .destroy = anxdp_connector_destroy, 256 1.5 riastrad .reset = drm_atomic_helper_connector_reset, 257 1.5 riastrad .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 258 1.5 riastrad .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 259 1.1 jakllsch }; 260 1.1 jakllsch 261 1.1 jakllsch static void 262 1.1 jakllsch anxdp_analog_power_up_all(struct anxdp_softc * const sc) 263 1.1 jakllsch { 264 1.1 jakllsch const bus_size_t pd_reg = isrockchip(sc) ? RKANXDP_PD : ANXDP_PHY_PD; 265 1.1 jakllsch 266 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, DP_ALL_PD); 267 1.1 jakllsch delay(15); 268 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, 269 1.1 jakllsch DP_ALL_PD & ~DP_INC_BG); 270 1.1 jakllsch delay(15); 271 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, 0); 272 1.1 jakllsch } 273 1.1 jakllsch 274 1.1 jakllsch static int 275 1.1 jakllsch anxdp_await_pll_lock(struct anxdp_softc * const sc) 276 1.1 jakllsch { 277 1.1 jakllsch u_int timeout; 278 1.1 jakllsch 279 1.1 jakllsch for (timeout = 0; timeout < 100; timeout++) { 280 1.1 jakllsch if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL) & 281 1.1 jakllsch PLL_LOCK) != 0) 282 1.1 jakllsch return 0; 283 1.1 jakllsch delay(20); 284 1.1 jakllsch } 285 1.1 jakllsch 286 1.1 jakllsch return ETIMEDOUT; 287 1.1 jakllsch } 288 1.1 jakllsch 289 1.1 jakllsch static void 290 1.1 jakllsch anxdp_init_hpd(struct anxdp_softc * const sc) 291 1.1 jakllsch { 292 1.1 jakllsch uint32_t sc3; 293 1.1 jakllsch 294 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_COMMON_INT_STA_4, 0x7); 295 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA, INT_HPD); 296 1.1 jakllsch 297 1.1 jakllsch sc3 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3); 298 1.1 jakllsch sc3 &= ~(F_HPD | HPD_CTRL); 299 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3, sc3); 300 1.1 jakllsch 301 1.1 jakllsch sc3 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3); 302 1.1 jakllsch sc3 |= F_HPD | HPD_CTRL; 303 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3, sc3); 304 1.1 jakllsch } 305 1.1 jakllsch 306 1.1 jakllsch static void 307 1.1 jakllsch anxdp_init_aux(struct anxdp_softc * const sc) 308 1.1 jakllsch { 309 1.1 jakllsch uint32_t fe2, pd, hrc; 310 1.1 jakllsch const bus_size_t pd_reg = isrockchip(sc) ? RKANXDP_PD : ANXDP_PHY_PD; 311 1.1 jakllsch const uint32_t pd_mask = isrockchip(sc) ? RK_AUX_PD : AUX_PD; 312 1.1 jakllsch 313 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA, 314 1.1 jakllsch RPLY_RECEIV | AUX_ERR); 315 1.5 riastrad 316 1.1 jakllsch pd = bus_space_read_4(sc->sc_bst, sc->sc_bsh, pd_reg); 317 1.1 jakllsch pd |= pd_mask; 318 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, pd); 319 1.1 jakllsch 320 1.1 jakllsch delay(11); 321 1.1 jakllsch 322 1.1 jakllsch pd = bus_space_read_4(sc->sc_bst, sc->sc_bsh, pd_reg); 323 1.1 jakllsch pd &= ~pd_mask; 324 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, pd); 325 1.1 jakllsch 326 1.1 jakllsch fe2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2); 327 1.1 jakllsch fe2 |= AUX_FUNC_EN_N; 328 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, fe2); 329 1.1 jakllsch 330 1.1 jakllsch hrc = AUX_HW_RETRY_COUNT_SEL(0) | AUX_HW_RETRY_INTERVAL_600_US; 331 1.1 jakllsch if (!isrockchip(sc)) 332 1.1 jakllsch hrc |= AUX_BIT_PERIOD_EXPECTED_DELAY(3); 333 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_HW_RETRY_CTL, hrc); 334 1.1 jakllsch 335 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_DEFER_CTL, 336 1.1 jakllsch DEFER_CTRL_EN | DEFER_COUNT(1)); 337 1.1 jakllsch 338 1.1 jakllsch fe2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2); 339 1.1 jakllsch fe2 &= ~AUX_FUNC_EN_N; 340 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, fe2); 341 1.1 jakllsch } 342 1.1 jakllsch 343 1.1 jakllsch static int 344 1.1 jakllsch anxdp_connector_get_modes(struct drm_connector *connector) 345 1.1 jakllsch { 346 1.1 jakllsch struct anxdp_connector *anxdp_connector = to_anxdp_connector(connector); 347 1.1 jakllsch struct anxdp_softc * const sc = anxdp_connector->sc; 348 1.1 jakllsch struct edid *pedid = NULL; 349 1.1 jakllsch int error; 350 1.1 jakllsch 351 1.1 jakllsch pedid = drm_get_edid(connector, &sc->sc_dpaux.ddc); 352 1.1 jakllsch 353 1.1 jakllsch #if ANXDP_AUDIO 354 1.1 jakllsch if (pedid) { 355 1.1 jakllsch anxdp_connector->monitor_audio = 356 1.1 jakllsch drm_detect_monitor_audio(pedid); 357 1.1 jakllsch } else { 358 1.1 jakllsch anxdp_connector->monitor_audio = false; 359 1.1 jakllsch } 360 1.1 jakllsch 361 1.1 jakllsch #endif 362 1.3 riastrad drm_connector_update_edid_property(connector, pedid); 363 1.1 jakllsch if (pedid == NULL) 364 1.1 jakllsch return 0; 365 1.1 jakllsch 366 1.1 jakllsch error = drm_add_edid_modes(connector, pedid); 367 1.1 jakllsch 368 1.1 jakllsch if (pedid != NULL) 369 1.1 jakllsch kfree(pedid); 370 1.1 jakllsch 371 1.1 jakllsch return error; 372 1.1 jakllsch } 373 1.1 jakllsch 374 1.5 riastrad static struct drm_encoder * 375 1.5 riastrad anxdp_connector_best_encoder(struct drm_connector *connector) 376 1.5 riastrad { 377 1.5 riastrad struct anxdp_connector *anxdp_connector = to_anxdp_connector(connector); 378 1.5 riastrad 379 1.5 riastrad return anxdp_connector->encoder; 380 1.5 riastrad } 381 1.5 riastrad 382 1.1 jakllsch static const struct drm_connector_helper_funcs anxdp_connector_helper_funcs = { 383 1.1 jakllsch .get_modes = anxdp_connector_get_modes, 384 1.5 riastrad .best_encoder = anxdp_connector_best_encoder, 385 1.1 jakllsch }; 386 1.1 jakllsch 387 1.1 jakllsch static int 388 1.1 jakllsch anxdp_bridge_attach(struct drm_bridge *bridge) 389 1.1 jakllsch { 390 1.1 jakllsch struct anxdp_softc * const sc = bridge->driver_private; 391 1.1 jakllsch struct anxdp_connector *anxdp_connector = &sc->sc_connector; 392 1.1 jakllsch struct drm_connector *connector = &anxdp_connector->base; 393 1.1 jakllsch int error; 394 1.1 jakllsch 395 1.1 jakllsch anxdp_connector->sc = sc; 396 1.1 jakllsch 397 1.1 jakllsch connector->polled = 398 1.1 jakllsch DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT; 399 1.1 jakllsch connector->interlace_allowed = 0; 400 1.1 jakllsch connector->doublescan_allowed = 0; 401 1.1 jakllsch 402 1.1 jakllsch drm_connector_init(bridge->dev, connector, &anxdp_connector_funcs, 403 1.1 jakllsch connector->connector_type); 404 1.1 jakllsch drm_connector_helper_add(connector, &anxdp_connector_helper_funcs); 405 1.1 jakllsch 406 1.3 riastrad error = drm_connector_attach_encoder(connector, bridge->encoder); 407 1.5 riastrad if (error) 408 1.1 jakllsch return error; 409 1.1 jakllsch 410 1.1 jakllsch return drm_connector_register(connector); 411 1.1 jakllsch } 412 1.1 jakllsch 413 1.1 jakllsch static void 414 1.1 jakllsch anxdp_macro_reset(struct anxdp_softc * const sc) 415 1.1 jakllsch { 416 1.1 jakllsch uint32_t val; 417 1.1 jakllsch 418 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST); 419 1.1 jakllsch val |= MACRO_RST; 420 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST, val); 421 1.1 jakllsch delay(10); 422 1.1 jakllsch val &= ~MACRO_RST; 423 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST, val); 424 1.1 jakllsch } 425 1.1 jakllsch 426 1.1 jakllsch static void 427 1.3 riastrad anxdp_link_start(struct anxdp_softc * const sc, struct anxdp_link * const link) 428 1.1 jakllsch { 429 1.1 jakllsch uint8_t training[4]; 430 1.3 riastrad uint8_t bw[2]; 431 1.1 jakllsch uint32_t val; 432 1.5 riastrad int ret; 433 1.1 jakllsch 434 1.5 riastrad bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_LINK_BW_SET, 435 1.5 riastrad drm_dp_link_rate_to_bw_code(link->rate)); 436 1.5 riastrad bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_LANE_COUNT_SET, 437 1.5 riastrad link->num_lanes); 438 1.3 riastrad 439 1.3 riastrad bw[0] = drm_dp_link_rate_to_bw_code(link->rate); 440 1.3 riastrad bw[1] = link->num_lanes; 441 1.3 riastrad if (link->enhanced_framing) 442 1.3 riastrad bw[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; 443 1.5 riastrad ret = drm_dp_dpcd_write(&sc->sc_dpaux, DP_LINK_BW_SET, bw, sizeof(bw)); 444 1.5 riastrad if (ret < 0) 445 1.1 jakllsch return; 446 1.5 riastrad 447 1.1 jakllsch for (u_int i = 0; i < link->num_lanes; i++) { 448 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 449 1.1 jakllsch ANXDP_LNx_LINK_TRAINING_CTL(i)); 450 1.1 jakllsch val &= ~(PRE_EMPHASIS_SET(3)|DRIVE_CURRENT_SET(3)); 451 1.1 jakllsch val |= PRE_EMPHASIS_SET(0); 452 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, 453 1.1 jakllsch ANXDP_LNx_LINK_TRAINING_CTL(i), val); 454 1.1 jakllsch } 455 1.1 jakllsch 456 1.1 jakllsch if (anxdp_await_pll_lock(sc) != 0) { 457 1.1 jakllsch device_printf(sc->sc_dev, "PLL lock timeout\n"); 458 1.1 jakllsch } 459 1.1 jakllsch 460 1.1 jakllsch for (u_int i = 0; i < link->num_lanes; i++) { 461 1.1 jakllsch training[i] = DP_TRAIN_PRE_EMPH_LEVEL_0 | 462 1.1 jakllsch DP_TRAIN_VOLTAGE_SWING_LEVEL_0; 463 1.1 jakllsch } 464 1.1 jakllsch 465 1.1 jakllsch drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training, 466 1.1 jakllsch link->num_lanes); 467 1.1 jakllsch } 468 1.1 jakllsch 469 1.1 jakllsch static void 470 1.1 jakllsch anxdp_process_clock_recovery(struct anxdp_softc * const sc, 471 1.3 riastrad struct anxdp_link * const link) 472 1.1 jakllsch { 473 1.1 jakllsch u_int i, tries; 474 1.1 jakllsch uint8_t link_status[DP_LINK_STATUS_SIZE]; 475 1.1 jakllsch uint8_t training[4]; 476 1.1 jakllsch 477 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET, 478 1.1 jakllsch SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1); 479 1.1 jakllsch drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET, 480 1.1 jakllsch DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_1); 481 1.1 jakllsch 482 1.1 jakllsch tries = 0; 483 1.1 jakllsch again: 484 1.1 jakllsch if (tries++ >= 10) { 485 1.1 jakllsch device_printf(sc->sc_dev, "cr fail\n"); 486 1.1 jakllsch return; 487 1.1 jakllsch } 488 1.1 jakllsch drm_dp_link_train_clock_recovery_delay(sc->sc_dpcd); 489 1.1 jakllsch if (DP_LINK_STATUS_SIZE != 490 1.1 jakllsch drm_dp_dpcd_read_link_status(&sc->sc_dpaux, link_status)) { 491 1.1 jakllsch return; 492 1.1 jakllsch } 493 1.1 jakllsch if (!drm_dp_clock_recovery_ok(link_status, link->num_lanes)) { 494 1.1 jakllsch goto cr_fail; 495 1.1 jakllsch } 496 1.1 jakllsch 497 1.1 jakllsch return; 498 1.1 jakllsch 499 1.1 jakllsch cr_fail: 500 1.1 jakllsch for (i = 0; i < link->num_lanes; i++) { 501 1.1 jakllsch uint8_t vs, pe; 502 1.1 jakllsch vs = drm_dp_get_adjust_request_voltage(link_status, i); 503 1.1 jakllsch pe = drm_dp_get_adjust_request_pre_emphasis(link_status, i); 504 1.1 jakllsch training[i] = vs | pe; 505 1.1 jakllsch } 506 1.1 jakllsch for (i = 0; i < link->num_lanes; i++) { 507 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, 508 1.1 jakllsch ANXDP_LNx_LINK_TRAINING_CTL(i), training[i]); 509 1.1 jakllsch } 510 1.1 jakllsch drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training, 511 1.1 jakllsch link->num_lanes); 512 1.1 jakllsch goto again; 513 1.1 jakllsch } 514 1.1 jakllsch 515 1.1 jakllsch static void 516 1.3 riastrad anxdp_process_eq(struct anxdp_softc * const sc, struct anxdp_link * const link) 517 1.1 jakllsch { 518 1.1 jakllsch u_int i, tries; 519 1.1 jakllsch uint8_t link_status[DP_LINK_STATUS_SIZE]; 520 1.1 jakllsch uint8_t training[4]; 521 1.1 jakllsch 522 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET, 523 1.1 jakllsch SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2); 524 1.1 jakllsch drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET, 525 1.1 jakllsch DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2); 526 1.1 jakllsch 527 1.1 jakllsch tries = 0; 528 1.1 jakllsch again: 529 1.1 jakllsch if (tries++ >= 10) { 530 1.1 jakllsch device_printf(sc->sc_dev, "eq fail\n"); 531 1.1 jakllsch return; 532 1.1 jakllsch } 533 1.1 jakllsch drm_dp_link_train_channel_eq_delay(sc->sc_dpcd); 534 1.1 jakllsch if (DP_LINK_STATUS_SIZE != 535 1.1 jakllsch drm_dp_dpcd_read_link_status(&sc->sc_dpaux, link_status)) { 536 1.1 jakllsch return; 537 1.1 jakllsch } 538 1.1 jakllsch if (!drm_dp_channel_eq_ok(link_status, link->num_lanes)) { 539 1.1 jakllsch goto eq_fail; 540 1.1 jakllsch } 541 1.1 jakllsch 542 1.1 jakllsch return; 543 1.1 jakllsch 544 1.1 jakllsch eq_fail: 545 1.1 jakllsch for (i = 0; i < link->num_lanes; i++) { 546 1.1 jakllsch uint8_t vs, pe; 547 1.1 jakllsch vs = drm_dp_get_adjust_request_voltage(link_status, i); 548 1.1 jakllsch pe = drm_dp_get_adjust_request_pre_emphasis(link_status, i); 549 1.1 jakllsch training[i] = vs | pe; 550 1.1 jakllsch } 551 1.1 jakllsch for (i = 0; i < link->num_lanes; i++) { 552 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, 553 1.1 jakllsch ANXDP_LNx_LINK_TRAINING_CTL(i), training[i]); 554 1.1 jakllsch } 555 1.1 jakllsch drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training, 556 1.1 jakllsch link->num_lanes); 557 1.1 jakllsch goto again; 558 1.1 jakllsch } 559 1.1 jakllsch 560 1.1 jakllsch static void 561 1.1 jakllsch anxdp_train_link(struct anxdp_softc * const sc) 562 1.1 jakllsch { 563 1.3 riastrad struct anxdp_link link; 564 1.3 riastrad uint8_t values[3], power; 565 1.5 riastrad int ret; 566 1.1 jakllsch 567 1.1 jakllsch anxdp_macro_reset(sc); 568 1.1 jakllsch 569 1.5 riastrad ret = drm_dp_dpcd_read(&sc->sc_dpaux, DP_DPCD_REV, values, 570 1.5 riastrad sizeof(values)); 571 1.5 riastrad if (ret < 0) { 572 1.1 jakllsch device_printf(sc->sc_dev, "link probe failed\n"); 573 1.1 jakllsch return; 574 1.1 jakllsch } 575 1.3 riastrad memset(&link, 0, sizeof(link)); 576 1.3 riastrad link.revision = values[0]; 577 1.3 riastrad link.rate = drm_dp_bw_code_to_link_rate(values[1]); 578 1.3 riastrad link.num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK; 579 1.3 riastrad if (values[2] & DP_ENHANCED_FRAME_CAP) 580 1.3 riastrad link.enhanced_framing = true; 581 1.3 riastrad 582 1.3 riastrad if (link.revision >= 0x11) { 583 1.3 riastrad if (drm_dp_dpcd_readb(&sc->sc_dpaux, DP_SET_POWER, &power) < 0) 584 1.3 riastrad return; 585 1.3 riastrad power &= ~DP_SET_POWER_MASK; 586 1.3 riastrad power |= DP_SET_POWER_D0; 587 1.3 riastrad if (drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_SET_POWER, power) < 0) 588 1.3 riastrad return; 589 1.3 riastrad delay(2000); 590 1.3 riastrad } 591 1.3 riastrad 592 1.1 jakllsch if (DP_RECEIVER_CAP_SIZE != drm_dp_dpcd_read(&sc->sc_dpaux, DP_DPCD_REV, 593 1.1 jakllsch sc->sc_dpcd, DP_RECEIVER_CAP_SIZE)) 594 1.1 jakllsch return; 595 1.1 jakllsch 596 1.1 jakllsch anxdp_link_start(sc, &link); 597 1.1 jakllsch anxdp_process_clock_recovery(sc, &link); 598 1.1 jakllsch anxdp_process_eq(sc, &link); 599 1.1 jakllsch 600 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET, 0); 601 1.1 jakllsch drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET, 602 1.1 jakllsch DP_TRAINING_PATTERN_DISABLE); 603 1.1 jakllsch 604 1.1 jakllsch } 605 1.1 jakllsch 606 1.1 jakllsch static void 607 1.1 jakllsch anxdp_bringup(struct anxdp_softc * const sc) 608 1.1 jakllsch { 609 1.1 jakllsch uint32_t val; 610 1.1 jakllsch 611 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1); 612 1.1 jakllsch val &= ~VIDEO_EN; 613 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val); 614 1.1 jakllsch 615 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1); 616 1.1 jakllsch val &= ~VIDEO_MUTE; 617 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val); 618 1.1 jakllsch 619 1.1 jakllsch val = SW_FUNC_EN_N; 620 1.1 jakllsch if (isrockchip(sc)) { 621 1.1 jakllsch val |= RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N; 622 1.1 jakllsch } else { 623 1.1 jakllsch val |= MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N | 624 1.1 jakllsch AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N | HDCP_FUNC_EN_N; 625 1.1 jakllsch } 626 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val); 627 1.1 jakllsch 628 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, 629 1.1 jakllsch SSC_FUNC_EN_N | AUX_FUNC_EN_N | SERDES_FIFO_FUNC_EN_N | 630 1.1 jakllsch LS_CLK_DOMAIN_FUNC_EN_N); 631 1.1 jakllsch 632 1.1 jakllsch delay(30); 633 1.1 jakllsch 634 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_M_AUD_GEN_FILTER_TH, 2); 635 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SOC_GENERAL_CTL, 0x101); 636 1.1 jakllsch 637 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TX_SW_RESET, 638 1.1 jakllsch RESET_DP_TX); 639 1.1 jakllsch 640 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_1, 641 1.1 jakllsch TX_TERMINAL_CTRL_50_OHM); 642 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_2, 643 1.1 jakllsch SEL_24M | TX_DVDD_BIT_1_0625V); 644 1.1 jakllsch if (isrockchip(sc)) { 645 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_1, 646 1.1 jakllsch REF_CLK_24M); 647 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_2, 648 1.1 jakllsch 0x95); 649 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_3, 650 1.1 jakllsch 0x40); 651 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_4, 652 1.1 jakllsch 0x58); 653 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_5, 654 1.1 jakllsch 0x22); 655 1.1 jakllsch } 656 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_3, 657 1.1 jakllsch DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO); 658 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_FILTER_CTL_1, 659 1.1 jakllsch PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM | TX_CUR1_2X | TX_CUR_16_MA); 660 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TX_AMP_TUNING_CTL, 0); 661 1.5 riastrad 662 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1); 663 1.1 jakllsch val &= ~SW_FUNC_EN_N; 664 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val); 665 1.1 jakllsch 666 1.1 jakllsch anxdp_analog_power_up_all(sc); 667 1.5 riastrad 668 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_COMMON_INT_STA_1, 669 1.1 jakllsch PLL_LOCK_CHG); 670 1.5 riastrad 671 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL); 672 1.1 jakllsch val &= ~(F_PLL_LOCK | PLL_LOCK_CTRL); 673 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL, val); 674 1.5 riastrad 675 1.1 jakllsch if (anxdp_await_pll_lock(sc) != 0) { 676 1.1 jakllsch device_printf(sc->sc_dev, "PLL lock timeout\n"); 677 1.1 jakllsch } 678 1.1 jakllsch 679 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2); 680 1.1 jakllsch val &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N | 681 1.1 jakllsch AUX_FUNC_EN_N); 682 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, val); 683 1.1 jakllsch 684 1.1 jakllsch anxdp_init_hpd(sc); 685 1.1 jakllsch anxdp_init_aux(sc); 686 1.1 jakllsch } 687 1.1 jakllsch 688 1.1 jakllsch static void 689 1.1 jakllsch anxdp_bridge_enable(struct drm_bridge *bridge) 690 1.1 jakllsch { 691 1.1 jakllsch struct anxdp_softc * const sc = bridge->driver_private; 692 1.1 jakllsch uint32_t val; 693 1.1 jakllsch 694 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1); 695 1.1 jakllsch if (isrockchip(sc)) { 696 1.1 jakllsch val &= ~(RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N); 697 1.1 jakllsch } else { 698 1.1 jakllsch val &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N); 699 1.1 jakllsch val |= MASTER_VID_FUNC_EN_N; 700 1.1 jakllsch } 701 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val); 702 1.1 jakllsch 703 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_10); 704 1.1 jakllsch val &= ~(SLAVE_I_SCAN_CFG|SLAVE_VSYNC_P_CFG|SLAVE_HSYNC_P_CFG); 705 1.1 jakllsch if ((sc->sc_curmode.flags & DRM_MODE_FLAG_INTERLACE) != 0) 706 1.1 jakllsch val |= SLAVE_I_SCAN_CFG; 707 1.1 jakllsch if ((sc->sc_curmode.flags & DRM_MODE_FLAG_NVSYNC) != 0) 708 1.1 jakllsch val |= SLAVE_VSYNC_P_CFG; 709 1.1 jakllsch if ((sc->sc_curmode.flags & DRM_MODE_FLAG_NHSYNC) != 0) 710 1.1 jakllsch val |= SLAVE_HSYNC_P_CFG; 711 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_10, val); 712 1.1 jakllsch 713 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SOC_GENERAL_CTL, 714 1.1 jakllsch AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE); 715 1.1 jakllsch 716 1.1 jakllsch anxdp_train_link(sc); 717 1.1 jakllsch 718 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1); 719 1.1 jakllsch val |= VIDEO_EN; 720 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val); 721 1.1 jakllsch 722 1.1 jakllsch if (sc->sc_panel != NULL && 723 1.1 jakllsch sc->sc_panel->funcs != NULL && 724 1.1 jakllsch sc->sc_panel->funcs->enable != NULL) 725 1.1 jakllsch sc->sc_panel->funcs->enable(sc->sc_panel); 726 1.1 jakllsch #if ANXDP_AUDIO 727 1.1 jakllsch 728 1.1 jakllsch if (sc->sc_connector.monitor_audio) 729 1.1 jakllsch anxdp_audio_init(sc); 730 1.1 jakllsch #endif 731 1.1 jakllsch } 732 1.1 jakllsch 733 1.1 jakllsch static void 734 1.1 jakllsch anxdp_bridge_pre_enable(struct drm_bridge *bridge) 735 1.1 jakllsch { 736 1.1 jakllsch } 737 1.1 jakllsch 738 1.1 jakllsch static void 739 1.1 jakllsch anxdp_bridge_disable(struct drm_bridge *bridge) 740 1.1 jakllsch { 741 1.1 jakllsch } 742 1.1 jakllsch 743 1.1 jakllsch static void 744 1.1 jakllsch anxdp_bridge_post_disable(struct drm_bridge *bridge) 745 1.1 jakllsch { 746 1.1 jakllsch } 747 1.1 jakllsch 748 1.1 jakllsch static void 749 1.1 jakllsch anxdp_bridge_mode_set(struct drm_bridge *bridge, 750 1.5 riastrad const struct drm_display_mode *mode, 751 1.5 riastrad const struct drm_display_mode *adjusted_mode) 752 1.1 jakllsch { 753 1.1 jakllsch struct anxdp_softc * const sc = bridge->driver_private; 754 1.1 jakllsch 755 1.1 jakllsch sc->sc_curmode = *adjusted_mode; 756 1.1 jakllsch } 757 1.1 jakllsch 758 1.1 jakllsch static bool 759 1.1 jakllsch anxdp_bridge_mode_fixup(struct drm_bridge *bridge, 760 1.1 jakllsch const struct drm_display_mode *mode, struct drm_display_mode *adjusted_mode) 761 1.1 jakllsch { 762 1.1 jakllsch return true; 763 1.1 jakllsch } 764 1.1 jakllsch 765 1.1 jakllsch static const struct drm_bridge_funcs anxdp_bridge_funcs = { 766 1.1 jakllsch .attach = anxdp_bridge_attach, 767 1.1 jakllsch .enable = anxdp_bridge_enable, 768 1.1 jakllsch .pre_enable = anxdp_bridge_pre_enable, 769 1.1 jakllsch .disable = anxdp_bridge_disable, 770 1.1 jakllsch .post_disable = anxdp_bridge_post_disable, 771 1.1 jakllsch .mode_set = anxdp_bridge_mode_set, 772 1.1 jakllsch .mode_fixup = anxdp_bridge_mode_fixup, 773 1.1 jakllsch }; 774 1.1 jakllsch 775 1.1 jakllsch #if ANXDP_AUDIO 776 1.1 jakllsch static int 777 1.1 jakllsch anxdp_dai_set_format(audio_dai_tag_t dai, u_int format) 778 1.1 jakllsch { 779 1.1 jakllsch return 0; 780 1.1 jakllsch } 781 1.1 jakllsch 782 1.1 jakllsch static int 783 1.1 jakllsch anxdp_dai_add_device(audio_dai_tag_t dai, audio_dai_tag_t aux) 784 1.1 jakllsch { 785 1.1 jakllsch /* Not supported */ 786 1.1 jakllsch return 0; 787 1.1 jakllsch } 788 1.1 jakllsch 789 1.1 jakllsch static void 790 1.1 jakllsch anxdp_audio_swvol_codec(audio_filter_arg_t *arg) 791 1.1 jakllsch { 792 1.1 jakllsch struct anxdp_softc * const sc = arg->context; 793 1.1 jakllsch const aint_t *src; 794 1.6 mlelstv int16_t *dst; 795 1.1 jakllsch u_int sample_count; 796 1.1 jakllsch u_int i; 797 1.1 jakllsch 798 1.1 jakllsch src = arg->src; 799 1.1 jakllsch dst = arg->dst; 800 1.1 jakllsch sample_count = arg->count * arg->srcfmt->channels; 801 1.1 jakllsch for (i = 0; i < sample_count; i++) { 802 1.1 jakllsch aint2_t v = (aint2_t)(*src++); 803 1.1 jakllsch v = v * sc->sc_swvol / 255; 804 1.1 jakllsch *dst++ = (aint_t)v; 805 1.1 jakllsch } 806 1.1 jakllsch } 807 1.1 jakllsch 808 1.1 jakllsch static int 809 1.1 jakllsch anxdp_audio_set_format(void *priv, int setmode, 810 1.1 jakllsch const audio_params_t *play, const audio_params_t *rec, 811 1.1 jakllsch audio_filter_reg_t *pfil, audio_filter_reg_t *rfil) 812 1.1 jakllsch { 813 1.1 jakllsch struct anxdp_softc * const sc = priv; 814 1.1 jakllsch 815 1.1 jakllsch pfil->codec = anxdp_audio_swvol_codec; 816 1.1 jakllsch pfil->context = sc; 817 1.1 jakllsch 818 1.1 jakllsch return 0; 819 1.1 jakllsch } 820 1.1 jakllsch 821 1.1 jakllsch static int 822 1.1 jakllsch anxdp_audio_set_port(void *priv, mixer_ctrl_t *mc) 823 1.1 jakllsch { 824 1.1 jakllsch struct anxdp_softc * const sc = priv; 825 1.1 jakllsch 826 1.1 jakllsch switch (mc->dev) { 827 1.1 jakllsch case ANXDP_DAI_OUTPUT_MASTER_VOLUME: 828 1.1 jakllsch case ANXDP_DAI_INPUT_DAC_VOLUME: 829 1.1 jakllsch sc->sc_swvol = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT]; 830 1.1 jakllsch return 0; 831 1.1 jakllsch default: 832 1.1 jakllsch return ENXIO; 833 1.1 jakllsch } 834 1.1 jakllsch } 835 1.1 jakllsch 836 1.1 jakllsch static int 837 1.1 jakllsch anxdp_audio_get_port(void *priv, mixer_ctrl_t *mc) 838 1.1 jakllsch { 839 1.1 jakllsch struct anxdp_softc * const sc = priv; 840 1.1 jakllsch 841 1.1 jakllsch switch (mc->dev) { 842 1.1 jakllsch case ANXDP_DAI_OUTPUT_MASTER_VOLUME: 843 1.1 jakllsch case ANXDP_DAI_INPUT_DAC_VOLUME: 844 1.1 jakllsch mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_swvol; 845 1.1 jakllsch mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_swvol; 846 1.1 jakllsch return 0; 847 1.1 jakllsch default: 848 1.1 jakllsch return ENXIO; 849 1.1 jakllsch } 850 1.1 jakllsch } 851 1.1 jakllsch 852 1.1 jakllsch static int 853 1.1 jakllsch anxdp_audio_query_devinfo(void *priv, mixer_devinfo_t *di) 854 1.1 jakllsch { 855 1.1 jakllsch switch (di->index) { 856 1.1 jakllsch case ANXDP_DAI_OUTPUT_CLASS: 857 1.1 jakllsch di->mixer_class = di->index; 858 1.1 jakllsch strcpy(di->label.name, AudioCoutputs); 859 1.1 jakllsch di->type = AUDIO_MIXER_CLASS; 860 1.1 jakllsch di->next = di->prev = AUDIO_MIXER_LAST; 861 1.1 jakllsch return 0; 862 1.1 jakllsch 863 1.1 jakllsch case ANXDP_DAI_INPUT_CLASS: 864 1.1 jakllsch di->mixer_class = di->index; 865 1.1 jakllsch strcpy(di->label.name, AudioCinputs); 866 1.1 jakllsch di->type = AUDIO_MIXER_CLASS; 867 1.1 jakllsch di->next = di->prev = AUDIO_MIXER_LAST; 868 1.1 jakllsch return 0; 869 1.1 jakllsch 870 1.1 jakllsch case ANXDP_DAI_OUTPUT_MASTER_VOLUME: 871 1.1 jakllsch di->mixer_class = ANXDP_DAI_OUTPUT_CLASS; 872 1.1 jakllsch strcpy(di->label.name, AudioNmaster); 873 1.1 jakllsch di->un.v.delta = 1; 874 1.1 jakllsch di->un.v.num_channels = 2; 875 1.1 jakllsch strcpy(di->un.v.units.name, AudioNvolume); 876 1.1 jakllsch di->type = AUDIO_MIXER_VALUE; 877 1.1 jakllsch di->next = di->prev = AUDIO_MIXER_LAST; 878 1.1 jakllsch return 0; 879 1.1 jakllsch 880 1.1 jakllsch case ANXDP_DAI_INPUT_DAC_VOLUME: 881 1.1 jakllsch di->mixer_class = ANXDP_DAI_INPUT_CLASS; 882 1.1 jakllsch strcpy(di->label.name, AudioNdac); 883 1.1 jakllsch di->un.v.delta = 1; 884 1.1 jakllsch di->un.v.num_channels = 2; 885 1.1 jakllsch strcpy(di->un.v.units.name, AudioNvolume); 886 1.1 jakllsch di->type = AUDIO_MIXER_VALUE; 887 1.1 jakllsch di->next = di->prev = AUDIO_MIXER_LAST; 888 1.1 jakllsch return 0; 889 1.1 jakllsch 890 1.1 jakllsch default: 891 1.1 jakllsch return ENXIO; 892 1.1 jakllsch } 893 1.1 jakllsch } 894 1.1 jakllsch 895 1.1 jakllsch static const struct audio_hw_if anxdp_dai_hw_if = { 896 1.1 jakllsch .set_format = anxdp_audio_set_format, 897 1.1 jakllsch .set_port = anxdp_audio_set_port, 898 1.1 jakllsch .get_port = anxdp_audio_get_port, 899 1.1 jakllsch .query_devinfo = anxdp_audio_query_devinfo, 900 1.1 jakllsch }; 901 1.1 jakllsch #endif 902 1.1 jakllsch 903 1.1 jakllsch static ssize_t 904 1.1 jakllsch anxdp_dp_aux_transfer(struct drm_dp_aux *dpaux, struct drm_dp_aux_msg *dpmsg) 905 1.1 jakllsch { 906 1.1 jakllsch struct anxdp_softc * const sc = container_of(dpaux, struct anxdp_softc, 907 1.1 jakllsch sc_dpaux); 908 1.1 jakllsch size_t loop_timeout = 0; 909 1.1 jakllsch uint32_t val; 910 1.1 jakllsch size_t i; 911 1.1 jakllsch ssize_t ret = 0; 912 1.1 jakllsch 913 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_BUFFER_DATA_CTL, 914 1.1 jakllsch BUF_CLR); 915 1.1 jakllsch 916 1.1 jakllsch val = AUX_LENGTH(dpmsg->size); 917 1.1 jakllsch if ((dpmsg->request & DP_AUX_I2C_MOT) != 0) 918 1.1 jakllsch val |= AUX_TX_COMM_MOT; 919 1.1 jakllsch 920 1.1 jakllsch switch (dpmsg->request & ~DP_AUX_I2C_MOT) { 921 1.1 jakllsch case DP_AUX_I2C_WRITE: 922 1.1 jakllsch break; 923 1.1 jakllsch case DP_AUX_I2C_READ: 924 1.1 jakllsch val |= AUX_TX_COMM_READ; 925 1.1 jakllsch break; 926 1.1 jakllsch case DP_AUX_NATIVE_WRITE: 927 1.1 jakllsch val |= AUX_TX_COMM_DP; 928 1.1 jakllsch break; 929 1.1 jakllsch case DP_AUX_NATIVE_READ: 930 1.1 jakllsch val |= AUX_TX_COMM_READ | AUX_TX_COMM_DP; 931 1.1 jakllsch break; 932 1.1 jakllsch } 933 1.1 jakllsch 934 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_1, val); 935 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_7_0, 936 1.1 jakllsch AUX_ADDR_7_0(dpmsg->address)); 937 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_15_8, 938 1.1 jakllsch AUX_ADDR_15_8(dpmsg->address)); 939 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_19_16, 940 1.1 jakllsch AUX_ADDR_19_16(dpmsg->address)); 941 1.5 riastrad 942 1.1 jakllsch if (!(dpmsg->request & DP_AUX_I2C_READ)) { 943 1.1 jakllsch for (i = 0; i < dpmsg->size; i++) { 944 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, 945 1.1 jakllsch ANXDP_BUF_DATA(i), 946 1.1 jakllsch ((const uint8_t *)(dpmsg->buffer))[i]); 947 1.1 jakllsch ret++; 948 1.1 jakllsch } 949 1.1 jakllsch } 950 1.1 jakllsch 951 1.1 jakllsch 952 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_2, 953 1.1 jakllsch AUX_EN | ((dpmsg->size == 0) ? ADDR_ONLY : 0)); 954 1.1 jakllsch 955 1.1 jakllsch loop_timeout = 0; 956 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_2); 957 1.1 jakllsch while ((val & AUX_EN) != 0) { 958 1.1 jakllsch if (++loop_timeout > 20000) { 959 1.1 jakllsch ret = -ETIMEDOUT; 960 1.1 jakllsch goto out; 961 1.1 jakllsch } 962 1.1 jakllsch delay(25); 963 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 964 1.1 jakllsch ANXDP_AUX_CH_CTL_2); 965 1.1 jakllsch } 966 1.1 jakllsch 967 1.1 jakllsch loop_timeout = 0; 968 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA); 969 1.1 jakllsch while (!(val & RPLY_RECEIV)) { 970 1.1 jakllsch if (++loop_timeout > 2000) { 971 1.1 jakllsch ret = -ETIMEDOUT; 972 1.1 jakllsch goto out; 973 1.1 jakllsch } 974 1.1 jakllsch delay(10); 975 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 976 1.1 jakllsch ANXDP_DP_INT_STA); 977 1.1 jakllsch } 978 1.1 jakllsch 979 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA, 980 1.1 jakllsch RPLY_RECEIV); 981 1.1 jakllsch 982 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA); 983 1.1 jakllsch if ((val & AUX_ERR) != 0) { 984 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA, 985 1.1 jakllsch AUX_ERR); 986 1.1 jakllsch ret = -EREMOTEIO; 987 1.1 jakllsch goto out; 988 1.1 jakllsch } 989 1.5 riastrad 990 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_STA); 991 1.1 jakllsch if (AUX_STATUS(val) != 0) { 992 1.1 jakllsch ret = -EREMOTEIO; 993 1.1 jakllsch goto out; 994 1.1 jakllsch } 995 1.5 riastrad 996 1.1 jakllsch if ((dpmsg->request & DP_AUX_I2C_READ)) { 997 1.1 jakllsch for (i = 0; i < dpmsg->size; i++) { 998 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 999 1.1 jakllsch ANXDP_BUF_DATA(i)); 1000 1.1 jakllsch ((uint8_t *)(dpmsg->buffer))[i] = val & 0xffU; 1001 1.1 jakllsch ret++; 1002 1.1 jakllsch } 1003 1.1 jakllsch } 1004 1.5 riastrad 1005 1.1 jakllsch val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_RX_COMM); 1006 1.1 jakllsch if (val == AUX_RX_COMM_AUX_DEFER) 1007 1.1 jakllsch dpmsg->reply = DP_AUX_NATIVE_REPLY_DEFER; 1008 1.1 jakllsch else if (val == AUX_RX_COMM_I2C_DEFER) 1009 1.1 jakllsch dpmsg->reply = DP_AUX_I2C_REPLY_DEFER; 1010 1.1 jakllsch else if ((dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE || 1011 1.1 jakllsch (dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_READ) 1012 1.1 jakllsch dpmsg->reply = DP_AUX_I2C_REPLY_ACK; 1013 1.1 jakllsch else if ((dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE || 1014 1.1 jakllsch (dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_READ) 1015 1.1 jakllsch dpmsg->reply = DP_AUX_NATIVE_REPLY_ACK; 1016 1.1 jakllsch 1017 1.1 jakllsch out: 1018 1.1 jakllsch if (ret < 0) 1019 1.1 jakllsch anxdp_init_aux(sc); 1020 1.1 jakllsch 1021 1.1 jakllsch return ret; 1022 1.1 jakllsch } 1023 1.1 jakllsch 1024 1.1 jakllsch int 1025 1.1 jakllsch anxdp_attach(struct anxdp_softc *sc) 1026 1.1 jakllsch { 1027 1.1 jakllsch #if ANXDP_AUDIO 1028 1.1 jakllsch sc->sc_swvol = 255; 1029 1.1 jakllsch 1030 1.1 jakllsch /* 1031 1.1 jakllsch * Initialize audio DAI 1032 1.1 jakllsch */ 1033 1.1 jakllsch sc->sc_dai.dai_set_format = anxdp_dai_set_format; 1034 1.1 jakllsch sc->sc_dai.dai_add_device = anxdp_dai_add_device; 1035 1.1 jakllsch sc->sc_dai.dai_hw_if = &anxdp_dai_hw_if; 1036 1.1 jakllsch sc->sc_dai.dai_dev = sc->sc_dev; 1037 1.1 jakllsch sc->sc_dai.dai_priv = sc; 1038 1.1 jakllsch #endif 1039 1.1 jakllsch 1040 1.1 jakllsch sc->sc_dpaux.name = "DP Aux"; 1041 1.1 jakllsch sc->sc_dpaux.transfer = anxdp_dp_aux_transfer; 1042 1.1 jakllsch sc->sc_dpaux.dev = sc->sc_dev; 1043 1.1 jakllsch if (drm_dp_aux_register(&sc->sc_dpaux) != 0) { 1044 1.1 jakllsch device_printf(sc->sc_dev, "registering DP Aux failed\n"); 1045 1.1 jakllsch } 1046 1.1 jakllsch 1047 1.1 jakllsch anxdp_bringup(sc); 1048 1.1 jakllsch 1049 1.1 jakllsch return 0; 1050 1.1 jakllsch } 1051 1.1 jakllsch 1052 1.1 jakllsch int 1053 1.1 jakllsch anxdp_bind(struct anxdp_softc *sc, struct drm_encoder *encoder) 1054 1.1 jakllsch { 1055 1.1 jakllsch int error; 1056 1.1 jakllsch 1057 1.5 riastrad sc->sc_connector.encoder = encoder; 1058 1.5 riastrad 1059 1.1 jakllsch sc->sc_bridge.driver_private = sc; 1060 1.1 jakllsch sc->sc_bridge.funcs = &anxdp_bridge_funcs; 1061 1.1 jakllsch 1062 1.3 riastrad error = drm_bridge_attach(encoder, &sc->sc_bridge, NULL); 1063 1.5 riastrad if (error) 1064 1.1 jakllsch return EIO; 1065 1.1 jakllsch 1066 1.5 riastrad if (sc->sc_panel != NULL && 1067 1.5 riastrad sc->sc_panel->funcs != NULL && 1068 1.5 riastrad sc->sc_panel->funcs->prepare != NULL) 1069 1.1 jakllsch sc->sc_panel->funcs->prepare(sc->sc_panel); 1070 1.1 jakllsch 1071 1.1 jakllsch return 0; 1072 1.1 jakllsch } 1073 1.1 jakllsch 1074 1.1 jakllsch void anxdp0_dump(void); 1075 1.1 jakllsch 1076 1.1 jakllsch void 1077 1.1 jakllsch anxdp0_dump(void) 1078 1.1 jakllsch { 1079 1.1 jakllsch extern struct cfdriver anxdp_cd; 1080 1.1 jakllsch struct anxdp_softc * const sc = device_lookup_private(&anxdp_cd, 0); 1081 1.1 jakllsch size_t i; 1082 1.1 jakllsch 1083 1.1 jakllsch if (sc == NULL) 1084 1.1 jakllsch return; 1085 1.1 jakllsch 1086 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_1, 1087 1.1 jakllsch bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_1)); 1088 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_2, 1089 1.1 jakllsch bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_2)); 1090 1.1 jakllsch bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3, 1091 1.1 jakllsch bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3)); 1092 1.1 jakllsch for (i = 0x000; i < 0xb00; i += 4) 1093 1.1 jakllsch device_printf(sc->sc_dev, "%03zx 0x%08x\n", i, 1094 1.1 jakllsch bus_space_read_4(sc->sc_bst, sc->sc_bsh, i)); 1095 1.1 jakllsch } 1096