Home | History | Annotate | Line # | Download | only in ic
anx_dp.c revision 1.3
      1  1.3  riastrad /* $NetBSD: anx_dp.c,v 1.3 2021/12/19 11:00:47 riastradh Exp $ */
      2  1.1  jakllsch 
      3  1.1  jakllsch /*-
      4  1.1  jakllsch  * Copyright (c) 2019 Jonathan A. Kollasch <jakllsch (at) kollasch.net>
      5  1.1  jakllsch  * All rights reserved.
      6  1.1  jakllsch  *
      7  1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8  1.1  jakllsch  * modification, are permitted provided that the following conditions
      9  1.1  jakllsch  * are met:
     10  1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15  1.1  jakllsch  *
     16  1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jakllsch  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jakllsch  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jakllsch  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jakllsch  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jakllsch  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jakllsch  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jakllsch  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jakllsch  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jakllsch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jakllsch  * SUCH DAMAGE.
     27  1.1  jakllsch  */
     28  1.1  jakllsch 
     29  1.1  jakllsch #include <sys/cdefs.h>
     30  1.3  riastrad __KERNEL_RCSID(0, "$NetBSD: anx_dp.c,v 1.3 2021/12/19 11:00:47 riastradh Exp $");
     31  1.1  jakllsch 
     32  1.1  jakllsch #include <sys/param.h>
     33  1.1  jakllsch #include <sys/bus.h>
     34  1.1  jakllsch #include <sys/device.h>
     35  1.1  jakllsch #include <sys/intr.h>
     36  1.1  jakllsch #include <sys/systm.h>
     37  1.1  jakllsch #include <sys/kernel.h>
     38  1.1  jakllsch #include <sys/conf.h>
     39  1.1  jakllsch 
     40  1.1  jakllsch #include <dev/ic/anx_dp.h>
     41  1.1  jakllsch 
     42  1.1  jakllsch #if ANXDP_AUDIO
     43  1.1  jakllsch #include <dev/audio/audio_dai.h>
     44  1.1  jakllsch #endif
     45  1.1  jakllsch 
     46  1.3  riastrad #include <drm/drm_drv.h>
     47  1.1  jakllsch #include <drm/drm_crtc.h>
     48  1.1  jakllsch #include <drm/drm_crtc_helper.h>
     49  1.1  jakllsch #include <drm/drm_dp_helper.h>
     50  1.1  jakllsch #include <drm/drm_edid.h>
     51  1.1  jakllsch 
     52  1.1  jakllsch #define	ANXDP_DP_TX_VERSION	0x010
     53  1.1  jakllsch #define	ANXDP_TX_SW_RESET	0x014
     54  1.1  jakllsch #define	 RESET_DP_TX			__BIT(0)
     55  1.1  jakllsch #define	ANXDP_FUNC_EN_1		0x018
     56  1.1  jakllsch #define	 MASTER_VID_FUNC_EN_N		__BIT(7)
     57  1.1  jakllsch #define	 RK_VID_CAP_FUNC_EN_N		__BIT(6)
     58  1.1  jakllsch #define	 SLAVE_VID_FUNC_EN_N		__BIT(5)
     59  1.1  jakllsch #define	 RK_VID_FIFO_FUNC_EN_N		__BIT(5)
     60  1.1  jakllsch #define	 AUD_FIFO_FUNC_EN_N		__BIT(4)
     61  1.1  jakllsch #define	 AUD_FUNC_EN_N			__BIT(3)
     62  1.1  jakllsch #define	 HDCP_FUNC_EN_N			__BIT(2)
     63  1.1  jakllsch #define	 CRC_FUNC_EN_N			__BIT(1)
     64  1.1  jakllsch #define	 SW_FUNC_EN_N			__BIT(0)
     65  1.1  jakllsch #define	ANXDP_FUNC_EN_2		0x01c
     66  1.1  jakllsch #define	 SSC_FUNC_EN_N			__BIT(7)
     67  1.1  jakllsch #define	 AUX_FUNC_EN_N			__BIT(2)
     68  1.1  jakllsch #define	 SERDES_FIFO_FUNC_EN_N		__BIT(1)
     69  1.1  jakllsch #define	 LS_CLK_DOMAIN_FUNC_EN_N	__BIT(0)
     70  1.1  jakllsch #define	ANXDP_VIDEO_CTL_1	0x020
     71  1.1  jakllsch #define	 VIDEO_EN			__BIT(7)
     72  1.1  jakllsch #define	 VIDEO_MUTE			__BIT(6)
     73  1.1  jakllsch #define	ANXDP_VIDEO_CTL_2	0x024
     74  1.1  jakllsch #define	ANXDP_VIDEO_CTL_3	0x028
     75  1.1  jakllsch #define	ANXDP_VIDEO_CTL_4	0x02c
     76  1.1  jakllsch #define	ANXDP_VIDEO_CTL_8	0x03c
     77  1.1  jakllsch #define	ANXDP_VIDEO_CTL_10	0x044
     78  1.1  jakllsch #define	 F_SEL				__BIT(4)
     79  1.1  jakllsch #define	 SLAVE_I_SCAN_CFG		__BIT(2)
     80  1.1  jakllsch #define	 SLAVE_VSYNC_P_CFG		__BIT(1)
     81  1.1  jakllsch #define	 SLAVE_HSYNC_P_CFG		__BIT(0)
     82  1.1  jakllsch #define	ANXDP_PLL_REG_1		0x0fc
     83  1.1  jakllsch #define	 REF_CLK_24M			__BIT(0)
     84  1.1  jakllsch #define	RKANXDP_PD		0x12c
     85  1.1  jakllsch #define	 DP_INC_BG			__BIT(7)
     86  1.1  jakllsch #define	 DP_EXP_PD			__BIT(6)
     87  1.1  jakllsch #define	 DP_PHY_PD			__BIT(5)
     88  1.1  jakllsch #define	 RK_AUX_PD			__BIT(5)
     89  1.1  jakllsch #define	 AUX_PD				__BIT(4)
     90  1.1  jakllsch #define	 RK_PLL_PD			__BIT(4)
     91  1.1  jakllsch #define	 CHx_PD(x)			__BIT(x)	/* 0<=x<=3 */
     92  1.1  jakllsch #define  DP_ALL_PD			__BITS(7,0)
     93  1.1  jakllsch #define	ANXDP_LANE_MAP		0x35c
     94  1.1  jakllsch #define ANXDP_ANALOG_CTL_1	0x370
     95  1.1  jakllsch #define	 TX_TERMINAL_CTRL_50_OHM	__BIT(4)
     96  1.1  jakllsch #define ANXDP_ANALOG_CTL_2	0x374
     97  1.1  jakllsch #define	 SEL_24M			__BIT(3)
     98  1.1  jakllsch #define	 TX_DVDD_BIT_1_0625V		0x4
     99  1.1  jakllsch #define ANXDP_ANALOG_CTL_3	0x378
    100  1.1  jakllsch #define	 DRIVE_DVDD_BIT_1_0625V		(0x4 << 5)
    101  1.1  jakllsch #define	 VCO_BIT_600_MICRO		(0x5 << 0)
    102  1.1  jakllsch #define ANXDP_PLL_FILTER_CTL_1	0x37c
    103  1.1  jakllsch #define	 PD_RING_OSC			__BIT(6)
    104  1.1  jakllsch #define	 AUX_TERMINAL_CTRL_50_OHM	(2 << 4)
    105  1.1  jakllsch #define	 TX_CUR1_2X			__BIT(2)
    106  1.1  jakllsch #define	 TX_CUR_16_MA			3
    107  1.1  jakllsch #define ANXDP_TX_AMP_TUNING_CTL	0x380
    108  1.1  jakllsch #define	ANXDP_AUX_HW_RETRY_CTL	0x390
    109  1.1  jakllsch #define	 AUX_BIT_PERIOD_EXPECTED_DELAY(x) __SHIFTIN((x), __BITS(10,8))
    110  1.1  jakllsch #define	 AUX_HW_RETRY_INTERVAL_600_US	__SHIFTIN(0, __BITS(4,3))
    111  1.1  jakllsch #define	 AUX_HW_RETRY_INTERVAL_800_US	__SHIFTIN(1, __BITS(4,3))
    112  1.1  jakllsch #define	 AUX_HW_RETRY_INTERVAL_1000_US	__SHIFTIN(2, __BITS(4,3))
    113  1.1  jakllsch #define	 AUX_HW_RETRY_INTERVAL_1800_US	__SHIFTIN(3, __BITS(4,3))
    114  1.1  jakllsch #define	 AUX_HW_RETRY_COUNT_SEL(x)	__SHIFTIN((x), __BITS(2,0))
    115  1.1  jakllsch #define	ANXDP_COMMON_INT_STA_1	0x3c4
    116  1.1  jakllsch #define	 PLL_LOCK_CHG			__BIT(6)
    117  1.1  jakllsch #define	ANXDP_COMMON_INT_STA_2	0x3c8
    118  1.1  jakllsch #define	ANXDP_COMMON_INT_STA_3	0x3cc
    119  1.1  jakllsch #define	ANXDP_COMMON_INT_STA_4	0x3d0
    120  1.1  jakllsch #define	ANXDP_DP_INT_STA	0x3dc
    121  1.1  jakllsch #define	 INT_HPD			__BIT(6)
    122  1.1  jakllsch #define	 HW_TRAINING_FINISH		__BIT(5)
    123  1.1  jakllsch #define	 RPLY_RECEIV			__BIT(1)
    124  1.1  jakllsch #define	 AUX_ERR			__BIT(0)
    125  1.1  jakllsch #define	ANXDP_SYS_CTL_1		0x600
    126  1.1  jakllsch #define	 DET_STA			__BIT(2)
    127  1.1  jakllsch #define	 FORCE_DET			__BIT(1)
    128  1.1  jakllsch #define	 DET_CTRL			__BIT(0)
    129  1.1  jakllsch #define	ANXDP_SYS_CTL_2		0x604
    130  1.1  jakllsch #define	ANXDP_SYS_CTL_3		0x608
    131  1.1  jakllsch #define	 HPD_STATUS			__BIT(6)
    132  1.1  jakllsch #define	 F_HPD				__BIT(5)
    133  1.1  jakllsch #define	 HPD_CTRL			__BIT(4)
    134  1.1  jakllsch #define	 HDCP_RDY			__BIT(3)
    135  1.1  jakllsch #define	 STRM_VALID			__BIT(2)
    136  1.1  jakllsch #define	 F_VALID			__BIT(1)
    137  1.1  jakllsch #define	 VALID_CTRL			__BIT(0)
    138  1.1  jakllsch #define	ANXDP_SYS_CTL_4		0x60c
    139  1.1  jakllsch #define	ANXDP_PKT_SEND_CTL	0x640
    140  1.1  jakllsch #define	ANXDP_HDCP_CTL		0x648
    141  1.1  jakllsch #define	ANXDP_LINK_BW_SET	0x680
    142  1.1  jakllsch #define	ANXDP_LANE_COUNT_SET	0x684
    143  1.1  jakllsch #define	ANXDP_TRAINING_PTN_SET	0x688
    144  1.1  jakllsch #define	 SCRAMBLING_DISABLE		__BIT(5)
    145  1.1  jakllsch #define	 SW_TRAINING_PATTERN_SET_PTN2	__SHIFTIN(2, __BITS(1,0))
    146  1.1  jakllsch #define	 SW_TRAINING_PATTERN_SET_PTN1	__SHIFTIN(1, __BITS(1,0))
    147  1.1  jakllsch #define	ANXDP_LNx_LINK_TRAINING_CTL(x) (0x68c + 4 * (x)) /* 0 <= x <= 3 */
    148  1.1  jakllsch #define	 MAX_PRE_REACH			__BIT(5)
    149  1.1  jakllsch #define  PRE_EMPHASIS_SET(x)		__SHIFTIN((x), __BITS(4,3))
    150  1.1  jakllsch #define	 MAX_DRIVE_REACH		__BIT(2)
    151  1.1  jakllsch #define  DRIVE_CURRENT_SET(x)		__SHIFTIN((x), __BITS(1,0))
    152  1.1  jakllsch #define	ANXDP_DEBUG_CTL		0x6c0
    153  1.1  jakllsch #define	 PLL_LOCK			__BIT(4)
    154  1.1  jakllsch #define	 F_PLL_LOCK			__BIT(3)
    155  1.1  jakllsch #define	 PLL_LOCK_CTRL			__BIT(2)
    156  1.1  jakllsch #define	 PN_INV				__BIT(0)
    157  1.1  jakllsch #define	ANXDP_LINK_DEBUG_CTL	0x6e0
    158  1.1  jakllsch #define	ANXDP_PLL_CTL		0x71c
    159  1.1  jakllsch #define	ANXDP_PHY_PD		0x720
    160  1.1  jakllsch #define	ANXDP_PHY_TEST		0x724
    161  1.1  jakllsch #define	 MACRO_RST			__BIT(5)
    162  1.1  jakllsch #define ANXDP_M_AUD_GEN_FILTER_TH 0x778
    163  1.1  jakllsch #define	ANXDP_AUX_CH_STA	0x780
    164  1.1  jakllsch #define	 AUX_BUSY			__BIT(4)
    165  1.1  jakllsch #define	 AUX_STATUS(x)			__SHIFTOUT((x), __BITS(3,0))
    166  1.1  jakllsch #define	ANXDP_AUX_ERR_NUM	0x784
    167  1.1  jakllsch #define	ANXDP_AUX_CH_DEFER_CTL	0x788
    168  1.1  jakllsch #define	 DEFER_CTRL_EN			__BIT(7)
    169  1.1  jakllsch #define	 DEFER_COUNT(x)			__SHIFTIN((x), __BITS(6,0))
    170  1.1  jakllsch #define	ANXDP_AUX_RX_COMM	0x78c
    171  1.1  jakllsch #define	 AUX_RX_COMM_I2C_DEFER		__BIT(3)
    172  1.1  jakllsch #define	 AUX_RX_COMM_AUX_DEFER		__BIT(1)
    173  1.1  jakllsch #define	ANXDP_BUFFER_DATA_CTL	0x790
    174  1.1  jakllsch #define	 BUF_CLR			__BIT(7)
    175  1.1  jakllsch #define	 BUF_DATA_COUNT(x)		__SHIFTIN((x), __BITS(4,0))
    176  1.1  jakllsch #define	ANXDP_AUX_CH_CTL_1	0x794
    177  1.1  jakllsch #define	 AUX_LENGTH(x)			__SHIFTIN((x) - 1, __BITS(7,4))
    178  1.1  jakllsch #define	 AUX_TX_COMM(x)			__SHIFTOUT(x, __BITS(3,0))
    179  1.1  jakllsch #define	 AUX_TX_COMM_DP			__BIT(3)
    180  1.1  jakllsch #define	 AUX_TX_COMM_MOT		__BIT(2)
    181  1.1  jakllsch #define	 AUX_TX_COMM_READ		__BIT(0)
    182  1.1  jakllsch #define	ANXDP_AUX_ADDR_7_0	0x798
    183  1.1  jakllsch #define	 AUX_ADDR_7_0(x)	 (((x) >> 0) & 0xff)
    184  1.1  jakllsch #define	ANXDP_AUX_ADDR_15_8	0x79c
    185  1.1  jakllsch #define	 AUX_ADDR_15_8(x)	 (((x) >> 8) & 0xff)
    186  1.1  jakllsch #define	ANXDP_AUX_ADDR_19_16	0x7a0
    187  1.1  jakllsch #define	 AUX_ADDR_19_16(x)	 (((x) >> 16) & 0xf)
    188  1.1  jakllsch #define	ANXDP_AUX_CH_CTL_2	0x7a4
    189  1.1  jakllsch #define	 ADDR_ONLY			__BIT(1)
    190  1.1  jakllsch #define	 AUX_EN				__BIT(0)
    191  1.1  jakllsch #define	ANXDP_BUF_DATA(x)	(0x7c0 + 4 * (x))
    192  1.1  jakllsch #define	ANXDP_SOC_GENERAL_CTL	0x800
    193  1.1  jakllsch #define	 AUDIO_MODE_SPDIF_MODE		__BIT(8)
    194  1.1  jakllsch #define	 VIDEO_MODE_SLAVE_MODE		__BIT(1)
    195  1.1  jakllsch #define	ANXDP_CRC_CON		0x890
    196  1.1  jakllsch #define	ANXDP_PLL_REG_2		0x9e4
    197  1.1  jakllsch #define	ANXDP_PLL_REG_3		0x9e8
    198  1.1  jakllsch #define	ANXDP_PLL_REG_4		0x9ec
    199  1.1  jakllsch #define	ANXDP_PLL_REG_5		0xa00
    200  1.1  jakllsch 
    201  1.3  riastrad struct anxdp_link {
    202  1.3  riastrad 	uint8_t	revision;
    203  1.3  riastrad 	u_int	rate;
    204  1.3  riastrad 	u_int	num_lanes;
    205  1.3  riastrad 	bool	enhanced_framing;
    206  1.3  riastrad };
    207  1.3  riastrad 
    208  1.1  jakllsch #if ANXDP_AUDIO
    209  1.1  jakllsch enum anxdp_dai_mixer_ctrl {
    210  1.1  jakllsch 	ANXDP_DAI_OUTPUT_CLASS,
    211  1.1  jakllsch 	ANXDP_DAI_INPUT_CLASS,
    212  1.1  jakllsch 
    213  1.1  jakllsch 	ANXDP_DAI_OUTPUT_MASTER_VOLUME,
    214  1.1  jakllsch 	ANXDP_DAI_INPUT_DAC_VOLUME,
    215  1.1  jakllsch 
    216  1.1  jakllsch 	ANXDP_DAI_MIXER_CTRL_LAST
    217  1.1  jakllsch };
    218  1.1  jakllsch 
    219  1.1  jakllsch static void
    220  1.1  jakllsch anxdp_audio_init(struct anxdp_softc *sc)
    221  1.1  jakllsch {
    222  1.1  jakllsch }
    223  1.1  jakllsch #endif
    224  1.1  jakllsch 
    225  1.1  jakllsch static inline const bool
    226  1.1  jakllsch isrockchip(struct anxdp_softc * const sc)
    227  1.1  jakllsch {
    228  1.1  jakllsch 	return (sc->sc_flags & ANXDP_FLAG_ROCKCHIP) != 0;
    229  1.1  jakllsch }
    230  1.1  jakllsch 
    231  1.1  jakllsch static enum drm_connector_status
    232  1.1  jakllsch anxdp_connector_detect(struct drm_connector *connector, bool force)
    233  1.1  jakllsch {
    234  1.1  jakllsch #if 0
    235  1.1  jakllsch 	struct anxdp_connector *anxdp_connector = to_anxdp_connector(connector);
    236  1.1  jakllsch 	struct anxdp_softc * const sc = anxdp_connector->sc;
    237  1.1  jakllsch 
    238  1.1  jakllsch 	/* XXX HPD */
    239  1.1  jakllsch #endif
    240  1.1  jakllsch 	return connector_status_connected;
    241  1.1  jakllsch }
    242  1.1  jakllsch 
    243  1.1  jakllsch static void
    244  1.1  jakllsch anxdp_connector_destroy(struct drm_connector *connector)
    245  1.1  jakllsch {
    246  1.1  jakllsch 	drm_connector_unregister(connector);
    247  1.1  jakllsch 	drm_connector_cleanup(connector);
    248  1.1  jakllsch }
    249  1.1  jakllsch 
    250  1.1  jakllsch static const struct drm_connector_funcs anxdp_connector_funcs = {
    251  1.1  jakllsch 	.dpms = drm_helper_connector_dpms,
    252  1.1  jakllsch 	.detect = anxdp_connector_detect,
    253  1.1  jakllsch 	.fill_modes = drm_helper_probe_single_connector_modes,
    254  1.1  jakllsch 	.destroy = anxdp_connector_destroy,
    255  1.1  jakllsch };
    256  1.1  jakllsch 
    257  1.1  jakllsch static void
    258  1.1  jakllsch anxdp_analog_power_up_all(struct anxdp_softc * const sc)
    259  1.1  jakllsch {
    260  1.1  jakllsch 	const bus_size_t pd_reg = isrockchip(sc) ? RKANXDP_PD : ANXDP_PHY_PD;
    261  1.1  jakllsch 
    262  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, DP_ALL_PD);
    263  1.1  jakllsch 	delay(15);
    264  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg,
    265  1.1  jakllsch 	    DP_ALL_PD & ~DP_INC_BG);
    266  1.1  jakllsch 	delay(15);
    267  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, 0);
    268  1.1  jakllsch }
    269  1.1  jakllsch 
    270  1.1  jakllsch static int
    271  1.1  jakllsch anxdp_await_pll_lock(struct anxdp_softc * const sc)
    272  1.1  jakllsch {
    273  1.1  jakllsch 	u_int timeout;
    274  1.1  jakllsch 
    275  1.1  jakllsch 	for (timeout = 0; timeout < 100; timeout++) {
    276  1.1  jakllsch 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL) &
    277  1.1  jakllsch 		    PLL_LOCK) != 0)
    278  1.1  jakllsch 			return 0;
    279  1.1  jakllsch 		delay(20);
    280  1.1  jakllsch 	}
    281  1.1  jakllsch 
    282  1.1  jakllsch 	return ETIMEDOUT;
    283  1.1  jakllsch }
    284  1.1  jakllsch 
    285  1.1  jakllsch static void
    286  1.1  jakllsch anxdp_init_hpd(struct anxdp_softc * const sc)
    287  1.1  jakllsch {
    288  1.1  jakllsch 	uint32_t sc3;
    289  1.1  jakllsch 
    290  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_COMMON_INT_STA_4, 0x7);
    291  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA, INT_HPD);
    292  1.1  jakllsch 
    293  1.1  jakllsch 	sc3 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3);
    294  1.1  jakllsch 	sc3 &= ~(F_HPD | HPD_CTRL);
    295  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3, sc3);
    296  1.1  jakllsch 
    297  1.1  jakllsch 	sc3 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3);
    298  1.1  jakllsch 	sc3 |= F_HPD | HPD_CTRL;
    299  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3, sc3);
    300  1.1  jakllsch }
    301  1.1  jakllsch 
    302  1.1  jakllsch static void
    303  1.1  jakllsch anxdp_init_aux(struct anxdp_softc * const sc)
    304  1.1  jakllsch {
    305  1.1  jakllsch 	uint32_t fe2, pd, hrc;
    306  1.1  jakllsch 	const bus_size_t pd_reg = isrockchip(sc) ? RKANXDP_PD : ANXDP_PHY_PD;
    307  1.1  jakllsch 	const uint32_t pd_mask = isrockchip(sc) ? RK_AUX_PD : AUX_PD;
    308  1.1  jakllsch 
    309  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA,
    310  1.1  jakllsch 	    RPLY_RECEIV | AUX_ERR);
    311  1.1  jakllsch 
    312  1.1  jakllsch 	pd = bus_space_read_4(sc->sc_bst, sc->sc_bsh, pd_reg);
    313  1.1  jakllsch 	pd |= pd_mask;
    314  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, pd);
    315  1.1  jakllsch 
    316  1.1  jakllsch 	delay(11);
    317  1.1  jakllsch 
    318  1.1  jakllsch 	pd = bus_space_read_4(sc->sc_bst, sc->sc_bsh, pd_reg);
    319  1.1  jakllsch 	pd &= ~pd_mask;
    320  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, pd_reg, pd);
    321  1.1  jakllsch 
    322  1.1  jakllsch 	fe2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2);
    323  1.1  jakllsch 	fe2 |= AUX_FUNC_EN_N;
    324  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, fe2);
    325  1.1  jakllsch 
    326  1.1  jakllsch 	hrc = AUX_HW_RETRY_COUNT_SEL(0) | AUX_HW_RETRY_INTERVAL_600_US;
    327  1.1  jakllsch 	if (!isrockchip(sc))
    328  1.1  jakllsch 		hrc |= AUX_BIT_PERIOD_EXPECTED_DELAY(3);
    329  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_HW_RETRY_CTL, hrc);
    330  1.1  jakllsch 
    331  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_DEFER_CTL,
    332  1.1  jakllsch 	    DEFER_CTRL_EN | DEFER_COUNT(1));
    333  1.1  jakllsch 
    334  1.1  jakllsch 	fe2 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2);
    335  1.1  jakllsch 	fe2 &= ~AUX_FUNC_EN_N;
    336  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, fe2);
    337  1.1  jakllsch }
    338  1.1  jakllsch 
    339  1.1  jakllsch static int
    340  1.1  jakllsch anxdp_connector_get_modes(struct drm_connector *connector)
    341  1.1  jakllsch {
    342  1.1  jakllsch 	struct anxdp_connector *anxdp_connector = to_anxdp_connector(connector);
    343  1.1  jakllsch 	struct anxdp_softc * const sc = anxdp_connector->sc;
    344  1.1  jakllsch 	struct edid *pedid = NULL;
    345  1.1  jakllsch 	int error;
    346  1.1  jakllsch 
    347  1.1  jakllsch 	pedid = drm_get_edid(connector, &sc->sc_dpaux.ddc);
    348  1.1  jakllsch 
    349  1.1  jakllsch #if ANXDP_AUDIO
    350  1.1  jakllsch 	if (pedid) {
    351  1.1  jakllsch 		anxdp_connector->monitor_audio =
    352  1.1  jakllsch 		    drm_detect_monitor_audio(pedid);
    353  1.1  jakllsch 	} else {
    354  1.1  jakllsch 		anxdp_connector->monitor_audio = false;
    355  1.1  jakllsch 	}
    356  1.1  jakllsch 
    357  1.1  jakllsch #endif
    358  1.3  riastrad 	drm_connector_update_edid_property(connector, pedid);
    359  1.1  jakllsch 	if (pedid == NULL)
    360  1.1  jakllsch 		return 0;
    361  1.1  jakllsch 
    362  1.1  jakllsch 	error = drm_add_edid_modes(connector, pedid);
    363  1.1  jakllsch 
    364  1.1  jakllsch 	if (pedid != NULL)
    365  1.1  jakllsch 		kfree(pedid);
    366  1.1  jakllsch 
    367  1.1  jakllsch 	return error;
    368  1.1  jakllsch }
    369  1.1  jakllsch 
    370  1.1  jakllsch static const struct drm_connector_helper_funcs anxdp_connector_helper_funcs = {
    371  1.1  jakllsch 	.get_modes = anxdp_connector_get_modes,
    372  1.1  jakllsch };
    373  1.1  jakllsch 
    374  1.1  jakllsch static int
    375  1.1  jakllsch anxdp_bridge_attach(struct drm_bridge *bridge)
    376  1.1  jakllsch {
    377  1.1  jakllsch 	struct anxdp_softc * const sc = bridge->driver_private;
    378  1.1  jakllsch 	struct anxdp_connector *anxdp_connector = &sc->sc_connector;
    379  1.1  jakllsch 	struct drm_connector *connector = &anxdp_connector->base;
    380  1.1  jakllsch 	int error;
    381  1.1  jakllsch 
    382  1.1  jakllsch 	anxdp_connector->sc = sc;
    383  1.1  jakllsch 
    384  1.1  jakllsch 	connector->polled =
    385  1.1  jakllsch 	    DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
    386  1.1  jakllsch 	connector->interlace_allowed = 0;
    387  1.1  jakllsch 	connector->doublescan_allowed = 0;
    388  1.1  jakllsch 
    389  1.1  jakllsch 	drm_connector_init(bridge->dev, connector, &anxdp_connector_funcs,
    390  1.1  jakllsch 	    connector->connector_type);
    391  1.1  jakllsch 	drm_connector_helper_add(connector, &anxdp_connector_helper_funcs);
    392  1.1  jakllsch 
    393  1.3  riastrad 	error = drm_connector_attach_encoder(connector, bridge->encoder);
    394  1.1  jakllsch 	if (error != 0)
    395  1.1  jakllsch 		return error;
    396  1.1  jakllsch 
    397  1.1  jakllsch 	return drm_connector_register(connector);
    398  1.1  jakllsch }
    399  1.1  jakllsch 
    400  1.1  jakllsch static void
    401  1.1  jakllsch anxdp_macro_reset(struct anxdp_softc * const sc)
    402  1.1  jakllsch {
    403  1.1  jakllsch 	uint32_t val;
    404  1.1  jakllsch 
    405  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST);
    406  1.1  jakllsch 	val |= MACRO_RST;
    407  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST, val);
    408  1.1  jakllsch 	delay(10);
    409  1.1  jakllsch 	val &= ~MACRO_RST;
    410  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PHY_TEST, val);
    411  1.1  jakllsch }
    412  1.1  jakllsch 
    413  1.1  jakllsch static void
    414  1.3  riastrad anxdp_link_start(struct anxdp_softc * const sc, struct anxdp_link * const link)
    415  1.1  jakllsch {
    416  1.1  jakllsch 	uint8_t training[4];
    417  1.3  riastrad 	uint8_t bw[2];
    418  1.1  jakllsch 	uint32_t val;
    419  1.1  jakllsch 
    420  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_LINK_BW_SET, drm_dp_link_rate_to_bw_code(link->rate));
    421  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_LANE_COUNT_SET, link->num_lanes);
    422  1.3  riastrad 
    423  1.3  riastrad 	bw[0] = drm_dp_link_rate_to_bw_code(link->rate);
    424  1.3  riastrad 	bw[1] = link->num_lanes;
    425  1.3  riastrad 	if (link->enhanced_framing)
    426  1.3  riastrad 		bw[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
    427  1.3  riastrad 	if (drm_dp_dpcd_write(&sc->sc_dpaux, DP_LINK_BW_SET, bw, sizeof(bw)) < 0)
    428  1.1  jakllsch 		return;
    429  1.3  riastrad 
    430  1.1  jakllsch 	for (u_int i = 0; i < link->num_lanes; i++) {
    431  1.1  jakllsch 		val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    432  1.1  jakllsch 		    ANXDP_LNx_LINK_TRAINING_CTL(i));
    433  1.1  jakllsch 		val &= ~(PRE_EMPHASIS_SET(3)|DRIVE_CURRENT_SET(3));
    434  1.1  jakllsch 		val |= PRE_EMPHASIS_SET(0);
    435  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    436  1.1  jakllsch 		    ANXDP_LNx_LINK_TRAINING_CTL(i), val);
    437  1.1  jakllsch 	}
    438  1.1  jakllsch 
    439  1.1  jakllsch 	if (anxdp_await_pll_lock(sc) != 0) {
    440  1.1  jakllsch 		device_printf(sc->sc_dev, "PLL lock timeout\n");
    441  1.1  jakllsch 	}
    442  1.1  jakllsch 
    443  1.1  jakllsch 	for (u_int i = 0; i < link->num_lanes; i++) {
    444  1.1  jakllsch 		training[i] = DP_TRAIN_PRE_EMPH_LEVEL_0 |
    445  1.1  jakllsch 		    DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
    446  1.1  jakllsch 	}
    447  1.1  jakllsch 
    448  1.1  jakllsch 	drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training,
    449  1.1  jakllsch 	    link->num_lanes);
    450  1.1  jakllsch }
    451  1.1  jakllsch 
    452  1.1  jakllsch static void
    453  1.1  jakllsch anxdp_process_clock_recovery(struct anxdp_softc * const sc,
    454  1.3  riastrad     struct anxdp_link * const link)
    455  1.1  jakllsch {
    456  1.1  jakllsch 	u_int i, tries;
    457  1.1  jakllsch 	uint8_t link_status[DP_LINK_STATUS_SIZE];
    458  1.1  jakllsch 	uint8_t training[4];
    459  1.1  jakllsch 
    460  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET,
    461  1.1  jakllsch 	    SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1);
    462  1.1  jakllsch 	drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET,
    463  1.1  jakllsch 	    DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_1);
    464  1.1  jakllsch 
    465  1.1  jakllsch 	tries = 0;
    466  1.1  jakllsch again:
    467  1.1  jakllsch 	if (tries++ >= 10) {
    468  1.1  jakllsch 		device_printf(sc->sc_dev, "cr fail\n");
    469  1.1  jakllsch 		return;
    470  1.1  jakllsch 	}
    471  1.1  jakllsch 	drm_dp_link_train_clock_recovery_delay(sc->sc_dpcd);
    472  1.1  jakllsch 	if (DP_LINK_STATUS_SIZE !=
    473  1.1  jakllsch 	    drm_dp_dpcd_read_link_status(&sc->sc_dpaux, link_status)) {
    474  1.1  jakllsch 		return;
    475  1.1  jakllsch 	}
    476  1.1  jakllsch 	if (!drm_dp_clock_recovery_ok(link_status, link->num_lanes)) {
    477  1.1  jakllsch 		goto cr_fail;
    478  1.1  jakllsch 	}
    479  1.1  jakllsch 
    480  1.1  jakllsch 	return;
    481  1.1  jakllsch 
    482  1.1  jakllsch cr_fail:
    483  1.1  jakllsch 	for (i = 0; i < link->num_lanes; i++) {
    484  1.1  jakllsch 		uint8_t vs, pe;
    485  1.1  jakllsch 		vs = drm_dp_get_adjust_request_voltage(link_status, i);
    486  1.1  jakllsch 		pe = drm_dp_get_adjust_request_pre_emphasis(link_status, i);
    487  1.1  jakllsch 		training[i] = vs | pe;
    488  1.1  jakllsch 	}
    489  1.1  jakllsch 	for (i = 0; i < link->num_lanes; i++) {
    490  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    491  1.1  jakllsch 		    ANXDP_LNx_LINK_TRAINING_CTL(i), training[i]);
    492  1.1  jakllsch 	}
    493  1.1  jakllsch 	drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training,
    494  1.1  jakllsch 	    link->num_lanes);
    495  1.1  jakllsch 	goto again;
    496  1.1  jakllsch }
    497  1.1  jakllsch 
    498  1.1  jakllsch static void
    499  1.3  riastrad anxdp_process_eq(struct anxdp_softc * const sc, struct anxdp_link * const link)
    500  1.1  jakllsch {
    501  1.1  jakllsch 	u_int i, tries;
    502  1.1  jakllsch 	uint8_t link_status[DP_LINK_STATUS_SIZE];
    503  1.1  jakllsch 	uint8_t training[4];
    504  1.1  jakllsch 
    505  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET,
    506  1.1  jakllsch 	    SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2);
    507  1.1  jakllsch 	drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET,
    508  1.1  jakllsch 	    DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2);
    509  1.1  jakllsch 
    510  1.1  jakllsch 	tries = 0;
    511  1.1  jakllsch again:
    512  1.1  jakllsch 	if (tries++ >= 10) {
    513  1.1  jakllsch 		device_printf(sc->sc_dev, "eq fail\n");
    514  1.1  jakllsch 		return;
    515  1.1  jakllsch 	}
    516  1.1  jakllsch 	drm_dp_link_train_channel_eq_delay(sc->sc_dpcd);
    517  1.1  jakllsch 	if (DP_LINK_STATUS_SIZE !=
    518  1.1  jakllsch 	    drm_dp_dpcd_read_link_status(&sc->sc_dpaux, link_status)) {
    519  1.1  jakllsch 		return;
    520  1.1  jakllsch 	}
    521  1.1  jakllsch 	if (!drm_dp_channel_eq_ok(link_status, link->num_lanes)) {
    522  1.1  jakllsch 		goto eq_fail;
    523  1.1  jakllsch 	}
    524  1.1  jakllsch 
    525  1.1  jakllsch 	return;
    526  1.1  jakllsch 
    527  1.1  jakllsch eq_fail:
    528  1.1  jakllsch 	for (i = 0; i < link->num_lanes; i++) {
    529  1.1  jakllsch 		uint8_t vs, pe;
    530  1.1  jakllsch 		vs = drm_dp_get_adjust_request_voltage(link_status, i);
    531  1.1  jakllsch 		pe = drm_dp_get_adjust_request_pre_emphasis(link_status, i);
    532  1.1  jakllsch 		training[i] = vs | pe;
    533  1.1  jakllsch 	}
    534  1.1  jakllsch 	for (i = 0; i < link->num_lanes; i++) {
    535  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    536  1.1  jakllsch 		    ANXDP_LNx_LINK_TRAINING_CTL(i), training[i]);
    537  1.1  jakllsch 	}
    538  1.1  jakllsch 	drm_dp_dpcd_write(&sc->sc_dpaux, DP_TRAINING_LANE0_SET, training,
    539  1.1  jakllsch 	    link->num_lanes);
    540  1.1  jakllsch 	goto again;
    541  1.1  jakllsch }
    542  1.1  jakllsch 
    543  1.1  jakllsch static void
    544  1.1  jakllsch anxdp_train_link(struct anxdp_softc * const sc)
    545  1.1  jakllsch {
    546  1.3  riastrad 	struct anxdp_link link;
    547  1.3  riastrad 	uint8_t values[3], power;
    548  1.1  jakllsch 
    549  1.1  jakllsch 	anxdp_macro_reset(sc);
    550  1.1  jakllsch 
    551  1.3  riastrad 	if (drm_dp_dpcd_read(&sc->sc_dpaux, DP_DPCD_REV, values, sizeof(values)) < 0) {
    552  1.1  jakllsch 		device_printf(sc->sc_dev, "link probe failed\n");
    553  1.1  jakllsch 		return;
    554  1.1  jakllsch 	}
    555  1.3  riastrad 	memset(&link, 0, sizeof(link));
    556  1.3  riastrad 	link.revision = values[0];
    557  1.3  riastrad 	link.rate = drm_dp_bw_code_to_link_rate(values[1]);
    558  1.3  riastrad 	link.num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
    559  1.3  riastrad 	if (values[2] & DP_ENHANCED_FRAME_CAP)
    560  1.3  riastrad 		link.enhanced_framing = true;
    561  1.3  riastrad 
    562  1.3  riastrad 	if (link.revision >= 0x11) {
    563  1.3  riastrad 		if (drm_dp_dpcd_readb(&sc->sc_dpaux, DP_SET_POWER, &power) < 0)
    564  1.3  riastrad 			return;
    565  1.3  riastrad 		power &= ~DP_SET_POWER_MASK;
    566  1.3  riastrad 		power |= DP_SET_POWER_D0;
    567  1.3  riastrad 		if (drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_SET_POWER, power) < 0)
    568  1.3  riastrad 			return;
    569  1.3  riastrad 		delay(2000);
    570  1.3  riastrad 	}
    571  1.3  riastrad 
    572  1.1  jakllsch 	if (DP_RECEIVER_CAP_SIZE != drm_dp_dpcd_read(&sc->sc_dpaux, DP_DPCD_REV,
    573  1.1  jakllsch 	    sc->sc_dpcd, DP_RECEIVER_CAP_SIZE))
    574  1.1  jakllsch 		return;
    575  1.1  jakllsch 
    576  1.1  jakllsch 	anxdp_link_start(sc, &link);
    577  1.1  jakllsch 	anxdp_process_clock_recovery(sc, &link);
    578  1.1  jakllsch 	anxdp_process_eq(sc, &link);
    579  1.1  jakllsch 
    580  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TRAINING_PTN_SET, 0);
    581  1.1  jakllsch 	drm_dp_dpcd_writeb(&sc->sc_dpaux, DP_TRAINING_PATTERN_SET,
    582  1.1  jakllsch 	    DP_TRAINING_PATTERN_DISABLE);
    583  1.1  jakllsch 
    584  1.1  jakllsch }
    585  1.1  jakllsch 
    586  1.1  jakllsch static void
    587  1.1  jakllsch anxdp_bringup(struct anxdp_softc * const sc)
    588  1.1  jakllsch {
    589  1.1  jakllsch 	uint32_t val;
    590  1.1  jakllsch 
    591  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1);
    592  1.1  jakllsch 	val &= ~VIDEO_EN;
    593  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val);
    594  1.1  jakllsch 
    595  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1);
    596  1.1  jakllsch 	val &= ~VIDEO_MUTE;
    597  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val);
    598  1.1  jakllsch 
    599  1.1  jakllsch 	val = SW_FUNC_EN_N;
    600  1.1  jakllsch 	if (isrockchip(sc)) {
    601  1.1  jakllsch 		val |= RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N;
    602  1.1  jakllsch 	} else {
    603  1.1  jakllsch 		val |= MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
    604  1.1  jakllsch 		    AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N | HDCP_FUNC_EN_N;
    605  1.1  jakllsch 	}
    606  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val);
    607  1.1  jakllsch 
    608  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2,
    609  1.1  jakllsch 	    SSC_FUNC_EN_N | AUX_FUNC_EN_N | SERDES_FIFO_FUNC_EN_N |
    610  1.1  jakllsch 	    LS_CLK_DOMAIN_FUNC_EN_N);
    611  1.1  jakllsch 
    612  1.1  jakllsch 	delay(30);
    613  1.1  jakllsch 
    614  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_M_AUD_GEN_FILTER_TH, 2);
    615  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SOC_GENERAL_CTL, 0x101);
    616  1.1  jakllsch 
    617  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TX_SW_RESET,
    618  1.1  jakllsch 	    RESET_DP_TX);
    619  1.1  jakllsch 
    620  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_1,
    621  1.1  jakllsch 	    TX_TERMINAL_CTRL_50_OHM);
    622  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_2,
    623  1.1  jakllsch 	    SEL_24M | TX_DVDD_BIT_1_0625V);
    624  1.1  jakllsch 	if (isrockchip(sc)) {
    625  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_1,
    626  1.1  jakllsch 		    REF_CLK_24M);
    627  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_2,
    628  1.1  jakllsch 		    0x95);
    629  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_3,
    630  1.1  jakllsch 		    0x40);
    631  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_4,
    632  1.1  jakllsch 		    0x58);
    633  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_REG_5,
    634  1.1  jakllsch 		    0x22);
    635  1.1  jakllsch 	}
    636  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_ANALOG_CTL_3,
    637  1.1  jakllsch 	    DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO);
    638  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_PLL_FILTER_CTL_1,
    639  1.1  jakllsch 	    PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM | TX_CUR1_2X | TX_CUR_16_MA);
    640  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_TX_AMP_TUNING_CTL, 0);
    641  1.1  jakllsch 
    642  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1);
    643  1.1  jakllsch 	val &= ~SW_FUNC_EN_N;
    644  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val);
    645  1.1  jakllsch 
    646  1.1  jakllsch 	anxdp_analog_power_up_all(sc);
    647  1.1  jakllsch 
    648  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_COMMON_INT_STA_1,
    649  1.1  jakllsch 	    PLL_LOCK_CHG);
    650  1.1  jakllsch 
    651  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL);
    652  1.1  jakllsch 	val &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
    653  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DEBUG_CTL, val);
    654  1.1  jakllsch 
    655  1.1  jakllsch 	if (anxdp_await_pll_lock(sc) != 0) {
    656  1.1  jakllsch 		device_printf(sc->sc_dev, "PLL lock timeout\n");
    657  1.1  jakllsch 	}
    658  1.1  jakllsch 
    659  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2);
    660  1.1  jakllsch 	val &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N |
    661  1.1  jakllsch 	    AUX_FUNC_EN_N);
    662  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_2, val);
    663  1.1  jakllsch 
    664  1.1  jakllsch 	anxdp_init_hpd(sc);
    665  1.1  jakllsch 	anxdp_init_aux(sc);
    666  1.1  jakllsch }
    667  1.1  jakllsch 
    668  1.1  jakllsch static void
    669  1.1  jakllsch anxdp_bridge_enable(struct drm_bridge *bridge)
    670  1.1  jakllsch {
    671  1.1  jakllsch 	struct anxdp_softc * const sc = bridge->driver_private;
    672  1.1  jakllsch 	uint32_t val;
    673  1.1  jakllsch 
    674  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1);
    675  1.1  jakllsch 	if (isrockchip(sc)) {
    676  1.1  jakllsch 		val &= ~(RK_VID_CAP_FUNC_EN_N | RK_VID_FIFO_FUNC_EN_N);
    677  1.1  jakllsch 	} else {
    678  1.1  jakllsch 		val &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
    679  1.1  jakllsch 		val |= MASTER_VID_FUNC_EN_N;
    680  1.1  jakllsch 	}
    681  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_FUNC_EN_1, val);
    682  1.1  jakllsch 
    683  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_10);
    684  1.1  jakllsch 	val &= ~(SLAVE_I_SCAN_CFG|SLAVE_VSYNC_P_CFG|SLAVE_HSYNC_P_CFG);
    685  1.1  jakllsch 	if ((sc->sc_curmode.flags & DRM_MODE_FLAG_INTERLACE) != 0)
    686  1.1  jakllsch 		val |= SLAVE_I_SCAN_CFG;
    687  1.1  jakllsch 	if ((sc->sc_curmode.flags & DRM_MODE_FLAG_NVSYNC) != 0)
    688  1.1  jakllsch 		val |= SLAVE_VSYNC_P_CFG;
    689  1.1  jakllsch 	if ((sc->sc_curmode.flags & DRM_MODE_FLAG_NHSYNC) != 0)
    690  1.1  jakllsch 		val |= SLAVE_HSYNC_P_CFG;
    691  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_10, val);
    692  1.1  jakllsch 
    693  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SOC_GENERAL_CTL,
    694  1.1  jakllsch 	    AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE);
    695  1.1  jakllsch 
    696  1.1  jakllsch 	anxdp_train_link(sc);
    697  1.1  jakllsch 
    698  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1);
    699  1.1  jakllsch 	val |= VIDEO_EN;
    700  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_VIDEO_CTL_1, val);
    701  1.1  jakllsch 
    702  1.1  jakllsch 	if (sc->sc_panel != NULL &&
    703  1.1  jakllsch 	    sc->sc_panel->funcs != NULL &&
    704  1.1  jakllsch 	    sc->sc_panel->funcs->enable != NULL)
    705  1.1  jakllsch 		sc->sc_panel->funcs->enable(sc->sc_panel);
    706  1.1  jakllsch #if ANXDP_AUDIO
    707  1.1  jakllsch 
    708  1.1  jakllsch 	if (sc->sc_connector.monitor_audio)
    709  1.1  jakllsch 		anxdp_audio_init(sc);
    710  1.1  jakllsch #endif
    711  1.1  jakllsch }
    712  1.1  jakllsch 
    713  1.1  jakllsch static void
    714  1.1  jakllsch anxdp_bridge_pre_enable(struct drm_bridge *bridge)
    715  1.1  jakllsch {
    716  1.1  jakllsch }
    717  1.1  jakllsch 
    718  1.1  jakllsch static void
    719  1.1  jakllsch anxdp_bridge_disable(struct drm_bridge *bridge)
    720  1.1  jakllsch {
    721  1.1  jakllsch }
    722  1.1  jakllsch 
    723  1.1  jakllsch static void
    724  1.1  jakllsch anxdp_bridge_post_disable(struct drm_bridge *bridge)
    725  1.1  jakllsch {
    726  1.1  jakllsch }
    727  1.1  jakllsch 
    728  1.1  jakllsch static void
    729  1.1  jakllsch anxdp_bridge_mode_set(struct drm_bridge *bridge,
    730  1.3  riastrad     const struct drm_display_mode *mode, const struct drm_display_mode *adjusted_mode)
    731  1.1  jakllsch {
    732  1.1  jakllsch 	struct anxdp_softc * const sc = bridge->driver_private;
    733  1.1  jakllsch 
    734  1.1  jakllsch 	sc->sc_curmode = *adjusted_mode;
    735  1.1  jakllsch }
    736  1.1  jakllsch 
    737  1.1  jakllsch static bool
    738  1.1  jakllsch anxdp_bridge_mode_fixup(struct drm_bridge *bridge,
    739  1.1  jakllsch     const struct drm_display_mode *mode, struct drm_display_mode *adjusted_mode)
    740  1.1  jakllsch {
    741  1.1  jakllsch 	return true;
    742  1.1  jakllsch }
    743  1.1  jakllsch 
    744  1.1  jakllsch static const struct drm_bridge_funcs anxdp_bridge_funcs = {
    745  1.1  jakllsch 	.attach = anxdp_bridge_attach,
    746  1.1  jakllsch 	.enable = anxdp_bridge_enable,
    747  1.1  jakllsch 	.pre_enable = anxdp_bridge_pre_enable,
    748  1.1  jakllsch 	.disable = anxdp_bridge_disable,
    749  1.1  jakllsch 	.post_disable = anxdp_bridge_post_disable,
    750  1.1  jakllsch 	.mode_set = anxdp_bridge_mode_set,
    751  1.1  jakllsch 	.mode_fixup = anxdp_bridge_mode_fixup,
    752  1.1  jakllsch };
    753  1.1  jakllsch 
    754  1.1  jakllsch #if ANXDP_AUDIO
    755  1.1  jakllsch static int
    756  1.1  jakllsch anxdp_dai_set_format(audio_dai_tag_t dai, u_int format)
    757  1.1  jakllsch {
    758  1.1  jakllsch 	return 0;
    759  1.1  jakllsch }
    760  1.1  jakllsch 
    761  1.1  jakllsch static int
    762  1.1  jakllsch anxdp_dai_add_device(audio_dai_tag_t dai, audio_dai_tag_t aux)
    763  1.1  jakllsch {
    764  1.1  jakllsch 	/* Not supported */
    765  1.1  jakllsch 	return 0;
    766  1.1  jakllsch }
    767  1.1  jakllsch 
    768  1.1  jakllsch static void
    769  1.1  jakllsch anxdp_audio_swvol_codec(audio_filter_arg_t *arg)
    770  1.1  jakllsch {
    771  1.1  jakllsch 	struct anxdp_softc * const sc = arg->context;
    772  1.1  jakllsch 	const aint_t *src;
    773  1.1  jakllsch 	aint_t *dst;
    774  1.1  jakllsch 	u_int sample_count;
    775  1.1  jakllsch 	u_int i;
    776  1.1  jakllsch 
    777  1.1  jakllsch 	src = arg->src;
    778  1.1  jakllsch 	dst = arg->dst;
    779  1.1  jakllsch 	sample_count = arg->count * arg->srcfmt->channels;
    780  1.1  jakllsch 	for (i = 0; i < sample_count; i++) {
    781  1.1  jakllsch 		aint2_t v = (aint2_t)(*src++);
    782  1.1  jakllsch 		v = v * sc->sc_swvol / 255;
    783  1.1  jakllsch 		*dst++ = (aint_t)v;
    784  1.1  jakllsch 	}
    785  1.1  jakllsch }
    786  1.1  jakllsch 
    787  1.1  jakllsch static int
    788  1.1  jakllsch anxdp_audio_set_format(void *priv, int setmode,
    789  1.1  jakllsch     const audio_params_t *play, const audio_params_t *rec,
    790  1.1  jakllsch     audio_filter_reg_t *pfil, audio_filter_reg_t *rfil)
    791  1.1  jakllsch {
    792  1.1  jakllsch 	struct anxdp_softc * const sc = priv;
    793  1.1  jakllsch 
    794  1.1  jakllsch 	pfil->codec = anxdp_audio_swvol_codec;
    795  1.1  jakllsch 	pfil->context = sc;
    796  1.1  jakllsch 
    797  1.1  jakllsch 	return 0;
    798  1.1  jakllsch }
    799  1.1  jakllsch 
    800  1.1  jakllsch static int
    801  1.1  jakllsch anxdp_audio_set_port(void *priv, mixer_ctrl_t *mc)
    802  1.1  jakllsch {
    803  1.1  jakllsch 	struct anxdp_softc * const sc = priv;
    804  1.1  jakllsch 
    805  1.1  jakllsch 	switch (mc->dev) {
    806  1.1  jakllsch 	case ANXDP_DAI_OUTPUT_MASTER_VOLUME:
    807  1.1  jakllsch 	case ANXDP_DAI_INPUT_DAC_VOLUME:
    808  1.1  jakllsch 		sc->sc_swvol = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
    809  1.1  jakllsch 		return 0;
    810  1.1  jakllsch 	default:
    811  1.1  jakllsch 		return ENXIO;
    812  1.1  jakllsch 	}
    813  1.1  jakllsch }
    814  1.1  jakllsch 
    815  1.1  jakllsch static int
    816  1.1  jakllsch anxdp_audio_get_port(void *priv, mixer_ctrl_t *mc)
    817  1.1  jakllsch {
    818  1.1  jakllsch 	struct anxdp_softc * const sc = priv;
    819  1.1  jakllsch 
    820  1.1  jakllsch 	switch (mc->dev) {
    821  1.1  jakllsch 	case ANXDP_DAI_OUTPUT_MASTER_VOLUME:
    822  1.1  jakllsch 	case ANXDP_DAI_INPUT_DAC_VOLUME:
    823  1.1  jakllsch 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_swvol;
    824  1.1  jakllsch 		mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_swvol;
    825  1.1  jakllsch 		return 0;
    826  1.1  jakllsch 	default:
    827  1.1  jakllsch 		return ENXIO;
    828  1.1  jakllsch 	}
    829  1.1  jakllsch }
    830  1.1  jakllsch 
    831  1.1  jakllsch static int
    832  1.1  jakllsch anxdp_audio_query_devinfo(void *priv, mixer_devinfo_t *di)
    833  1.1  jakllsch {
    834  1.1  jakllsch 	switch (di->index) {
    835  1.1  jakllsch 	case ANXDP_DAI_OUTPUT_CLASS:
    836  1.1  jakllsch 		di->mixer_class = di->index;
    837  1.1  jakllsch 		strcpy(di->label.name, AudioCoutputs);
    838  1.1  jakllsch 		di->type = AUDIO_MIXER_CLASS;
    839  1.1  jakllsch 		di->next = di->prev = AUDIO_MIXER_LAST;
    840  1.1  jakllsch 		return 0;
    841  1.1  jakllsch 
    842  1.1  jakllsch 	case ANXDP_DAI_INPUT_CLASS:
    843  1.1  jakllsch 		di->mixer_class = di->index;
    844  1.1  jakllsch 		strcpy(di->label.name, AudioCinputs);
    845  1.1  jakllsch 		di->type = AUDIO_MIXER_CLASS;
    846  1.1  jakllsch 		di->next = di->prev = AUDIO_MIXER_LAST;
    847  1.1  jakllsch 		return 0;
    848  1.1  jakllsch 
    849  1.1  jakllsch 	case ANXDP_DAI_OUTPUT_MASTER_VOLUME:
    850  1.1  jakllsch 		di->mixer_class = ANXDP_DAI_OUTPUT_CLASS;
    851  1.1  jakllsch 		strcpy(di->label.name, AudioNmaster);
    852  1.1  jakllsch 		di->un.v.delta = 1;
    853  1.1  jakllsch 		di->un.v.num_channels = 2;
    854  1.1  jakllsch 		strcpy(di->un.v.units.name, AudioNvolume);
    855  1.1  jakllsch 		di->type = AUDIO_MIXER_VALUE;
    856  1.1  jakllsch 		di->next = di->prev = AUDIO_MIXER_LAST;
    857  1.1  jakllsch 		return 0;
    858  1.1  jakllsch 
    859  1.1  jakllsch 	case ANXDP_DAI_INPUT_DAC_VOLUME:
    860  1.1  jakllsch 		di->mixer_class = ANXDP_DAI_INPUT_CLASS;
    861  1.1  jakllsch 		strcpy(di->label.name, AudioNdac);
    862  1.1  jakllsch 		di->un.v.delta = 1;
    863  1.1  jakllsch 		di->un.v.num_channels = 2;
    864  1.1  jakllsch 		strcpy(di->un.v.units.name, AudioNvolume);
    865  1.1  jakllsch 		di->type = AUDIO_MIXER_VALUE;
    866  1.1  jakllsch 		di->next = di->prev = AUDIO_MIXER_LAST;
    867  1.1  jakllsch 		return 0;
    868  1.1  jakllsch 
    869  1.1  jakllsch 	default:
    870  1.1  jakllsch 		return ENXIO;
    871  1.1  jakllsch 	}
    872  1.1  jakllsch }
    873  1.1  jakllsch 
    874  1.1  jakllsch static const struct audio_hw_if anxdp_dai_hw_if = {
    875  1.1  jakllsch 	.set_format = anxdp_audio_set_format,
    876  1.1  jakllsch 	.set_port = anxdp_audio_set_port,
    877  1.1  jakllsch 	.get_port = anxdp_audio_get_port,
    878  1.1  jakllsch 	.query_devinfo = anxdp_audio_query_devinfo,
    879  1.1  jakllsch };
    880  1.1  jakllsch #endif
    881  1.1  jakllsch 
    882  1.1  jakllsch static ssize_t
    883  1.1  jakllsch anxdp_dp_aux_transfer(struct drm_dp_aux *dpaux, struct drm_dp_aux_msg *dpmsg)
    884  1.1  jakllsch {
    885  1.1  jakllsch 	struct anxdp_softc * const sc = container_of(dpaux, struct anxdp_softc,
    886  1.1  jakllsch 	    sc_dpaux);
    887  1.1  jakllsch 	size_t loop_timeout = 0;
    888  1.1  jakllsch 	uint32_t val;
    889  1.1  jakllsch 	size_t i;
    890  1.1  jakllsch 	ssize_t ret = 0;
    891  1.1  jakllsch 
    892  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_BUFFER_DATA_CTL,
    893  1.1  jakllsch 	    BUF_CLR);
    894  1.1  jakllsch 
    895  1.1  jakllsch 	val = AUX_LENGTH(dpmsg->size);
    896  1.1  jakllsch 	if ((dpmsg->request & DP_AUX_I2C_MOT) != 0)
    897  1.1  jakllsch 		val |= AUX_TX_COMM_MOT;
    898  1.1  jakllsch 
    899  1.1  jakllsch 	switch (dpmsg->request & ~DP_AUX_I2C_MOT) {
    900  1.1  jakllsch 	case DP_AUX_I2C_WRITE:
    901  1.1  jakllsch 		break;
    902  1.1  jakllsch 	case DP_AUX_I2C_READ:
    903  1.1  jakllsch 		val |= AUX_TX_COMM_READ;
    904  1.1  jakllsch 		break;
    905  1.1  jakllsch 	case DP_AUX_NATIVE_WRITE:
    906  1.1  jakllsch 		val |= AUX_TX_COMM_DP;
    907  1.1  jakllsch 		break;
    908  1.1  jakllsch 	case DP_AUX_NATIVE_READ:
    909  1.1  jakllsch 		val |= AUX_TX_COMM_READ | AUX_TX_COMM_DP;
    910  1.1  jakllsch 		break;
    911  1.1  jakllsch 	}
    912  1.1  jakllsch 
    913  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_1, val);
    914  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_7_0,
    915  1.1  jakllsch 	    AUX_ADDR_7_0(dpmsg->address));
    916  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_15_8,
    917  1.1  jakllsch 	    AUX_ADDR_15_8(dpmsg->address));
    918  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_ADDR_19_16,
    919  1.1  jakllsch 	    AUX_ADDR_19_16(dpmsg->address));
    920  1.1  jakllsch 
    921  1.1  jakllsch 	if (!(dpmsg->request & DP_AUX_I2C_READ)) {
    922  1.1  jakllsch 		for (i = 0; i < dpmsg->size; i++) {
    923  1.1  jakllsch 			bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    924  1.1  jakllsch 			    ANXDP_BUF_DATA(i),
    925  1.1  jakllsch 			    ((const uint8_t *)(dpmsg->buffer))[i]);
    926  1.1  jakllsch 			ret++;
    927  1.1  jakllsch 		}
    928  1.1  jakllsch 	}
    929  1.1  jakllsch 
    930  1.1  jakllsch 
    931  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_2,
    932  1.1  jakllsch 	    AUX_EN | ((dpmsg->size == 0) ? ADDR_ONLY : 0));
    933  1.1  jakllsch 
    934  1.1  jakllsch 	loop_timeout = 0;
    935  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_CTL_2);
    936  1.1  jakllsch 	while ((val & AUX_EN) != 0) {
    937  1.1  jakllsch 		if (++loop_timeout > 20000) {
    938  1.1  jakllsch 			ret = -ETIMEDOUT;
    939  1.1  jakllsch 			goto out;
    940  1.1  jakllsch 		}
    941  1.1  jakllsch 		delay(25);
    942  1.1  jakllsch 		val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    943  1.1  jakllsch 		    ANXDP_AUX_CH_CTL_2);
    944  1.1  jakllsch 	}
    945  1.1  jakllsch 
    946  1.1  jakllsch 	loop_timeout = 0;
    947  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA);
    948  1.1  jakllsch 	while (!(val & RPLY_RECEIV)) {
    949  1.1  jakllsch 		if (++loop_timeout > 2000) {
    950  1.1  jakllsch 			ret = -ETIMEDOUT;
    951  1.1  jakllsch 			goto out;
    952  1.1  jakllsch 		}
    953  1.1  jakllsch 		delay(10);
    954  1.1  jakllsch 		val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    955  1.1  jakllsch 		    ANXDP_DP_INT_STA);
    956  1.1  jakllsch 	}
    957  1.1  jakllsch 
    958  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA,
    959  1.1  jakllsch 	    RPLY_RECEIV);
    960  1.1  jakllsch 
    961  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA);
    962  1.1  jakllsch 	if ((val & AUX_ERR) != 0) {
    963  1.1  jakllsch 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_DP_INT_STA,
    964  1.1  jakllsch 		    AUX_ERR);
    965  1.1  jakllsch 		ret = -EREMOTEIO;
    966  1.1  jakllsch 		goto out;
    967  1.1  jakllsch 	}
    968  1.1  jakllsch 
    969  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_CH_STA);
    970  1.1  jakllsch 	if (AUX_STATUS(val) != 0) {
    971  1.1  jakllsch 		ret = -EREMOTEIO;
    972  1.1  jakllsch 		goto out;
    973  1.1  jakllsch 	}
    974  1.1  jakllsch 
    975  1.1  jakllsch 	if ((dpmsg->request & DP_AUX_I2C_READ)) {
    976  1.1  jakllsch 		for (i = 0; i < dpmsg->size; i++) {
    977  1.1  jakllsch 			val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    978  1.1  jakllsch 			    ANXDP_BUF_DATA(i));
    979  1.1  jakllsch 			((uint8_t *)(dpmsg->buffer))[i] = val & 0xffU;
    980  1.1  jakllsch 			ret++;
    981  1.1  jakllsch 		}
    982  1.1  jakllsch 	}
    983  1.1  jakllsch 
    984  1.1  jakllsch 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_AUX_RX_COMM);
    985  1.1  jakllsch 	if (val == AUX_RX_COMM_AUX_DEFER)
    986  1.1  jakllsch 		dpmsg->reply = DP_AUX_NATIVE_REPLY_DEFER;
    987  1.1  jakllsch 	else if (val == AUX_RX_COMM_I2C_DEFER)
    988  1.1  jakllsch 		dpmsg->reply = DP_AUX_I2C_REPLY_DEFER;
    989  1.1  jakllsch 	else if ((dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE ||
    990  1.1  jakllsch 		 (dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_READ)
    991  1.1  jakllsch 		dpmsg->reply = DP_AUX_I2C_REPLY_ACK;
    992  1.1  jakllsch 	else if ((dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE ||
    993  1.1  jakllsch 		 (dpmsg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_READ)
    994  1.1  jakllsch 		dpmsg->reply = DP_AUX_NATIVE_REPLY_ACK;
    995  1.1  jakllsch 
    996  1.1  jakllsch out:
    997  1.1  jakllsch 	if (ret < 0)
    998  1.1  jakllsch 		anxdp_init_aux(sc);
    999  1.1  jakllsch 
   1000  1.1  jakllsch 	return ret;
   1001  1.1  jakllsch }
   1002  1.1  jakllsch 
   1003  1.2  jmcneill void
   1004  1.2  jmcneill anxdp_dpms(struct anxdp_softc *sc, int mode)
   1005  1.2  jmcneill {
   1006  1.2  jmcneill 	switch (mode) {
   1007  1.2  jmcneill 	case DRM_MODE_DPMS_ON:
   1008  1.2  jmcneill 		pmf_event_inject(NULL, PMFE_DISPLAY_ON);
   1009  1.2  jmcneill 		break;
   1010  1.2  jmcneill 	case DRM_MODE_DPMS_STANDBY:
   1011  1.2  jmcneill 	case DRM_MODE_DPMS_SUSPEND:
   1012  1.2  jmcneill 	case DRM_MODE_DPMS_OFF:
   1013  1.2  jmcneill 		pmf_event_inject(NULL, PMFE_DISPLAY_OFF);
   1014  1.2  jmcneill 		break;
   1015  1.2  jmcneill 	}
   1016  1.2  jmcneill }
   1017  1.2  jmcneill 
   1018  1.1  jakllsch int
   1019  1.1  jakllsch anxdp_attach(struct anxdp_softc *sc)
   1020  1.1  jakllsch {
   1021  1.1  jakllsch #if ANXDP_AUDIO
   1022  1.1  jakllsch 	sc->sc_swvol = 255;
   1023  1.1  jakllsch 
   1024  1.1  jakllsch 	/*
   1025  1.1  jakllsch 	 * Initialize audio DAI
   1026  1.1  jakllsch 	 */
   1027  1.1  jakllsch 	sc->sc_dai.dai_set_format = anxdp_dai_set_format;
   1028  1.1  jakllsch 	sc->sc_dai.dai_add_device = anxdp_dai_add_device;
   1029  1.1  jakllsch 	sc->sc_dai.dai_hw_if = &anxdp_dai_hw_if;
   1030  1.1  jakllsch 	sc->sc_dai.dai_dev = sc->sc_dev;
   1031  1.1  jakllsch 	sc->sc_dai.dai_priv = sc;
   1032  1.1  jakllsch #endif
   1033  1.1  jakllsch 
   1034  1.1  jakllsch 	sc->sc_dpaux.name = "DP Aux";
   1035  1.1  jakllsch 	sc->sc_dpaux.transfer = anxdp_dp_aux_transfer;
   1036  1.1  jakllsch 	sc->sc_dpaux.dev = sc->sc_dev;
   1037  1.1  jakllsch 	if (drm_dp_aux_register(&sc->sc_dpaux) != 0) {
   1038  1.1  jakllsch 		device_printf(sc->sc_dev, "registering DP Aux failed\n");
   1039  1.1  jakllsch 	}
   1040  1.1  jakllsch 
   1041  1.1  jakllsch 	anxdp_bringup(sc);
   1042  1.1  jakllsch 
   1043  1.1  jakllsch 	return 0;
   1044  1.1  jakllsch }
   1045  1.1  jakllsch 
   1046  1.1  jakllsch int
   1047  1.1  jakllsch anxdp_bind(struct anxdp_softc *sc, struct drm_encoder *encoder)
   1048  1.1  jakllsch {
   1049  1.1  jakllsch 	int error;
   1050  1.1  jakllsch 
   1051  1.1  jakllsch 	sc->sc_bridge.driver_private = sc;
   1052  1.1  jakllsch 	sc->sc_bridge.funcs = &anxdp_bridge_funcs;
   1053  1.1  jakllsch 	sc->sc_bridge.encoder = encoder;
   1054  1.1  jakllsch 
   1055  1.3  riastrad 	error = drm_bridge_attach(encoder, &sc->sc_bridge, NULL);
   1056  1.1  jakllsch 	if (error != 0)
   1057  1.1  jakllsch 		return EIO;
   1058  1.1  jakllsch 
   1059  1.1  jakllsch 	if (sc->sc_panel != NULL && sc->sc_panel->funcs != NULL &&  sc->sc_panel->funcs->prepare != NULL)
   1060  1.1  jakllsch 		sc->sc_panel->funcs->prepare(sc->sc_panel);
   1061  1.1  jakllsch 
   1062  1.1  jakllsch 	return 0;
   1063  1.1  jakllsch }
   1064  1.1  jakllsch 
   1065  1.1  jakllsch void anxdp0_dump(void);
   1066  1.1  jakllsch 
   1067  1.1  jakllsch void
   1068  1.1  jakllsch anxdp0_dump(void)
   1069  1.1  jakllsch {
   1070  1.1  jakllsch 	extern struct cfdriver anxdp_cd;
   1071  1.1  jakllsch 	struct anxdp_softc * const sc = device_lookup_private(&anxdp_cd, 0);
   1072  1.1  jakllsch 	size_t i;
   1073  1.1  jakllsch 
   1074  1.1  jakllsch 	if (sc == NULL)
   1075  1.1  jakllsch 		return;
   1076  1.1  jakllsch 
   1077  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_1,
   1078  1.1  jakllsch 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_1));
   1079  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_2,
   1080  1.1  jakllsch 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_2));
   1081  1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3,
   1082  1.1  jakllsch 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, ANXDP_SYS_CTL_3));
   1083  1.1  jakllsch 	for (i = 0x000; i < 0xb00; i += 4)
   1084  1.1  jakllsch 		device_printf(sc->sc_dev, "%03zx 0x%08x\n", i,
   1085  1.1  jakllsch 		    bus_space_read_4(sc->sc_bst, sc->sc_bsh, i));
   1086  1.1  jakllsch }
   1087