Home | History | Annotate | Line # | Download | only in ic
apcdmareg.h revision 1.1.12.1
      1  1.1.12.1  minoura /*	$NetBSD: apcdmareg.h,v 1.1.12.1 2000/06/22 17:06:34 minoura Exp $	*/
      2       1.1      mrg 
      3       1.1      mrg /*-
      4       1.1      mrg  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5       1.1      mrg  * All rights reserved.
      6       1.1      mrg  *
      7       1.1      mrg  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1      mrg  * by Paul Kranenburg.
      9       1.1      mrg  *
     10       1.1      mrg  * Redistribution and use in source and binary forms, with or without
     11       1.1      mrg  * modification, are permitted provided that the following conditions
     12       1.1      mrg  * are met:
     13       1.1      mrg  * 1. Redistributions of source code must retain the above copyright
     14       1.1      mrg  *    notice, this list of conditions and the following disclaimer.
     15       1.1      mrg  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1      mrg  *    notice, this list of conditions and the following disclaimer in the
     17       1.1      mrg  *    documentation and/or other materials provided with the distribution.
     18       1.1      mrg  * 3. All advertising materials mentioning features or use of this software
     19       1.1      mrg  *    must display the following acknowledgement:
     20       1.1      mrg  *        This product includes software developed by the NetBSD
     21       1.1      mrg  *        Foundation, Inc. and its contributors.
     22       1.1      mrg  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1      mrg  *    contributors may be used to endorse or promote products derived
     24       1.1      mrg  *    from this software without specific prior written permission.
     25       1.1      mrg  *
     26       1.1      mrg  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1      mrg  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1      mrg  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1      mrg  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1      mrg  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1      mrg  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1      mrg  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1      mrg  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1      mrg  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1      mrg  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1      mrg  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1      mrg  */
     38       1.1      mrg 
     39       1.1      mrg /*
     40       1.1      mrg  * APC DMA hardware; from SunOS header
     41       1.1      mrg  * Thanks to Derrick J. Brashear for additional info on the
     42       1.1      mrg  * meaning of some of these bits.
     43       1.1      mrg  */
     44       1.1      mrg struct apc_dma {
     45       1.1      mrg 	volatile u_int32_t dmacsr;	/* APC CSR */
     46       1.1      mrg 	volatile u_int32_t lpad[3];	/* */
     47       1.1      mrg 	volatile u_int32_t dmacva;	/* Capture Virtual Address */
     48       1.1      mrg 	volatile u_int32_t dmacc;	/* Capture Count */
     49       1.1      mrg 	volatile u_int32_t dmacnva;	/* Capture Next Virtual Address */
     50       1.1      mrg 	volatile u_int32_t dmacnc;	/* Capture next count */
     51       1.1      mrg 	volatile u_int32_t dmapva;	/* Playback Virtual Address */
     52       1.1      mrg 	volatile u_int32_t dmapc;	/* Playback Count */
     53       1.1      mrg 	volatile u_int32_t dmapnva;	/* Playback Next VAddress */
     54       1.1      mrg 	volatile u_int32_t dmapnc;	/* Playback Next Count */
     55       1.1      mrg };
     56       1.1      mrg 
     57       1.1      mrg /*
     58       1.1      mrg  * APC CSR Register bit definitions
     59       1.1      mrg  */
     60       1.1      mrg #define	APC_IP		0x00800000	/* Interrupt Pending */
     61       1.1      mrg #define	APC_PI		0x00400000	/* Playback interrupt */
     62       1.1      mrg #define	APC_CI		0x00200000	/* Capture interrupt */
     63       1.1      mrg #define	APC_EI		0x00100000	/* General interrupt */
     64       1.1      mrg #define	APC_IE		0x00080000	/* General ext int. enable */
     65       1.1      mrg #define	APC_PIE		0x00040000	/* Playback ext intr */
     66       1.1      mrg #define	APC_CIE		0x00020000	/* Capture ext intr */
     67       1.1      mrg #define	APC_EIE		0x00010000	/* Error ext intr */
     68       1.1      mrg #define	APC_PMI		0x00008000	/* Pipe empty interrupt */
     69       1.1      mrg #define	APC_PM		0x00004000	/* Play pipe empty */
     70       1.1      mrg #define	APC_PD		0x00002000	/* Playback NVA dirty */
     71       1.1      mrg #define	APC_PMIE	0x00001000	/* play pipe empty Int enable */
     72       1.1      mrg #define	APC_CM		0x00000800	/* Cap data dropped on floor */
     73       1.1      mrg #define	APC_CD		0x00000400	/* Capture NVA dirty */
     74       1.1      mrg #define	APC_CMI		0x00000200	/* Capture pipe empty interrupt */
     75       1.1      mrg #define	APC_CMIE	0x00000100	/* Cap. pipe empty int enable */
     76       1.1      mrg #define	APC_PPAUSE	0x00000080	/* Pause the play DMA */
     77       1.1      mrg #define	APC_CPAUSE	0x00000040	/* Pause the capture DMA */
     78       1.1      mrg #define	APC_CODEC_PDN   0x00000020	/* CODEC RESET */
     79       1.1      mrg #define	PDMA_GO		0x00000008
     80       1.1      mrg #define	CDMA_GO		0x00000004	/* bit 2 of the csr */
     81       1.1      mrg #define	APC_RESET	0x00000001	/* Reset the chip */
     82       1.1      mrg 
     83       1.1      mrg #define APC_BITS					\
     84       1.1      mrg 	"\20\30IP\27PI\26CI\25EI\24IE"			\
     85       1.1      mrg 	"\23PIE\22CIE\21EIE\20PMI\17PM\16PD\15PMIE"	\
     86       1.1      mrg 	"\14CM\13CD\12CMI\11CMIE\10PPAUSE\7CPAUSE\6PDN\4PGO\3CGO"
     87       1.1      mrg 
     88       1.1      mrg /*
     89       1.1      mrg  * To start DMA, you write to dma[cp]nva and dma[cp]nc and set [CP]DMA_GO
     90       1.1      mrg  * in dmacsr. dma[cp]va and dma[cp]c, when read, appear to be the live
     91       1.1      mrg  * counter as the DMA operation progresses.
     92       1.1      mrg  * Supposedly, you get an interrupt with the "dirty" bits (APC_PD,APC_CD)
     93       1.1      mrg  * set, when the next DMA buffer can be programmed, while the current one
     94       1.1      mrg  * is still in progress. We don't currently use this feature, since I
     95       1.1      mrg  * haven't been able to make it work.. instead the next buffer goes in
     96       1.1      mrg  * as soon as we see a "pipe empty" (APC_PM) interrupt.
     97       1.1      mrg  */
     98       1.1      mrg 
     99       1.1      mrg /* It's not clear if there's a maximum DMA size.. */
    100       1.1      mrg #define APC_MAX		(sc->sc_blksz)/*(16*1024)*/
    101       1.1      mrg 
    102       1.1      mrg /*
    103       1.1      mrg  * List of device memory allocations (see cs4231_malloc/cs4231_free).
    104       1.1      mrg  */
    105       1.1      mrg struct cs_dma {
    106  1.1.12.1  minoura 	struct	cs_dma	*next;
    107  1.1.12.1  minoura 	caddr_t		addr;
    108  1.1.12.1  minoura 	bus_dmamap_t	dmamap;
    109       1.1      mrg 	bus_dma_segment_t segs[1];
    110  1.1.12.1  minoura 	int		nsegs;
    111  1.1.12.1  minoura 	size_t		size;
    112       1.1      mrg };
    113