1 1.2 msaitoh /* $NetBSD: athnreg.h,v 1.2 2019/07/25 11:56:09 msaitoh Exp $ */ 2 1.1 christos /* $OpenBSD: athnreg.h,v 1.18 2012/06/10 21:23:36 kettenis Exp $ */ 3 1.1 christos 4 1.1 christos /*- 5 1.1 christos * Copyright (c) 2009 Damien Bergamini <damien.bergamini (at) free.fr> 6 1.1 christos * Copyright (c) 2008-2009 Atheros Communications Inc. 7 1.1 christos * 8 1.1 christos * Permission to use, copy, modify, and distribute this software for any 9 1.1 christos * purpose with or without fee is hereby granted, provided that the above 10 1.1 christos * copyright notice and this permission notice appear in all copies. 11 1.1 christos * 12 1.1 christos * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 13 1.1 christos * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 14 1.1 christos * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 15 1.1 christos * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 16 1.1 christos * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 17 1.1 christos * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 18 1.1 christos * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 19 1.1 christos */ 20 1.1 christos 21 1.1 christos #ifndef _ATHNREG_H_ 22 1.1 christos #define _ATHNREG_H_ 23 1.1 christos 24 1.1 christos /* 25 1.1 christos * MAC registers. 26 1.1 christos */ 27 1.1 christos #define AR_CR 0x0008 28 1.1 christos #define AR_RXDP 0x000c 29 1.1 christos #define AR_CFG 0x0014 30 1.1 christos #define AR_RXBP_THRESH 0x0018 31 1.1 christos #define AR_MIRT 0x0020 32 1.1 christos #define AR_IER 0x0024 33 1.1 christos #define AR_TIMT 0x0028 34 1.1 christos #define AR_RIMT 0x002c 35 1.1 christos #define AR_TXCFG 0x0030 36 1.1 christos #define AR_RXCFG 0x0034 37 1.1 christos #define AR_MIBC 0x0040 38 1.1 christos #define AR_TOPS 0x0044 39 1.1 christos #define AR_RXNPTO 0x0048 40 1.1 christos #define AR_TXNPTO 0x004c 41 1.1 christos #define AR_RPGTO 0x0050 42 1.1 christos #define AR_RPCNT 0x0054 43 1.1 christos #define AR_MACMISC 0x0058 44 1.1 christos #define AR_DATABUF_SIZE 0x0060 45 1.1 christos #define AR_GTXTO 0x0064 46 1.1 christos #define AR_GTTM 0x0068 47 1.1 christos #define AR_CST 0x006c 48 1.1 christos #define AR_HP_RXDP 0x0074 49 1.1 christos #define AR_LP_RXDP 0x0078 50 1.1 christos #define AR_ISR 0x0080 51 1.1 christos #define AR_ISR_S0 0x0084 52 1.1 christos #define AR_ISR_S1 0x0088 53 1.1 christos #define AR_ISR_S2 0x008c 54 1.1 christos #define AR_ISR_S3 0x0090 55 1.1 christos #define AR_ISR_S4 0x0094 56 1.1 christos #define AR_ISR_S5 0x0098 57 1.1 christos #define AR_IMR 0x00a0 58 1.1 christos #define AR_IMR_S0 0x00a4 59 1.1 christos #define AR_IMR_S1 0x00a8 60 1.1 christos #define AR_IMR_S2 0x00ac 61 1.1 christos #define AR_IMR_S3 0x00b0 62 1.1 christos #define AR_IMR_S4 0x00b4 63 1.1 christos #define AR_IMR_S5 0x00b8 64 1.1 christos #define AR_ISR_RAC 0x00c0 65 1.1 christos #define AR_ISR_S0_S 0x00c4 66 1.1 christos #define AR_ISR_S1_S 0x00c8 67 1.1 christos #define AR_DMADBG(i) (0x00e0 + (i) * 4) 68 1.1 christos #define AR_QTXDP(i) (0x0800 + (i) * 4) 69 1.1 christos #define AR_Q_STATUS_RING_START 0x0830 70 1.1 christos #define AR_Q_STATUS_RING_END 0x0834 71 1.1 christos #define AR_Q_TXE 0x0840 72 1.1 christos #define AR_Q_TXD 0x0880 73 1.1 christos #define AR_QCBRCFG(i) (0x08c0 + (i) * 4) 74 1.1 christos #define AR_QRDYTIMECFG(i) (0x0900 + (i) * 4) 75 1.1 christos #define AR_Q_ONESHOTARM_SC 0x0940 76 1.1 christos #define AR_Q_ONESHOTARM_CC 0x0980 77 1.1 christos #define AR_QMISC(i) (0x09c0 + (i) * 4) 78 1.1 christos #define AR_QSTS(i) (0x0a00 + (i) * 4) 79 1.1 christos #define AR_Q_RDYTIMESHDN 0x0a40 80 1.1 christos #define AR_Q_DESC_CRCCHK 0x0a44 81 1.1 christos #define AR_DQCUMASK(i) (0x1000 + (i) * 4) 82 1.1 christos #define AR_D_GBL_IFS_SIFS 0x1030 83 1.1 christos #define AR_D_TXBLK_CMD 0x1038 84 1.1 christos #define AR_DLCL_IFS(i) (0x1040 + (i) * 4) 85 1.1 christos #define AR_D_GBL_IFS_SLOT 0x1070 86 1.1 christos #define AR_DRETRY_LIMIT(i) (0x1080 + (i) * 4) 87 1.1 christos #define AR_D_GBL_IFS_EIFS 0x10b0 88 1.1 christos #define AR_DCHNTIME(i) (0x10c0 + (i) * 4) 89 1.1 christos #define AR_D_GBL_IFS_MISC 0x10f0 90 1.1 christos #define AR_DMISC(i) (0x1100 + (i) * 4) 91 1.1 christos #define AR_D_SEQNUM 0x1140 92 1.1 christos #define AR_D_FPCTL 0x1230 93 1.1 christos #define AR_D_TXPSE 0x1270 94 1.1 christos #define AR_D_TXSLOTMASK 0x12f0 95 1.1 christos #define AR_MAC_SLEEP 0x1f00 96 1.1 christos #define AR_CFG_LED 0x1f04 97 1.1 christos #define AR_EEPROM_OFFSET(i) (0x2000 + (i) * 4) 98 1.1 christos #define AR_RC 0x4000 99 1.1 christos #define AR_WA 0x4004 100 1.1 christos #define AR_PM_STATE 0x4008 101 1.1 christos #define AR_PCIE_PM_CTRL 0x4014 102 1.1 christos #define AR_HOST_TIMEOUT 0x4018 103 1.1 christos #define AR_EEPROM 0x401c 104 1.1 christos #define AR_SREV 0x4020 105 1.1 christos #define AR_AHB_MODE 0x4024 106 1.1 christos #define AR_INTR_SYNC_CAUSE 0x4028 107 1.1 christos #define AR_INTR_SYNC_ENABLE 0x402c 108 1.1 christos #define AR_INTR_ASYNC_MASK 0x4030 109 1.1 christos #define AR_INTR_SYNC_MASK 0x4034 110 1.1 christos #define AR_INTR_ASYNC_CAUSE 0x4038 111 1.1 christos #define AR_INTR_ASYNC_ENABLE 0x403c 112 1.1 christos #define AR_PCIE_SERDES 0x4040 113 1.1 christos #define AR_PCIE_SERDES2 0x4044 114 1.1 christos #define AR_INTR_PRIO_SYNC_ENABLE 0x40c4 115 1.1 christos #define AR_INTR_PRIO_ASYNC_MASK 0x40c8 116 1.1 christos #define AR_INTR_PRIO_SYNC_MASK 0x40cc 117 1.1 christos #define AR_INTR_PRIO_ASYNC_ENABLE 0x40d4 118 1.1 christos #define AR_RTC_RC 0x7000 119 1.1 christos #define AR_RTC_XTAL_CONTROL 0x7004 120 1.1 christos #define AR_RTC_REG_CONTROL0 0x7008 121 1.1 christos #define AR_RTC_REG_CONTROL1 0x700c 122 1.1 christos #define AR_RTC_PLL_CONTROL 0x7014 123 1.1 christos #define AR_RTC_PLL_CONTROL2 0x703c 124 1.1 christos #define AR_RTC_RESET 0x7040 125 1.1 christos #define AR_RTC_STATUS 0x7044 126 1.1 christos #define AR_RTC_SLEEP_CLK 0x7048 127 1.1 christos #define AR_RTC_FORCE_WAKE 0x704c 128 1.1 christos #define AR_RTC_INTR_CAUSE 0x7050 129 1.1 christos #define AR_RTC_INTR_ENABLE 0x7054 130 1.1 christos #define AR_RTC_INTR_MASK 0x7058 131 1.1 christos #define AR_STA_ID0 0x8000 132 1.1 christos #define AR_STA_ID1 0x8004 133 1.1 christos #define AR_BSS_ID0 0x8008 134 1.1 christos #define AR_BSS_ID1 0x800c 135 1.1 christos #define AR_BCN_RSSI_AVE 0x8010 136 1.1 christos #define AR_TIME_OUT 0x8014 137 1.1 christos #define AR_RSSI_THR 0x8018 138 1.1 christos #define AR_USEC 0x801c 139 1.1 christos #define AR_RESET_TSF 0x8020 140 1.1 christos #define AR_MAX_CFP_DUR 0x8038 141 1.1 christos #define AR_RX_FILTER 0x803c 142 1.1 christos #define AR_MCAST_FIL0 0x8040 143 1.1 christos #define AR_MCAST_FIL1 0x8044 144 1.1 christos #define AR_DIAG_SW 0x8048 145 1.1 christos #define AR_TSF_L32 0x804c 146 1.1 christos #define AR_TSF_U32 0x8050 147 1.1 christos #define AR_TST_ADDAC 0x8054 148 1.1 christos #define AR_DEF_ANTENNA 0x8058 149 1.1 christos #define AR_AES_MUTE_MASK0 0x805c 150 1.1 christos #define AR_AES_MUTE_MASK1 0x8060 151 1.1 christos #define AR_GATED_CLKS 0x8064 152 1.1 christos #define AR_OBS_BUS_CTRL 0x8068 153 1.1 christos #define AR_OBS_BUS_1 0x806c 154 1.1 christos #define AR_LAST_TSTP 0x8080 155 1.1 christos #define AR_NAV 0x8084 156 1.1 christos #define AR_RTS_OK 0x8088 157 1.1 christos #define AR_RTS_FAIL 0x808c 158 1.1 christos #define AR_ACK_FAIL 0x8090 159 1.1 christos #define AR_FCS_FAIL 0x8094 160 1.1 christos #define AR_BEACON_CNT 0x8098 161 1.1 christos #define AR_SLEEP1 0x80d4 162 1.1 christos #define AR_SLEEP2 0x80d8 163 1.1 christos #define AR_BSSMSKL 0x80e0 164 1.1 christos #define AR_BSSMSKU 0x80e4 165 1.1 christos #define AR_TPC 0x80e8 166 1.1 christos #define AR_TFCNT 0x80ec 167 1.1 christos #define AR_RFCNT 0x80f0 168 1.1 christos #define AR_RCCNT 0x80f4 169 1.1 christos #define AR_CCCNT 0x80f8 170 1.1 christos #define AR_QUIET1 0x80fc 171 1.1 christos #define AR_QUIET2 0x8100 172 1.1 christos #define AR_TSF_PARM 0x8104 173 1.1 christos #define AR_QOS_NO_ACK 0x8108 174 1.1 christos #define AR_PHY_ERR 0x810c 175 1.1 christos #define AR_RXFIFO_CFG 0x8114 176 1.1 christos #define AR_MIC_QOS_CONTROL 0x8118 177 1.1 christos #define AR_MIC_QOS_SELECT 0x811c 178 1.1 christos #define AR_PCU_MISC 0x8120 179 1.1 christos #define AR_FILT_OFDM 0x8124 180 1.1 christos #define AR_FILT_CCK 0x8128 181 1.1 christos #define AR_PHY_ERR_1 0x812c 182 1.1 christos #define AR_PHY_ERR_MASK_1 0x8130 183 1.1 christos #define AR_PHY_ERR_2 0x8134 184 1.1 christos #define AR_PHY_ERR_MASK_2 0x8138 185 1.1 christos #define AR_TSFOOR_THRESHOLD 0x813c 186 1.1 christos #define AR_PHY_ERR_EIFS_MASK 0x8144 187 1.1 christos #define AR_PHY_ERR_3 0x8168 188 1.1 christos #define AR_PHY_ERR_MASK_3 0x816c 189 1.1 christos #define AR_BT_COEX_MODE 0x8170 190 1.1 christos #define AR_BT_COEX_WEIGHT 0x8174 191 1.1 christos #define AR_BT_COEX_MODE2 0x817c 192 1.1 christos #define AR_NEXT_NDP2_TIMER(i) (0x8180 + (i) * 4) 193 1.1 christos #define AR_NDP2_PERIOD(i) (0x81a0 + (i) * 4) 194 1.1 christos #define AR_NDP2_TIMER_MODE 0x81c0 195 1.1 christos #define AR_TXSIFS 0x81d0 196 1.1 christos #define AR_TXOP_X 0x81ec 197 1.1 christos #define AR_TXOP_0_3 0x81f0 198 1.1 christos #define AR_TXOP_4_7 0x81f4 199 1.1 christos #define AR_TXOP_8_11 0x81f8 200 1.1 christos #define AR_TXOP_12_15 0x81fc 201 1.1 christos #define AR_GEN_TIMER(i) (0x8200 + (i) * 4) 202 1.1 christos #define AR_NEXT_TBTT_TIMER AR_GEN_TIMER(0) 203 1.1 christos #define AR_NEXT_DMA_BEACON_ALERT AR_GEN_TIMER(1) 204 1.1 christos #define AR_NEXT_CFP AR_GEN_TIMER(2) 205 1.1 christos #define AR_NEXT_HCF AR_GEN_TIMER(3) 206 1.1 christos #define AR_NEXT_TIM AR_GEN_TIMER(4) 207 1.1 christos #define AR_NEXT_DTIM AR_GEN_TIMER(5) 208 1.1 christos #define AR_NEXT_QUIET_TIMER AR_GEN_TIMER(6) 209 1.1 christos #define AR_NEXT_NDP_TIMER AR_GEN_TIMER(7) 210 1.1 christos #define AR_BEACON_PERIOD AR_GEN_TIMER(8) 211 1.1 christos #define AR_DMA_BEACON_PERIOD AR_GEN_TIMER(9) 212 1.1 christos #define AR_SWBA_PERIOD AR_GEN_TIMER(10) 213 1.1 christos #define AR_HCF_PERIOD AR_GEN_TIMER(11) 214 1.1 christos #define AR_TIM_PERIOD AR_GEN_TIMER(12) 215 1.1 christos #define AR_DTIM_PERIOD AR_GEN_TIMER(13) 216 1.1 christos #define AR_QUIET_PERIOD AR_GEN_TIMER(14) 217 1.1 christos #define AR_NDP_PERIOD AR_GEN_TIMER(15) 218 1.1 christos #define AR_TIMER_MODE 0x8240 219 1.1 christos #define AR_SLP32_MODE 0x8244 220 1.1 christos #define AR_SLP32_WAKE 0x8248 221 1.1 christos #define AR_SLP32_INC 0x824c 222 1.1 christos #define AR_SLP_CNT 0x8250 223 1.1 christos #define AR_SLP_CYCLE_CNT 0x8254 224 1.1 christos #define AR_SLP_MIB_CTRL 0x8258 225 1.1 christos #define AR_WOW_PATTERN_REG 0x825c 226 1.1 christos #define AR_WOW_COUNT_REG 0x8260 227 1.1 christos #define AR_MAC_PCU_LOGIC_ANALYZER 0x8264 228 1.1 christos #define AR_WOW_BCN_EN_REG 0x8270 229 1.1 christos #define AR_WOW_BCN_TIMO_REG 0x8274 230 1.1 christos #define AR_WOW_KEEP_ALIVE_TIMO_REG 0x8278 231 1.1 christos #define AR_WOW_KEEP_ALIVE_REG 0x827c 232 1.1 christos #define AR_WOW_US_SCALAR_REG 0x8284 233 1.1 christos #define AR_WOW_KEEP_ALIVE_DELAY_REG 0x8288 234 1.1 christos #define AR_WOW_PATTERN_MATCH_REG 0x828c 235 1.1 christos #define AR_WOW_PATTERN_OFF1_REG 0x8290 236 1.1 christos #define AR_WOW_PATTERN_OFF2_REG 0x8294 237 1.1 christos #define AR_WOW_EXACT_REG 0x829c 238 1.1 christos #define AR_2040_MODE 0x8318 239 1.1 christos #define AR_EXTRCCNT 0x8328 240 1.1 christos #define AR_SELFGEN_MASK 0x832c 241 1.1 christos #define AR_PCU_TXBUF_CTRL 0x8340 242 1.1 christos #define AR_PCU_MISC_MODE2 0x8344 243 1.1 christos #define AR_MAC_PCU_ASYNC_FIFO_REG3 0x8358 244 1.1 christos #define AR_WOW_LENGTH1_REG 0x8360 245 1.1 christos #define AR_WOW_LENGTH2_REG 0x8364 246 1.1 christos #define AR_WOW_PATTERN_MATCH_LT_256B 0x8368 247 1.1 christos #define AR_RATE_DURATION(i) (0x8700 + (i) * 4) 248 1.1 christos #define AR_KEYTABLE(i) (0x8800 + (i) * 32) 249 1.1 christos #define AR_KEYTABLE_KEY0(i) (AR_KEYTABLE(i) + 0) 250 1.1 christos #define AR_KEYTABLE_KEY1(i) (AR_KEYTABLE(i) + 4) 251 1.1 christos #define AR_KEYTABLE_KEY2(i) (AR_KEYTABLE(i) + 8) 252 1.1 christos #define AR_KEYTABLE_KEY3(i) (AR_KEYTABLE(i) + 12) 253 1.1 christos #define AR_KEYTABLE_KEY4(i) (AR_KEYTABLE(i) + 16) 254 1.1 christos #define AR_KEYTABLE_TYPE(i) (AR_KEYTABLE(i) + 20) 255 1.1 christos #define AR_KEYTABLE_MAC0(i) (AR_KEYTABLE(i) + 24) 256 1.1 christos #define AR_KEYTABLE_MAC1(i) (AR_KEYTABLE(i) + 28) 257 1.1 christos 258 1.1 christos 259 1.1 christos /* Bits for AR_CR. */ 260 1.1 christos #define AR_CR_RXE 0x00000004 261 1.1 christos #define AR_CR_RXD 0x00000020 262 1.1 christos #define AR_CR_SWI 0x00000040 263 1.1 christos 264 1.1 christos /* Bits for AR_CFG. */ 265 1.1 christos #define AR_CFG_SWTD 0x00000001 266 1.1 christos #define AR_CFG_SWTB 0x00000002 267 1.1 christos #define AR_CFG_SWRD 0x00000004 268 1.1 christos #define AR_CFG_SWRB 0x00000008 269 1.1 christos #define AR_CFG_SWRG 0x00000010 270 1.1 christos #define AR_CFG_AP_ADHOC_INDICATION 0x00000020 271 1.1 christos #define AR_CFG_PHOK 0x00000100 272 1.1 christos #define AR_CFG_EEBS 0x00000200 273 1.1 christos #define AR_CFG_CLK_GATE_DIS 0x00000400 274 1.1 christos #define AR_CFG_PCI_MASTER_REQ_Q_THRESH_M 0x00060000 275 1.1 christos #define AR_CFG_PCI_MASTER_REQ_Q_THRESH_S 17 276 1.1 christos 277 1.1 christos /* Bits for AR_RXBP_THRESH. */ 278 1.1 christos #define AR_RXBP_THRESH_HP_M 0x0000000f 279 1.1 christos #define AR_RXBP_THRESH_HP_S 0 280 1.1 christos #define AR_RXBP_THRESH_LP_M 0x00003f00 281 1.1 christos #define AR_RXBP_THRESH_LP_S 8 282 1.1 christos 283 1.1 christos /* Bits for AR_IER. */ 284 1.1 christos #define AR_IER_ENABLE 0x00000001 285 1.1 christos 286 1.1 christos /* Bits for AR_TIMT. */ 287 1.1 christos #define AR_TIMT_LAST_M 0x0000ffff 288 1.1 christos #define AR_TIMT_LAST_S 0 289 1.1 christos #define AR_TIMT_FIRST_M 0xffff0000 290 1.1 christos #define AR_TIMT_FIRST_S 16 291 1.1 christos 292 1.1 christos /* Bits for AR_RIMT. */ 293 1.1 christos #define AR_RIMT_LAST_M 0x0000ffff 294 1.1 christos #define AR_RIMT_LAST_S 0 295 1.1 christos #define AR_RIMT_FIRST_M 0xffff0000 296 1.1 christos #define AR_RIMT_FIRST_S 16 297 1.1 christos 298 1.1 christos /* Bits for AR_[TR]XCFG_DMASZ fields. */ 299 1.1 christos #define AR_DMASZ_4B 0 300 1.1 christos #define AR_DMASZ_8B 1 301 1.1 christos #define AR_DMASZ_16B 2 302 1.1 christos #define AR_DMASZ_32B 3 303 1.1 christos #define AR_DMASZ_64B 4 304 1.1 christos #define AR_DMASZ_128B 5 305 1.1 christos #define AR_DMASZ_256B 6 306 1.1 christos #define AR_DMASZ_512B 7 307 1.1 christos 308 1.1 christos /* Bits for AR_TXCFG. */ 309 1.1 christos #define AR_TXCFG_DMASZ_M 0x00000007 310 1.1 christos #define AR_TXCFG_DMASZ_S 0 311 1.1 christos #define AR_TXCFG_FTRIG_M 0x000003f0 312 1.1 christos #define AR_TXCFG_FTRIG_S 4 313 1.1 christos #define AR_TXCFG_FTRIG_IMMED ( 0 / 64) 314 1.1 christos #define AR_TXCFG_FTRIG_64B ( 64 / 64) 315 1.1 christos #define AR_TXCFG_FTRIG_128B (128 / 64) 316 1.1 christos #define AR_TXCFG_FTRIG_192B (192 / 64) 317 1.1 christos #define AR_TXCFG_FTRIG_256B (256 / 64) 318 1.1 christos #define AR_TXCFG_FTRIG_512B (512 / 64) 319 1.1 christos #define AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY 0x00000800 320 1.1 christos 321 1.1 christos /* Bits for AR_RXCFG. */ 322 1.1 christos #define AR_RXCFG_DMASZ_M 0x00000007 323 1.1 christos #define AR_RXCFG_DMASZ_S 0 324 1.1 christos #define AR_RXCFG_CHIRP 0x00000008 325 1.1 christos #define AR_RXCFG_ZLFDMA 0x00000010 326 1.1 christos 327 1.1 christos /* Bits for AR_MIBC. */ 328 1.1 christos #define AR_MIBC_COW 0x00000001 329 1.1 christos #define AR_MIBC_FMC 0x00000002 330 1.1 christos #define AR_MIBC_CMC 0x00000004 331 1.1 christos #define AR_MIBC_MCS 0x00000008 332 1.1 christos 333 1.1 christos /* Bits for AR_TOPS. */ 334 1.1 christos #define AR_TOPS_MASK 0x0000ffff 335 1.1 christos 336 1.1 christos /* Bits for AR_RXNPTO. */ 337 1.1 christos #define AR_RXNPTO_MASK 0x000003ff 338 1.1 christos 339 1.1 christos /* Bits for AR_TXNPTO. */ 340 1.1 christos #define AR_TXNPTO_MASK 0x000003ff 341 1.1 christos #define AR_TXNPTO_QCU_MASK 0x000ffc00 342 1.1 christos 343 1.1 christos /* Bits for AR_RPGTO. */ 344 1.1 christos #define AR_RPGTO_MASK 0x000003ff 345 1.1 christos 346 1.1 christos /* Bits for AR_RPCNT. */ 347 1.1 christos #define AR_RPCNT_MASK 0x0000001f 348 1.1 christos 349 1.1 christos /* Bits for AR_MACMISC. */ 350 1.1 christos #define AR_MACMISC_PCI_EXT_FORCE 0x00000010 351 1.1 christos #define AR_MACMISC_DMA_OBS_M 0x000001e0 352 1.1 christos #define AR_MACMISC_DMA_OBS_S 5 353 1.1 christos #define AR_MACMISC_MISC_OBS_M 0x00000e00 354 1.1 christos #define AR_MACMISC_MISC_OBS_S 9 355 1.1 christos #define AR_MACMISC_MISC_OBS_BUS_LSB_M 0x00007000 356 1.1 christos #define AR_MACMISC_MISC_OBS_BUS_LSB_S 12 357 1.1 christos #define AR_MACMISC_MISC_OBS_BUS_MSB_M 0x00038000 358 1.1 christos #define AR_MACMISC_MISC_OBS_BUS_MSB_S 15 359 1.1 christos 360 1.1 christos /* Bits for AR_GTXTO. */ 361 1.1 christos #define AR_GTXTO_TIMEOUT_COUNTER_M 0x0000ffff 362 1.1 christos #define AR_GTXTO_TIMEOUT_COUNTER_S 0 363 1.1 christos #define AR_GTXTO_TIMEOUT_LIMIT_M 0xffff0000 364 1.1 christos #define AR_GTXTO_TIMEOUT_LIMIT_S 16 365 1.1 christos 366 1.1 christos /* Bits for AR_GTTM. */ 367 1.1 christos #define AR_GTTM_USEC 0x00000001 368 1.1 christos #define AR_GTTM_IGNORE_IDLE 0x00000002 369 1.1 christos #define AR_GTTM_RESET_IDLE 0x00000004 370 1.1 christos #define AR_GTTM_CST_USEC 0x00000008 371 1.1 christos 372 1.1 christos /* Bits for AR_CST. */ 373 1.1 christos #define AR_CST_TIMEOUT_COUNTER_M 0x0000ffff 374 1.1 christos #define AR_CST_TIMEOUT_COUNTER_S 0 375 1.1 christos #define AR_CST_TIMEOUT_LIMIT_M 0xffff0000 376 1.1 christos #define AR_CST_TIMEOUT_LIMIT_S 16 377 1.1 christos 378 1.1 christos /* Bits for AR_ISR. */ 379 1.1 christos #define AR_ISR_RXOK 0x00000001 380 1.1 christos #define AR_ISR_HP_RXOK 0x00000001 381 1.1 christos #define AR_ISR_RXDESC 0x00000002 382 1.1 christos #define AR_ISR_LP_RXOK 0x00000002 383 1.1 christos #define AR_ISR_RXERR 0x00000004 384 1.1 christos #define AR_ISR_RXNOPKT 0x00000008 385 1.1 christos #define AR_ISR_RXEOL 0x00000010 386 1.1 christos #define AR_ISR_RXORN 0x00000020 387 1.1 christos #define AR_ISR_TXOK 0x00000040 388 1.1 christos #define AR_ISR_TXDESC 0x00000080 389 1.1 christos #define AR_ISR_TXERR 0x00000100 390 1.1 christos #define AR_ISR_TXNOPKT 0x00000200 391 1.1 christos #define AR_ISR_TXEOL 0x00000400 392 1.1 christos #define AR_ISR_TXURN 0x00000800 393 1.1 christos #define AR_ISR_MIB 0x00001000 394 1.1 christos #define AR_ISR_SWI 0x00002000 395 1.1 christos #define AR_ISR_RXPHY 0x00004000 396 1.1 christos #define AR_ISR_RXKCM 0x00008000 397 1.1 christos #define AR_ISR_SWBA 0x00010000 398 1.1 christos #define AR_ISR_BRSSI 0x00020000 399 1.1 christos #define AR_ISR_BMISS 0x00040000 400 1.1 christos #define AR_ISR_TXMINTR 0x00080000 401 1.1 christos #define AR_ISR_BNR 0x00100000 402 1.1 christos #define AR_ISR_RXCHIRP 0x00200000 403 1.1 christos #define AR_ISR_BCNMISC 0x00800000 404 1.1 christos #define AR_ISR_TIM 0x00800000 405 1.1 christos #define AR_ISR_RXMINTR 0x01000000 406 1.1 christos #define AR_ISR_QCBROVF 0x02000000 407 1.1 christos #define AR_ISR_QCBRURN 0x04000000 408 1.1 christos #define AR_ISR_QTRIG 0x08000000 409 1.1 christos #define AR_ISR_GENTMR 0x10000000 410 1.1 christos #define AR_ISR_TXINTM 0x40000000 411 1.1 christos #define AR_ISR_RXINTM 0x80000000 412 1.1 christos 413 1.1 christos /* Bits for AR_ISR_S0. */ 414 1.1 christos #define AR_ISR_S0_QCU_TXOK_M 0x000003ff 415 1.1 christos #define AR_ISR_S0_QCU_TXOK_S 0 416 1.1 christos #define AR_ISR_S0_QCU_TXDESC_M 0x03ff0000 417 1.1 christos #define AR_ISR_S0_QCU_TXDESC_S 16 418 1.1 christos 419 1.1 christos /* Bits for AR_ISR_S1. */ 420 1.1 christos #define AR_ISR_S1_QCU_TXERR_M 0x000003ff 421 1.1 christos #define AR_ISR_S1_QCU_TXERR_S 0 422 1.1 christos #define AR_ISR_S1_QCU_TXEOL_M 0x03ff0000 423 1.1 christos #define AR_ISR_S1_QCU_TXEOL_S 16 424 1.1 christos 425 1.1 christos /* Bits for AR_ISR_S2. */ 426 1.1 christos #define AR_ISR_S2_QCU_TXURN_M 0x000003ff 427 1.1 christos #define AR_ISR_S2_QCU_TXURN_S 0 428 1.1 christos #define AR_ISR_S2_BB_WATCHDOG 0x00010000 429 1.1 christos #define AR_ISR_S2_CST 0x00400000 430 1.1 christos #define AR_ISR_S2_GTT 0x00800000 431 1.1 christos #define AR_ISR_S2_TIM 0x01000000 432 1.1 christos #define AR_ISR_S2_CABEND 0x02000000 433 1.1 christos #define AR_ISR_S2_DTIMSYNC 0x04000000 434 1.1 christos #define AR_ISR_S2_BCNTO 0x08000000 435 1.1 christos #define AR_ISR_S2_CABTO 0x10000000 436 1.1 christos #define AR_ISR_S2_DTIM 0x20000000 437 1.1 christos #define AR_ISR_S2_TSFOOR 0x40000000 438 1.1 christos #define AR_ISR_S2_TBTT_TIME 0x80000000 439 1.1 christos 440 1.1 christos /* Bits for AR_ISR_S3. */ 441 1.1 christos #define AR_ISR_S3_QCU_QCBROVF_M 0x000003ff 442 1.1 christos #define AR_ISR_S3_QCU_QCBROVF_S 0 443 1.1 christos #define AR_ISR_S3_QCU_QCBRURN_M 0x03ff0000 444 1.1 christos #define AR_ISR_S3_QCU_QCBRURN_S 0 445 1.1 christos 446 1.1 christos /* Bits for AR_ISR_S4. */ 447 1.1 christos #define AR_ISR_S4_QCU_QTRIG_M 0x000003ff 448 1.1 christos #define AR_ISR_S4_QCU_QTRIG_S 0 449 1.1 christos 450 1.1 christos /* Bits for AR_ISR_S5. */ 451 1.1 christos #define AR_ISR_S5_TIMER_TRIG_M 0x000000ff 452 1.1 christos #define AR_ISR_S5_TIMER_TRIG_S 0 453 1.1 christos #define AR_ISR_S5_TIMER_THRESH_M 0x0007fe00 454 1.1 christos #define AR_ISR_S5_TIMER_THRESH_S 9 455 1.1 christos #define AR_ISR_S5_TIM_TIMER 0x00000010 456 1.1 christos #define AR_ISR_S5_DTIM_TIMER 0x00000020 457 1.1 christos #define AR_ISR_S5_GENTIMER_TRIG_M 0x0000ff80 458 1.1 christos #define AR_ISR_S5_GENTIMER_TRIG_S 0 459 1.1 christos #define AR_ISR_S5_GENTIMER_THRESH_M 0xff800000 460 1.1 christos #define AR_ISR_S5_GENTIMER_THRESH_S 16 461 1.1 christos 462 1.1 christos /* Bits for AR_IMR. */ 463 1.1 christos #define AR_IMR_RXOK 0x00000001 464 1.1 christos #define AR_IMR_HP_RXOK 0x00000001 465 1.1 christos #define AR_IMR_RXDESC 0x00000002 466 1.1 christos #define AR_IMR_LP_RXOK 0x00000002 467 1.1 christos #define AR_IMR_RXERR 0x00000004 468 1.1 christos #define AR_IMR_RXNOPKT 0x00000008 469 1.1 christos #define AR_IMR_RXEOL 0x00000010 470 1.1 christos #define AR_IMR_RXORN 0x00000020 471 1.1 christos #define AR_IMR_TXOK 0x00000040 472 1.1 christos #define AR_IMR_TXDESC 0x00000080 473 1.1 christos #define AR_IMR_TXERR 0x00000100 474 1.1 christos #define AR_IMR_TXNOPKT 0x00000200 475 1.1 christos #define AR_IMR_TXEOL 0x00000400 476 1.1 christos #define AR_IMR_TXURN 0x00000800 477 1.1 christos #define AR_IMR_MIB 0x00001000 478 1.1 christos #define AR_IMR_SWI 0x00002000 479 1.1 christos #define AR_IMR_RXPHY 0x00004000 480 1.1 christos #define AR_IMR_RXKCM 0x00008000 481 1.1 christos #define AR_IMR_SWBA 0x00010000 482 1.1 christos #define AR_IMR_BRSSI 0x00020000 483 1.1 christos #define AR_IMR_BMISS 0x00040000 484 1.1 christos #define AR_IMR_TXMINTR 0x00080000 485 1.1 christos #define AR_IMR_BNR 0x00100000 486 1.1 christos #define AR_IMR_RXCHIRP 0x00200000 487 1.1 christos #define AR_IMR_BCNMISC 0x00800000 488 1.1 christos #define AR_IMR_TIM 0x00800000 489 1.1 christos #define AR_IMR_RXMINTR 0x01000000 490 1.1 christos #define AR_IMR_QCBROVF 0x02000000 491 1.1 christos #define AR_IMR_QCBRURN 0x04000000 492 1.1 christos #define AR_IMR_QTRIG 0x08000000 493 1.1 christos #define AR_IMR_GENTMR 0x10000000 494 1.1 christos #define AR_IMR_TXINTM 0x40000000 495 1.1 christos #define AR_IMR_RXINTM 0x80000000 496 1.1 christos 497 1.1 christos #define AR_IMR_DEFAULT \ 498 1.1 christos (AR_IMR_TXERR | AR_IMR_TXURN | AR_IMR_RXERR | \ 499 1.1 christos AR_IMR_RXORN | AR_IMR_BCNMISC | AR_IMR_RXINTM | \ 500 1.1 christos AR_IMR_RXMINTR | AR_IMR_TXOK) 501 1.1 christos #define AR_IMR_HOSTAP (AR_IMR_DEFAULT | AR_IMR_MIB) 502 1.1 christos 503 1.1 christos /* Bits for AR_IMR_S0. */ 504 1.1 christos #define AR_IMR_S0_QCU_TXOK(qid) (1 << (qid)) 505 1.1 christos #define AR_IMR_S0_QCU_TXDESC(qid) (1 << (16 + (qid))) 506 1.1 christos 507 1.1 christos /* Bits for AR_IMR_S1. */ 508 1.1 christos #define AR_IMR_S1_QCU_TXERR(qid) (1 << (qid)) 509 1.1 christos #define AR_IMR_S1_QCU_TXEOL(qid) (1 << (16 + (qid))) 510 1.1 christos 511 1.1 christos /* Bits for AR_IMR_S2. */ 512 1.1 christos #define AR_IMR_S2_QCU_TXURN(qid) (1 << (qid)) 513 1.1 christos #define AR_IMR_S2_CST 0x00400000 514 1.1 christos #define AR_IMR_S2_GTT 0x00800000 515 1.1 christos #define AR_IMR_S2_TIM 0x01000000 516 1.1 christos #define AR_IMR_S2_CABEND 0x02000000 517 1.1 christos #define AR_IMR_S2_DTIMSYNC 0x04000000 518 1.1 christos #define AR_IMR_S2_BCNTO 0x08000000 519 1.1 christos #define AR_IMR_S2_CABTO 0x10000000 520 1.1 christos #define AR_IMR_S2_DTIM 0x20000000 521 1.1 christos #define AR_IMR_S2_TSFOOR 0x40000000 522 1.1 christos 523 1.1 christos /* Bits for AR_IMR_S3. */ 524 1.1 christos #define AR_IMR_S3_QCU_QCBROVF(qid) (1 << (qid)) 525 1.1 christos #define AR_IMR_S3_QCU_QCBRURN(qid) (1 << (16 + (qid))) 526 1.1 christos 527 1.1 christos /* Bits for AR_IMR_S4. */ 528 1.1 christos #define AR_IMR_S4_QCU_QTRIG(qid) (1 << (qid)) 529 1.1 christos 530 1.1 christos /* Bits for AR_IMR_S5. */ 531 1.1 christos #define AR_IMR_S5_TIM_TIMER 0x00000010 532 1.1 christos #define AR_IMR_S5_DTIM_TIMER 0x00000020 533 1.1 christos #define AR_IMR_S5_TIMER_TRIG_M 0x000000ff 534 1.1 christos #define AR_IMR_S5_TIMER_TRIG_S 0 535 1.1 christos #define AR_IMR_S5_TIMER_THRESH_M 0x0000ff00 536 1.1 christos #define AR_IMR_S5_TIMER_THRESH_S 0 537 1.1 christos 538 1.1 christos #define AR_NUM_QCU 10 539 1.1 christos #define AR_QCU(x) (1 << (x)) 540 1.1 christos 541 1.1 christos /* Bits for AR_Q_TXE. */ 542 1.1 christos #define AR_Q_TXE_M 0x000003ff 543 1.1 christos #define AR_Q_TXE_S 0 544 1.1 christos 545 1.1 christos /* Bits for AR_Q_TXD. */ 546 1.1 christos #define AR_Q_TXD_M 0x000003ff 547 1.1 christos #define AR_Q_TXD_S 0 548 1.1 christos 549 1.1 christos /* Bits for AR_QCBRCFG_*. */ 550 1.1 christos #define AR_Q_CBRCFG_INTERVAL_M 0x00ffffff 551 1.1 christos #define AR_Q_CBRCFG_INTERVAL_S 0 552 1.1 christos #define AR_Q_CBRCFG_OVF_THRESH_M 0xff000000 553 1.1 christos #define AR_Q_CBRCFG_OVF_THRESH_S 24 554 1.1 christos 555 1.1 christos /* Bits for AR_QRDYTIMECFG_*. */ 556 1.1 christos #define AR_Q_RDYTIMECFG_DURATION_M 0x00ffffff 557 1.1 christos #define AR_Q_RDYTIMECFG_DURATION_S 0 558 1.1 christos #define AR_Q_RDYTIMECFG_EN 0x01000000 559 1.1 christos 560 1.1 christos /* Bits for AR_QMISC_*. */ 561 1.1 christos #define AR_Q_MISC_FSP_M 0x0000000f 562 1.1 christos #define AR_Q_MISC_FSP_S 0 563 1.1 christos #define AR_Q_MISC_FSP_ASAP 0 564 1.1 christos #define AR_Q_MISC_FSP_CBR 1 565 1.1 christos #define AR_Q_MISC_FSP_DBA_GATED 2 566 1.1 christos #define AR_Q_MISC_FSP_TIM_GATED 3 567 1.1 christos #define AR_Q_MISC_FSP_BEACON_SENT_GATED 4 568 1.1 christos #define AR_Q_MISC_FSP_BEACON_RCVD_GATED 5 569 1.1 christos #define AR_Q_MISC_ONE_SHOT_EN 0x00000010 570 1.1 christos #define AR_Q_MISC_CBR_INCR_DIS1 0x00000020 571 1.1 christos #define AR_Q_MISC_CBR_INCR_DIS0 0x00000040 572 1.1 christos #define AR_Q_MISC_BEACON_USE 0x00000080 573 1.1 christos #define AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN 0x00000100 574 1.1 christos #define AR_Q_MISC_RDYTIME_EXP_POLICY 0x00000200 575 1.1 christos #define AR_Q_MISC_RESET_CBR_EXP_CTR 0x00000400 576 1.1 christos #define AR_Q_MISC_DCU_EARLY_TERM_REQ 0x00000800 577 1.1 christos 578 1.1 christos /* Bits for AR_QSTS_*. */ 579 1.1 christos #define AR_Q_STS_PEND_FR_CNT_M 0x00000003 580 1.1 christos #define AR_Q_STS_PEND_FR_CNT_S 0 581 1.1 christos #define AR_Q_STS_CBR_EXP_CNT_M 0x0000ff00 582 1.1 christos #define AR_Q_STS_CBR_EXP_CNT_S 8 583 1.1 christos 584 1.1 christos /* Bits for AR_Q_DESC_CRCCHK. */ 585 1.1 christos #define AR_Q_DESC_CRCCHK_EN 0x00000001 586 1.1 christos 587 1.1 christos #define AR_NUM_DCU 10 588 1.1 christos #define AR_DCU(x) (1 << (x)) 589 1.1 christos 590 1.1 christos /* Bits for AR_D_QCUMASK_*. */ 591 1.1 christos #define AR_D_QCUMASK_M 0x000003ff 592 1.1 christos #define AR_D_QCUMASK_S 0 593 1.1 christos 594 1.1 christos /* Bits for AR_D_GBL_IFS_SIFS. */ 595 1.1 christos #define AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR 0x000003ab 596 1.1 christos 597 1.1 christos /* Bits for AR_D_TXBLK_CMD. */ 598 1.1 christos #define AR_D_TXBLK_WRITE_BITMASK_M 0x0000ffff 599 1.1 christos #define AR_D_TXBLK_WRITE_BITMASK_S 0 600 1.1 christos #define AR_D_TXBLK_WRITE_SLICE_M 0x000f0000 601 1.1 christos #define AR_D_TXBLK_WRITE_SLICE_S 16 602 1.1 christos #define AR_D_TXBLK_WRITE_DCU_M 0x00f00000 603 1.1 christos #define AR_D_TXBLK_WRITE_DCU_S 20 604 1.1 christos #define AR_D_TXBLK_WRITE_COMMAND_M 0x0f000000 605 1.1 christos #define AR_D_TXBLK_WRITE_COMMAND_S 24 606 1.1 christos 607 1.1 christos /* Bits for AR_DLCL_IFS. */ 608 1.1 christos #define AR_D_LCL_IFS_CWMIN_M 0x000003ff 609 1.1 christos #define AR_D_LCL_IFS_CWMIN_S 0 610 1.1 christos #define AR_D_LCL_IFS_CWMAX_M 0x000ffc00 611 1.1 christos #define AR_D_LCL_IFS_CWMAX_S 10 612 1.1 christos #define AR_D_LCL_IFS_AIFS_M 0x0ff00000 613 1.1 christos #define AR_D_LCL_IFS_AIFS_S 20 614 1.1 christos 615 1.1 christos /* Bits for AR_D_GBL_IFS_SLOT. */ 616 1.1 christos #define AR_D_GBL_IFS_SLOT_M 0x0000ffff 617 1.1 christos #define AR_D_GBL_IFS_SLOT_S 0 618 1.1 christos #define AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR 0x00000420 619 1.1 christos 620 1.1 christos /* Bits for AR_DRETRY_LIMIT_*. */ 621 1.1 christos #define AR_D_RETRY_LIMIT_FR_SH_M 0x0000000f 622 1.1 christos #define AR_D_RETRY_LIMIT_FR_SH_S 0 623 1.1 christos #define AR_D_RETRY_LIMIT_STA_SH_M 0x00003f00 624 1.1 christos #define AR_D_RETRY_LIMIT_STA_SH_S 8 625 1.1 christos #define AR_D_RETRY_LIMIT_STA_LG_M 0x000fc000 626 1.1 christos #define AR_D_RETRY_LIMIT_STA_LG_S 14 627 1.1 christos 628 1.1 christos /* Bits for AR_D_GBL_IFS_EIFS. */ 629 1.1 christos #define AR_D_GBL_IFS_EIFS_M 0x0000ffff 630 1.1 christos #define AR_D_GBL_IFS_EIFS_S 0 631 1.1 christos #define AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR 0x0000a5eb 632 1.1 christos 633 1.1 christos /* Bits for AR_DCHNTIME_*. */ 634 1.1 christos #define AR_D_CHNTIME_DUR_M 0x000fffff 635 1.1 christos #define AR_D_CHNTIME_DUR_S 0 636 1.1 christos #define AR_D_CHNTIME_EN 0x00100000 637 1.1 christos 638 1.1 christos /* Bits for AR_D_GBL_IFS_MISC. */ 639 1.1 christos #define AR_D_GBL_IFS_MISC_LFSR_SLICE_SEL 0x00000007 640 1.1 christos #define AR_D_GBL_IFS_MISC_TURBO_MODE 0x00000008 641 1.1 christos #define AR_D_GBL_IFS_MISC_USEC_DURATION 0x000ffc00 642 1.1 christos #define AR_D_GBL_IFS_MISC_DCU_ARBITER_DLY 0x00300000 643 1.1 christos #define AR_D_GBL_IFS_MISC_RANDOM_LFSR_SLICE_DIS 0x01000000 644 1.1 christos #define AR_D_GBL_IFS_MISC_SLOT_XMIT_WIND_LEN 0x06000000 645 1.1 christos #define AR_D_GBL_IFS_MISC_FORCE_XMIT_SLOT_BOUND 0x08000000 646 1.1 christos #define AR_D_GBL_IFS_MISC_IGNORE_BACKOFF 0x10000000 647 1.1 christos 648 1.1 christos /* Bits for AR_DMISC_*. */ 649 1.1 christos #define AR_D_MISC_BKOFF_THRESH_M 0x0000003f 650 1.1 christos #define AR_D_MISC_BKOFF_THRESH_S 0 651 1.1 christos #define AR_D_MISC_RETRY_CNT_RESET_EN 0x00000040 652 1.1 christos #define AR_D_MISC_CW_RESET_EN 0x00000080 653 1.1 christos #define AR_D_MISC_FRAG_WAIT_EN 0x00000100 654 1.1 christos #define AR_D_MISC_FRAG_BKOFF_EN 0x00000200 655 1.1 christos #define AR_D_MISC_CW_BKOFF_EN 0x00001000 656 1.1 christos #define AR_D_MISC_VIR_COL_HANDLING_M 0x0000c000 657 1.1 christos #define AR_D_MISC_VIR_COL_HANDLING_S 14 658 1.1 christos #define AR_D_MISC_VIR_COL_HANDLING_DEFAULT 0 659 1.1 christos #define AR_D_MISC_VIR_COL_HANDLING_IGNORE 1 660 1.1 christos #define AR_D_MISC_BEACON_USE 0x00010000 661 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_CNTRL_M 0x00060000 662 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_CNTRL_S 17 663 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_CNTRL_NONE 0 664 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_CNTRL_INTRA_FR 1 665 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL 2 666 1.1 christos #define AR_D_MISC_ARB_LOCKOUT_IGNORE 0x00080000 667 1.1 christos #define AR_D_MISC_SEQ_NUM_INCR_DIS 0x00100000 668 1.1 christos #define AR_D_MISC_POST_FR_BKOFF_DIS 0x00200000 669 1.1 christos #define AR_D_MISC_VIT_COL_CW_BKOFF_EN 0x00400000 670 1.1 christos #define AR_D_MISC_BLOWN_IFS_RETRY_EN 0x00800000 671 1.1 christos 672 1.1 christos /* Bits for AR_D_FPCTL. */ 673 1.1 christos #define AR_D_FPCTL_DCU_M 0x0000000f 674 1.1 christos #define AR_D_FPCTL_DCU_S 0 675 1.1 christos #define AR_D_FPCTL_PREFETCH_EN 0x00000010 676 1.1 christos #define AR_D_FPCTL_BURST_PREFETCH_M 0x00007fe0 677 1.1 christos #define AR_D_FPCTL_BURST_PREFETCH_S 5 678 1.1 christos 679 1.1 christos /* Bits for AR_D_TXPSE. */ 680 1.1 christos #define AR_D_TXPSE_CTRL_M 0x000003ff 681 1.1 christos #define AR_D_TXPSE_CTRL_S 0 682 1.1 christos #define AR_D_TXPSE_STATUS 0x00010000 683 1.1 christos 684 1.1 christos /* Bits for AR_D_TXSLOTMASK. */ 685 1.1 christos #define AR_D_TXSLOTMASK_NUM 0x0000000f 686 1.1 christos 687 1.1 christos /* Bits for AR_MAC_SLEEP. */ 688 1.1 christos #define AR_MAC_SLEEP_MAC_ASLEEP 0x00000001 689 1.1 christos 690 1.1 christos /* Bits for AR_CFG_LED. */ 691 1.1 christos #define AR_CFG_SCLK_RATE_IND_M 0x00000003 692 1.1 christos #define AR_CFG_SCLK_RATE_IND_S 0 693 1.1 christos #define AR_CFG_SCLK_32MHZ 0 694 1.1 christos #define AR_CFG_SCLK_4MHZ 1 695 1.1 christos #define AR_CFG_SCLK_1MHZ 2 696 1.1 christos #define AR_CFG_SCLK_32KHZ 3 697 1.1 christos #define AR_CFG_LED_BLINK_SLOW 0x00000008 698 1.1 christos #define AR_CFG_LED_BLINK_THRESH_SEL_M 0x00000070 699 1.1 christos #define AR_CFG_LED_BLINK_THRESH_SEL_S 4 700 1.1 christos #define AR_CFG_LED_MODE_SEL_M 0x00000380 701 1.1 christos #define AR_CFG_LED_MODE_SEL_S 7 702 1.1 christos #define AR_CFG_LED_POWER_M 0x00000280 703 1.1 christos #define AR_CFG_LED_POWER_S 7 704 1.1 christos #define AR_CFG_LED_NETWORK_M 0x00000300 705 1.1 christos #define AR_CFG_LED_NETWORK_S 7 706 1.1 christos #define AR_CFG_LED_MODE_PROP 0 707 1.1 christos #define AR_CFG_LED_MODE_RPROP 1 708 1.1 christos #define AR_CFG_LED_MODE_SPLIT 2 709 1.1 christos #define AR_CFG_LED_MODE_RAND 3 710 1.1 christos #define AR_CFG_LED_MODE_POWER_OFF 4 711 1.1 christos #define AR_CFG_LED_MODE_POWER_ON 5 712 1.1 christos #define AR_CFG_LED_MODE_NETWORK_OFF 4 713 1.1 christos #define AR_CFG_LED_MODE_NETWORK_ON 6 714 1.1 christos #define AR_CFG_LED_ASSOC_CTL_M 0x00000c00 715 1.1 christos #define AR_CFG_LED_ASSOC_CTL_S 10 716 1.1 christos #define AR_CFG_LED_ASSOC_NONE 0 717 1.1 christos #define AR_CFG_LED_ASSOC_ACTIVE 1 718 1.1 christos #define AR_CFG_LED_ASSOC_PENDING 2 719 1.1 christos 720 1.1 christos /* Bit for AR_RC. */ 721 1.1 christos #define AR_RC_AHB 0x00000001 722 1.1 christos #define AR_RC_APB 0x00000002 723 1.1 christos #define AR_RC_HOSTIF 0x00000100 724 1.1 christos 725 1.1 christos /* Bits for AR_WA. */ 726 1.1 christos #define AR5416_WA_DEFAULT 0x0000073f 727 1.1 christos #define AR9280_WA_DEFAULT 0x0040073b 728 1.1 christos #define AR9285_WA_DEFAULT 0x004a050b 729 1.1 christos #define AR_WA_UNTIE_RESET_EN 0x00008000 730 1.1 christos #define AR_WA_RESET_EN 0x00040000 731 1.1 christos #define AR_WA_ANALOG_SHIFT 0x00100000 732 1.1 christos #define AR_WA_POR_SHORT 0x00200000 733 1.1 christos 734 1.1 christos /* Bits for AR_PM_STATE. */ 735 1.1 christos #define AR_PM_STATE_PME_D3COLD_VAUX 0x00100000 736 1.1 christos 737 1.1 christos /* Bits for AR_PCIE_PM_CTRL. */ 738 1.1 christos #define AR_PCIE_PM_CTRL_ENA 0x00080000 739 1.1 christos 740 1.1 christos /* Bits for AR_HOST_TIMEOUT. */ 741 1.1 christos #define AR_HOST_TIMEOUT_APB_CNTR_M 0x0000ffff 742 1.1 christos #define AR_HOST_TIMEOUT_APB_CNTR_S 0 743 1.1 christos #define AR_HOST_TIMEOUT_LCL_CNTR_M 0xffff0000 744 1.1 christos #define AR_HOST_TIMEOUT_LCL_CNTR_S 16 745 1.1 christos 746 1.1 christos /* Bits for AR_EEPROM. */ 747 1.1 christos #define AR_EEPROM_ABSENT 0x00000100 748 1.1 christos #define AR_EEPROM_CORRUPT 0x00000200 749 1.1 christos #define AR_EEPROM_PROT_MASK_M 0x03fffc00 750 1.1 christos #define AR_EEPROM_PROT_MASK_S 10 751 1.1 christos 752 1.1 christos /* Bits for AR_SREV. */ 753 1.1 christos #define AR_SREV_ID_M 0x000000ff 754 1.1 christos #define AR_SREV_ID_S 0 755 1.1 christos #define AR_SREV_REVISION_M 0x00000007 756 1.1 christos #define AR_SREV_REVISION_S 0 757 1.1 christos #define AR_SREV_VERSION_M 0x000000f0 758 1.1 christos #define AR_SREV_VERSION_S 4 759 1.1 christos #define AR_SREV_VERSION2_M 0xfffc0000 760 1.1 christos #define AR_SREV_VERSION2_S 12 /* XXX Hack. */ 761 1.1 christos #define AR_SREV_TYPE2_M 0x0003f000 762 1.1 christos #define AR_SREV_TYPE2_S 12 763 1.1 christos #define AR_SREV_TYPE2_CHAIN 0x00001000 764 1.1 christos #define AR_SREV_TYPE2_HOST_MODE 0x00002000 765 1.1 christos #define AR_SREV_REVISION2_M 0x00000f00 766 1.1 christos #define AR_SREV_REVISION2_S 8 767 1.1 christos #define AR_SREV_VERSION_5416_PCI 0x00d 768 1.1 christos #define AR_SREV_VERSION_5416_PCIE 0x00c 769 1.1 christos #define AR_SREV_REVISION_5416_10 0 770 1.1 christos #define AR_SREV_REVISION_5416_20 1 771 1.1 christos #define AR_SREV_REVISION_5416_22 2 772 1.1 christos #define AR_SREV_VERSION_9100 0x014 773 1.1 christos #define AR_SREV_VERSION_9160 0x040 774 1.1 christos #define AR_SREV_REVISION_9160_10 0 775 1.1 christos #define AR_SREV_REVISION_9160_11 1 776 1.1 christos #define AR_SREV_VERSION_9280 0x080 777 1.1 christos #define AR_SREV_REVISION_9280_10 0 778 1.1 christos #define AR_SREV_REVISION_9280_20 1 779 1.1 christos #define AR_SREV_REVISION_9280_21 2 780 1.1 christos #define AR_SREV_VERSION_9285 0x0c0 781 1.1 christos #define AR_SREV_REVISION_9285_10 0 782 1.1 christos #define AR_SREV_REVISION_9285_11 1 783 1.1 christos #define AR_SREV_REVISION_9285_12 2 784 1.1 christos #define AR_SREV_VERSION_9271 0x140 785 1.1 christos #define AR_SREV_REVISION_9271_10 0 786 1.1 christos #define AR_SREV_REVISION_9271_11 1 787 1.1 christos #define AR_SREV_VERSION_9287 0x180 788 1.1 christos #define AR_SREV_REVISION_9287_10 0 789 1.1 christos #define AR_SREV_REVISION_9287_11 1 790 1.1 christos #define AR_SREV_REVISION_9287_12 2 791 1.1 christos #define AR_SREV_REVISION_9287_13 3 792 1.1 christos #define AR_SREV_VERSION_9380 0x1c0 793 1.1 christos #define AR_SREV_REVISION_9380_10 0 794 1.1 christos #define AR_SREV_REVISION_9380_20 2 795 1.1 christos #define AR_SREV_VERSION_9485 0x240 796 1.1 christos #define AR_SREV_REVISION_9485_10 0 797 1.1 christos 798 1.1 christos /* Bits for AR_AHB_MODE. */ 799 1.1 christos #define AR_AHB_EXACT_WR_EN 0x00000000 800 1.1 christos #define AR_AHB_BUF_WR_EN 0x00000001 801 1.1 christos #define AR_AHB_EXACT_RD_EN 0x00000000 802 1.1 christos #define AR_AHB_CACHELINE_RD_EN 0x00000002 803 1.1 christos #define AR_AHB_PREFETCH_RD_EN 0x00000004 804 1.1 christos #define AR_AHB_PAGE_SIZE_1K 0x00000000 805 1.1 christos #define AR_AHB_PAGE_SIZE_2K 0x00000008 806 1.1 christos #define AR_AHB_PAGE_SIZE_4K 0x00000010 807 1.1 christos #define AR_AHB_CUSTOM_BURST_M 0x000000c0 808 1.1 christos #define AR_AHB_CUSTOM_BURST_S 6 809 1.1 christos #define AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL 3 810 1.1 christos 811 1.1 christos /* Bits for AR_INTR_SYNC_CAUSE. */ 812 1.1 christos #define AR_INTR_SYNC_RTC_IRQ 0x00000001 813 1.1 christos #define AR_INTR_SYNC_MAC_IRQ 0x00000002 814 1.1 christos #define AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS 0x00000004 815 1.1 christos #define AR_INTR_SYNC_APB_TIMEOUT 0x00000008 816 1.1 christos #define AR_INTR_SYNC_PCI_MODE_CONFLICT 0x00000010 817 1.1 christos #define AR_INTR_SYNC_HOST1_FATAL 0x00000020 818 1.1 christos #define AR_INTR_SYNC_HOST1_PERR 0x00000040 819 1.1 christos #define AR_INTR_SYNC_TRCV_FIFO_PERR 0x00000080 820 1.1 christos #define AR_INTR_SYNC_RADM_CPL_EP 0x00000100 821 1.1 christos #define AR_INTR_SYNC_RADM_CPL_DLLP_ABORT 0x00000200 822 1.1 christos #define AR_INTR_SYNC_RADM_CPL_TLP_ABORT 0x00000400 823 1.1 christos #define AR_INTR_SYNC_RADM_CPL_ECRC_ERR 0x00000800 824 1.1 christos #define AR_INTR_SYNC_RADM_CPL_TIMEOUT 0x00001000 825 1.1 christos #define AR_INTR_SYNC_LOCAL_TIMEOUT 0x00002000 826 1.1 christos #define AR_INTR_SYNC_PM_ACCESS 0x00004000 827 1.1 christos #define AR_INTR_SYNC_MAC_AWAKE 0x00008000 828 1.1 christos #define AR_INTR_SYNC_MAC_ASLEEP 0x00010000 829 1.1 christos #define AR_INTR_SYNC_MAC_SLEEP_ACCESS 0x00020000 830 1.1 christos #define AR_INTR_SYNC_ALL 0x0003ffff 831 1.1 christos #define AR_INTR_SYNC_GPIO_PIN(i) (1 << (18 + (i))) 832 1.1 christos 833 1.1 christos #define AR_INTR_SYNC_DEFAULT \ 834 1.1 christos (AR_INTR_SYNC_HOST1_FATAL | \ 835 1.1 christos AR_INTR_SYNC_HOST1_PERR | \ 836 1.1 christos AR_INTR_SYNC_RADM_CPL_EP | \ 837 1.1 christos AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \ 838 1.1 christos AR_INTR_SYNC_RADM_CPL_TLP_ABORT | \ 839 1.1 christos AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \ 840 1.1 christos AR_INTR_SYNC_RADM_CPL_TIMEOUT | \ 841 1.1 christos AR_INTR_SYNC_LOCAL_TIMEOUT | \ 842 1.1 christos AR_INTR_SYNC_MAC_SLEEP_ACCESS) 843 1.1 christos 844 1.1 christos /* Bits for AR_INTR_ASYNC_CAUSE. */ 845 1.1 christos #define AR_INTR_RTC_IRQ 0x00000001 846 1.1 christos #define AR_INTR_MAC_IRQ 0x00000002 847 1.1 christos #define AR_INTR_EEP_PROT_ACCESS 0x00000004 848 1.1 christos #define AR_INTR_MAC_AWAKE 0x00020000 849 1.1 christos #define AR_INTR_MAC_ASLEEP 0x00040000 850 1.1 christos #define AR_INTR_GPIO_PIN(i) (1 << (18 + (i))) 851 1.1 christos #define AR_INTR_SPURIOUS 0xffffffff 852 1.1 christos 853 1.1 christos /* Bits for AR_GPIO_OE_OUT. */ 854 1.2 msaitoh #define AR_GPIO_OE_OUT_DRV_M 0x00000003UL 855 1.1 christos #define AR_GPIO_OE_OUT_DRV_S 0 856 1.1 christos #define AR_GPIO_OE_OUT_DRV_NO 0 857 1.1 christos #define AR_GPIO_OE_OUT_DRV_LOW 1 858 1.1 christos #define AR_GPIO_OE_OUT_DRV_HI 2 859 1.2 msaitoh #define AR_GPIO_OE_OUT_DRV_ALL 3UL 860 1.1 christos 861 1.1 christos /* Bits for AR_GPIO_INTR_POL. */ 862 1.1 christos #define AR_GPIO_INTR_POL_PIN(i) (1 << (i)) 863 1.1 christos 864 1.1 christos /* Bits for AR_GPIO_INPUT_EN_VAL. */ 865 1.1 christos #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF 0x00000004 866 1.1 christos #define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF 0x00000008 867 1.1 christos #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_DEF 0x00000010 868 1.1 christos #define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF 0x00000080 869 1.1 christos #define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB 0x00000400 870 1.1 christos #define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB 0x00001000 871 1.1 christos #define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB 0x00008000 872 1.1 christos #define AR_GPIO_RTC_RESET_OVERRIDE_ENABLE 0x00010000 873 1.1 christos #define AR_GPIO_JTAG_DISABLE 0x00020000 874 1.1 christos 875 1.1 christos /* Bits for AR_GPIO_INPUT_MUX1. */ 876 1.1 christos #define AR_GPIO_INPUT_MUX1_BT_PRIORITY_M 0x00000f00 877 1.1 christos #define AR_GPIO_INPUT_MUX1_BT_PRIORITY_S 8 878 1.1 christos #define AR_GPIO_INPUT_MUX1_BT_ACTIVE_M 0x000f0000 879 1.1 christos #define AR_GPIO_INPUT_MUX1_BT_ACTIVE_S 16 880 1.1 christos 881 1.1 christos /* Bits for AR_GPIO_INPUT_MUX2. */ 882 1.1 christos #define AR_GPIO_INPUT_MUX2_CLK25_M 0x0000000f 883 1.1 christos #define AR_GPIO_INPUT_MUX2_CLK25_S 0 884 1.1 christos #define AR_GPIO_INPUT_MUX2_RFSILENT_M 0x000000f0 885 1.1 christos #define AR_GPIO_INPUT_MUX2_RFSILENT_S 4 886 1.1 christos #define AR_GPIO_INPUT_MUX2_RTC_RESET_M 0x00000f00 887 1.1 christos #define AR_GPIO_INPUT_MUX2_RTC_RESET_S 8 888 1.1 christos 889 1.1 christos /* Bits for AR_GPIO_OUTPUT_MUX[1-3]. */ 890 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 891 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 892 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 893 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 894 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 895 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 896 1.1 christos #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 897 1.1 christos 898 1.1 christos /* Bits for AR_EEPROM_STATUS_DATA. */ 899 1.1 christos #define AR_EEPROM_STATUS_DATA_VAL_M 0x0000ffff 900 1.1 christos #define AR_EEPROM_STATUS_DATA_VAL_S 0 901 1.1 christos #define AR_EEPROM_STATUS_DATA_BUSY 0x00010000 902 1.1 christos #define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000 903 1.1 christos #define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000 904 1.1 christos #define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000 905 1.1 christos 906 1.1 christos /* Bits for AR_PCIE_MSI. */ 907 1.1 christos #define AR_PCIE_MSI_ENABLE 0x00000001 908 1.1 christos 909 1.1 christos /* Bits for AR_RTC_RC. */ 910 1.1 christos #define AR_RTC_RC_MAC_WARM 0x00000001 911 1.1 christos #define AR_RTC_RC_MAC_COLD 0x00000002 912 1.1 christos #define AR_RTC_RC_COLD_RESET 0x00000004 913 1.1 christos #define AR_RTC_RC_WARM_RESET 0x00000008 914 1.1 christos 915 1.1 christos /* Bits for AR_RTC_REG_CONTROL1. */ 916 1.1 christos #define AR_RTC_REG_CONTROL1_SWREG_PROGRAM 0x00000001 917 1.1 christos 918 1.1 christos /* Bits for AR_RTC_PLL_CONTROL. */ 919 1.1 christos #define AR_RTC_PLL_DIV_M 0x0000001f 920 1.1 christos #define AR_RTC_PLL_DIV_S 0 921 1.1 christos #define AR_RTC_PLL_DIV2 0x00000020 922 1.1 christos #define AR_RTC_PLL_REFDIV_5 0x000000c0 923 1.1 christos #define AR_RTC_PLL_CLKSEL_M 0x00000300 924 1.1 christos #define AR_RTC_PLL_CLKSEL_S 8 925 1.1 christos #define AR_RTC_9160_PLL_DIV_M 0x000003ff 926 1.1 christos #define AR_RTC_9160_PLL_DIV_S 0 927 1.1 christos #define AR_RTC_9160_PLL_REFDIV_M 0x00003c00 928 1.1 christos #define AR_RTC_9160_PLL_REFDIV_S 10 929 1.1 christos #define AR_RTC_9160_PLL_CLKSEL_M 0x0000c000 930 1.1 christos #define AR_RTC_9160_PLL_CLKSEL_S 14 931 1.1 christos 932 1.1 christos /* Bits for AR_RTC_RESET. */ 933 1.1 christos #define AR_RTC_RESET_EN 0x00000001 934 1.1 christos 935 1.1 christos /* Bits for AR_RTC_STATUS. */ 936 1.1 christos #define AR_RTC_STATUS_M 0x0000000f 937 1.1 christos #define AR_RTC_STATUS_S 0 938 1.1 christos #define AR_RTC_STATUS_SHUTDOWN 0x00000001 939 1.1 christos #define AR_RTC_STATUS_ON 0x00000002 940 1.1 christos #define AR_RTC_STATUS_SLEEP 0x00000004 941 1.1 christos #define AR_RTC_STATUS_WAKEUP 0x00000008 942 1.1 christos 943 1.1 christos /* Bits for AR_RTC_SLEEP_CLK. */ 944 1.1 christos #define AR_RTC_FORCE_DERIVED_CLK 0x00000002 945 1.1 christos #define AR_RTC_FORCE_SWREG_PRD 0x00000004 946 1.1 christos 947 1.1 christos /* Bits for AR_RTC_FORCE_WAKE. */ 948 1.1 christos #define AR_RTC_FORCE_WAKE_EN 0x00000001 949 1.1 christos #define AR_RTC_FORCE_WAKE_ON_INT 0x00000002 950 1.1 christos 951 1.1 christos /* Bits for AR_STA_ID1. */ 952 1.1 christos #define AR_STA_ID1_SADH_M 0x0000ffff 953 1.1 christos #define AR_STA_ID1_SADH_S 0 954 1.1 christos #define AR_STA_ID1_STA_AP 0x00010000 955 1.1 christos #define AR_STA_ID1_ADHOC 0x00020000 956 1.1 christos #define AR_STA_ID1_PWR_SAV 0x00040000 957 1.1 christos #define AR_STA_ID1_KSRCHDIS 0x00080000 958 1.1 christos #define AR_STA_ID1_PCF 0x00100000 959 1.1 christos #define AR_STA_ID1_USE_DEFANT 0x00200000 960 1.1 christos #define AR_STA_ID1_DEFANT_UPDATE 0x00400000 961 1.1 christos #define AR_STA_ID1_RTS_USE_DEF 0x00800000 962 1.1 christos #define AR_STA_ID1_ACKCTS_6MB 0x01000000 963 1.1 christos #define AR_STA_ID1_BASE_RATE_11B 0x02000000 964 1.1 christos #define AR_STA_ID1_SECTOR_SELF_GEN 0x04000000 965 1.1 christos #define AR_STA_ID1_CRPT_MIC_ENABLE 0x08000000 966 1.1 christos #define AR_STA_ID1_KSRCH_MODE 0x10000000 967 1.1 christos #define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000 968 1.1 christos #define AR_STA_ID1_CBCIV_ENDIAN 0x40000000 969 1.1 christos #define AR_STA_ID1_MCAST_KSRCH 0x80000000 970 1.1 christos 971 1.1 christos /* Bits for AR_BSS_ID1. */ 972 1.1 christos #define AR_BSS_ID1_U16_M 0x0000ffff 973 1.1 christos #define AR_BSS_ID1_U16_S 0 974 1.1 christos #define AR_BSS_ID1_AID_M 0x07ff0000 975 1.1 christos #define AR_BSS_ID1_AID_S 16 976 1.1 christos 977 1.1 christos /* Bits for AR_TIME_OUT. */ 978 1.1 christos #define AR_TIME_OUT_ACK_M 0x00003fff 979 1.1 christos #define AR_TIME_OUT_ACK_S 0 980 1.1 christos #define AR_TIME_OUT_CTS_M 0x3fff0000 981 1.1 christos #define AR_TIME_OUT_CTS_S 16 982 1.1 christos #define AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR 0x16001d56 983 1.1 christos 984 1.1 christos /* Bits for AR_RSSI_THR. */ 985 1.1 christos #define AR_RSSI_THR_M 0x000000ff 986 1.1 christos #define AR_RSSI_THR_S 0 987 1.1 christos #define AR_RSSI_THR_BM_THR_M 0x0000ff00 988 1.1 christos #define AR_RSSI_THR_BM_THR_S 8 989 1.1 christos #define AR_RSSI_BCN_WEIGHT_M 0x1f000000 990 1.1 christos #define AR_RSSI_BCN_WEIGHT_S 24 991 1.1 christos #define AR_RSSI_BCN_RSSI_RST 0x20000000 992 1.1 christos 993 1.1 christos /* Bits for AR_USEC. */ 994 1.1 christos #define AR_USEC_USEC_M 0x0000007f 995 1.1 christos #define AR_USEC_USEC_S 0 996 1.1 christos #define AR_USEC_TX_LAT_M 0x007fc000 997 1.1 christos #define AR_USEC_TX_LAT_S 14 998 1.1 christos #define AR_USEC_RX_LAT_M 0x1f800000 999 1.1 christos #define AR_USEC_RX_LAT_S 23 1000 1.1 christos #define AR_USEC_ASYNC_FIFO_DUR 0x12e00074 1001 1.1 christos 1002 1.1 christos /* Bits for AR_RESET_TSF. */ 1003 1.1 christos #define AR_RESET_TSF_ONCE 0x01000000 1004 1.1 christos 1005 1.1 christos /* Bits for AR_RX_FILTER. */ 1006 1.1 christos #define AR_RX_FILTER_UCAST 0x00000001 1007 1.1 christos #define AR_RX_FILTER_MCAST 0x00000002 1008 1.1 christos #define AR_RX_FILTER_BCAST 0x00000004 1009 1.1 christos #define AR_RX_FILTER_CONTROL 0x00000008 1010 1.1 christos #define AR_RX_FILTER_BEACON 0x00000010 1011 1.1 christos #define AR_RX_FILTER_PROM 0x00000020 1012 1.1 christos #define AR_RX_FILTER_PROBEREQ 0x00000080 1013 1.1 christos #define AR_RX_FILTER_MYBEACON 0x00000200 1014 1.1 christos #define AR_RX_FILTER_COMPR_BAR 0x00000400 1015 1.1 christos #define AR_RX_FILTER_PSPOLL 0x00004000 1016 1.1 christos 1017 1.1 christos /* Bits for AR_DIAG_SW. */ 1018 1.1 christos #define AR_DIAG_CACHE_ACK 0x00000001 1019 1.1 christos #define AR_DIAG_ACK_DIS 0x00000002 1020 1.1 christos #define AR_DIAG_CTS_DIS 0x00000004 1021 1.1 christos #define AR_DIAG_ENCRYPT_DIS 0x00000008 1022 1.1 christos #define AR_DIAG_DECRYPT_DIS 0x00000010 1023 1.1 christos #define AR_DIAG_RX_DIS 0x00000020 1024 1.1 christos #define AR_DIAG_LOOP_BACK 0x00000040 1025 1.1 christos #define AR_DIAG_CORR_FCS 0x00000080 1026 1.1 christos #define AR_DIAG_CHAN_INFO 0x00000100 1027 1.1 christos #define AR_DIAG_SCRAM_SEED_M 0x0001fe00 1028 1.1 christos #define AR_DIAG_SCRAM_SEED_S 8 /* XXX should be 9? */ 1029 1.1 christos #define AR_DIAG_FRAME_NV0 0x00020000 1030 1.1 christos #define AR_DIAG_OBS_PT_SEL1_M 0x000c0000 1031 1.1 christos #define AR_DIAG_OBS_PT_SEL1_S 18 1032 1.1 christos #define AR_DIAG_FORCE_RX_CLEAR 0x00100000 1033 1.1 christos #define AR_DIAG_IGNORE_VIRT_CS 0x00200000 1034 1.1 christos #define AR_DIAG_FORCE_CH_IDLE_HIGH 0x00400000 1035 1.1 christos #define AR_DIAG_EIFS_CTRL_ENA 0x00800000 1036 1.1 christos #define AR_DIAG_DUAL_CHAIN_INFO 0x01000000 1037 1.1 christos #define AR_DIAG_RX_ABORT 0x02000000 1038 1.1 christos #define AR_DIAG_SATURATE_CYCLE_CNT 0x04000000 1039 1.1 christos #define AR_DIAG_OBS_PT_SEL2 0x08000000 1040 1.1 christos #define AR_DIAG_RX_CLEAR_CTL_LOW 0x10000000 1041 1.1 christos #define AR_DIAG_RX_CLEAR_EXT_LOW 0x20000000 1042 1.1 christos 1043 1.1 christos /* Bits for AR_AES_MUTE_MASK0. */ 1044 1.1 christos #define AR_AES_MUTE_MASK0_FC_M 0x0000ffff 1045 1.1 christos #define AR_AES_MUTE_MASK0_FC_S 0 1046 1.1 christos #define AR_AES_MUTE_MASK0_QOS_M 0xffff0000 1047 1.1 christos #define AR_AES_MUTE_MASK0_QOS_S 16 1048 1.1 christos 1049 1.1 christos /* Bits for AR_AES_MUTE_MASK1. */ 1050 1.1 christos #define AR_AES_MUTE_MASK1_SEQ_M 0x0000ffff 1051 1.1 christos #define AR_AES_MUTE_MASK1_SEQ_S 0 1052 1.1 christos #define AR_AES_MUTE_MASK1_FC_MGMT_M 0xffff0000 1053 1.1 christos #define AR_AES_MUTE_MASK1_FC_MGMT_S 16 1054 1.1 christos #define AR_AES_MUTE_MASK1_FC0_MGMT_M 0x00ff0000 1055 1.1 christos #define AR_AES_MUTE_MASK1_FC0_MGMT_S 16 1056 1.1 christos #define AR_AES_MUTE_MASK1_FC1_MGMT_M 0xff000000 1057 1.1 christos #define AR_AES_MUTE_MASK1_FC1_MGMT_S 24 1058 1.1 christos 1059 1.1 christos /* Bits for AR_GATED_CLKS. */ 1060 1.1 christos #define AR_GATED_CLKS_TX 0x00000002 1061 1.1 christos #define AR_GATED_CLKS_RX 0x00000004 1062 1.1 christos #define AR_GATED_CLKS_REG 0x00000008 1063 1.1 christos 1064 1.1 christos /* Bits for AR_OBS_BUS_CTRL. */ 1065 1.1 christos #define AR_OBS_BUS_SEL_1 0x00040000 1066 1.1 christos #define AR_OBS_BUS_SEL_2 0x00080000 1067 1.1 christos #define AR_OBS_BUS_SEL_3 0x000c0000 1068 1.1 christos #define AR_OBS_BUS_SEL_4 0x08040000 1069 1.1 christos #define AR_OBS_BUS_SEL_5 0x08080000 1070 1.1 christos 1071 1.1 christos /* Bits for AR_OBS_BUS_1. */ 1072 1.1 christos #define AR_OBS_BUS_1_PCU 0x00000001 1073 1.1 christos #define AR_OBS_BUS_1_RX_END 0x00000002 1074 1.1 christos #define AR_OBS_BUS_1_RX_WEP 0x00000004 1075 1.1 christos #define AR_OBS_BUS_1_RX_BEACON 0x00000008 1076 1.1 christos #define AR_OBS_BUS_1_RX_FILTER 0x00000010 1077 1.1 christos #define AR_OBS_BUS_1_TX_HCF 0x00000020 1078 1.1 christos #define AR_OBS_BUS_1_QUIET_TIME 0x00000040 1079 1.1 christos #define AR_OBS_BUS_1_CHAN_IDLE 0x00000080 1080 1.1 christos #define AR_OBS_BUS_1_TX_HOLD 0x00000100 1081 1.1 christos #define AR_OBS_BUS_1_TX_FRAME 0x00000200 1082 1.1 christos #define AR_OBS_BUS_1_RX_FRAME 0x00000400 1083 1.1 christos #define AR_OBS_BUS_1_RX_CLEAR 0x00000800 1084 1.1 christos #define AR_OBS_BUS_1_WEP_STATE_M 0x0003f000 1085 1.1 christos #define AR_OBS_BUS_1_WEP_STATE_S 12 1086 1.1 christos #define AR_OBS_BUS_1_RX_STATE_M 0x01f00000 1087 1.1 christos #define AR_OBS_BUS_1_RX_STATE_S 20 1088 1.1 christos #define AR_OBS_BUS_1_TX_STATE_M 0x7e000000 1089 1.1 christos #define AR_OBS_BUS_1_TX_STATE_S 25 1090 1.1 christos 1091 1.1 christos /* Bits for AR_SLEEP1. */ 1092 1.1 christos #define AR_SLEEP1_ASSUME_DTIM 0x00080000 1093 1.1 christos #define AR_SLEEP1_CAB_TIMEOUT_M 0xffe00000 1094 1.1 christos #define AR_SLEEP1_CAB_TIMEOUT_S 21 1095 1.1 christos /* Default value. */ 1096 1.1 christos #define AR_CAB_TIMEOUT_VAL 10 1097 1.1 christos 1098 1.1 christos /* Bits for AR_SLEEP2. */ 1099 1.1 christos #define AR_SLEEP2_BEACON_TIMEOUT_M 0xffe00000 1100 1.1 christos #define AR_SLEEP2_BEACON_TIMEOUT_S 21 1101 1.1 christos 1102 1.1 christos /* Bits for AR_TPC. */ 1103 1.1 christos #define AR_TPC_ACK_M 0x0000003f 1104 1.1 christos #define AR_TPC_ACK_S 0 1105 1.1 christos #define AR_TPC_CTS_M 0x00003f00 1106 1.1 christos #define AR_TPC_CTS_S 8 1107 1.1 christos #define AR_TPC_CHIRP_M 0x003f0000 1108 1.1 christos #define AR_TPC_CHIRP_S 16 1109 1.1 christos 1110 1.1 christos /* Bits for AR_QUIET1. */ 1111 1.1 christos #define AR_QUIET1_NEXT_QUIET_M 0x0000ffff 1112 1.1 christos #define AR_QUIET1_NEXT_QUIET_S 0 1113 1.1 christos #define AR_QUIET1_QUIET_ENABLE 0x00010000 1114 1.1 christos #define AR_QUIET1_QUIET_ACK_CTS_ENABLE 0x00020000 1115 1.1 christos 1116 1.1 christos /* Bits for AR_QUIET2. */ 1117 1.1 christos #define AR_QUIET2_QUIET_PERIOD_M 0x0000ffff 1118 1.1 christos #define AR_QUIET2_QUIET_PERIOD_S 0 1119 1.1 christos #define AR_QUIET2_QUIET_DUR_M 0xffff0000 1120 1.1 christos #define AR_QUIET2_QUIET_DUR_S 16 1121 1.1 christos 1122 1.1 christos /* Bits for AR_TSF_PARM. */ 1123 1.1 christos #define AR_TSF_INCREMENT_M 0x000000ff 1124 1.1 christos #define AR_TSF_INCREMENT_S 0 1125 1.1 christos 1126 1.1 christos /* Bits for AR_QOS_NO_ACK. */ 1127 1.1 christos #define AR_QOS_NO_ACK_TWO_BIT_M 0x0000000f 1128 1.1 christos #define AR_QOS_NO_ACK_TWO_BIT_S 0 1129 1.1 christos #define AR_QOS_NO_ACK_BIT_OFF_M 0x0000007f 1130 1.1 christos #define AR_QOS_NO_ACK_BIT_OFF_S 4 1131 1.1 christos #define AR_QOS_NO_ACK_BYTE_OFF_M 0x00000180 1132 1.1 christos #define AR_QOS_NO_ACK_BYTE_OFF_S 7 1133 1.1 christos 1134 1.1 christos /* Bits for AR_PHY_ERR. */ 1135 1.1 christos #define AR_PHY_ERR_DCHIRP 0x00000008 1136 1.1 christos #define AR_PHY_ERR_RADAR 0x00000020 1137 1.1 christos #define AR_PHY_ERR_OFDM_TIMING 0x00020000 1138 1.1 christos #define AR_PHY_ERR_CCK_TIMING 0x02000000 1139 1.1 christos 1140 1.1 christos /* Bits for AR_PCU_MISC. */ 1141 1.1 christos #define AR_PCU_FORCE_BSSID_MATCH 0x00000001 1142 1.1 christos #define AR_PCU_MIC_NEW_LOC_ENA 0x00000004 1143 1.1 christos #define AR_PCU_TX_ADD_TSF 0x00000008 1144 1.1 christos #define AR_PCU_CCK_SIFS_MODE 0x00000010 1145 1.1 christos #define AR_PCU_RX_ANT_UPDT 0x00000800 1146 1.1 christos #define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000 1147 1.1 christos #define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000 1148 1.1 christos #define AR_PCU_BUG_12306_FIX_ENA 0x00020000 1149 1.1 christos #define AR_PCU_FORCE_QUIET_COLL 0x00040000 1150 1.1 christos #define AR_PCU_BT_ANT_PREVENT_RX 0x00100000 1151 1.1 christos #define AR_PCU_TBTT_PROTECT 0x00200000 1152 1.1 christos #define AR_PCU_CLEAR_VMF 0x01000000 1153 1.1 christos #define AR_PCU_CLEAR_BA_VALID 0x04000000 1154 1.1 christos 1155 1.1 christos /* Bits for AR_BT_COEX_MODE. */ 1156 1.1 christos #define AR_BT_TIME_EXTEND_M 0x000000ff 1157 1.1 christos #define AR_BT_TIME_EXTEND_S 0 1158 1.1 christos #define AR_BT_TXSTATE_EXTEND 0x00000100 1159 1.1 christos #define AR_BT_TX_FRAME_EXTEND 0x00000200 1160 1.1 christos #define AR_BT_MODE_M 0x00000c00 1161 1.1 christos #define AR_BT_MODE_S 10 1162 1.1 christos #define AR_BT_MODE_LEGACY 0 1163 1.1 christos #define AR_BT_MODE_UNSLOTTED 1 1164 1.1 christos #define AR_BT_MODE_SLOTTED 2 1165 1.1 christos #define AR_BT_MODE_DISABLED 3 1166 1.1 christos #define AR_BT_QUIET 0x00001000 1167 1.1 christos #define AR_BT_QCU_THRESH_M 0x0001e000 1168 1.1 christos #define AR_BT_QCU_THRESH_S 13 1169 1.1 christos #define AR_BT_RX_CLEAR_POLARITY 0x00020000 1170 1.1 christos #define AR_BT_PRIORITY_TIME_M 0x00fc0000 1171 1.1 christos #define AR_BT_PRIORITY_TIME_S 18 1172 1.1 christos #define AR_BT_FIRST_SLOT_TIME_M 0xff000000 1173 1.1 christos #define AR_BT_FIRST_SLOT_TIME_S 24 1174 1.1 christos 1175 1.1 christos /* Bits for AR_BT_COEX_WEIGHT. */ 1176 1.1 christos #define AR_BTCOEX_BT_WGHT_M 0x0000ffff 1177 1.1 christos #define AR_BTCOEX_BT_WGHT_S 0 1178 1.1 christos #define AR_STOMP_LOW_BT_WGHT 0xff55 1179 1.1 christos #define AR_BTCOEX_WL_WGHT_M 0xffff0000 1180 1.1 christos #define AR_BTCOEX_WL_WGHT_S 16 1181 1.1 christos #define AR_STOMP_LOW_WL_WGHT 0xaaa8 1182 1.1 christos 1183 1.1 christos /* Bits for AR_BT_COEX_MODE2. */ 1184 1.1 christos #define AR_BT_BCN_MISS_THRESH_M 0x000000ff 1185 1.1 christos #define AR_BT_BCN_MISS_THRESH_S 0 1186 1.1 christos #define AR_BT_BCN_MISS_CNT_M 0x0000ff00 1187 1.1 christos #define AR_BT_BCN_MISS_CNT_S 8 1188 1.1 christos #define AR_BT_HOLD_RX_CLEAR 0x00010000 1189 1.1 christos #define AR_BT_DISABLE_BT_ANT 0x00100000 1190 1.1 christos 1191 1.1 christos /* Bits for AR_PCU_TXBUF_CTRL. */ 1192 1.1 christos #define AR_PCU_TXBUF_CTRL_SIZE_M 0x000007ff 1193 1.1 christos #define AR_PCU_TXBUF_CTRL_SIZE_S 0 1194 1.1 christos #define AR_PCU_TXBUF_CTRL_USABLE_SIZE 1792 1195 1.1 christos #define AR9285_PCU_TXBUF_CTRL_USABLE_SIZE (1792 / 2) 1196 1.1 christos 1197 1.1 christos /* Bits for AR_PCU_MISC_MODE2. */ 1198 1.1 christos #define AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE 0x00000002 1199 1.1 christos #define AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT 0x00000004 1200 1.1 christos #define AR_PCU_MISC_MODE2_AGG_WEP_ENABLE_FIX 0x00000008 1201 1.1 christos #define AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE 0x00000040 1202 1.1 christos #define AR_PCU_MISC_MODE2_CFP_IGNORE 0x00000080 1203 1.1 christos #define AR_PCU_MISC_MODE2_MGMT_QOS_M 0x0000ff00 1204 1.1 christos #define AR_PCU_MISC_MODE2_MGMT_QOS_S 8 1205 1.1 christos #define AR_PCU_MISC_MODE2_ENABLE_LOAD_NAV_BEACON_DUR 0x00010000 1206 1.1 christos #define AR_PCU_MISC_MODE2_ENABLE_AGGWEP 0x00020000 1207 1.1 christos #define AR_PCU_MISC_MODE2_HWWAR1 0x00100000 1208 1.1 christos #define AR_PCU_MISC_MODE2_HWWAR2 0x02000000 1209 1.1 christos 1210 1.1 christos /* Bits for AR_MAC_PCU_LOGIC_ANALYZER. */ 1211 1.1 christos #define AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768 0x20000000 1212 1.1 christos 1213 1.1 christos /* Bits for AR_MAC_PCU_ASYNC_FIFO_REG3. */ 1214 1.1 christos #define AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL 0x00000400 1215 1.1 christos #define AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET 0x80000000 1216 1.1 christos 1217 1.1 christos /* Bits for AR_PHY_ERR_[123]. */ 1218 1.1 christos #define AR_PHY_ERR_COUNT_M 0x00ffffff 1219 1.1 christos #define AR_PHY_ERR_COUNT_S 0 1220 1.1 christos 1221 1.1 christos /* Bits for AR_TSFOOR_THRESHOLD. */ 1222 1.1 christos #define AR_TSFOOR_THRESHOLD_VAL_M 0x0000ffff 1223 1.1 christos #define AR_TSFOOR_THRESHOLD_VAL_S 0 1224 1.1 christos 1225 1.1 christos /* Bit for AR_TXSIFS. */ 1226 1.1 christos #define AR_TXSIFS_TIME_M 0x000000ff 1227 1.1 christos #define AR_TXSIFS_TIME_S 0 1228 1.1 christos #define AR_TXSIFS_TX_LATENCY_M 0x00000f00 1229 1.1 christos #define AR_TXSIFS_TX_LATENCY_S 8 1230 1.1 christos #define AR_TXSIFS_ACK_SHIFT_M 0x00007000 1231 1.1 christos #define AR_TXSIFS_ACK_SHIFT_S 12 1232 1.1 christos 1233 1.1 christos /* Bits for AR_TXOP_X. */ 1234 1.1 christos #define AR_TXOP_X_VAL 0x000000ff 1235 1.1 christos 1236 1.1 christos /* Bits for AR_TIMER_MODE. */ 1237 1.1 christos #define AR_TBTT_TIMER_EN 0x00000001 1238 1.1 christos #define AR_DBA_TIMER_EN 0x00000002 1239 1.1 christos #define AR_SWBA_TIMER_EN 0x00000004 1240 1.1 christos #define AR_HCF_TIMER_EN 0x00000008 1241 1.1 christos #define AR_TIM_TIMER_EN 0x00000010 1242 1.1 christos #define AR_DTIM_TIMER_EN 0x00000020 1243 1.1 christos #define AR_QUIET_TIMER_EN 0x00000040 1244 1.1 christos #define AR_NDP_TIMER_EN 0x00000080 1245 1.1 christos #define AR_TIMER_OVERFLOW_INDEX_M 0x00000700 1246 1.1 christos #define AR_TIMER_OVERFLOW_INDEX_S 8 1247 1.1 christos #define AR_TIMER_THRESH_M 0xfffff000 1248 1.1 christos #define AR_TIMER_THRESH_S 12 1249 1.1 christos 1250 1.1 christos /* Bits for AR_SLP32_MODE. */ 1251 1.1 christos #define AR_SLP32_HALF_CLK_LATENCY_M 0x000fffff 1252 1.1 christos #define AR_SLP32_HALF_CLK_LATENCY_S 0 1253 1.1 christos #define AR_SLP32_ENA 0x00100000 1254 1.1 christos #define AR_SLP32_TSF_WRITE_STATUS 0x00200000 1255 1.1 christos 1256 1.1 christos /* Bits for AR_SLP32_WAKE. */ 1257 1.1 christos #define AR_SLP32_WAKE_XTL_TIME_M 0x0000ffff 1258 1.1 christos #define AR_SLP32_WAKE_XTL_TIME_S 0 1259 1.1 christos 1260 1.1 christos /* Bits for AR_SLP_MIB_CTRL. */ 1261 1.1 christos #define AR_SLP_MIB_CLEAR 0x00000001 1262 1.1 christos #define AR_SLP_MIB_PENDING 0x00000002 1263 1.1 christos 1264 1.1 christos /* Bits for AR_2040_MODE. */ 1265 1.1 christos #define AR_2040_JOINED_RX_CLEAR 0x00000001 1266 1.1 christos 1267 1.1 christos /* Bits for AR_KEYTABLE_TYPE. */ 1268 1.1 christos #define AR_KEYTABLE_TYPE_M 0x00000007 1269 1.1 christos #define AR_KEYTABLE_TYPE_S 0 1270 1.1 christos #define AR_KEYTABLE_TYPE_40 0 1271 1.1 christos #define AR_KEYTABLE_TYPE_104 1 1272 1.1 christos #define AR_KEYTABLE_TYPE_128 3 1273 1.1 christos #define AR_KEYTABLE_TYPE_TKIP 4 1274 1.1 christos #define AR_KEYTABLE_TYPE_AES 5 1275 1.1 christos #define AR_KEYTABLE_TYPE_CCM 6 1276 1.1 christos #define AR_KEYTABLE_TYPE_CLR 7 1277 1.1 christos #define AR_KEYTABLE_ANT 0x00000008 1278 1.1 christos #define AR_KEYTABLE_VALID 0x00008000 1279 1.1 christos 1280 1.1 christos /* 1281 1.1 christos * AR9271 specific registers. 1282 1.1 christos */ 1283 1.1 christos #define AR9271_RESET_POWER_DOWN_CONTROL 0x050044 1284 1.1 christos #define AR9271_FIRMWARE 0x501000 1285 1.1 christos #define AR9271_FIRMWARE_TEXT 0x903000 1286 1.1 christos #define AR7010_FIRMWARE_TEXT 0x906000 1287 1.1 christos 1288 1.1 christos /* Bits for AR9271_RESET_POWER_DOWN_CONTROL. */ 1289 1.1 christos #define AR9271_RADIO_RF_RST 0x00000020 1290 1.1 christos #define AR9271_GATE_MAC_CTL 0x00004000 1291 1.1 christos 1292 1.1 christos 1293 1.1 christos #define AR_BASE_PHY_ACTIVE_DELAY 100 1294 1.1 christos 1295 1.1 christos #define AR_CLOCK_RATE_CCK 22 1296 1.1 christos #define AR_CLOCK_RATE_5GHZ_OFDM 40 1297 1.1 christos #define AR_CLOCK_RATE_FAST_5GHZ_OFDM 44 1298 1.1 christos #define AR_CLOCK_RATE_2GHZ_OFDM 44 1299 1.1 christos 1300 1.1 christos #define AR_PWR_DECREASE_FOR_2_CHAIN 6 /* 10 * log10(2) * 2 */ 1301 1.1 christos #define AR_PWR_DECREASE_FOR_3_CHAIN 9 /* 10 * log10(3) * 2 */ 1302 1.1 christos 1303 1.1 christos #define AR_SLEEP_SLOP 3 /* TUs */ 1304 1.1 christos 1305 1.1 christos #define AR_MIN_BEACON_TIMEOUT_VAL 1 1306 1.1 christos #define AR_FUDGE 2 1307 1.1 christos #define AR_BEACON_DMA_DELAY 2 1308 1.1 christos #define AR_SWBA_DELAY 10 1309 1.1 christos /* Divides by 1024 (usecs to TU) without doing 64-bit arithmetic. */ 1310 1.1 christos #define AR_TSF_TO_TU(hi, lo) ((hi) << 22 | (lo) >> 10) 1311 1.1 christos 1312 1.1 christos #define AR_KEY_CACHE_SIZE 128 1313 1.1 christos #define AR_RSVD_KEYTABLE_ENTRIES 4 1314 1.1 christos 1315 1.1 christos #define AR_CAL_SAMPLES 64 /* XXX AR9280? */ 1316 1.1 christos #define AR_MAX_LOG_CAL 2 /* XXX AR9280? */ 1317 1.1 christos 1318 1.1 christos /* Maximum number of chains supported by any chipset. */ 1319 1.1 christos #define AR_MAX_CHAINS 3 1320 1.1 christos 1321 1.1 christos /* Default number of key cache entries. */ 1322 1.1 christos #define AR_KEYTABLE_SIZE 128 1323 1.1 christos 1324 1.1 christos /* GPIO pins. */ 1325 1.1 christos #define AR_GPIO_WLANACTIVE_PIN 5 1326 1.1 christos #define AR_GPIO_BTACTIVE_PIN 6 1327 1.1 christos #define AR_GPIO_BTPRIORITY_PIN 7 1328 1.1 christos 1329 1.1 christos #define AR_SREV_5416(sc) \ 1330 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_5416_PCI || \ 1331 1.1 christos (sc)->sc_mac_ver == AR_SREV_VERSION_5416_PCIE) 1332 1.1 christos #define AR_SREV_5416_20_OR_LATER(sc) \ 1333 1.1 christos ((AR_SREV_5416(sc) && \ 1334 1.1 christos (sc)->sc_mac_rev >= AR_SREV_REVISION_5416_20) || \ 1335 1.1 christos (sc)->sc_mac_ver >= AR_SREV_VERSION_9100) 1336 1.1 christos #define AR_SREV_5416_22_OR_LATER(sc) \ 1337 1.1 christos ((AR_SREV_5416(sc) && \ 1338 1.1 christos (sc)->sc_mac_rev >= AR_SREV_REVISION_5416_22) || \ 1339 1.1 christos (sc)->sc_mac_ver >= AR_SREV_VERSION_9100) 1340 1.1 christos 1341 1.1 christos #define AR_SREV_9160(sc) \ 1342 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9160) 1343 1.1 christos #define AR_SREV_9160_10_OR_LATER(sc) \ 1344 1.1 christos ((sc)->sc_mac_ver >= AR_SREV_VERSION_9160) 1345 1.1 christos #define AR_SREV_9160_11(sc) \ 1346 1.1 christos (AR_SREV_9160(sc) && \ 1347 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9160_11) 1348 1.1 christos 1349 1.1 christos #define AR_SREV_9280(sc) \ 1350 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9280) 1351 1.1 christos #define AR_SREV_9280_10_OR_LATER(sc) \ 1352 1.1 christos ((sc)->sc_mac_ver >= AR_SREV_VERSION_9280) 1353 1.1 christos #define AR_SREV_9280_10(sc) \ 1354 1.1 christos (AR_SREV_9280(sc) && \ 1355 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9280_10) 1356 1.1 christos #define AR_SREV_9280_20(sc) \ 1357 1.1 christos (AR_SREV_9280(sc) && \ 1358 1.1 christos (sc)->sc_mac_rev >= AR_SREV_REVISION_9280_20) 1359 1.1 christos #define AR_SREV_9280_20_OR_LATER(sc) \ 1360 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9280 || \ 1361 1.1 christos (AR_SREV_9280(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9280_20)) 1362 1.1 christos 1363 1.1 christos #define AR_SREV_9285(sc) \ 1364 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9285) 1365 1.1 christos #define AR_SREV_9285_10_OR_LATER(sc) \ 1366 1.1 christos ((sc)->sc_mac_ver >= AR_SREV_VERSION_9285) 1367 1.1 christos #define AR_SREV_9285_11(sc) \ 1368 1.1 christos (AR_SREV_9285(sc) && \ 1369 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9285_11) 1370 1.1 christos #define AR_SREV_9285_11_OR_LATER(sc) \ 1371 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9285 || \ 1372 1.1 christos (AR_SREV_9285(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9285_11)) 1373 1.1 christos #define AR_SREV_9285_12(sc) \ 1374 1.1 christos (AR_SREV_9285(sc) && \ 1375 1.1 christos ((sc)->sc_mac_rev == AR_SREV_REVISION_9285_12)) 1376 1.1 christos #define AR_SREV_9285_12_OR_LATER(sc) \ 1377 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9285 || \ 1378 1.1 christos (AR_SREV_9285(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9285_12)) 1379 1.1 christos 1380 1.1 christos #define AR_SREV_9271(sc) \ 1381 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9271) 1382 1.1 christos #define AR_SREV_9271_10(sc) \ 1383 1.1 christos (AR_SREV_9271(sc) && \ 1384 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9271_10) 1385 1.1 christos 1386 1.1 christos #define AR_SREV_9287(sc) \ 1387 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9287) 1388 1.1 christos #define AR_SREV_9287_10_OR_LATER(sc) \ 1389 1.1 christos ((sc)->sc_mac_ver >= AR_SREV_VERSION_9287) 1390 1.1 christos #define AR_SREV_9287_10(sc) \ 1391 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9287 && \ 1392 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9287_10) 1393 1.1 christos #define AR_SREV_9287_11(sc) \ 1394 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9287 && \ 1395 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9287_11) 1396 1.1 christos #define AR_SREV_9287_11_OR_LATER(sc) \ 1397 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9287 || \ 1398 1.1 christos (AR_SREV_9287(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9287_11)) 1399 1.1 christos #define AR_SREV_9287_12(sc) \ 1400 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9287 && \ 1401 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9287_12) 1402 1.1 christos #define AR_SREV_9287_12_OR_LATER(sc) \ 1403 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9287 || \ 1404 1.1 christos (AR_SREV_9287(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9287_12)) 1405 1.1 christos #define AR_SREV_9287_13_OR_LATER(sc) \ 1406 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9287 || \ 1407 1.1 christos (AR_SREV_9287(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9287_13)) 1408 1.1 christos 1409 1.1 christos #define AR_SREV_9380(sc) \ 1410 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9380) 1411 1.1 christos #define AR_SREV_9380_10_OR_LATER(sc) \ 1412 1.1 christos ((sc)->sc_mac_ver >= AR_SREV_VERSION_9380) 1413 1.1 christos #define AR_SREV_9380_20(sc) \ 1414 1.1 christos (AR_SREV_9380(sc) && \ 1415 1.1 christos (sc)->sc_mac_rev == AR_SREV_REVISION_9380_20) 1416 1.1 christos #define AR_SREV_9380_20_OR_LATER(sc) \ 1417 1.1 christos ((sc)->sc_mac_ver > AR_SREV_VERSION_9380 || \ 1418 1.1 christos (AR_SREV_9380(sc) && (sc)->sc_mac_rev >= AR_SREV_REVISION_9380_20)) 1419 1.1 christos 1420 1.1 christos #define AR_SREV_9485(sc) \ 1421 1.1 christos ((sc)->sc_mac_ver == AR_SREV_VERSION_9485) 1422 1.1 christos 1423 1.1 christos #define AR_SINGLE_CHIP(sc) AR_SREV_9280_10_OR_LATER(sc) 1424 1.1 christos 1425 1.1 christos #define AR_RADIO_SREV_MAJOR 0xf0 1426 1.1 christos #define AR_RAD5133_SREV_MAJOR 0xc0 1427 1.1 christos #define AR_RAD2133_SREV_MAJOR 0xd0 1428 1.1 christos #define AR_RAD5122_SREV_MAJOR 0xe0 1429 1.1 christos #define AR_RAD2122_SREV_MAJOR 0xf0 1430 1.1 christos 1431 1.1 christos #define AR_BCHAN_UNUSED 0xff 1432 1.1 christos #define AR_PD_GAINS_IN_MASK 4 /* NB: Max for all chips. */ 1433 1.1 christos #define AR_MAX_RATE_POWER 63 1434 1.1 christos 1435 1.1 christos #define AR_HT40_POWER_INC_FOR_PDADC 2 1436 1.1 christos #define AR_PWR_TABLE_OFFSET_DB (-5) 1437 1.1 christos #define AR9280_TX_GAIN_TABLE_SIZE 22 1438 1.1 christos #define AR9003_TX_GAIN_TABLE_SIZE 32 1439 1.1 christos #define AR9003_PAPRD_MEM_TAB_SIZE 24 1440 1.1 christos 1441 1.1 christos #define AR_BASE_FREQ_2GHZ 2300 1442 1.1 christos #define AR_BASE_FREQ_5GHZ 4900 1443 1.1 christos 1444 1.1 christos #define AR_SD_NO_CTL 0xe0 1445 1.1 christos #define AR_NO_CTL 0xff 1446 1.1 christos #define AR_CTL_MODE_M 0x07 1447 1.1 christos #define AR_CTL_MODE_S 0 1448 1.1 christos #define AR_CTL_11A 0 1449 1.1 christos #define AR_CTL_11B 1 1450 1.1 christos #define AR_CTL_11G 2 1451 1.1 christos #define AR_CTL_2GHT20 5 1452 1.1 christos #define AR_CTL_5GHT20 6 1453 1.1 christos #define AR_CTL_2GHT40 7 1454 1.1 christos #define AR_CTL_5GHT40 8 1455 1.1 christos 1456 1.1 christos /* 1457 1.1 christos * Macros to access registers. 1458 1.1 christos */ 1459 1.1 christos #define AR_READ(sc, reg) \ 1460 1.1 christos (sc)->sc_ops.read((sc), (reg)) 1461 1.1 christos 1462 1.1 christos #define AR_WRITE(sc, reg, val) \ 1463 1.1 christos (sc)->sc_ops.write((sc), (reg), (val)) 1464 1.1 christos 1465 1.1 christos #define AR_WRITE_BARRIER(sc) \ 1466 1.1 christos (sc)->sc_ops.write_barrier((sc)) 1467 1.1 christos 1468 1.1 christos #define AR_SETBITS(sc, reg, mask) \ 1469 1.1 christos AR_WRITE(sc, reg, AR_READ(sc, reg) | (mask)) 1470 1.1 christos 1471 1.1 christos #define AR_CLRBITS(sc, reg, mask) \ 1472 1.1 christos AR_WRITE(sc, reg, AR_READ(sc, reg) & ~(mask)) 1473 1.1 christos 1474 1.1 christos /* 1475 1.1 christos * Macros to access subfields in registers. 1476 1.1 christos */ 1477 1.1 christos /* Mask and Shift (getter). */ 1478 1.1 christos #define MS(val, field) \ 1479 1.1 christos (((val) & field##_M) >> field##_S) 1480 1.1 christos 1481 1.1 christos /* Shift and Mask (setter). */ 1482 1.1 christos #define SM(field, val) \ 1483 1.1 christos (((val) << field##_S) & field##_M) 1484 1.1 christos 1485 1.1 christos /* Rewrite. */ 1486 1.1 christos #define RW(var, field, val) \ 1487 1.1 christos (((var) & ~field##_M) | SM(field, val)) 1488 1.1 christos 1489 1.1 christos #endif /* _ATHNREG_H_ */ 1490