1 1.36 jmcneill /* $NetBSD: athvar.h,v 1.36 2013/01/27 12:48:56 jmcneill Exp $ */ 2 1.4 itojun 3 1.1 dyoung /*- 4 1.11 dyoung * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting 5 1.1 dyoung * All rights reserved. 6 1.1 dyoung * 7 1.1 dyoung * Redistribution and use in source and binary forms, with or without 8 1.1 dyoung * modification, are permitted provided that the following conditions 9 1.1 dyoung * are met: 10 1.1 dyoung * 1. Redistributions of source code must retain the above copyright 11 1.1 dyoung * notice, this list of conditions and the following disclaimer, 12 1.1 dyoung * without modification. 13 1.1 dyoung * 2. Redistributions in binary form must reproduce at minimum a disclaimer 14 1.1 dyoung * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 15 1.1 dyoung * redistribution must be conditioned upon including a substantially 16 1.1 dyoung * similar Disclaimer requirement for further binary redistribution. 17 1.1 dyoung * 3. Neither the names of the above-listed copyright holders nor the names 18 1.1 dyoung * of any contributors may be used to endorse or promote products derived 19 1.1 dyoung * from this software without specific prior written permission. 20 1.1 dyoung * 21 1.1 dyoung * Alternatively, this software may be distributed under the terms of the 22 1.1 dyoung * GNU General Public License ("GPL") version 2 as published by the Free 23 1.1 dyoung * Software Foundation. 24 1.1 dyoung * 25 1.1 dyoung * NO WARRANTY 26 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 27 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 28 1.1 dyoung * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 29 1.1 dyoung * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 30 1.1 dyoung * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 31 1.1 dyoung * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 32 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 33 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 34 1.1 dyoung * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 35 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 36 1.1 dyoung * THE POSSIBILITY OF SUCH DAMAGES. 37 1.1 dyoung * 38 1.14 skrll * $FreeBSD: src/sys/dev/ath/if_athvar.h,v 1.29 2005/08/08 18:46:36 sam Exp $ 39 1.1 dyoung */ 40 1.1 dyoung 41 1.1 dyoung /* 42 1.1 dyoung * Defintions for the Atheros Wireless LAN controller driver. 43 1.1 dyoung */ 44 1.1 dyoung #ifndef _DEV_ATH_ATHVAR_H 45 1.1 dyoung #define _DEV_ATH_ATHVAR_H 46 1.1 dyoung 47 1.33 dyoung #include <net/if.h> 48 1.33 dyoung #include <net/if_media.h> 49 1.33 dyoung #include <net/if_ether.h> 50 1.33 dyoung 51 1.33 dyoung #include <net80211/ieee80211_netbsd.h> 52 1.33 dyoung #include <net80211/ieee80211_var.h> 53 1.26 alc #include <net80211/ieee80211_radiotap.h> 54 1.26 alc 55 1.26 alc #include <external/isc/atheros_hal/dist/ah.h> 56 1.26 alc 57 1.11 dyoung #include <dev/ic/ath_netbsd.h> 58 1.2 dyoung #include <dev/ic/athioctl.h> 59 1.11 dyoung #include <dev/ic/athrate.h> 60 1.1 dyoung 61 1.1 dyoung #define ATH_TIMEOUT 1000 62 1.1 dyoung 63 1.15 dyoung #ifndef ATH_RXBUF 64 1.1 dyoung #define ATH_RXBUF 40 /* number of RX buffers */ 65 1.15 dyoung #endif 66 1.15 dyoung #ifndef ATH_TXBUF 67 1.28 jmcneill #define ATH_TXBUF 200 /* number of TX buffers */ 68 1.15 dyoung #endif 69 1.11 dyoung #define ATH_TXDESC 10 /* number of descriptors per buffer */ 70 1.11 dyoung #define ATH_TXMAXTRY 11 /* max number of transmit attempts */ 71 1.15 dyoung #define ATH_TXMGTTRY 4 /* xmit attempts for mgt/ctl frames */ 72 1.11 dyoung #define ATH_TXINTR_PERIOD 5 /* max number of batched tx descriptors */ 73 1.6 dyoung 74 1.13 dyoung #define ATH_BEACON_AIFS_DEFAULT 0 /* default aifs for ap beacon q */ 75 1.13 dyoung #define ATH_BEACON_CWMIN_DEFAULT 0 /* default cwmin for ap beacon q */ 76 1.13 dyoung #define ATH_BEACON_CWMAX_DEFAULT 0 /* default cwmax for ap beacon q */ 77 1.13 dyoung 78 1.13 dyoung /* 79 1.13 dyoung * The key cache is used for h/w cipher state and also for 80 1.13 dyoung * tracking station state such as the current tx antenna. 81 1.13 dyoung * We also setup a mapping table between key cache slot indices 82 1.13 dyoung * and station state to short-circuit node lookups on rx. 83 1.13 dyoung * Different parts have different size key caches. We handle 84 1.13 dyoung * up to ATH_KEYMAX entries (could dynamically allocate state). 85 1.13 dyoung */ 86 1.13 dyoung #define ATH_KEYMAX 128 /* max key cache size we handle */ 87 1.13 dyoung #define ATH_KEYBYTES (ATH_KEYMAX/NBBY) /* storage space in bytes */ 88 1.26 alc /* 89 1.26 alc * Convert from net80211 layer values to Ath layer values. Hopefully this will 90 1.26 alc * be optimised away when the two constants are the same. 91 1.26 alc */ 92 1.26 alc typedef unsigned int ath_keyix_t; 93 1.26 alc #define ATH_KEY(_keyix) ((_keyix == IEEE80211_KEYIX_NONE) ? HAL_TXKEYIX_INVALID : _keyix) 94 1.13 dyoung 95 1.11 dyoung /* driver-specific node state */ 96 1.1 dyoung struct ath_node { 97 1.1 dyoung struct ieee80211_node an_node; /* base class */ 98 1.11 dyoung u_int32_t an_avgrssi; /* average rssi over all rx frames */ 99 1.11 dyoung /* variable-length rate control state follows */ 100 1.1 dyoung }; 101 1.11 dyoung #define ATH_NODE(ni) ((struct ath_node *)(ni)) 102 1.11 dyoung #define ATH_NODE_CONST(ni) ((const struct ath_node *)(ni)) 103 1.11 dyoung 104 1.11 dyoung #define ATH_RSSI_LPF_LEN 10 105 1.11 dyoung #define ATH_RSSI_DUMMY_MARKER 0x127 106 1.11 dyoung #define ATH_EP_MUL(x, mul) ((x) * (mul)) 107 1.11 dyoung #define ATH_RSSI_IN(x) (ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER)) 108 1.11 dyoung #define ATH_LPF_RSSI(x, y, len) \ 109 1.11 dyoung ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y)) 110 1.11 dyoung #define ATH_RSSI_LPF(x, y) do { \ 111 1.11 dyoung if ((y) >= -20) \ 112 1.11 dyoung x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \ 113 1.11 dyoung } while (0) 114 1.1 dyoung 115 1.1 dyoung struct ath_buf { 116 1.11 dyoung STAILQ_ENTRY(ath_buf) bf_list; 117 1.2 dyoung #define bf_nseg bf_dmamap->dm_nsegs 118 1.13 dyoung int bf_flags; /* tx descriptor flags */ 119 1.1 dyoung struct ath_desc *bf_desc; /* virtual addr of desc */ 120 1.1 dyoung bus_addr_t bf_daddr; /* physical addr of desc */ 121 1.11 dyoung bus_dmamap_t bf_dmamap; /* DMA map for mbuf chain */ 122 1.1 dyoung struct mbuf *bf_m; /* mbuf for buf */ 123 1.1 dyoung struct ieee80211_node *bf_node; /* pointer to the node */ 124 1.11 dyoung #define bf_mapsize bf_dmamap->dm_mapsize 125 1.11 dyoung #define ATH_MAX_SCATTER ATH_TXDESC /* max(tx,rx,beacon) desc's */ 126 1.11 dyoung #define bf_segs bf_dmamap->dm_segs 127 1.1 dyoung }; 128 1.11 dyoung typedef STAILQ_HEAD(, ath_buf) ath_bufhead; 129 1.11 dyoung 130 1.11 dyoung /* 131 1.11 dyoung * DMA state for tx/rx descriptors. 132 1.11 dyoung */ 133 1.11 dyoung struct ath_descdma { 134 1.11 dyoung const char* dd_name; 135 1.11 dyoung struct ath_desc *dd_desc; /* descriptors */ 136 1.11 dyoung bus_addr_t dd_desc_paddr; /* physical addr of dd_desc */ 137 1.28 jmcneill bus_size_t dd_desc_len; /* size of dd_desc */ 138 1.11 dyoung bus_dma_segment_t dd_dseg; 139 1.11 dyoung int dd_dnseg; /* number of segments */ 140 1.11 dyoung bus_dma_tag_t dd_dmat; /* bus DMA tag */ 141 1.11 dyoung bus_dmamap_t dd_dmamap; /* DMA map for descriptors */ 142 1.11 dyoung struct ath_buf *dd_bufptr; /* associated buffers */ 143 1.11 dyoung }; 144 1.11 dyoung 145 1.11 dyoung /* 146 1.11 dyoung * Data transmit queue state. One of these exists for each 147 1.11 dyoung * hardware transmit queue. Packets sent to us from above 148 1.11 dyoung * are assigned to queues based on their priority. Not all 149 1.11 dyoung * devices support a complete set of hardware transmit queues. 150 1.11 dyoung * For those devices the array sc_ac2q will map multiple 151 1.11 dyoung * priorities to fewer hardware queues (typically all to one 152 1.11 dyoung * hardware queue). 153 1.11 dyoung */ 154 1.11 dyoung struct ath_txq { 155 1.11 dyoung u_int axq_qnum; /* hardware q number */ 156 1.11 dyoung u_int axq_depth; /* queue depth (stat only) */ 157 1.11 dyoung u_int axq_intrcnt; /* interrupt count */ 158 1.11 dyoung u_int32_t *axq_link; /* link ptr in last TX desc */ 159 1.11 dyoung STAILQ_HEAD(, ath_buf) axq_q; /* transmit queue */ 160 1.11 dyoung ath_txq_lock_t axq_lock; /* lock on q and link */ 161 1.11 dyoung /* 162 1.11 dyoung * State for patching up CTS when bursting. 163 1.11 dyoung */ 164 1.11 dyoung struct ath_buf *axq_linkbuf; /* va of last buffer */ 165 1.21 dyoung u_int axq_timer; /* transmit timeout */ 166 1.11 dyoung }; 167 1.11 dyoung 168 1.11 dyoung #define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \ 169 1.11 dyoung STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \ 170 1.11 dyoung (_tq)->axq_depth++; \ 171 1.21 dyoung (_tq)->axq_timer = 5; \ 172 1.11 dyoung } while (0) 173 1.11 dyoung #define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \ 174 1.11 dyoung STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \ 175 1.21 dyoung if (--(_tq)->axq_depth == 0) \ 176 1.21 dyoung (_tq)->axq_timer = 0; \ 177 1.11 dyoung } while (0) 178 1.1 dyoung 179 1.15 dyoung struct taskqueue; 180 1.15 dyoung struct ath_tx99; 181 1.15 dyoung 182 1.1 dyoung struct ath_softc { 183 1.25 joerg device_t sc_dev; 184 1.32 dyoung device_suspensor_t sc_suspensor; 185 1.31 dyoung pmf_qual_t sc_qual; 186 1.11 dyoung struct ethercom sc_ec; /* interface common */ 187 1.11 dyoung struct ath_stats sc_stats; /* interface statistics */ 188 1.1 dyoung struct ieee80211com sc_ic; /* IEEE 802.11 common */ 189 1.3 ichiro void (*sc_power)(struct ath_softc *, int); 190 1.11 dyoung int sc_regdomain; 191 1.11 dyoung int sc_countrycode; 192 1.11 dyoung int sc_debug; 193 1.11 dyoung struct sysctllog *sc_sysctllog; 194 1.11 dyoung void (*sc_recv_mgmt)(struct ieee80211com *, 195 1.11 dyoung struct mbuf *, 196 1.11 dyoung struct ieee80211_node *, 197 1.11 dyoung int, int, u_int32_t); 198 1.1 dyoung int (*sc_newstate)(struct ieee80211com *, 199 1.1 dyoung enum ieee80211_state, int); 200 1.11 dyoung void (*sc_node_free)(struct ieee80211_node *); 201 1.18 gdamore HAL_BUS_TAG sc_st; /* bus space tag */ 202 1.18 gdamore HAL_BUS_HANDLE sc_sh; /* bus space handle */ 203 1.1 dyoung bus_dma_tag_t sc_dmat; /* bus DMA tag */ 204 1.1 dyoung struct ath_hal *sc_ah; /* Atheros HAL */ 205 1.11 dyoung struct ath_ratectrl *sc_rc; /* tx rate control support */ 206 1.15 dyoung struct ath_tx99 *sc_tx99; /* tx99 adjunct state */ 207 1.11 dyoung void (*sc_setdefantenna)(struct ath_softc *, u_int); 208 1.24 dyoung unsigned int sc_mrretry : 1, /* multi-rate retry support */ 209 1.11 dyoung sc_softled : 1, /* enable LED gpio status */ 210 1.11 dyoung sc_splitmic: 1, /* split TKIP MIC keys */ 211 1.11 dyoung sc_needmib : 1, /* enable MIB stats intr */ 212 1.11 dyoung sc_diversity : 1,/* enable rx diversity */ 213 1.11 dyoung sc_hasveol : 1, /* tx VEOL support */ 214 1.11 dyoung sc_ledstate: 1, /* LED on/off state */ 215 1.11 dyoung sc_blinking: 1, /* LED blink operation active */ 216 1.13 dyoung sc_mcastkey: 1, /* mcast key cache search */ 217 1.15 dyoung sc_syncbeacon:1,/* sync/resync beacon timers */ 218 1.13 dyoung sc_hasclrkey:1; /* CLR key supported */ 219 1.1 dyoung /* rate tables */ 220 1.1 dyoung const HAL_RATE_TABLE *sc_rates[IEEE80211_MODE_MAX]; 221 1.1 dyoung const HAL_RATE_TABLE *sc_currates; /* current rate table */ 222 1.1 dyoung enum ieee80211_phymode sc_curmode; /* current phy mode */ 223 1.11 dyoung u_int16_t sc_curtxpow; /* current tx power limit */ 224 1.11 dyoung HAL_CHANNEL sc_curchan; /* current h/w channel */ 225 1.1 dyoung u_int8_t sc_rixmap[256]; /* IEEE to h/w rate table ix */ 226 1.11 dyoung struct { 227 1.11 dyoung u_int8_t ieeerate; /* IEEE rate */ 228 1.11 dyoung u_int8_t rxflags; /* radiotap rx flags */ 229 1.11 dyoung u_int8_t txflags; /* radiotap tx flags */ 230 1.11 dyoung u_int16_t ledon; /* softled on time */ 231 1.11 dyoung u_int16_t ledoff; /* softled off time */ 232 1.11 dyoung } sc_hwmap[32]; /* h/w rate ix mappings */ 233 1.15 dyoung u_int8_t sc_minrateix; /* min h/w rate index */ 234 1.15 dyoung u_int8_t sc_mcastrix; /* mcast h/w rate index */ 235 1.11 dyoung u_int8_t sc_protrix; /* protection rate index */ 236 1.15 dyoung u_int sc_mcastrate; /* ieee rate for mcastrateix */ 237 1.11 dyoung u_int sc_txantenna; /* tx antenna (fixed or auto) */ 238 1.1 dyoung HAL_INT sc_imask; /* interrupt mask copy */ 239 1.11 dyoung u_int sc_keymax; /* size of key cache */ 240 1.13 dyoung u_int8_t sc_keymap[ATH_KEYBYTES];/* key use bit map */ 241 1.11 dyoung 242 1.11 dyoung u_int sc_ledpin; /* GPIO pin for driving LED */ 243 1.11 dyoung u_int sc_ledon; /* pin setting for LED on */ 244 1.11 dyoung u_int sc_ledidle; /* idle polling interval */ 245 1.11 dyoung int sc_ledevent; /* time of last LED event */ 246 1.11 dyoung u_int8_t sc_rxrate; /* current rx rate for LED */ 247 1.11 dyoung u_int8_t sc_txrate; /* current tx rate for LED */ 248 1.11 dyoung u_int16_t sc_ledoff; /* off time for current blink */ 249 1.11 dyoung struct callout sc_ledtimer; /* led off timer */ 250 1.1 dyoung 251 1.30 pooka struct bpf_if * sc_drvbpf; 252 1.1 dyoung union { 253 1.1 dyoung struct ath_tx_radiotap_header th; 254 1.1 dyoung u_int8_t pad[64]; 255 1.1 dyoung } u_tx_rt; 256 1.8 dyoung int sc_tx_th_len; 257 1.1 dyoung union { 258 1.1 dyoung struct ath_rx_radiotap_header th; 259 1.1 dyoung u_int8_t pad[64]; 260 1.1 dyoung } u_rx_rt; 261 1.8 dyoung int sc_rx_th_len; 262 1.1 dyoung 263 1.2 dyoung ath_task_t sc_fataltask; /* fatal int processing */ 264 1.1 dyoung 265 1.11 dyoung struct ath_descdma sc_rxdma; /* RX descriptos */ 266 1.11 dyoung ath_bufhead sc_rxbuf; /* receive buffer */ 267 1.1 dyoung u_int32_t *sc_rxlink; /* link ptr in last RX desc */ 268 1.2 dyoung ath_task_t sc_rxtask; /* rx int processing */ 269 1.11 dyoung ath_task_t sc_rxorntask; /* rxorn int processing */ 270 1.15 dyoung ath_task_t sc_radartask; /* radar processing */ 271 1.11 dyoung u_int8_t sc_defant; /* current default antenna */ 272 1.11 dyoung u_int8_t sc_rxotherant; /* rx's on non-default antenna*/ 273 1.15 dyoung u_int64_t sc_lastrx; /* tsf of last rx'd frame */ 274 1.1 dyoung 275 1.11 dyoung struct ath_descdma sc_txdma; /* TX descriptors */ 276 1.11 dyoung ath_bufhead sc_txbuf; /* transmit buffer */ 277 1.11 dyoung ath_txbuf_lock_t sc_txbuflock; /* txbuf lock */ 278 1.11 dyoung u_int sc_txqsetup; /* h/w queues setup */ 279 1.11 dyoung u_int sc_txintrperiod;/* tx interrupt batching */ 280 1.11 dyoung struct ath_txq sc_txq[HAL_NUM_TX_QUEUES]; 281 1.17 blymn struct ath_txq *sc_ac2q[5]; /* WME AC -> h/w q map */ 282 1.2 dyoung ath_task_t sc_txtask; /* tx int processing */ 283 1.1 dyoung 284 1.11 dyoung struct ath_descdma sc_bdma; /* beacon descriptors */ 285 1.11 dyoung ath_bufhead sc_bbuf; /* beacon buffers */ 286 1.1 dyoung u_int sc_bhalq; /* HAL q for outgoing beacons */ 287 1.11 dyoung u_int sc_bmisscount; /* missed beacon transmits */ 288 1.11 dyoung u_int32_t sc_ant_tx[8]; /* recent tx frames/antenna */ 289 1.11 dyoung struct ath_txq *sc_cabq; /* tx q for cab frames */ 290 1.11 dyoung struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */ 291 1.2 dyoung ath_task_t sc_bmisstask; /* bmiss int processing */ 292 1.11 dyoung ath_task_t sc_bstucktask; /* stuck beacon processing */ 293 1.11 dyoung enum { 294 1.11 dyoung OK, /* no change needed */ 295 1.11 dyoung UPDATE, /* update pending */ 296 1.11 dyoung COMMIT /* beacon sent, commit change */ 297 1.11 dyoung } sc_updateslot; /* slot time update fsm */ 298 1.1 dyoung 299 1.1 dyoung struct callout sc_cal_ch; /* callout handle for cals */ 300 1.15 dyoung int sc_calinterval; /* current polling interval */ 301 1.15 dyoung int sc_caltries; /* cals at current interval */ 302 1.15 dyoung HAL_NODE_STATS sc_halstats; /* station-mode rssi stats */ 303 1.1 dyoung struct callout sc_scan_ch; /* callout handle for scan */ 304 1.15 dyoung struct callout sc_dfs_ch; /* callout handle for dfs */ 305 1.3 ichiro u_int sc_flags; /* misc flags */ 306 1.1 dyoung }; 307 1.11 dyoung #define sc_if sc_ec.ec_if 308 1.11 dyoung #define sc_tx_th u_tx_rt.th 309 1.11 dyoung #define sc_rx_th u_rx_rt.th 310 1.11 dyoung 311 1.3 ichiro #define ATH_ATTACHED 0x0001 /* attach has succeeded */ 312 1.36 jmcneill #define ATH_KEY_UPDATING 0x0002 /* key change in progress */ 313 1.3 ichiro 314 1.11 dyoung #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i)) 315 1.6 dyoung 316 1.1 dyoung int ath_attach(u_int16_t, struct ath_softc *); 317 1.1 dyoung int ath_detach(struct ath_softc *); 318 1.27 cegger int ath_activate(device_t, enum devact); 319 1.24 dyoung bool ath_resume(struct ath_softc *); 320 1.24 dyoung void ath_suspend(struct ath_softc *); 321 1.2 dyoung int ath_intr(void *); 322 1.11 dyoung int ath_reset(struct ifnet *); 323 1.11 dyoung void ath_sysctlattach(struct ath_softc *); 324 1.11 dyoung 325 1.11 dyoung extern int ath_dwelltime; 326 1.11 dyoung extern int ath_calinterval; 327 1.11 dyoung extern int ath_outdoor; 328 1.11 dyoung extern int ath_xchanmode; 329 1.11 dyoung extern int ath_countrycode; 330 1.11 dyoung extern int ath_regdomain; 331 1.11 dyoung extern int ath_debug; 332 1.15 dyoung extern int ath_rxbuf; 333 1.15 dyoung extern int ath_txbuf; 334 1.1 dyoung 335 1.1 dyoung /* 336 1.1 dyoung * HAL definitions to comply with local coding convention. 337 1.1 dyoung */ 338 1.11 dyoung #define ath_hal_detach(_ah) \ 339 1.11 dyoung ((*(_ah)->ah_detach)((_ah))) 340 1.1 dyoung #define ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \ 341 1.1 dyoung ((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus))) 342 1.1 dyoung #define ath_hal_getratetable(_ah, _mode) \ 343 1.1 dyoung ((*(_ah)->ah_getRateTable)((_ah), (_mode))) 344 1.1 dyoung #define ath_hal_getmac(_ah, _mac) \ 345 1.1 dyoung ((*(_ah)->ah_getMacAddress)((_ah), (_mac))) 346 1.9 dyoung #define ath_hal_setmac(_ah, _mac) \ 347 1.9 dyoung ((*(_ah)->ah_setMacAddress)((_ah), (_mac))) 348 1.1 dyoung #define ath_hal_intrset(_ah, _mask) \ 349 1.1 dyoung ((*(_ah)->ah_setInterrupts)((_ah), (_mask))) 350 1.1 dyoung #define ath_hal_intrget(_ah) \ 351 1.1 dyoung ((*(_ah)->ah_getInterrupts)((_ah))) 352 1.1 dyoung #define ath_hal_intrpend(_ah) \ 353 1.1 dyoung ((*(_ah)->ah_isInterruptPending)((_ah))) 354 1.1 dyoung #define ath_hal_getisr(_ah, _pmask) \ 355 1.1 dyoung ((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask))) 356 1.1 dyoung #define ath_hal_updatetxtriglevel(_ah, _inc) \ 357 1.1 dyoung ((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc))) 358 1.15 dyoung #define ath_hal_setpower(_ah, _mode) \ 359 1.15 dyoung ((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE)) 360 1.11 dyoung #define ath_hal_keycachesize(_ah) \ 361 1.11 dyoung ((*(_ah)->ah_getKeyCacheSize)((_ah))) 362 1.1 dyoung #define ath_hal_keyreset(_ah, _ix) \ 363 1.1 dyoung ((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix))) 364 1.11 dyoung #define ath_hal_keyset(_ah, _ix, _pk, _mac) \ 365 1.11 dyoung ((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE)) 366 1.1 dyoung #define ath_hal_keyisvalid(_ah, _ix) \ 367 1.1 dyoung (((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix)))) 368 1.1 dyoung #define ath_hal_keysetmac(_ah, _ix, _mac) \ 369 1.1 dyoung ((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac))) 370 1.1 dyoung #define ath_hal_getrxfilter(_ah) \ 371 1.1 dyoung ((*(_ah)->ah_getRxFilter)((_ah))) 372 1.1 dyoung #define ath_hal_setrxfilter(_ah, _filter) \ 373 1.1 dyoung ((*(_ah)->ah_setRxFilter)((_ah), (_filter))) 374 1.1 dyoung #define ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \ 375 1.1 dyoung ((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1))) 376 1.1 dyoung #define ath_hal_waitforbeacon(_ah, _bf) \ 377 1.1 dyoung ((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr)) 378 1.1 dyoung #define ath_hal_putrxbuf(_ah, _bufaddr) \ 379 1.1 dyoung ((*(_ah)->ah_setRxDP)((_ah), (_bufaddr))) 380 1.1 dyoung #define ath_hal_gettsf32(_ah) \ 381 1.1 dyoung ((*(_ah)->ah_getTsf32)((_ah))) 382 1.1 dyoung #define ath_hal_gettsf64(_ah) \ 383 1.1 dyoung ((*(_ah)->ah_getTsf64)((_ah))) 384 1.1 dyoung #define ath_hal_resettsf(_ah) \ 385 1.1 dyoung ((*(_ah)->ah_resetTsf)((_ah))) 386 1.1 dyoung #define ath_hal_rxena(_ah) \ 387 1.1 dyoung ((*(_ah)->ah_enableReceive)((_ah))) 388 1.1 dyoung #define ath_hal_puttxbuf(_ah, _q, _bufaddr) \ 389 1.1 dyoung ((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr))) 390 1.1 dyoung #define ath_hal_gettxbuf(_ah, _q) \ 391 1.1 dyoung ((*(_ah)->ah_getTxDP)((_ah), (_q))) 392 1.11 dyoung #define ath_hal_numtxpending(_ah, _q) \ 393 1.11 dyoung ((*(_ah)->ah_numTxPending)((_ah), (_q))) 394 1.1 dyoung #define ath_hal_getrxbuf(_ah) \ 395 1.1 dyoung ((*(_ah)->ah_getRxDP)((_ah))) 396 1.1 dyoung #define ath_hal_txstart(_ah, _q) \ 397 1.1 dyoung ((*(_ah)->ah_startTxDma)((_ah), (_q))) 398 1.1 dyoung #define ath_hal_setchannel(_ah, _chan) \ 399 1.1 dyoung ((*(_ah)->ah_setChannel)((_ah), (_chan))) 400 1.15 dyoung #define ath_hal_calibrate(_ah, _chan, _iqcal) \ 401 1.15 dyoung ((*(_ah)->ah_perCalibration)((_ah), (_chan), (_iqcal))) 402 1.1 dyoung #define ath_hal_setledstate(_ah, _state) \ 403 1.1 dyoung ((*(_ah)->ah_setLedState)((_ah), (_state))) 404 1.7 dyoung #define ath_hal_beaconinit(_ah, _nextb, _bperiod) \ 405 1.7 dyoung ((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod))) 406 1.1 dyoung #define ath_hal_beaconreset(_ah) \ 407 1.1 dyoung ((*(_ah)->ah_resetStationBeaconTimers)((_ah))) 408 1.11 dyoung #define ath_hal_beacontimers(_ah, _bs) \ 409 1.11 dyoung ((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs))) 410 1.1 dyoung #define ath_hal_setassocid(_ah, _bss, _associd) \ 411 1.11 dyoung ((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd))) 412 1.11 dyoung #define ath_hal_phydisable(_ah) \ 413 1.11 dyoung ((*(_ah)->ah_phyDisable)((_ah))) 414 1.7 dyoung #define ath_hal_setopmode(_ah) \ 415 1.7 dyoung ((*(_ah)->ah_setPCUConfig)((_ah))) 416 1.1 dyoung #define ath_hal_stoptxdma(_ah, _qnum) \ 417 1.1 dyoung ((*(_ah)->ah_stopTxDma)((_ah), (_qnum))) 418 1.1 dyoung #define ath_hal_stoppcurecv(_ah) \ 419 1.1 dyoung ((*(_ah)->ah_stopPcuReceive)((_ah))) 420 1.1 dyoung #define ath_hal_startpcurecv(_ah) \ 421 1.1 dyoung ((*(_ah)->ah_startPcuReceive)((_ah))) 422 1.1 dyoung #define ath_hal_stopdmarecv(_ah) \ 423 1.1 dyoung ((*(_ah)->ah_stopDmaReceive)((_ah))) 424 1.9 dyoung #define ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \ 425 1.9 dyoung ((*(_ah)->ah_getDiagState)((_ah), (_id), \ 426 1.9 dyoung (_indata), (_insize), (_outdata), (_outsize))) 427 1.11 dyoung #define ath_hal_setuptxqueue(_ah, _type, _irq) \ 428 1.11 dyoung ((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq))) 429 1.1 dyoung #define ath_hal_resettxqueue(_ah, _q) \ 430 1.1 dyoung ((*(_ah)->ah_resetTxQueue)((_ah), (_q))) 431 1.1 dyoung #define ath_hal_releasetxqueue(_ah, _q) \ 432 1.1 dyoung ((*(_ah)->ah_releaseTxQueue)((_ah), (_q))) 433 1.11 dyoung #define ath_hal_gettxqueueprops(_ah, _q, _qi) \ 434 1.11 dyoung ((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi))) 435 1.11 dyoung #define ath_hal_settxqueueprops(_ah, _q, _qi) \ 436 1.11 dyoung ((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi))) 437 1.1 dyoung #define ath_hal_getrfgain(_ah) \ 438 1.1 dyoung ((*(_ah)->ah_getRfGain)((_ah))) 439 1.11 dyoung #define ath_hal_getdefantenna(_ah) \ 440 1.11 dyoung ((*(_ah)->ah_getDefAntenna)((_ah))) 441 1.11 dyoung #define ath_hal_setdefantenna(_ah, _ant) \ 442 1.11 dyoung ((*(_ah)->ah_setDefAntenna)((_ah), (_ant))) 443 1.15 dyoung #define ath_hal_rxmonitor(_ah, _arg, _chan) \ 444 1.15 dyoung ((*(_ah)->ah_rxMonitor)((_ah), (_arg), (_chan))) 445 1.11 dyoung #define ath_hal_mibevent(_ah, _stats) \ 446 1.11 dyoung ((*(_ah)->ah_procMibEvent)((_ah), (_stats))) 447 1.11 dyoung #define ath_hal_setslottime(_ah, _us) \ 448 1.11 dyoung ((*(_ah)->ah_setSlotTime)((_ah), (_us))) 449 1.11 dyoung #define ath_hal_getslottime(_ah) \ 450 1.11 dyoung ((*(_ah)->ah_getSlotTime)((_ah))) 451 1.11 dyoung #define ath_hal_setacktimeout(_ah, _us) \ 452 1.11 dyoung ((*(_ah)->ah_setAckTimeout)((_ah), (_us))) 453 1.11 dyoung #define ath_hal_getacktimeout(_ah) \ 454 1.11 dyoung ((*(_ah)->ah_getAckTimeout)((_ah))) 455 1.11 dyoung #define ath_hal_setctstimeout(_ah, _us) \ 456 1.11 dyoung ((*(_ah)->ah_setCTSTimeout)((_ah), (_us))) 457 1.11 dyoung #define ath_hal_getctstimeout(_ah) \ 458 1.11 dyoung ((*(_ah)->ah_getCTSTimeout)((_ah))) 459 1.11 dyoung #define ath_hal_getcapability(_ah, _cap, _param, _result) \ 460 1.11 dyoung ((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result))) 461 1.11 dyoung #define ath_hal_setcapability(_ah, _cap, _param, _v, _status) \ 462 1.11 dyoung ((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status))) 463 1.11 dyoung #define ath_hal_ciphersupported(_ah, _cipher) \ 464 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK) 465 1.11 dyoung #define ath_hal_getregdomain(_ah, _prd) \ 466 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) == HAL_OK) 467 1.15 dyoung #define ath_hal_setregdomain(_ah, _rd) \ 468 1.28 jmcneill ath_hal_setcapability(_ah, HAL_CAP_REG_DMN, 0, _rd, NULL) 469 1.11 dyoung #define ath_hal_getcountrycode(_ah, _pcc) \ 470 1.11 dyoung (*(_pcc) = (_ah)->ah_countryCode) 471 1.28 jmcneill #define ath_hal_gettkipmic(_ah) \ 472 1.28 jmcneill (ath_hal_getcapability(_ah, HAL_CAP_TKIP_MIC, 1, NULL) == HAL_OK) 473 1.28 jmcneill #define ath_hal_settkipmic(_ah, _v) \ 474 1.28 jmcneill ath_hal_setcapability(_ah, HAL_CAP_TKIP_MIC, 1, _v, NULL) 475 1.28 jmcneill #define ath_hal_hastkipsplit(_ah) \ 476 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK) 477 1.28 jmcneill #define ath_hal_gettkipsplit(_ah) \ 478 1.28 jmcneill (ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, NULL) == HAL_OK) 479 1.28 jmcneill #define ath_hal_settkipsplit(_ah, _v) \ 480 1.28 jmcneill ath_hal_setcapability(_ah, HAL_CAP_TKIP_SPLIT, 1, _v, NULL) 481 1.28 jmcneill #define ath_hal_haswmetkipmic(_ah) \ 482 1.26 alc (ath_hal_getcapability(_ah, HAL_CAP_WME_TKIPMIC, 0, NULL) == HAL_OK) 483 1.11 dyoung #define ath_hal_hwphycounters(_ah) \ 484 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK) 485 1.11 dyoung #define ath_hal_hasdiversity(_ah) \ 486 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK) 487 1.11 dyoung #define ath_hal_getdiversity(_ah) \ 488 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK) 489 1.11 dyoung #define ath_hal_setdiversity(_ah, _v) \ 490 1.11 dyoung ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL) 491 1.11 dyoung #define ath_hal_getdiag(_ah, _pv) \ 492 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK) 493 1.11 dyoung #define ath_hal_setdiag(_ah, _v) \ 494 1.11 dyoung ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL) 495 1.11 dyoung #define ath_hal_getnumtxqueues(_ah, _pv) \ 496 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK) 497 1.11 dyoung #define ath_hal_hasveol(_ah) \ 498 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK) 499 1.11 dyoung #define ath_hal_hastxpowlimit(_ah) \ 500 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK) 501 1.11 dyoung #define ath_hal_settxpowlimit(_ah, _pow) \ 502 1.11 dyoung ((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow))) 503 1.11 dyoung #define ath_hal_gettxpowlimit(_ah, _ppow) \ 504 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK) 505 1.11 dyoung #define ath_hal_getmaxtxpow(_ah, _ppow) \ 506 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK) 507 1.11 dyoung #define ath_hal_gettpscale(_ah, _scale) \ 508 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK) 509 1.11 dyoung #define ath_hal_settpscale(_ah, _v) \ 510 1.11 dyoung ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL) 511 1.11 dyoung #define ath_hal_hastpc(_ah) \ 512 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK) 513 1.11 dyoung #define ath_hal_gettpc(_ah) \ 514 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK) 515 1.11 dyoung #define ath_hal_settpc(_ah, _v) \ 516 1.11 dyoung ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL) 517 1.11 dyoung #define ath_hal_hasbursting(_ah) \ 518 1.11 dyoung (ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK) 519 1.13 dyoung #ifdef notyet 520 1.13 dyoung #define ath_hal_hasmcastkeysearch(_ah) \ 521 1.13 dyoung (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK) 522 1.13 dyoung #define ath_hal_getmcastkeysearch(_ah) \ 523 1.13 dyoung (ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK) 524 1.13 dyoung #else 525 1.13 dyoung #define ath_hal_getmcastkeysearch(_ah) 0 526 1.13 dyoung #endif 527 1.15 dyoung #define ath_hal_hasrfsilent(_ah) \ 528 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 0, NULL) == HAL_OK) 529 1.15 dyoung #define ath_hal_getrfkill(_ah) \ 530 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 1, NULL) == HAL_OK) 531 1.15 dyoung #define ath_hal_setrfkill(_ah, _onoff) \ 532 1.15 dyoung ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 1, _onoff, NULL) 533 1.15 dyoung #define ath_hal_getrfsilent(_ah, _prfsilent) \ 534 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 2, _prfsilent) == HAL_OK) 535 1.15 dyoung #define ath_hal_setrfsilent(_ah, _rfsilent) \ 536 1.15 dyoung ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 2, _rfsilent, NULL) 537 1.15 dyoung #define ath_hal_gettpack(_ah, _ptpack) \ 538 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TPC_ACK, 0, _ptpack) == HAL_OK) 539 1.15 dyoung #define ath_hal_settpack(_ah, _tpack) \ 540 1.15 dyoung ath_hal_setcapability(_ah, HAL_CAP_TPC_ACK, 0, _tpack, NULL) 541 1.15 dyoung #define ath_hal_gettpcts(_ah, _ptpcts) \ 542 1.15 dyoung (ath_hal_getcapability(_ah, HAL_CAP_TPC_CTS, 0, _ptpcts) == HAL_OK) 543 1.15 dyoung #define ath_hal_settpcts(_ah, _tpcts) \ 544 1.15 dyoung ath_hal_setcapability(_ah, HAL_CAP_TPC_CTS, 0, _tpcts, NULL) 545 1.15 dyoung #define ath_hal_getchannoise(_ah, _c) \ 546 1.15 dyoung ((*(_ah)->ah_getChanNoise)((_ah), (_c))) 547 1.1 dyoung 548 1.1 dyoung #define ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \ 549 1.1 dyoung ((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq))) 550 1.28 jmcneill #if 0 551 1.26 alc #define ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext, tsf, a5) \ 552 1.26 alc ((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), (tsf), (a5))) 553 1.28 jmcneill #else 554 1.28 jmcneill #define ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext, _rs) \ 555 1.28 jmcneill ((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), 0, (_rs))) 556 1.28 jmcneill #endif 557 1.1 dyoung #define ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \ 558 1.1 dyoung _txr0, _txtr0, _keyix, _ant, _flags, \ 559 1.1 dyoung _rtsrate, _rtsdura) \ 560 1.1 dyoung ((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \ 561 1.1 dyoung (_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \ 562 1.15 dyoung (_flags), (_rtsrate), (_rtsdura), 0, 0, 0)) 563 1.9 dyoung #define ath_hal_setupxtxdesc(_ah, _ds, \ 564 1.1 dyoung _txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \ 565 1.9 dyoung ((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \ 566 1.1 dyoung (_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3))) 567 1.11 dyoung #define ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \ 568 1.11 dyoung ((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0))) 569 1.28 jmcneill #define ath_hal_txprocdesc(_ah, _ds, _ts) \ 570 1.28 jmcneill ((*(_ah)->ah_procTxDesc)((_ah), (_ds), (_ts))) 571 1.15 dyoung #define ath_hal_gettxintrtxqs(_ah, _txqs) \ 572 1.15 dyoung ((*(_ah)->ah_getTxIntrQueue)((_ah), (_txqs))) 573 1.11 dyoung 574 1.34 cegger #define ath_hal_gpioCfgOutput(_ah, _gpio, _type) \ 575 1.34 cegger ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio), (_type))) 576 1.11 dyoung #define ath_hal_gpioset(_ah, _gpio, _b) \ 577 1.11 dyoung ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b))) 578 1.1 dyoung 579 1.15 dyoung #define ath_hal_radar_event(_ah) \ 580 1.15 dyoung ((*(_ah)->ah_radarHaveEvent)((_ah))) 581 1.15 dyoung #define ath_hal_procdfs(_ah, _chan) \ 582 1.15 dyoung ((*(_ah)->ah_processDfs)((_ah), (_chan))) 583 1.15 dyoung #define ath_hal_checknol(_ah, _chan, _nchans) \ 584 1.15 dyoung ((*(_ah)->ah_dfsNolCheck)((_ah), (_chan), (_nchans))) 585 1.15 dyoung 586 1.1 dyoung #endif /* _DEV_ATH_ATHVAR_H */ 587