Home | History | Annotate | Line # | Download | only in ic
athvar.h revision 1.19.10.1
      1  1.19.10.1    rmind /*	$NetBSD: athvar.h,v 1.19.10.1 2007/03/12 05:53:27 rmind Exp $	*/
      2        1.4   itojun 
      3        1.1   dyoung /*-
      4       1.11   dyoung  * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
      5        1.1   dyoung  * All rights reserved.
      6        1.1   dyoung  *
      7        1.1   dyoung  * Redistribution and use in source and binary forms, with or without
      8        1.1   dyoung  * modification, are permitted provided that the following conditions
      9        1.1   dyoung  * are met:
     10        1.1   dyoung  * 1. Redistributions of source code must retain the above copyright
     11        1.1   dyoung  *    notice, this list of conditions and the following disclaimer,
     12        1.1   dyoung  *    without modification.
     13        1.1   dyoung  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
     14        1.1   dyoung  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
     15        1.1   dyoung  *    redistribution must be conditioned upon including a substantially
     16        1.1   dyoung  *    similar Disclaimer requirement for further binary redistribution.
     17        1.1   dyoung  * 3. Neither the names of the above-listed copyright holders nor the names
     18        1.1   dyoung  *    of any contributors may be used to endorse or promote products derived
     19        1.1   dyoung  *    from this software without specific prior written permission.
     20        1.1   dyoung  *
     21        1.1   dyoung  * Alternatively, this software may be distributed under the terms of the
     22        1.1   dyoung  * GNU General Public License ("GPL") version 2 as published by the Free
     23        1.1   dyoung  * Software Foundation.
     24        1.1   dyoung  *
     25        1.1   dyoung  * NO WARRANTY
     26        1.1   dyoung  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     27        1.1   dyoung  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     28        1.1   dyoung  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
     29        1.1   dyoung  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
     30        1.1   dyoung  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
     31        1.1   dyoung  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32        1.1   dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33        1.1   dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
     34        1.1   dyoung  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35        1.1   dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     36        1.1   dyoung  * THE POSSIBILITY OF SUCH DAMAGES.
     37        1.1   dyoung  *
     38       1.14    skrll  * $FreeBSD: src/sys/dev/ath/if_athvar.h,v 1.29 2005/08/08 18:46:36 sam Exp $
     39        1.1   dyoung  */
     40        1.1   dyoung 
     41        1.1   dyoung /*
     42        1.1   dyoung  * Defintions for the Atheros Wireless LAN controller driver.
     43        1.1   dyoung  */
     44        1.1   dyoung #ifndef _DEV_ATH_ATHVAR_H
     45        1.1   dyoung #define _DEV_ATH_ATHVAR_H
     46        1.1   dyoung 
     47       1.11   dyoung #include <dev/ic/ath_netbsd.h>
     48       1.16  gdamore #include <contrib/dev/ath/ah.h>
     49        1.1   dyoung #include <net80211/ieee80211_radiotap.h>
     50        1.2   dyoung #include <dev/ic/athioctl.h>
     51       1.11   dyoung #include <dev/ic/athrate.h>
     52        1.1   dyoung 
     53        1.1   dyoung #define	ATH_TIMEOUT		1000
     54        1.1   dyoung 
     55       1.15   dyoung #ifndef ATH_RXBUF
     56        1.1   dyoung #define	ATH_RXBUF	40		/* number of RX buffers */
     57       1.15   dyoung #endif
     58       1.15   dyoung #ifndef ATH_TXBUF
     59       1.11   dyoung #define	ATH_TXBUF	100		/* number of TX buffers */
     60       1.15   dyoung #endif
     61       1.11   dyoung #define	ATH_TXDESC	10		/* number of descriptors per buffer */
     62       1.11   dyoung #define	ATH_TXMAXTRY	11		/* max number of transmit attempts */
     63       1.15   dyoung #define	ATH_TXMGTTRY	4		/* xmit attempts for mgt/ctl frames */
     64       1.11   dyoung #define	ATH_TXINTR_PERIOD 5		/* max number of batched tx descriptors */
     65        1.6   dyoung 
     66       1.13   dyoung #define	ATH_BEACON_AIFS_DEFAULT	 0	/* default aifs for ap beacon q */
     67       1.13   dyoung #define	ATH_BEACON_CWMIN_DEFAULT 0	/* default cwmin for ap beacon q */
     68       1.13   dyoung #define	ATH_BEACON_CWMAX_DEFAULT 0	/* default cwmax for ap beacon q */
     69       1.13   dyoung 
     70       1.13   dyoung /*
     71       1.13   dyoung  * The key cache is used for h/w cipher state and also for
     72       1.13   dyoung  * tracking station state such as the current tx antenna.
     73       1.13   dyoung  * We also setup a mapping table between key cache slot indices
     74       1.13   dyoung  * and station state to short-circuit node lookups on rx.
     75       1.13   dyoung  * Different parts have different size key caches.  We handle
     76       1.13   dyoung  * up to ATH_KEYMAX entries (could dynamically allocate state).
     77       1.13   dyoung  */
     78       1.13   dyoung #define	ATH_KEYMAX	128		/* max key cache size we handle */
     79       1.13   dyoung #define	ATH_KEYBYTES	(ATH_KEYMAX/NBBY)	/* storage space in bytes */
     80       1.13   dyoung 
     81       1.11   dyoung /* driver-specific node state */
     82        1.1   dyoung struct ath_node {
     83        1.1   dyoung 	struct ieee80211_node an_node;	/* base class */
     84       1.11   dyoung 	u_int32_t	an_avgrssi;	/* average rssi over all rx frames */
     85       1.11   dyoung 	/* variable-length rate control state follows */
     86        1.1   dyoung };
     87       1.11   dyoung #define	ATH_NODE(ni)	((struct ath_node *)(ni))
     88       1.11   dyoung #define	ATH_NODE_CONST(ni)	((const struct ath_node *)(ni))
     89       1.11   dyoung 
     90       1.11   dyoung #define ATH_RSSI_LPF_LEN	10
     91       1.11   dyoung #define ATH_RSSI_DUMMY_MARKER	0x127
     92       1.11   dyoung #define ATH_EP_MUL(x, mul)	((x) * (mul))
     93       1.11   dyoung #define ATH_RSSI_IN(x)		(ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER))
     94       1.11   dyoung #define ATH_LPF_RSSI(x, y, len) \
     95       1.11   dyoung     ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
     96       1.11   dyoung #define ATH_RSSI_LPF(x, y) do {						\
     97       1.11   dyoung     if ((y) >= -20)							\
     98       1.11   dyoung     	x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN);	\
     99       1.11   dyoung } while (0)
    100        1.1   dyoung 
    101        1.1   dyoung struct ath_buf {
    102       1.11   dyoung 	STAILQ_ENTRY(ath_buf)	bf_list;
    103        1.2   dyoung #define bf_nseg		bf_dmamap->dm_nsegs
    104       1.13   dyoung 	int			bf_flags;	/* tx descriptor flags */
    105        1.1   dyoung 	struct ath_desc		*bf_desc;	/* virtual addr of desc */
    106        1.1   dyoung 	bus_addr_t		bf_daddr;	/* physical addr of desc */
    107       1.11   dyoung 	bus_dmamap_t		bf_dmamap;	/* DMA map for mbuf chain */
    108        1.1   dyoung 	struct mbuf		*bf_m;		/* mbuf for buf */
    109        1.1   dyoung 	struct ieee80211_node	*bf_node;	/* pointer to the node */
    110       1.11   dyoung #define bf_mapsize	bf_dmamap->dm_mapsize
    111       1.11   dyoung #define	ATH_MAX_SCATTER		ATH_TXDESC	/* max(tx,rx,beacon) desc's */
    112       1.11   dyoung #define bf_segs		bf_dmamap->dm_segs
    113        1.1   dyoung };
    114       1.11   dyoung typedef STAILQ_HEAD(, ath_buf) ath_bufhead;
    115       1.11   dyoung 
    116       1.11   dyoung /*
    117       1.11   dyoung  * DMA state for tx/rx descriptors.
    118       1.11   dyoung  */
    119       1.11   dyoung struct ath_descdma {
    120       1.11   dyoung 	const char*		dd_name;
    121       1.11   dyoung 	struct ath_desc		*dd_desc;	/* descriptors */
    122       1.11   dyoung 	bus_addr_t		dd_desc_paddr;	/* physical addr of dd_desc */
    123       1.11   dyoung 	bus_addr_t		dd_desc_len;	/* size of dd_desc */
    124       1.11   dyoung 	bus_dma_segment_t	dd_dseg;
    125       1.11   dyoung 	int			dd_dnseg;	/* number of segments */
    126       1.11   dyoung 	bus_dma_tag_t		dd_dmat;	/* bus DMA tag */
    127       1.11   dyoung 	bus_dmamap_t		dd_dmamap;	/* DMA map for descriptors */
    128       1.11   dyoung 	struct ath_buf		*dd_bufptr;	/* associated buffers */
    129       1.11   dyoung };
    130       1.11   dyoung 
    131       1.11   dyoung /*
    132       1.11   dyoung  * Data transmit queue state.  One of these exists for each
    133       1.11   dyoung  * hardware transmit queue.  Packets sent to us from above
    134       1.11   dyoung  * are assigned to queues based on their priority.  Not all
    135       1.11   dyoung  * devices support a complete set of hardware transmit queues.
    136       1.11   dyoung  * For those devices the array sc_ac2q will map multiple
    137       1.11   dyoung  * priorities to fewer hardware queues (typically all to one
    138       1.11   dyoung  * hardware queue).
    139       1.11   dyoung  */
    140       1.11   dyoung struct ath_txq {
    141       1.11   dyoung 	u_int			axq_qnum;	/* hardware q number */
    142       1.11   dyoung 	u_int			axq_depth;	/* queue depth (stat only) */
    143       1.11   dyoung 	u_int			axq_intrcnt;	/* interrupt count */
    144       1.11   dyoung 	u_int32_t		*axq_link;	/* link ptr in last TX desc */
    145       1.11   dyoung 	STAILQ_HEAD(, ath_buf)	axq_q;		/* transmit queue */
    146       1.11   dyoung 	ath_txq_lock_t		axq_lock;	/* lock on q and link */
    147       1.11   dyoung 	/*
    148       1.11   dyoung 	 * State for patching up CTS when bursting.
    149       1.11   dyoung 	 */
    150       1.11   dyoung 	struct	ath_buf		*axq_linkbuf;	/* va of last buffer */
    151       1.11   dyoung };
    152       1.11   dyoung 
    153       1.11   dyoung #define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \
    154       1.11   dyoung 	STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \
    155       1.11   dyoung 	(_tq)->axq_depth++; \
    156       1.11   dyoung } while (0)
    157       1.11   dyoung #define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \
    158       1.11   dyoung 	STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \
    159       1.11   dyoung 	(_tq)->axq_depth--; \
    160       1.11   dyoung } while (0)
    161        1.1   dyoung 
    162       1.15   dyoung struct taskqueue;
    163       1.15   dyoung struct ath_tx99;
    164       1.15   dyoung 
    165        1.1   dyoung struct ath_softc {
    166        1.2   dyoung 	struct device		sc_dev;
    167       1.11   dyoung 	struct ethercom		sc_ec;		/* interface common */
    168       1.11   dyoung 	struct ath_stats	sc_stats;	/* interface statistics */
    169        1.1   dyoung 	struct ieee80211com	sc_ic;		/* IEEE 802.11 common */
    170        1.3   ichiro 	int			(*sc_enable)(struct ath_softc *);
    171        1.3   ichiro 	void			(*sc_disable)(struct ath_softc *);
    172        1.3   ichiro 	void			(*sc_power)(struct ath_softc *, int);
    173       1.11   dyoung 	int			sc_regdomain;
    174       1.11   dyoung 	int			sc_countrycode;
    175       1.11   dyoung 	int			sc_debug;
    176       1.11   dyoung 	struct sysctllog	*sc_sysctllog;
    177       1.11   dyoung 	void			(*sc_recv_mgmt)(struct ieee80211com *,
    178       1.11   dyoung 					struct mbuf *,
    179       1.11   dyoung 					struct ieee80211_node *,
    180       1.11   dyoung 					int, int, u_int32_t);
    181        1.1   dyoung 	int			(*sc_newstate)(struct ieee80211com *,
    182        1.1   dyoung 					enum ieee80211_state, int);
    183       1.11   dyoung 	void 			(*sc_node_free)(struct ieee80211_node *);
    184       1.18  gdamore 	HAL_BUS_TAG		sc_st;		/* bus space tag */
    185       1.18  gdamore 	HAL_BUS_HANDLE		sc_sh;		/* bus space handle */
    186        1.1   dyoung 	bus_dma_tag_t		sc_dmat;	/* bus DMA tag */
    187       1.11   dyoung 	ath_lock_t		sc_mtx;		/* master lock (recursive) */
    188        1.1   dyoung 	struct ath_hal		*sc_ah;		/* Atheros HAL */
    189       1.11   dyoung 	struct ath_ratectrl	*sc_rc;		/* tx rate control support */
    190       1.15   dyoung 	struct ath_tx99		*sc_tx99;	/* tx99 adjunct state */
    191       1.11   dyoung 	void			(*sc_setdefantenna)(struct ath_softc *, u_int);
    192       1.13   dyoung 	unsigned int		sc_invalid : 1,	/* disable hardware accesses */
    193       1.11   dyoung 				sc_mrretry : 1,	/* multi-rate retry support */
    194       1.11   dyoung 				sc_softled : 1,	/* enable LED gpio status */
    195       1.11   dyoung 				sc_splitmic: 1,	/* split TKIP MIC keys */
    196       1.11   dyoung 				sc_needmib : 1,	/* enable MIB stats intr */
    197       1.11   dyoung 				sc_diversity : 1,/* enable rx diversity */
    198       1.11   dyoung 				sc_hasveol : 1,	/* tx VEOL support */
    199       1.11   dyoung 				sc_ledstate: 1,	/* LED on/off state */
    200       1.11   dyoung 				sc_blinking: 1,	/* LED blink operation active */
    201       1.13   dyoung 				sc_mcastkey: 1,	/* mcast key cache search */
    202       1.15   dyoung 				sc_syncbeacon:1,/* sync/resync beacon timers */
    203       1.13   dyoung 				sc_hasclrkey:1;	/* CLR key supported */
    204        1.1   dyoung 						/* rate tables */
    205        1.1   dyoung 	const HAL_RATE_TABLE	*sc_rates[IEEE80211_MODE_MAX];
    206        1.1   dyoung 	const HAL_RATE_TABLE	*sc_currates;	/* current rate table */
    207        1.1   dyoung 	enum ieee80211_phymode	sc_curmode;	/* current phy mode */
    208       1.11   dyoung 	u_int16_t		sc_curtxpow;	/* current tx power limit */
    209       1.11   dyoung 	HAL_CHANNEL		sc_curchan;	/* current h/w channel */
    210        1.1   dyoung 	u_int8_t		sc_rixmap[256];	/* IEEE to h/w rate table ix */
    211       1.11   dyoung 	struct {
    212       1.11   dyoung 		u_int8_t	ieeerate;	/* IEEE rate */
    213       1.11   dyoung 		u_int8_t	rxflags;	/* radiotap rx flags */
    214       1.11   dyoung 		u_int8_t	txflags;	/* radiotap tx flags */
    215       1.11   dyoung 		u_int16_t	ledon;		/* softled on time */
    216       1.11   dyoung 		u_int16_t	ledoff;		/* softled off time */
    217       1.11   dyoung 	} sc_hwmap[32];				/* h/w rate ix mappings */
    218       1.15   dyoung 	u_int8_t		sc_minrateix;	/* min h/w rate index */
    219       1.15   dyoung 	u_int8_t		sc_mcastrix;	/* mcast h/w rate index */
    220       1.11   dyoung 	u_int8_t		sc_protrix;	/* protection rate index */
    221       1.15   dyoung 	u_int			sc_mcastrate;	/* ieee rate for mcastrateix */
    222       1.11   dyoung 	u_int			sc_txantenna;	/* tx antenna (fixed or auto) */
    223        1.1   dyoung 	HAL_INT			sc_imask;	/* interrupt mask copy */
    224       1.11   dyoung 	u_int			sc_keymax;	/* size of key cache */
    225       1.13   dyoung 	u_int8_t		sc_keymap[ATH_KEYBYTES];/* key use bit map */
    226       1.11   dyoung 
    227       1.11   dyoung 	u_int			sc_ledpin;	/* GPIO pin for driving LED */
    228       1.11   dyoung 	u_int			sc_ledon;	/* pin setting for LED on */
    229       1.11   dyoung 	u_int			sc_ledidle;	/* idle polling interval */
    230       1.11   dyoung 	int			sc_ledevent;	/* time of last LED event */
    231       1.11   dyoung 	u_int8_t		sc_rxrate;	/* current rx rate for LED */
    232       1.11   dyoung 	u_int8_t		sc_txrate;	/* current tx rate for LED */
    233       1.11   dyoung 	u_int16_t		sc_ledoff;	/* off time for current blink */
    234       1.11   dyoung 	struct callout		sc_ledtimer;	/* led off timer */
    235        1.1   dyoung 
    236  1.19.10.1    rmind 	void *			sc_drvbpf;
    237        1.1   dyoung 	union {
    238        1.1   dyoung 		struct ath_tx_radiotap_header th;
    239        1.1   dyoung 		u_int8_t	pad[64];
    240        1.1   dyoung 	} u_tx_rt;
    241        1.8   dyoung 	int			sc_tx_th_len;
    242        1.1   dyoung 	union {
    243        1.1   dyoung 		struct ath_rx_radiotap_header th;
    244        1.1   dyoung 		u_int8_t	pad[64];
    245        1.1   dyoung 	} u_rx_rt;
    246        1.8   dyoung 	int			sc_rx_th_len;
    247        1.1   dyoung 
    248        1.2   dyoung 	ath_task_t		sc_fataltask;	/* fatal int processing */
    249        1.1   dyoung 
    250       1.11   dyoung 	struct ath_descdma	sc_rxdma;	/* RX descriptos */
    251       1.11   dyoung 	ath_bufhead		sc_rxbuf;	/* receive buffer */
    252        1.1   dyoung 	u_int32_t		*sc_rxlink;	/* link ptr in last RX desc */
    253        1.2   dyoung 	ath_task_t		sc_rxtask;	/* rx int processing */
    254       1.11   dyoung 	ath_task_t		sc_rxorntask;	/* rxorn int processing */
    255       1.15   dyoung 	ath_task_t		sc_radartask;	/* radar processing */
    256       1.11   dyoung 	u_int8_t		sc_defant;	/* current default antenna */
    257       1.11   dyoung 	u_int8_t		sc_rxotherant;	/* rx's on non-default antenna*/
    258       1.15   dyoung 	u_int64_t		sc_lastrx;	/* tsf of last rx'd frame */
    259        1.1   dyoung 
    260       1.11   dyoung 	struct ath_descdma	sc_txdma;	/* TX descriptors */
    261       1.11   dyoung 	ath_bufhead		sc_txbuf;	/* transmit buffer */
    262       1.11   dyoung 	ath_txbuf_lock_t	sc_txbuflock;	/* txbuf lock */
    263        1.1   dyoung 	int			sc_tx_timer;	/* transmit timeout */
    264       1.11   dyoung 	u_int			sc_txqsetup;	/* h/w queues setup */
    265       1.11   dyoung 	u_int			sc_txintrperiod;/* tx interrupt batching */
    266       1.11   dyoung 	struct ath_txq		sc_txq[HAL_NUM_TX_QUEUES];
    267       1.17    blymn 	struct ath_txq		*sc_ac2q[5];	/* WME AC -> h/w q map */
    268        1.2   dyoung 	ath_task_t		sc_txtask;	/* tx int processing */
    269        1.1   dyoung 
    270       1.11   dyoung 	struct ath_descdma	sc_bdma;	/* beacon descriptors */
    271       1.11   dyoung 	ath_bufhead		sc_bbuf;	/* beacon buffers */
    272        1.1   dyoung 	u_int			sc_bhalq;	/* HAL q for outgoing beacons */
    273       1.11   dyoung 	u_int			sc_bmisscount;	/* missed beacon transmits */
    274       1.11   dyoung 	u_int32_t		sc_ant_tx[8];	/* recent tx frames/antenna */
    275       1.11   dyoung 	struct ath_txq		*sc_cabq;	/* tx q for cab frames */
    276       1.11   dyoung 	struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */
    277        1.2   dyoung 	ath_task_t		sc_bmisstask;	/* bmiss int processing */
    278       1.11   dyoung 	ath_task_t		sc_bstucktask;	/* stuck beacon processing */
    279       1.11   dyoung 	enum {
    280       1.11   dyoung 		OK,				/* no change needed */
    281       1.11   dyoung 		UPDATE,				/* update pending */
    282       1.11   dyoung 		COMMIT				/* beacon sent, commit change */
    283       1.11   dyoung 	} sc_updateslot;			/* slot time update fsm */
    284        1.1   dyoung 
    285        1.1   dyoung 	struct callout		sc_cal_ch;	/* callout handle for cals */
    286       1.15   dyoung 	int			sc_calinterval;	/* current polling interval */
    287       1.15   dyoung 	int			sc_caltries;	/* cals at current interval */
    288       1.15   dyoung 	HAL_NODE_STATS		sc_halstats;	/* station-mode rssi stats */
    289        1.1   dyoung 	struct callout		sc_scan_ch;	/* callout handle for scan */
    290       1.15   dyoung 	struct callout		sc_dfs_ch;	/* callout handle for dfs */
    291        1.3   ichiro 	void			*sc_powerhook;	/* power management hook */
    292        1.3   ichiro 	u_int			sc_flags;	/* misc flags */
    293        1.1   dyoung };
    294       1.11   dyoung #define	sc_if			sc_ec.ec_if
    295       1.11   dyoung #define	sc_tx_th		u_tx_rt.th
    296       1.11   dyoung #define	sc_rx_th		u_rx_rt.th
    297       1.11   dyoung 
    298        1.3   ichiro #define	ATH_ATTACHED		0x0001		/* attach has succeeded */
    299        1.3   ichiro #define ATH_ENABLED		0x0002		/* chip is enabled */
    300        1.3   ichiro 
    301        1.3   ichiro #define	ATH_IS_ENABLED(sc)	((sc)->sc_flags & ATH_ENABLED)
    302        1.3   ichiro 
    303       1.11   dyoung #define	ATH_TXQ_SETUP(sc, i)	((sc)->sc_txqsetup & (1<<i))
    304        1.6   dyoung 
    305        1.1   dyoung int	ath_attach(u_int16_t, struct ath_softc *);
    306        1.1   dyoung int	ath_detach(struct ath_softc *);
    307        1.3   ichiro void	ath_resume(struct ath_softc *, int);
    308        1.3   ichiro void	ath_suspend(struct ath_softc *, int);
    309        1.3   ichiro int	ath_activate(struct device *, enum devact);
    310        1.3   ichiro void	ath_power(int, void *);
    311        1.5   ichiro void	ath_shutdown(void *);
    312        1.2   dyoung int	ath_intr(void *);
    313       1.11   dyoung int	ath_reset(struct ifnet *);
    314       1.11   dyoung void	ath_sysctlattach(struct ath_softc *);
    315       1.11   dyoung 
    316       1.11   dyoung extern int ath_dwelltime;
    317       1.11   dyoung extern int ath_calinterval;
    318       1.11   dyoung extern int ath_outdoor;
    319       1.11   dyoung extern int ath_xchanmode;
    320       1.11   dyoung extern int ath_countrycode;
    321       1.11   dyoung extern int ath_regdomain;
    322       1.11   dyoung extern int ath_debug;
    323       1.15   dyoung extern int ath_rxbuf;
    324       1.15   dyoung extern int ath_txbuf;
    325        1.1   dyoung 
    326        1.1   dyoung /*
    327        1.1   dyoung  * HAL definitions to comply with local coding convention.
    328        1.1   dyoung  */
    329       1.11   dyoung #define	ath_hal_detach(_ah) \
    330       1.11   dyoung 	((*(_ah)->ah_detach)((_ah)))
    331        1.1   dyoung #define	ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \
    332        1.1   dyoung 	((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus)))
    333        1.1   dyoung #define	ath_hal_getratetable(_ah, _mode) \
    334        1.1   dyoung 	((*(_ah)->ah_getRateTable)((_ah), (_mode)))
    335        1.1   dyoung #define	ath_hal_getmac(_ah, _mac) \
    336        1.1   dyoung 	((*(_ah)->ah_getMacAddress)((_ah), (_mac)))
    337        1.9   dyoung #define	ath_hal_setmac(_ah, _mac) \
    338        1.9   dyoung 	((*(_ah)->ah_setMacAddress)((_ah), (_mac)))
    339        1.1   dyoung #define	ath_hal_intrset(_ah, _mask) \
    340        1.1   dyoung 	((*(_ah)->ah_setInterrupts)((_ah), (_mask)))
    341        1.1   dyoung #define	ath_hal_intrget(_ah) \
    342        1.1   dyoung 	((*(_ah)->ah_getInterrupts)((_ah)))
    343        1.1   dyoung #define	ath_hal_intrpend(_ah) \
    344        1.1   dyoung 	((*(_ah)->ah_isInterruptPending)((_ah)))
    345        1.1   dyoung #define	ath_hal_getisr(_ah, _pmask) \
    346        1.1   dyoung 	((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask)))
    347        1.1   dyoung #define	ath_hal_updatetxtriglevel(_ah, _inc) \
    348        1.1   dyoung 	((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc)))
    349       1.15   dyoung #define	ath_hal_setpower(_ah, _mode) \
    350       1.15   dyoung 	((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE))
    351       1.11   dyoung #define	ath_hal_keycachesize(_ah) \
    352       1.11   dyoung 	((*(_ah)->ah_getKeyCacheSize)((_ah)))
    353        1.1   dyoung #define	ath_hal_keyreset(_ah, _ix) \
    354        1.1   dyoung 	((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix)))
    355       1.11   dyoung #define	ath_hal_keyset(_ah, _ix, _pk, _mac) \
    356       1.11   dyoung 	((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE))
    357        1.1   dyoung #define	ath_hal_keyisvalid(_ah, _ix) \
    358        1.1   dyoung 	(((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix))))
    359        1.1   dyoung #define	ath_hal_keysetmac(_ah, _ix, _mac) \
    360        1.1   dyoung 	((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac)))
    361        1.1   dyoung #define	ath_hal_getrxfilter(_ah) \
    362        1.1   dyoung 	((*(_ah)->ah_getRxFilter)((_ah)))
    363        1.1   dyoung #define	ath_hal_setrxfilter(_ah, _filter) \
    364        1.1   dyoung 	((*(_ah)->ah_setRxFilter)((_ah), (_filter)))
    365        1.1   dyoung #define	ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \
    366        1.1   dyoung 	((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1)))
    367        1.1   dyoung #define	ath_hal_waitforbeacon(_ah, _bf) \
    368        1.1   dyoung 	((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr))
    369        1.1   dyoung #define	ath_hal_putrxbuf(_ah, _bufaddr) \
    370        1.1   dyoung 	((*(_ah)->ah_setRxDP)((_ah), (_bufaddr)))
    371        1.1   dyoung #define	ath_hal_gettsf32(_ah) \
    372        1.1   dyoung 	((*(_ah)->ah_getTsf32)((_ah)))
    373        1.1   dyoung #define	ath_hal_gettsf64(_ah) \
    374        1.1   dyoung 	((*(_ah)->ah_getTsf64)((_ah)))
    375        1.1   dyoung #define	ath_hal_resettsf(_ah) \
    376        1.1   dyoung 	((*(_ah)->ah_resetTsf)((_ah)))
    377        1.1   dyoung #define	ath_hal_rxena(_ah) \
    378        1.1   dyoung 	((*(_ah)->ah_enableReceive)((_ah)))
    379        1.1   dyoung #define	ath_hal_puttxbuf(_ah, _q, _bufaddr) \
    380        1.1   dyoung 	((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr)))
    381        1.1   dyoung #define	ath_hal_gettxbuf(_ah, _q) \
    382        1.1   dyoung 	((*(_ah)->ah_getTxDP)((_ah), (_q)))
    383       1.11   dyoung #define	ath_hal_numtxpending(_ah, _q) \
    384       1.11   dyoung 	((*(_ah)->ah_numTxPending)((_ah), (_q)))
    385        1.1   dyoung #define	ath_hal_getrxbuf(_ah) \
    386        1.1   dyoung 	((*(_ah)->ah_getRxDP)((_ah)))
    387        1.1   dyoung #define	ath_hal_txstart(_ah, _q) \
    388        1.1   dyoung 	((*(_ah)->ah_startTxDma)((_ah), (_q)))
    389        1.1   dyoung #define	ath_hal_setchannel(_ah, _chan) \
    390        1.1   dyoung 	((*(_ah)->ah_setChannel)((_ah), (_chan)))
    391       1.15   dyoung #define	ath_hal_calibrate(_ah, _chan, _iqcal) \
    392       1.15   dyoung 	((*(_ah)->ah_perCalibration)((_ah), (_chan), (_iqcal)))
    393        1.1   dyoung #define	ath_hal_setledstate(_ah, _state) \
    394        1.1   dyoung 	((*(_ah)->ah_setLedState)((_ah), (_state)))
    395        1.7   dyoung #define	ath_hal_beaconinit(_ah, _nextb, _bperiod) \
    396        1.7   dyoung 	((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod)))
    397        1.1   dyoung #define	ath_hal_beaconreset(_ah) \
    398        1.1   dyoung 	((*(_ah)->ah_resetStationBeaconTimers)((_ah)))
    399       1.11   dyoung #define	ath_hal_beacontimers(_ah, _bs) \
    400       1.11   dyoung 	((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs)))
    401        1.1   dyoung #define	ath_hal_setassocid(_ah, _bss, _associd) \
    402       1.11   dyoung 	((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd)))
    403       1.11   dyoung #define	ath_hal_phydisable(_ah) \
    404       1.11   dyoung 	((*(_ah)->ah_phyDisable)((_ah)))
    405        1.7   dyoung #define	ath_hal_setopmode(_ah) \
    406        1.7   dyoung 	((*(_ah)->ah_setPCUConfig)((_ah)))
    407        1.1   dyoung #define	ath_hal_stoptxdma(_ah, _qnum) \
    408        1.1   dyoung 	((*(_ah)->ah_stopTxDma)((_ah), (_qnum)))
    409        1.1   dyoung #define	ath_hal_stoppcurecv(_ah) \
    410        1.1   dyoung 	((*(_ah)->ah_stopPcuReceive)((_ah)))
    411        1.1   dyoung #define	ath_hal_startpcurecv(_ah) \
    412        1.1   dyoung 	((*(_ah)->ah_startPcuReceive)((_ah)))
    413        1.1   dyoung #define	ath_hal_stopdmarecv(_ah) \
    414        1.1   dyoung 	((*(_ah)->ah_stopDmaReceive)((_ah)))
    415        1.9   dyoung #define	ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \
    416        1.9   dyoung 	((*(_ah)->ah_getDiagState)((_ah), (_id), \
    417        1.9   dyoung 		(_indata), (_insize), (_outdata), (_outsize)))
    418       1.11   dyoung #define	ath_hal_setuptxqueue(_ah, _type, _irq) \
    419       1.11   dyoung 	((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq)))
    420        1.1   dyoung #define	ath_hal_resettxqueue(_ah, _q) \
    421        1.1   dyoung 	((*(_ah)->ah_resetTxQueue)((_ah), (_q)))
    422        1.1   dyoung #define	ath_hal_releasetxqueue(_ah, _q) \
    423        1.1   dyoung 	((*(_ah)->ah_releaseTxQueue)((_ah), (_q)))
    424       1.11   dyoung #define	ath_hal_gettxqueueprops(_ah, _q, _qi) \
    425       1.11   dyoung 	((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi)))
    426       1.11   dyoung #define	ath_hal_settxqueueprops(_ah, _q, _qi) \
    427       1.11   dyoung 	((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi)))
    428        1.1   dyoung #define	ath_hal_getrfgain(_ah) \
    429        1.1   dyoung 	((*(_ah)->ah_getRfGain)((_ah)))
    430       1.11   dyoung #define	ath_hal_getdefantenna(_ah) \
    431       1.11   dyoung 	((*(_ah)->ah_getDefAntenna)((_ah)))
    432       1.11   dyoung #define	ath_hal_setdefantenna(_ah, _ant) \
    433       1.11   dyoung 	((*(_ah)->ah_setDefAntenna)((_ah), (_ant)))
    434       1.15   dyoung #define	ath_hal_rxmonitor(_ah, _arg, _chan) \
    435       1.15   dyoung 	((*(_ah)->ah_rxMonitor)((_ah), (_arg), (_chan)))
    436       1.11   dyoung #define	ath_hal_mibevent(_ah, _stats) \
    437       1.11   dyoung 	((*(_ah)->ah_procMibEvent)((_ah), (_stats)))
    438       1.11   dyoung #define	ath_hal_setslottime(_ah, _us) \
    439       1.11   dyoung 	((*(_ah)->ah_setSlotTime)((_ah), (_us)))
    440       1.11   dyoung #define	ath_hal_getslottime(_ah) \
    441       1.11   dyoung 	((*(_ah)->ah_getSlotTime)((_ah)))
    442       1.11   dyoung #define	ath_hal_setacktimeout(_ah, _us) \
    443       1.11   dyoung 	((*(_ah)->ah_setAckTimeout)((_ah), (_us)))
    444       1.11   dyoung #define	ath_hal_getacktimeout(_ah) \
    445       1.11   dyoung 	((*(_ah)->ah_getAckTimeout)((_ah)))
    446       1.11   dyoung #define	ath_hal_setctstimeout(_ah, _us) \
    447       1.11   dyoung 	((*(_ah)->ah_setCTSTimeout)((_ah), (_us)))
    448       1.11   dyoung #define	ath_hal_getctstimeout(_ah) \
    449       1.11   dyoung 	((*(_ah)->ah_getCTSTimeout)((_ah)))
    450       1.11   dyoung #define	ath_hal_getcapability(_ah, _cap, _param, _result) \
    451       1.11   dyoung 	((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result)))
    452       1.11   dyoung #define	ath_hal_setcapability(_ah, _cap, _param, _v, _status) \
    453       1.11   dyoung 	((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status)))
    454       1.11   dyoung #define	ath_hal_ciphersupported(_ah, _cipher) \
    455       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK)
    456       1.11   dyoung #define	ath_hal_getregdomain(_ah, _prd) \
    457       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) == HAL_OK)
    458       1.15   dyoung #define	ath_hal_setregdomain(_ah, _rd) \
    459       1.15   dyoung 	((*(_ah)->ah_setRegulatoryDomain)((_ah), (_rd), NULL))
    460       1.11   dyoung #define	ath_hal_getcountrycode(_ah, _pcc) \
    461       1.11   dyoung 	(*(_pcc) = (_ah)->ah_countryCode)
    462       1.11   dyoung #define	ath_hal_tkipsplit(_ah) \
    463       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK)
    464       1.11   dyoung #define	ath_hal_hwphycounters(_ah) \
    465       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK)
    466       1.11   dyoung #define	ath_hal_hasdiversity(_ah) \
    467       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK)
    468       1.11   dyoung #define	ath_hal_getdiversity(_ah) \
    469       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK)
    470       1.11   dyoung #define	ath_hal_setdiversity(_ah, _v) \
    471       1.11   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL)
    472       1.11   dyoung #define	ath_hal_getdiag(_ah, _pv) \
    473       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK)
    474       1.11   dyoung #define	ath_hal_setdiag(_ah, _v) \
    475       1.11   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL)
    476       1.11   dyoung #define	ath_hal_getnumtxqueues(_ah, _pv) \
    477       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK)
    478       1.11   dyoung #define	ath_hal_hasveol(_ah) \
    479       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK)
    480       1.11   dyoung #define	ath_hal_hastxpowlimit(_ah) \
    481       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK)
    482       1.11   dyoung #define	ath_hal_settxpowlimit(_ah, _pow) \
    483       1.11   dyoung 	((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow)))
    484       1.11   dyoung #define	ath_hal_gettxpowlimit(_ah, _ppow) \
    485       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK)
    486       1.11   dyoung #define	ath_hal_getmaxtxpow(_ah, _ppow) \
    487       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK)
    488       1.11   dyoung #define	ath_hal_gettpscale(_ah, _scale) \
    489       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK)
    490       1.11   dyoung #define	ath_hal_settpscale(_ah, _v) \
    491       1.11   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL)
    492       1.11   dyoung #define	ath_hal_hastpc(_ah) \
    493       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK)
    494       1.11   dyoung #define	ath_hal_gettpc(_ah) \
    495       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK)
    496       1.11   dyoung #define	ath_hal_settpc(_ah, _v) \
    497       1.11   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL)
    498       1.11   dyoung #define	ath_hal_hasbursting(_ah) \
    499       1.11   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK)
    500       1.13   dyoung #ifdef notyet
    501       1.13   dyoung #define	ath_hal_hasmcastkeysearch(_ah) \
    502       1.13   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK)
    503       1.13   dyoung #define	ath_hal_getmcastkeysearch(_ah) \
    504       1.13   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK)
    505       1.13   dyoung #else
    506       1.13   dyoung #define	ath_hal_getmcastkeysearch(_ah)	0
    507       1.13   dyoung #endif
    508       1.15   dyoung #define	ath_hal_hasrfsilent(_ah) \
    509       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 0, NULL) == HAL_OK)
    510       1.15   dyoung #define	ath_hal_getrfkill(_ah) \
    511       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 1, NULL) == HAL_OK)
    512       1.15   dyoung #define	ath_hal_setrfkill(_ah, _onoff) \
    513       1.15   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 1, _onoff, NULL)
    514       1.15   dyoung #define	ath_hal_getrfsilent(_ah, _prfsilent) \
    515       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 2, _prfsilent) == HAL_OK)
    516       1.15   dyoung #define	ath_hal_setrfsilent(_ah, _rfsilent) \
    517       1.15   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 2, _rfsilent, NULL)
    518       1.15   dyoung #define	ath_hal_gettpack(_ah, _ptpack) \
    519       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TPC_ACK, 0, _ptpack) == HAL_OK)
    520       1.15   dyoung #define	ath_hal_settpack(_ah, _tpack) \
    521       1.15   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_TPC_ACK, 0, _tpack, NULL)
    522       1.15   dyoung #define	ath_hal_gettpcts(_ah, _ptpcts) \
    523       1.15   dyoung 	(ath_hal_getcapability(_ah, HAL_CAP_TPC_CTS, 0, _ptpcts) == HAL_OK)
    524       1.15   dyoung #define	ath_hal_settpcts(_ah, _tpcts) \
    525       1.15   dyoung 	ath_hal_setcapability(_ah, HAL_CAP_TPC_CTS, 0, _tpcts, NULL)
    526       1.15   dyoung #if HAL_ABI_VERSION < 0x05120700
    527       1.15   dyoung #define	ath_hal_process_noisefloor(_ah)
    528       1.15   dyoung #define	ath_hal_getchannoise(_ah, _c)	(-96)
    529       1.15   dyoung #define	HAL_CAP_TPC_ACK	99
    530       1.15   dyoung #define	HAL_CAP_TPC_CTS	100
    531       1.15   dyoung #else
    532       1.15   dyoung #define	ath_hal_getchannoise(_ah, _c) \
    533       1.15   dyoung 	((*(_ah)->ah_getChanNoise)((_ah), (_c)))
    534       1.15   dyoung #endif
    535        1.1   dyoung 
    536        1.1   dyoung #define	ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \
    537        1.1   dyoung 	((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq)))
    538        1.6   dyoung #define	ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext) \
    539       1.15   dyoung 	((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), 0))
    540        1.1   dyoung #define	ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \
    541        1.1   dyoung 		_txr0, _txtr0, _keyix, _ant, _flags, \
    542        1.1   dyoung 		_rtsrate, _rtsdura) \
    543        1.1   dyoung 	((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \
    544        1.1   dyoung 		(_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \
    545       1.15   dyoung 		(_flags), (_rtsrate), (_rtsdura), 0, 0, 0))
    546        1.9   dyoung #define	ath_hal_setupxtxdesc(_ah, _ds, \
    547        1.1   dyoung 		_txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \
    548        1.9   dyoung 	((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \
    549        1.1   dyoung 		(_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3)))
    550       1.11   dyoung #define	ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \
    551       1.11   dyoung 	((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0)))
    552        1.1   dyoung #define	ath_hal_txprocdesc(_ah, _ds) \
    553        1.1   dyoung 	((*(_ah)->ah_procTxDesc)((_ah), (_ds)))
    554       1.15   dyoung #define	ath_hal_gettxintrtxqs(_ah, _txqs) \
    555       1.15   dyoung 	((*(_ah)->ah_getTxIntrQueue)((_ah), (_txqs)))
    556       1.11   dyoung 
    557       1.11   dyoung #define ath_hal_gpioCfgOutput(_ah, _gpio) \
    558       1.11   dyoung         ((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio)))
    559       1.11   dyoung #define ath_hal_gpioset(_ah, _gpio, _b) \
    560       1.11   dyoung         ((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b)))
    561        1.1   dyoung 
    562       1.15   dyoung #define ath_hal_radar_event(_ah) \
    563       1.15   dyoung 	((*(_ah)->ah_radarHaveEvent)((_ah)))
    564       1.15   dyoung #define ath_hal_procdfs(_ah, _chan) \
    565       1.15   dyoung 	((*(_ah)->ah_processDfs)((_ah), (_chan)))
    566       1.15   dyoung #define ath_hal_checknol(_ah, _chan, _nchans) \
    567       1.15   dyoung 	((*(_ah)->ah_dfsNolCheck)((_ah), (_chan), (_nchans)))
    568       1.15   dyoung #define ath_hal_radar_wait(_ah, _chan) \
    569       1.15   dyoung 	((*(_ah)->ah_radarWait)((_ah), (_chan)))
    570       1.15   dyoung 
    571        1.1   dyoung #endif /* _DEV_ATH_ATHVAR_H */
    572