atppc.c revision 1.15 1 1.15 drochner /* $NetBSD: atppc.c,v 1.15 2004/02/24 17:41:09 drochner Exp $ */
2 1.3 bjh21
3 1.1 jdolecek /*
4 1.1 jdolecek * Copyright (c) 2001 Alcove - Nicolas Souchu
5 1.13 jdolecek * Copyright (c) 2003, 2004 Gary Thorpe <gathorpe (at) users.sourceforge.net>
6 1.1 jdolecek * All rights reserved.
7 1.1 jdolecek *
8 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
9 1.1 jdolecek * modification, are permitted provided that the following conditions
10 1.1 jdolecek * are met:
11 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
12 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
13 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
15 1.1 jdolecek * documentation and/or other materials provided with the distribution.
16 1.1 jdolecek *
17 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jdolecek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jdolecek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jdolecek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jdolecek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jdolecek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jdolecek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jdolecek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jdolecek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jdolecek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jdolecek * SUCH DAMAGE.
28 1.1 jdolecek *
29 1.7 bjh21 * FreeBSD: src/sys/isa/ppc.c,v 1.26.2.5 2001/10/02 05:21:45 nsouch Exp
30 1.1 jdolecek *
31 1.1 jdolecek */
32 1.1 jdolecek
33 1.7 bjh21 #include <sys/cdefs.h>
34 1.15 drochner __KERNEL_RCSID(0, "$NetBSD: atppc.c,v 1.15 2004/02/24 17:41:09 drochner Exp $");
35 1.7 bjh21
36 1.1 jdolecek #include "opt_atppc.h"
37 1.1 jdolecek
38 1.1 jdolecek #include <sys/types.h>
39 1.1 jdolecek #include <sys/param.h>
40 1.1 jdolecek #include <sys/kernel.h>
41 1.1 jdolecek #include <sys/device.h>
42 1.1 jdolecek #include <sys/malloc.h>
43 1.1 jdolecek #include <sys/proc.h>
44 1.1 jdolecek #include <sys/systm.h>
45 1.1 jdolecek #include <sys/vnode.h>
46 1.1 jdolecek #include <sys/syslog.h>
47 1.1 jdolecek
48 1.1 jdolecek #include <machine/bus.h>
49 1.15 drochner /*#include <machine/intr.h>*/
50 1.1 jdolecek
51 1.1 jdolecek #include <dev/isa/isareg.h>
52 1.1 jdolecek
53 1.1 jdolecek #include <dev/ic/atppcreg.h>
54 1.1 jdolecek #include <dev/ic/atppcvar.h>
55 1.1 jdolecek
56 1.1 jdolecek #include <dev/ppbus/ppbus_conf.h>
57 1.1 jdolecek #include <dev/ppbus/ppbus_msq.h>
58 1.1 jdolecek #include <dev/ppbus/ppbus_io.h>
59 1.1 jdolecek #include <dev/ppbus/ppbus_var.h>
60 1.1 jdolecek
61 1.1 jdolecek #ifdef ATPPC_DEBUG
62 1.1 jdolecek int atppc_debug = 1;
63 1.1 jdolecek #endif
64 1.1 jdolecek
65 1.1 jdolecek #ifdef ATPPC_VERBOSE
66 1.1 jdolecek int atppc_verbose = 1;
67 1.1 jdolecek #endif
68 1.1 jdolecek
69 1.1 jdolecek /* List of supported chipsets detection routines */
70 1.1 jdolecek static int (*chipset_detect[])(struct atppc_softc *) = {
71 1.9 drochner /* XXX Add these LATER: maybe as seperate devices?
72 1.1 jdolecek atppc_pc873xx_detect,
73 1.1 jdolecek atppc_smc37c66xgt_detect,
74 1.1 jdolecek atppc_w83877f_detect,
75 1.1 jdolecek atppc_smc37c935_detect,
76 1.1 jdolecek */
77 1.1 jdolecek NULL
78 1.1 jdolecek };
79 1.1 jdolecek
80 1.9 drochner
81 1.1 jdolecek /* Prototypes for functions. */
82 1.1 jdolecek
83 1.1 jdolecek /* Soft configuration attach */
84 1.1 jdolecek void atppc_sc_attach(struct atppc_softc *);
85 1.1 jdolecek int atppc_sc_detach(struct atppc_softc *, int);
86 1.1 jdolecek
87 1.1 jdolecek /* Interrupt handler for atppc device */
88 1.1 jdolecek int atppcintr(void *);
89 1.1 jdolecek
90 1.1 jdolecek /* Print function for config_found_sm() */
91 1.9 drochner static int atppc_print(void *, const char *);
92 1.15 drochner
93 1.1 jdolecek /* Detection routines */
94 1.1 jdolecek static int atppc_detect_fifo(struct atppc_softc *);
95 1.1 jdolecek static int atppc_detect_chipset(struct atppc_softc *);
96 1.1 jdolecek static int atppc_detect_generic(struct atppc_softc *);
97 1.1 jdolecek
98 1.1 jdolecek /* Routines for ppbus interface (bus + device) */
99 1.1 jdolecek static int atppc_read(struct device *, char *, int, int, size_t *);
100 1.1 jdolecek static int atppc_write(struct device *, char *, int, int, size_t *);
101 1.1 jdolecek static int atppc_setmode(struct device *, int);
102 1.1 jdolecek static int atppc_getmode(struct device *);
103 1.1 jdolecek static int atppc_check_epp_timeout(struct device *);
104 1.1 jdolecek static void atppc_reset_epp_timeout(struct device *);
105 1.1 jdolecek static void atppc_ecp_sync(struct device *);
106 1.1 jdolecek static int atppc_exec_microseq(struct device *, struct ppbus_microseq * *);
107 1.1 jdolecek static u_int8_t atppc_io(struct device *, int, u_char *, int, u_char);
108 1.1 jdolecek static int atppc_read_ivar(struct device *, int, unsigned int *);
109 1.1 jdolecek static int atppc_write_ivar(struct device *, int, unsigned int *);
110 1.1 jdolecek static int atppc_add_handler(struct device *, void (*)(void *), void *);
111 1.9 drochner static int atppc_remove_handler(struct device *, void (*)(void *));
112 1.1 jdolecek
113 1.1 jdolecek /* Utility functions */
114 1.1 jdolecek
115 1.1 jdolecek /* Functions to read bytes into device's input buffer */
116 1.1 jdolecek static void atppc_nibble_read(struct atppc_softc * const);
117 1.1 jdolecek static void atppc_byte_read(struct atppc_softc * const);
118 1.1 jdolecek static void atppc_epp_read(struct atppc_softc * const);
119 1.1 jdolecek static void atppc_ecp_read(struct atppc_softc * const);
120 1.9 drochner static void atppc_ecp_read_dma(struct atppc_softc *, unsigned int *,
121 1.1 jdolecek unsigned char);
122 1.9 drochner static void atppc_ecp_read_pio(struct atppc_softc *, unsigned int *,
123 1.1 jdolecek unsigned char);
124 1.1 jdolecek static void atppc_ecp_read_error(struct atppc_softc *, const unsigned int);
125 1.1 jdolecek
126 1.1 jdolecek
127 1.1 jdolecek /* Functions to write bytes to device's output buffer */
128 1.1 jdolecek static void atppc_std_write(struct atppc_softc * const);
129 1.1 jdolecek static void atppc_epp_write(struct atppc_softc * const);
130 1.1 jdolecek static void atppc_fifo_write(struct atppc_softc * const);
131 1.9 drochner static void atppc_fifo_write_dma(struct atppc_softc * const, unsigned char,
132 1.1 jdolecek unsigned char);
133 1.1 jdolecek static void atppc_fifo_write_pio(struct atppc_softc * const, unsigned char,
134 1.1 jdolecek unsigned char);
135 1.9 drochner static void atppc_fifo_write_error(struct atppc_softc * const,
136 1.1 jdolecek const unsigned int);
137 1.1 jdolecek
138 1.1 jdolecek /* Miscellaneous */
139 1.9 drochner static int atppc_poll_str(const struct atppc_softc * const, const u_int8_t,
140 1.1 jdolecek const u_int8_t);
141 1.9 drochner static int atppc_wait_interrupt(struct atppc_softc * const, const caddr_t,
142 1.1 jdolecek const u_int8_t);
143 1.1 jdolecek
144 1.1 jdolecek
145 1.1 jdolecek /*
146 1.9 drochner * Generic attach and detach functions for atppc device. If sc_dev_ok in soft
147 1.1 jdolecek * configuration data is not ATPPC_ATTACHED, these should be skipped altogether.
148 1.1 jdolecek */
149 1.1 jdolecek
150 1.1 jdolecek /* Soft configuration attach for atppc */
151 1.1 jdolecek void
152 1.9 drochner atppc_sc_attach(struct atppc_softc *lsc)
153 1.1 jdolecek {
154 1.1 jdolecek /* Adapter used to configure ppbus device */
155 1.1 jdolecek struct parport_adapter sc_parport_adapter;
156 1.1 jdolecek char buf[64];
157 1.1 jdolecek
158 1.1 jdolecek /* Probe and set up chipset */
159 1.9 drochner if (atppc_detect_chipset(lsc) != 0) {
160 1.9 drochner if (atppc_detect_generic(lsc) != 0) {
161 1.9 drochner ATPPC_DPRINTF(("%s: Error detecting chipset\n",
162 1.9 drochner lsc->sc_dev.dv_xname));
163 1.1 jdolecek }
164 1.1 jdolecek }
165 1.1 jdolecek
166 1.1 jdolecek /* Probe and setup FIFO queue */
167 1.8 jdolecek if (atppc_detect_fifo(lsc) == 0) {
168 1.9 drochner printf("%s: FIFO <depth,wthr,rthr>=<%d,%d,%d>\n",
169 1.9 drochner lsc->sc_dev.dv_xname, lsc->sc_fifo, lsc->sc_wthr,
170 1.8 jdolecek lsc->sc_rthr);
171 1.1 jdolecek }
172 1.1 jdolecek
173 1.1 jdolecek /* Print out chipset capabilities */
174 1.1 jdolecek bitmask_snprintf(lsc->sc_has, "\20\1INTR\2DMA\3FIFO\4PS2\5ECP\6EPP",
175 1.9 drochner buf, sizeof(buf));
176 1.9 drochner printf("%s: capabilities=%s\n", lsc->sc_dev.dv_xname, buf);
177 1.1 jdolecek
178 1.1 jdolecek /* Initialize device's buffer pointers */
179 1.9 drochner lsc->sc_outb = lsc->sc_outbstart = lsc->sc_inb = lsc->sc_inbstart
180 1.1 jdolecek = NULL;
181 1.1 jdolecek lsc->sc_inb_nbytes = lsc->sc_outb_nbytes = 0;
182 1.1 jdolecek
183 1.1 jdolecek /* Last configuration step: set mode to standard mode */
184 1.9 drochner if (atppc_setmode(&(lsc->sc_dev), PPBUS_COMPATIBLE) != 0) {
185 1.9 drochner ATPPC_DPRINTF(("%s: unable to initialize mode.\n",
186 1.8 jdolecek lsc->sc_dev.dv_xname));
187 1.1 jdolecek }
188 1.1 jdolecek
189 1.1 jdolecek #if defined (MULTIPROCESSOR) || defined (LOCKDEBUG)
190 1.1 jdolecek /* Initialize lock structure */
191 1.1 jdolecek simple_lock_init(&(lsc->sc_lock));
192 1.1 jdolecek #endif
193 1.1 jdolecek
194 1.1 jdolecek /* Set up parport_adapter structure */
195 1.15 drochner
196 1.1 jdolecek /* Set capabilites */
197 1.1 jdolecek sc_parport_adapter.capabilities = 0;
198 1.9 drochner if (lsc->sc_has & ATPPC_HAS_INTR) {
199 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_INTR;
200 1.1 jdolecek }
201 1.9 drochner if (lsc->sc_has & ATPPC_HAS_DMA) {
202 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_DMA;
203 1.1 jdolecek }
204 1.9 drochner if (lsc->sc_has & ATPPC_HAS_FIFO) {
205 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_FIFO;
206 1.1 jdolecek }
207 1.9 drochner if (lsc->sc_has & ATPPC_HAS_PS2) {
208 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_PS2;
209 1.1 jdolecek }
210 1.9 drochner if (lsc->sc_has & ATPPC_HAS_EPP) {
211 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_EPP;
212 1.1 jdolecek }
213 1.9 drochner if (lsc->sc_has & ATPPC_HAS_ECP) {
214 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_ECP;
215 1.1 jdolecek }
216 1.1 jdolecek
217 1.1 jdolecek /* Set function pointers */
218 1.1 jdolecek sc_parport_adapter.parport_io = atppc_io;
219 1.1 jdolecek sc_parport_adapter.parport_exec_microseq = atppc_exec_microseq;
220 1.9 drochner sc_parport_adapter.parport_reset_epp_timeout =
221 1.1 jdolecek atppc_reset_epp_timeout;
222 1.1 jdolecek sc_parport_adapter.parport_setmode = atppc_setmode;
223 1.1 jdolecek sc_parport_adapter.parport_getmode = atppc_getmode;
224 1.1 jdolecek sc_parport_adapter.parport_ecp_sync = atppc_ecp_sync;
225 1.1 jdolecek sc_parport_adapter.parport_read = atppc_read;
226 1.1 jdolecek sc_parport_adapter.parport_write = atppc_write;
227 1.1 jdolecek sc_parport_adapter.parport_read_ivar = atppc_read_ivar;
228 1.1 jdolecek sc_parport_adapter.parport_write_ivar = atppc_write_ivar;
229 1.1 jdolecek sc_parport_adapter.parport_dma_malloc = lsc->sc_dma_malloc;
230 1.1 jdolecek sc_parport_adapter.parport_dma_free = lsc->sc_dma_free;
231 1.1 jdolecek sc_parport_adapter.parport_add_handler = atppc_add_handler;
232 1.1 jdolecek sc_parport_adapter.parport_remove_handler = atppc_remove_handler;
233 1.1 jdolecek
234 1.1 jdolecek /* Initialize handler list, may be added to by grandchildren */
235 1.1 jdolecek SLIST_INIT(&(lsc->sc_handler_listhead));
236 1.15 drochner
237 1.1 jdolecek /* Initialize interrupt state */
238 1.1 jdolecek lsc->sc_irqstat = ATPPC_IRQ_NONE;
239 1.1 jdolecek lsc->sc_ecr_intr = lsc->sc_ctr_intr = lsc->sc_str_intr = 0;
240 1.1 jdolecek
241 1.1 jdolecek /* Disable DMA/interrupts (each ppbus driver selects usage itself) */
242 1.1 jdolecek lsc->sc_use = 0;
243 1.1 jdolecek
244 1.9 drochner /* Configure child of the device. */
245 1.9 drochner lsc->child = config_found_sm(&(lsc->sc_dev), &(sc_parport_adapter),
246 1.1 jdolecek atppc_print, NULL);
247 1.1 jdolecek
248 1.1 jdolecek return;
249 1.1 jdolecek }
250 1.1 jdolecek
251 1.1 jdolecek /* Soft configuration detach */
252 1.9 drochner int atppc_sc_detach(struct atppc_softc *lsc, int flag)
253 1.1 jdolecek {
254 1.9 drochner struct device *dev = (struct device *)lsc;
255 1.1 jdolecek
256 1.1 jdolecek /* Detach children devices */
257 1.9 drochner if (config_detach(lsc->child, flag) && !(flag & DETACH_QUIET)) {
258 1.1 jdolecek printf("%s not able to detach child device, ", dev->dv_xname);
259 1.1 jdolecek
260 1.9 drochner if (!(flag & DETACH_FORCE)) {
261 1.2 jdolecek printf("cannot detach\n");
262 1.1 jdolecek return 1;
263 1.9 drochner } else {
264 1.2 jdolecek printf("continuing (DETACH_FORCE)\n");
265 1.1 jdolecek }
266 1.1 jdolecek }
267 1.1 jdolecek
268 1.9 drochner if (!(flag & DETACH_QUIET))
269 1.1 jdolecek printf("%s detached", dev->dv_xname);
270 1.15 drochner
271 1.1 jdolecek return 0;
272 1.1 jdolecek }
273 1.1 jdolecek
274 1.1 jdolecek /* Used by config_found_sm() to print out device information */
275 1.9 drochner static int
276 1.9 drochner atppc_print(void *aux, const char *name)
277 1.1 jdolecek {
278 1.1 jdolecek /* Print out something on failure. */
279 1.9 drochner if (name != NULL) {
280 1.1 jdolecek printf("%s: child devices", name);
281 1.1 jdolecek return UNCONF;
282 1.1 jdolecek }
283 1.1 jdolecek
284 1.1 jdolecek return QUIET;
285 1.1 jdolecek }
286 1.1 jdolecek
287 1.1 jdolecek /*
288 1.1 jdolecek * Machine independent detection routines for atppc driver.
289 1.1 jdolecek */
290 1.1 jdolecek
291 1.1 jdolecek /* Detect parallel port I/O port: taken from FreeBSD code directly. */
292 1.1 jdolecek int
293 1.1 jdolecek atppc_detect_port(bus_space_tag_t iot, bus_space_handle_t ioh)
294 1.1 jdolecek {
295 1.9 drochner /*
296 1.9 drochner * Much shorter than scheme used by lpt_isa_probe() and lpt_port_test()
297 1.9 drochner * in original lpt driver.
298 1.9 drochner * Write to data register common to all controllers and read back the
299 1.1 jdolecek * values. Also tests control and status registers.
300 1.1 jdolecek */
301 1.1 jdolecek
302 1.1 jdolecek /*
303 1.9 drochner * Cannot use convenient macros because the device's config structure
304 1.1 jdolecek * may not have been created yet: major change from FreeBSD code.
305 1.1 jdolecek */
306 1.1 jdolecek
307 1.1 jdolecek int rval;
308 1.1 jdolecek u_int8_t ctr_sav, dtr_sav, str_sav;
309 1.1 jdolecek
310 1.1 jdolecek /* Store writtable registers' values and test if they can be read */
311 1.1 jdolecek str_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_STR);
312 1.1 jdolecek ctr_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_CTR);
313 1.1 jdolecek dtr_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_DTR);
314 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
315 1.9 drochner BUS_SPACE_BARRIER_READ);
316 1.1 jdolecek
317 1.9 drochner /*
318 1.9 drochner * Ensure PS2 ports in output mode, also read back value of control
319 1.9 drochner * register.
320 1.1 jdolecek */
321 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_CTR, 0x0c);
322 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
323 1.9 drochner BUS_SPACE_BARRIER_WRITE);
324 1.15 drochner
325 1.9 drochner if (bus_space_read_1(iot, ioh, ATPPC_SPP_CTR) != 0x0c) {
326 1.1 jdolecek rval = 0;
327 1.9 drochner } else {
328 1.9 drochner /*
329 1.9 drochner * Test if two values can be written and read from the data
330 1.9 drochner * register.
331 1.1 jdolecek */
332 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
333 1.9 drochner BUS_SPACE_BARRIER_READ);
334 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, 0xaa);
335 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
336 1.9 drochner BUS_SPACE_BARRIER_WRITE);
337 1.1 jdolecek if (bus_space_read_1(iot, ioh, ATPPC_SPP_DTR) != 0xaa) {
338 1.1 jdolecek rval = 1;
339 1.9 drochner } else {
340 1.1 jdolecek /* Second value to test */
341 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
342 1.9 drochner BUS_SPACE_BARRIER_READ);
343 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, 0x55);
344 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
345 1.9 drochner BUS_SPACE_BARRIER_WRITE);
346 1.9 drochner if (bus_space_read_1(iot, ioh, ATPPC_SPP_DTR) != 0x55) {
347 1.1 jdolecek rval = 1;
348 1.9 drochner } else {
349 1.1 jdolecek rval = 0;
350 1.1 jdolecek }
351 1.1 jdolecek }
352 1.15 drochner
353 1.1 jdolecek }
354 1.15 drochner
355 1.1 jdolecek /* Restore registers */
356 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
357 1.9 drochner BUS_SPACE_BARRIER_READ);
358 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_CTR, ctr_sav);
359 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, dtr_sav);
360 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_STR, str_sav);
361 1.9 drochner bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
362 1.9 drochner BUS_SPACE_BARRIER_WRITE);
363 1.1 jdolecek
364 1.1 jdolecek return rval;
365 1.1 jdolecek }
366 1.1 jdolecek
367 1.1 jdolecek /* Detect parallel port chipset. */
368 1.1 jdolecek static int
369 1.9 drochner atppc_detect_chipset(struct atppc_softc *atppc)
370 1.1 jdolecek {
371 1.1 jdolecek /* Try each detection routine. */
372 1.1 jdolecek int i, mode;
373 1.1 jdolecek for (i = 0; chipset_detect[i] != NULL; i++) {
374 1.1 jdolecek if ((mode = chipset_detect[i](atppc)) != -1) {
375 1.1 jdolecek atppc->sc_mode = mode;
376 1.1 jdolecek return 0;
377 1.1 jdolecek }
378 1.1 jdolecek }
379 1.1 jdolecek
380 1.1 jdolecek return 1;
381 1.1 jdolecek }
382 1.1 jdolecek
383 1.1 jdolecek /* Detect generic capabilities. */
384 1.9 drochner static int
385 1.9 drochner atppc_detect_generic(struct atppc_softc *atppc)
386 1.1 jdolecek {
387 1.1 jdolecek u_int8_t ecr_sav = atppc_r_ecr(atppc);
388 1.1 jdolecek u_int8_t ctr_sav = atppc_r_ctr(atppc);
389 1.1 jdolecek u_int8_t str_sav = atppc_r_str(atppc);
390 1.9 drochner u_int8_t tmp;
391 1.1 jdolecek atppc_barrier_r(atppc);
392 1.1 jdolecek
393 1.1 jdolecek /* Default to generic */
394 1.1 jdolecek atppc->sc_type = ATPPC_TYPE_GENERIC;
395 1.1 jdolecek atppc->sc_model = GENERIC;
396 1.1 jdolecek
397 1.1 jdolecek /* Check for ECP */
398 1.1 jdolecek tmp = atppc_r_ecr(atppc);
399 1.1 jdolecek atppc_barrier_r(atppc);
400 1.1 jdolecek if ((tmp & ATPPC_FIFO_EMPTY) && !(tmp & ATPPC_FIFO_FULL)) {
401 1.1 jdolecek atppc_w_ecr(atppc, 0x34);
402 1.1 jdolecek atppc_barrier_w(atppc);
403 1.1 jdolecek tmp = atppc_r_ecr(atppc);
404 1.1 jdolecek atppc_barrier_r(atppc);
405 1.9 drochner if (tmp == 0x35) {
406 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_ECP;
407 1.1 jdolecek }
408 1.1 jdolecek }
409 1.1 jdolecek
410 1.1 jdolecek /* Allow search for SMC style ECP+EPP mode */
411 1.9 drochner if (atppc->sc_has & ATPPC_HAS_ECP) {
412 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_EPP);
413 1.1 jdolecek atppc_barrier_w(atppc);
414 1.1 jdolecek }
415 1.1 jdolecek /* Check for EPP by checking for timeout bit */
416 1.9 drochner if (atppc_check_epp_timeout(&(atppc->sc_dev)) != 0) {
417 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_EPP;
418 1.1 jdolecek atppc->sc_epp = ATPPC_EPP_1_9;
419 1.9 drochner if (atppc->sc_has & ATPPC_HAS_ECP) {
420 1.1 jdolecek /* SMC like chipset found */
421 1.1 jdolecek atppc->sc_model = SMC_LIKE;
422 1.1 jdolecek atppc->sc_type = ATPPC_TYPE_SMCLIKE;
423 1.1 jdolecek }
424 1.1 jdolecek }
425 1.1 jdolecek
426 1.1 jdolecek /* Detect PS2 mode */
427 1.9 drochner if (atppc->sc_has & ATPPC_HAS_ECP) {
428 1.1 jdolecek /* Put ECP port into PS2 mode */
429 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
430 1.1 jdolecek atppc_barrier_w(atppc);
431 1.1 jdolecek }
432 1.1 jdolecek /* Put PS2 port in input mode: writes should not be readable */
433 1.1 jdolecek atppc_w_ctr(atppc, 0x20);
434 1.1 jdolecek atppc_barrier_w(atppc);
435 1.9 drochner /*
436 1.9 drochner * Write two values to data port: if neither are read back,
437 1.1 jdolecek * bidirectional mode is functional.
438 1.1 jdolecek */
439 1.1 jdolecek atppc_w_dtr(atppc, 0xaa);
440 1.1 jdolecek atppc_barrier_w(atppc);
441 1.1 jdolecek tmp = atppc_r_dtr(atppc);
442 1.1 jdolecek atppc_barrier_r(atppc);
443 1.15 drochner if (tmp != 0xaa) {
444 1.1 jdolecek atppc_w_dtr(atppc, 0x55);
445 1.1 jdolecek atppc_barrier_w(atppc);
446 1.1 jdolecek tmp = atppc_r_dtr(atppc);
447 1.1 jdolecek atppc_barrier_r(atppc);
448 1.9 drochner if (tmp != 0x55) {
449 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_PS2;
450 1.1 jdolecek }
451 1.1 jdolecek }
452 1.15 drochner
453 1.1 jdolecek /* Restore to previous state */
454 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
455 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
456 1.1 jdolecek atppc_w_str(atppc, str_sav);
457 1.1 jdolecek atppc_barrier_w(atppc);
458 1.1 jdolecek
459 1.1 jdolecek return 0;
460 1.1 jdolecek }
461 1.1 jdolecek
462 1.9 drochner /*
463 1.9 drochner * Detect parallel port FIFO: taken from FreeBSD code directly.
464 1.1 jdolecek */
465 1.1 jdolecek static int
466 1.9 drochner atppc_detect_fifo(struct atppc_softc *atppc)
467 1.1 jdolecek {
468 1.1 jdolecek #ifdef ATPPC_DEBUG
469 1.9 drochner struct device *dev = (struct device *)atppc;
470 1.1 jdolecek #endif
471 1.1 jdolecek u_int8_t ecr_sav;
472 1.1 jdolecek u_int8_t ctr_sav;
473 1.1 jdolecek u_int8_t str_sav;
474 1.1 jdolecek u_int8_t cc;
475 1.1 jdolecek short i;
476 1.1 jdolecek
477 1.1 jdolecek /* If there is no ECP mode, we cannot config a FIFO */
478 1.9 drochner if (!(atppc->sc_has & ATPPC_HAS_ECP)) {
479 1.1 jdolecek return (EINVAL);
480 1.1 jdolecek }
481 1.1 jdolecek
482 1.1 jdolecek /* save registers */
483 1.1 jdolecek ecr_sav = atppc_r_ecr(atppc);
484 1.1 jdolecek ctr_sav = atppc_r_ctr(atppc);
485 1.1 jdolecek str_sav = atppc_r_str(atppc);
486 1.1 jdolecek atppc_barrier_r(atppc);
487 1.15 drochner
488 1.1 jdolecek /* Enter ECP configuration mode, no interrupt, no DMA */
489 1.9 drochner atppc_w_ecr(atppc, (ATPPC_ECR_CFG | ATPPC_SERVICE_INTR) &
490 1.1 jdolecek ~ATPPC_ENABLE_DMA);
491 1.1 jdolecek atppc_barrier_w(atppc);
492 1.1 jdolecek
493 1.1 jdolecek /* read PWord size - transfers in FIFO mode must be PWord aligned */
494 1.1 jdolecek atppc->sc_pword = (atppc_r_cnfgA(atppc) & ATPPC_PWORD_MASK);
495 1.1 jdolecek atppc_barrier_r(atppc);
496 1.1 jdolecek
497 1.1 jdolecek /* XXX 16 and 32 bits implementations not supported */
498 1.9 drochner if (atppc->sc_pword != ATPPC_PWORD_8) {
499 1.9 drochner ATPPC_DPRINTF(("%s(%s): FIFO PWord(%d) not supported.\n",
500 1.1 jdolecek __func__, dev->dv_xname, atppc->sc_pword));
501 1.1 jdolecek goto error;
502 1.1 jdolecek }
503 1.1 jdolecek
504 1.1 jdolecek /* Byte mode, reverse direction, no interrupt, no DMA */
505 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2 | ATPPC_SERVICE_INTR);
506 1.1 jdolecek atppc_w_ctr(atppc, (ctr_sav & ~IRQENABLE) | PCD);
507 1.1 jdolecek /* enter ECP test mode, no interrupt, no DMA */
508 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_TST | ATPPC_SERVICE_INTR);
509 1.1 jdolecek atppc_barrier_w(atppc);
510 1.1 jdolecek
511 1.1 jdolecek /* flush the FIFO */
512 1.1 jdolecek for (i = 0; i < 1024; i++) {
513 1.1 jdolecek atppc_r_fifo(atppc);
514 1.1 jdolecek atppc_barrier_r(atppc);
515 1.1 jdolecek cc = atppc_r_ecr(atppc);
516 1.1 jdolecek atppc_barrier_r(atppc);
517 1.9 drochner if (cc & ATPPC_FIFO_EMPTY)
518 1.1 jdolecek break;
519 1.1 jdolecek }
520 1.1 jdolecek if (i >= 1024) {
521 1.9 drochner ATPPC_DPRINTF(("%s(%s): cannot flush FIFO.\n", __func__,
522 1.1 jdolecek dev->dv_xname));
523 1.1 jdolecek goto error;
524 1.1 jdolecek }
525 1.1 jdolecek
526 1.1 jdolecek /* Test mode, enable interrupts, no DMA */
527 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_TST);
528 1.1 jdolecek atppc_barrier_w(atppc);
529 1.1 jdolecek
530 1.1 jdolecek /* Determine readIntrThreshold - fill FIFO until serviceIntr is set */
531 1.1 jdolecek for (i = atppc->sc_rthr = atppc->sc_fifo = 0; i < 1024; i++) {
532 1.1 jdolecek atppc_w_fifo(atppc, (char)i);
533 1.1 jdolecek atppc_barrier_w(atppc);
534 1.9 drochner cc = atppc_r_ecr(atppc);
535 1.1 jdolecek atppc_barrier_r(atppc);
536 1.1 jdolecek if ((atppc->sc_rthr == 0) && (cc & ATPPC_SERVICE_INTR)) {
537 1.1 jdolecek /* readThreshold reached */
538 1.1 jdolecek atppc->sc_rthr = i + 1;
539 1.1 jdolecek }
540 1.1 jdolecek if (cc & ATPPC_FIFO_FULL) {
541 1.1 jdolecek atppc->sc_fifo = i + 1;
542 1.1 jdolecek break;
543 1.1 jdolecek }
544 1.1 jdolecek }
545 1.1 jdolecek if (i >= 1024) {
546 1.9 drochner ATPPC_DPRINTF(("%s(%s): cannot fill FIFO.\n", __func__,
547 1.1 jdolecek dev->dv_xname));
548 1.1 jdolecek goto error;
549 1.1 jdolecek }
550 1.1 jdolecek
551 1.1 jdolecek /* Change direction */
552 1.1 jdolecek atppc_w_ctr(atppc, (ctr_sav & ~IRQENABLE) & ~PCD);
553 1.1 jdolecek atppc_barrier_w(atppc);
554 1.9 drochner
555 1.5 jdolecek /* Clear the serviceIntr bit we've already set in the above loop */
556 1.5 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_TST);
557 1.5 jdolecek atppc_barrier_w(atppc);
558 1.1 jdolecek
559 1.1 jdolecek /* Determine writeIntrThreshold - empty FIFO until serviceIntr is set */
560 1.9 drochner for (atppc->sc_wthr = 0; i > -1; i--) {
561 1.9 drochner cc = atppc_r_fifo(atppc);
562 1.1 jdolecek atppc_barrier_r(atppc);
563 1.9 drochner if (cc != (char)(atppc->sc_fifo - i - 1)) {
564 1.9 drochner ATPPC_DPRINTF(("%s(%s): invalid data in FIFO.\n",
565 1.1 jdolecek __func__, dev->dv_xname));
566 1.1 jdolecek goto error;
567 1.1 jdolecek }
568 1.15 drochner
569 1.9 drochner cc = atppc_r_ecr(atppc);
570 1.1 jdolecek atppc_barrier_r(atppc);
571 1.9 drochner if ((atppc->sc_wthr == 0) && (cc & ATPPC_SERVICE_INTR)) {
572 1.1 jdolecek /* writeIntrThreshold reached */
573 1.1 jdolecek atppc->sc_wthr = atppc->sc_fifo - i;
574 1.1 jdolecek }
575 1.15 drochner
576 1.1 jdolecek if (i > 0 && (cc & ATPPC_FIFO_EMPTY)) {
577 1.1 jdolecek /* If FIFO empty before the last byte, error */
578 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): data lost in FIFO.\n", __func__,
579 1.1 jdolecek dev->dv_xname));
580 1.1 jdolecek goto error;
581 1.1 jdolecek }
582 1.1 jdolecek }
583 1.1 jdolecek
584 1.1 jdolecek /* FIFO must be empty after the last byte */
585 1.9 drochner cc = atppc_r_ecr(atppc);
586 1.1 jdolecek atppc_barrier_r(atppc);
587 1.1 jdolecek if (!(cc & ATPPC_FIFO_EMPTY)) {
588 1.9 drochner ATPPC_DPRINTF(("%s(%s): cannot empty the FIFO.\n", __func__,
589 1.1 jdolecek dev->dv_xname));
590 1.1 jdolecek goto error;
591 1.1 jdolecek }
592 1.1 jdolecek
593 1.1 jdolecek /* Restore original registers */
594 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
595 1.1 jdolecek atppc_w_str(atppc, str_sav);
596 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
597 1.1 jdolecek atppc_barrier_w(atppc);
598 1.1 jdolecek
599 1.1 jdolecek /* Update capabilities */
600 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_FIFO;
601 1.1 jdolecek
602 1.1 jdolecek return 0;
603 1.1 jdolecek
604 1.1 jdolecek error:
605 1.1 jdolecek /* Restore original registers */
606 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
607 1.1 jdolecek atppc_w_str(atppc, str_sav);
608 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
609 1.1 jdolecek atppc_barrier_w(atppc);
610 1.1 jdolecek
611 1.1 jdolecek return (EINVAL);
612 1.1 jdolecek }
613 1.1 jdolecek
614 1.1 jdolecek /* Interrupt handler for atppc device: wakes up read/write functions */
615 1.9 drochner int
616 1.9 drochner atppcintr(void *arg)
617 1.1 jdolecek {
618 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)arg;
619 1.9 drochner struct device *dev = &atppc->sc_dev;
620 1.12 jdolecek int claim = 1;
621 1.1 jdolecek enum { NONE, READER, WRITER } wake_up = NONE;
622 1.1 jdolecek int s;
623 1.1 jdolecek
624 1.1 jdolecek s = splatppc();
625 1.1 jdolecek ATPPC_LOCK(atppc);
626 1.1 jdolecek
627 1.1 jdolecek /* Record registers' status */
628 1.1 jdolecek atppc->sc_str_intr = atppc_r_str(atppc);
629 1.1 jdolecek atppc->sc_ctr_intr = atppc_r_ctr(atppc);
630 1.1 jdolecek atppc->sc_ecr_intr = atppc_r_ecr(atppc);
631 1.1 jdolecek atppc_barrier_r(atppc);
632 1.1 jdolecek
633 1.9 drochner /* Determine cause of interrupt and wake up top half */
634 1.9 drochner switch (atppc->sc_mode) {
635 1.1 jdolecek case ATPPC_MODE_STD:
636 1.1 jdolecek /* nAck pulsed for 5 usec, too fast to check reliably, assume */
637 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
638 1.9 drochner if (atppc->sc_outb)
639 1.1 jdolecek wake_up = WRITER;
640 1.1 jdolecek else
641 1.12 jdolecek claim = 0;
642 1.1 jdolecek break;
643 1.15 drochner
644 1.1 jdolecek case ATPPC_MODE_NIBBLE:
645 1.1 jdolecek case ATPPC_MODE_PS2:
646 1.1 jdolecek /* nAck is set low by device and then high on ack */
647 1.9 drochner if (!(atppc->sc_str_intr & nACK)) {
648 1.12 jdolecek claim = 0;
649 1.1 jdolecek break;
650 1.1 jdolecek }
651 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
652 1.9 drochner if (atppc->sc_inb)
653 1.1 jdolecek wake_up = READER;
654 1.1 jdolecek break;
655 1.1 jdolecek
656 1.1 jdolecek case ATPPC_MODE_ECP:
657 1.1 jdolecek case ATPPC_MODE_FAST:
658 1.1 jdolecek /* Confirm interrupt cause: these are not pulsed as in nAck. */
659 1.9 drochner if (atppc->sc_ecr_intr & ATPPC_SERVICE_INTR) {
660 1.9 drochner if (atppc->sc_ecr_intr & ATPPC_ENABLE_DMA)
661 1.1 jdolecek atppc->sc_irqstat |= ATPPC_IRQ_DMA;
662 1.9 drochner else
663 1.9 drochner atppc->sc_irqstat |= ATPPC_IRQ_FIFO;
664 1.15 drochner
665 1.1 jdolecek /* Decide where top half will be waiting */
666 1.9 drochner if (atppc->sc_mode & ATPPC_MODE_ECP) {
667 1.9 drochner if (atppc->sc_ctr_intr & PCD) {
668 1.9 drochner if (atppc->sc_inb)
669 1.1 jdolecek wake_up = READER;
670 1.1 jdolecek else
671 1.12 jdolecek claim = 0;
672 1.9 drochner } else {
673 1.9 drochner if (atppc->sc_outb)
674 1.1 jdolecek wake_up = WRITER;
675 1.1 jdolecek else
676 1.12 jdolecek claim = 0;
677 1.1 jdolecek }
678 1.9 drochner } else {
679 1.9 drochner if (atppc->sc_outb)
680 1.1 jdolecek wake_up = WRITER;
681 1.1 jdolecek else
682 1.12 jdolecek claim = 0;
683 1.1 jdolecek }
684 1.1 jdolecek }
685 1.14 wiz /* Determine if nFault has occurred */
686 1.9 drochner if ((atppc->sc_mode & ATPPC_MODE_ECP) &&
687 1.9 drochner (atppc->sc_ecr_intr & ATPPC_nFAULT_INTR) &&
688 1.1 jdolecek !(atppc->sc_str_intr & nFAULT)) {
689 1.1 jdolecek
690 1.1 jdolecek /* Device is requesting the channel */
691 1.1 jdolecek atppc->sc_irqstat |= ATPPC_IRQ_nFAULT;
692 1.12 jdolecek claim = 1;
693 1.1 jdolecek }
694 1.1 jdolecek break;
695 1.1 jdolecek
696 1.1 jdolecek case ATPPC_MODE_EPP:
697 1.1 jdolecek /* nAck pulsed for 5 usec, too fast to check reliably */
698 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
699 1.9 drochner if (atppc->sc_inb)
700 1.1 jdolecek wake_up = WRITER;
701 1.9 drochner else if (atppc->sc_outb)
702 1.1 jdolecek wake_up = READER;
703 1.9 drochner else
704 1.12 jdolecek claim = 0;
705 1.1 jdolecek break;
706 1.1 jdolecek
707 1.1 jdolecek default:
708 1.1 jdolecek panic("%s: chipset is in invalid mode.", dev->dv_xname);
709 1.1 jdolecek }
710 1.1 jdolecek
711 1.12 jdolecek if (claim) {
712 1.12 jdolecek switch (wake_up) {
713 1.12 jdolecek case NONE:
714 1.12 jdolecek break;
715 1.1 jdolecek
716 1.12 jdolecek case READER:
717 1.12 jdolecek wakeup(atppc->sc_inb);
718 1.12 jdolecek break;
719 1.1 jdolecek
720 1.12 jdolecek case WRITER:
721 1.12 jdolecek wakeup(atppc->sc_outb);
722 1.12 jdolecek break;
723 1.12 jdolecek }
724 1.12 jdolecek }
725 1.1 jdolecek
726 1.1 jdolecek ATPPC_UNLOCK(atppc);
727 1.1 jdolecek
728 1.1 jdolecek /* Call all of the installed handlers */
729 1.12 jdolecek if (claim) {
730 1.1 jdolecek struct atppc_handler_node * callback;
731 1.9 drochner SLIST_FOREACH(callback, &(atppc->sc_handler_listhead),
732 1.1 jdolecek entries) {
733 1.1 jdolecek (*callback->func)(callback->arg);
734 1.1 jdolecek }
735 1.1 jdolecek }
736 1.12 jdolecek
737 1.1 jdolecek splx(s);
738 1.12 jdolecek
739 1.12 jdolecek return claim;
740 1.1 jdolecek }
741 1.1 jdolecek
742 1.1 jdolecek
743 1.1 jdolecek /* Functions which support ppbus interface */
744 1.1 jdolecek
745 1.1 jdolecek
746 1.1 jdolecek /* Check EPP mode timeout */
747 1.1 jdolecek static int
748 1.9 drochner atppc_check_epp_timeout(struct device *dev)
749 1.1 jdolecek {
750 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
751 1.1 jdolecek int s;
752 1.1 jdolecek int error;
753 1.1 jdolecek
754 1.1 jdolecek s = splatppc();
755 1.1 jdolecek ATPPC_LOCK(atppc);
756 1.1 jdolecek
757 1.1 jdolecek atppc_reset_epp_timeout(dev);
758 1.1 jdolecek error = !(atppc_r_str(atppc) & TIMEOUT);
759 1.1 jdolecek atppc_barrier_r(atppc);
760 1.1 jdolecek
761 1.1 jdolecek ATPPC_UNLOCK(atppc);
762 1.1 jdolecek splx(s);
763 1.1 jdolecek
764 1.1 jdolecek return (error);
765 1.1 jdolecek }
766 1.1 jdolecek
767 1.1 jdolecek /*
768 1.1 jdolecek * EPP timeout, according to the PC87332 manual
769 1.1 jdolecek * Semantics of clearing EPP timeout bit.
770 1.1 jdolecek * PC87332 - reading SPP_STR does it...
771 1.1 jdolecek * SMC - write 1 to EPP timeout bit XXX
772 1.1 jdolecek * Others - (?) write 0 to EPP timeout bit
773 1.1 jdolecek */
774 1.1 jdolecek static void
775 1.9 drochner atppc_reset_epp_timeout(struct device *dev)
776 1.1 jdolecek {
777 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
778 1.1 jdolecek register unsigned char r;
779 1.1 jdolecek
780 1.1 jdolecek r = atppc_r_str(atppc);
781 1.1 jdolecek atppc_barrier_r(atppc);
782 1.1 jdolecek atppc_w_str(atppc, r | 0x1);
783 1.1 jdolecek atppc_barrier_w(atppc);
784 1.1 jdolecek atppc_w_str(atppc, r & 0xfe);
785 1.1 jdolecek atppc_barrier_w(atppc);
786 1.1 jdolecek
787 1.1 jdolecek return;
788 1.1 jdolecek }
789 1.1 jdolecek
790 1.1 jdolecek
791 1.1 jdolecek /* Read from atppc device: returns 0 on success. */
792 1.1 jdolecek static int
793 1.9 drochner atppc_read(struct device *dev, char *buf, int len, int ioflag,
794 1.9 drochner size_t *cnt)
795 1.1 jdolecek {
796 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
797 1.1 jdolecek int error = 0;
798 1.1 jdolecek int s;
799 1.1 jdolecek
800 1.1 jdolecek s = splatppc();
801 1.1 jdolecek ATPPC_LOCK(atppc);
802 1.1 jdolecek
803 1.1 jdolecek *cnt = 0;
804 1.1 jdolecek
805 1.1 jdolecek /* Initialize buffer */
806 1.1 jdolecek atppc->sc_inb = atppc->sc_inbstart = buf;
807 1.1 jdolecek atppc->sc_inb_nbytes = len;
808 1.1 jdolecek
809 1.1 jdolecek /* Initialize device input error state for new operation */
810 1.1 jdolecek atppc->sc_inerr = 0;
811 1.1 jdolecek
812 1.1 jdolecek /* Call appropriate function to read bytes */
813 1.1 jdolecek switch(atppc->sc_mode) {
814 1.1 jdolecek case ATPPC_MODE_STD:
815 1.1 jdolecek case ATPPC_MODE_FAST:
816 1.1 jdolecek error = ENODEV;
817 1.1 jdolecek break;
818 1.15 drochner
819 1.1 jdolecek case ATPPC_MODE_NIBBLE:
820 1.1 jdolecek atppc_nibble_read(atppc);
821 1.1 jdolecek break;
822 1.1 jdolecek
823 1.1 jdolecek case ATPPC_MODE_PS2:
824 1.1 jdolecek atppc_byte_read(atppc);
825 1.1 jdolecek break;
826 1.1 jdolecek
827 1.1 jdolecek case ATPPC_MODE_ECP:
828 1.1 jdolecek atppc_ecp_read(atppc);
829 1.1 jdolecek break;
830 1.1 jdolecek
831 1.1 jdolecek case ATPPC_MODE_EPP:
832 1.1 jdolecek atppc_epp_read(atppc);
833 1.1 jdolecek break;
834 1.1 jdolecek
835 1.1 jdolecek default:
836 1.9 drochner panic("%s(%s): chipset in invalid mode.\n", __func__,
837 1.9 drochner dev->dv_xname);
838 1.1 jdolecek }
839 1.1 jdolecek
840 1.1 jdolecek /* Update counter*/
841 1.1 jdolecek *cnt = (atppc->sc_inbstart - atppc->sc_inb);
842 1.1 jdolecek
843 1.1 jdolecek /* Reset buffer */
844 1.1 jdolecek atppc->sc_inb = atppc->sc_inbstart = NULL;
845 1.1 jdolecek atppc->sc_inb_nbytes = 0;
846 1.1 jdolecek
847 1.9 drochner if (!(error))
848 1.1 jdolecek error = atppc->sc_inerr;
849 1.1 jdolecek
850 1.1 jdolecek ATPPC_UNLOCK(atppc);
851 1.1 jdolecek splx(s);
852 1.1 jdolecek
853 1.1 jdolecek return (error);
854 1.1 jdolecek }
855 1.1 jdolecek
856 1.1 jdolecek /* Write to atppc device: returns 0 on success. */
857 1.1 jdolecek static int
858 1.9 drochner atppc_write(struct device *dev, char *buf, int len, int ioflag, size_t *cnt)
859 1.1 jdolecek {
860 1.9 drochner struct atppc_softc * const atppc = (struct atppc_softc *)dev;
861 1.1 jdolecek int error = 0;
862 1.1 jdolecek int s;
863 1.1 jdolecek
864 1.1 jdolecek *cnt = 0;
865 1.15 drochner
866 1.1 jdolecek s = splatppc();
867 1.1 jdolecek ATPPC_LOCK(atppc);
868 1.1 jdolecek
869 1.1 jdolecek /* Set up line buffer */
870 1.1 jdolecek atppc->sc_outb = atppc->sc_outbstart = buf;
871 1.1 jdolecek atppc->sc_outb_nbytes = len;
872 1.1 jdolecek
873 1.1 jdolecek /* Initialize device output error state for new operation */
874 1.1 jdolecek atppc->sc_outerr = 0;
875 1.1 jdolecek
876 1.1 jdolecek /* Call appropriate function to write bytes */
877 1.9 drochner switch (atppc->sc_mode) {
878 1.1 jdolecek case ATPPC_MODE_STD:
879 1.1 jdolecek atppc_std_write(atppc);
880 1.1 jdolecek break;
881 1.1 jdolecek
882 1.1 jdolecek case ATPPC_MODE_NIBBLE:
883 1.1 jdolecek case ATPPC_MODE_PS2:
884 1.1 jdolecek error = ENODEV;
885 1.1 jdolecek break;
886 1.1 jdolecek
887 1.1 jdolecek case ATPPC_MODE_FAST:
888 1.1 jdolecek case ATPPC_MODE_ECP:
889 1.1 jdolecek atppc_fifo_write(atppc);
890 1.1 jdolecek break;
891 1.1 jdolecek
892 1.1 jdolecek case ATPPC_MODE_EPP:
893 1.1 jdolecek atppc_epp_write(atppc);
894 1.1 jdolecek break;
895 1.1 jdolecek
896 1.1 jdolecek default:
897 1.9 drochner panic("%s(%s): chipset in invalid mode.\n", __func__,
898 1.1 jdolecek dev->dv_xname);
899 1.1 jdolecek }
900 1.1 jdolecek
901 1.1 jdolecek /* Update counter*/
902 1.1 jdolecek *cnt = (atppc->sc_outbstart - atppc->sc_outb);
903 1.1 jdolecek
904 1.1 jdolecek /* Reset output buffer */
905 1.1 jdolecek atppc->sc_outb = atppc->sc_outbstart = NULL;
906 1.1 jdolecek atppc->sc_outb_nbytes = 0;
907 1.1 jdolecek
908 1.9 drochner if (!(error))
909 1.1 jdolecek error = atppc->sc_outerr;
910 1.1 jdolecek
911 1.1 jdolecek ATPPC_UNLOCK(atppc);
912 1.1 jdolecek splx(s);
913 1.1 jdolecek
914 1.1 jdolecek return (error);
915 1.1 jdolecek }
916 1.1 jdolecek
917 1.9 drochner /*
918 1.9 drochner * Set mode of chipset to mode argument. Modes not supported are ignored. If
919 1.9 drochner * multiple modes are flagged, the mode is not changed. Mode's are those
920 1.9 drochner * defined for ppbus_softc.sc_mode in ppbus_conf.h. Only ECP-capable chipsets
921 1.9 drochner * can change their mode of operation. However, ALL operation modes support
922 1.9 drochner * centronics mode and nibble mode. Modes determine both hardware AND software
923 1.1 jdolecek * behaviour.
924 1.9 drochner * NOTE: the mode for ECP should only be changed when the channel is in
925 1.9 drochner * forward idle mode. This function does not make sure FIFO's have flushed or
926 1.1 jdolecek * any consistency checks.
927 1.1 jdolecek */
928 1.9 drochner static int
929 1.9 drochner atppc_setmode(struct device *dev, int mode)
930 1.1 jdolecek {
931 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
932 1.9 drochner u_int8_t ecr;
933 1.1 jdolecek u_int8_t chipset_mode;
934 1.1 jdolecek int s;
935 1.1 jdolecek int rval = 0;
936 1.1 jdolecek
937 1.1 jdolecek s = splatppc();
938 1.1 jdolecek ATPPC_LOCK(atppc);
939 1.1 jdolecek
940 1.1 jdolecek /* If ECP capable, configure ecr register */
941 1.1 jdolecek if (atppc->sc_has & ATPPC_HAS_ECP) {
942 1.1 jdolecek /* Read ECR with mode masked out */
943 1.11 jdolecek ecr = (atppc_r_ecr(atppc) & 0x1f);
944 1.1 jdolecek atppc_barrier_r(atppc);
945 1.1 jdolecek
946 1.9 drochner switch (mode) {
947 1.1 jdolecek case PPBUS_ECP:
948 1.1 jdolecek /* Set ECP mode */
949 1.1 jdolecek ecr |= ATPPC_ECR_ECP;
950 1.1 jdolecek chipset_mode = ATPPC_MODE_ECP;
951 1.1 jdolecek break;
952 1.1 jdolecek
953 1.1 jdolecek case PPBUS_EPP:
954 1.1 jdolecek /* Set EPP mode */
955 1.9 drochner if (atppc->sc_has & ATPPC_HAS_EPP) {
956 1.1 jdolecek ecr |= ATPPC_ECR_EPP;
957 1.1 jdolecek chipset_mode = ATPPC_MODE_EPP;
958 1.9 drochner } else {
959 1.1 jdolecek rval = ENODEV;
960 1.1 jdolecek goto end;
961 1.1 jdolecek }
962 1.1 jdolecek break;
963 1.1 jdolecek
964 1.1 jdolecek case PPBUS_FAST:
965 1.1 jdolecek /* Set fast centronics mode */
966 1.1 jdolecek ecr |= ATPPC_ECR_FIFO;
967 1.1 jdolecek chipset_mode = ATPPC_MODE_FAST;
968 1.1 jdolecek break;
969 1.1 jdolecek
970 1.1 jdolecek case PPBUS_PS2:
971 1.1 jdolecek /* Set PS2 mode */
972 1.1 jdolecek ecr |= ATPPC_ECR_PS2;
973 1.1 jdolecek chipset_mode = ATPPC_MODE_PS2;
974 1.1 jdolecek break;
975 1.1 jdolecek
976 1.1 jdolecek case PPBUS_COMPATIBLE:
977 1.1 jdolecek /* Set standard mode */
978 1.1 jdolecek ecr |= ATPPC_ECR_STD;
979 1.15 drochner chipset_mode = ATPPC_MODE_STD;
980 1.1 jdolecek break;
981 1.1 jdolecek
982 1.1 jdolecek case PPBUS_NIBBLE:
983 1.1 jdolecek /* Set nibble mode: uses chipset standard mode */
984 1.1 jdolecek ecr |= ATPPC_ECR_STD;
985 1.1 jdolecek chipset_mode = ATPPC_MODE_NIBBLE;
986 1.1 jdolecek break;
987 1.1 jdolecek
988 1.1 jdolecek default:
989 1.1 jdolecek /* Invalid mode specified for ECP chip */
990 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): invalid mode passed as "
991 1.1 jdolecek "argument.\n", __func__, dev->dv_xname));
992 1.1 jdolecek rval = ENODEV;
993 1.1 jdolecek goto end;
994 1.1 jdolecek }
995 1.1 jdolecek
996 1.1 jdolecek /* Switch to byte mode to be able to change modes. */
997 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
998 1.1 jdolecek atppc_barrier_w(atppc);
999 1.1 jdolecek
1000 1.1 jdolecek /* Update mode */
1001 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1002 1.1 jdolecek atppc_barrier_w(atppc);
1003 1.9 drochner } else {
1004 1.9 drochner switch (mode) {
1005 1.1 jdolecek case PPBUS_EPP:
1006 1.9 drochner if (atppc->sc_has & ATPPC_HAS_EPP) {
1007 1.1 jdolecek chipset_mode = ATPPC_MODE_EPP;
1008 1.9 drochner } else {
1009 1.1 jdolecek rval = ENODEV;
1010 1.1 jdolecek goto end;
1011 1.1 jdolecek }
1012 1.1 jdolecek break;
1013 1.1 jdolecek
1014 1.1 jdolecek case PPBUS_PS2:
1015 1.9 drochner if (atppc->sc_has & ATPPC_HAS_PS2) {
1016 1.1 jdolecek chipset_mode = ATPPC_MODE_PS2;
1017 1.9 drochner } else {
1018 1.1 jdolecek rval = ENODEV;
1019 1.1 jdolecek goto end;
1020 1.1 jdolecek }
1021 1.1 jdolecek break;
1022 1.1 jdolecek
1023 1.1 jdolecek case PPBUS_NIBBLE:
1024 1.1 jdolecek /* Set nibble mode (virtual) */
1025 1.1 jdolecek chipset_mode = ATPPC_MODE_NIBBLE;
1026 1.1 jdolecek break;
1027 1.1 jdolecek
1028 1.1 jdolecek case PPBUS_COMPATIBLE:
1029 1.1 jdolecek chipset_mode = ATPPC_MODE_STD;
1030 1.1 jdolecek break;
1031 1.1 jdolecek
1032 1.1 jdolecek case PPBUS_ECP:
1033 1.1 jdolecek rval = ENODEV;
1034 1.1 jdolecek goto end;
1035 1.1 jdolecek
1036 1.1 jdolecek default:
1037 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): invalid mode passed as "
1038 1.1 jdolecek "argument.\n", __func__, dev->dv_xname));
1039 1.1 jdolecek rval = ENODEV;
1040 1.1 jdolecek goto end;
1041 1.1 jdolecek }
1042 1.1 jdolecek }
1043 1.1 jdolecek
1044 1.1 jdolecek atppc->sc_mode = chipset_mode;
1045 1.9 drochner if (chipset_mode == ATPPC_MODE_PS2) {
1046 1.1 jdolecek /* Set direction bit to reverse */
1047 1.1 jdolecek ecr = atppc_r_ctr(atppc);
1048 1.1 jdolecek atppc_barrier_r(atppc);
1049 1.1 jdolecek ecr |= PCD;
1050 1.1 jdolecek atppc_w_ctr(atppc, ecr);
1051 1.1 jdolecek atppc_barrier_w(atppc);
1052 1.1 jdolecek }
1053 1.1 jdolecek
1054 1.1 jdolecek end:
1055 1.1 jdolecek ATPPC_UNLOCK(atppc);
1056 1.1 jdolecek splx(s);
1057 1.1 jdolecek
1058 1.1 jdolecek return rval;
1059 1.1 jdolecek }
1060 1.1 jdolecek
1061 1.1 jdolecek /* Get the current mode of chipset */
1062 1.1 jdolecek static int
1063 1.9 drochner atppc_getmode(struct device *dev)
1064 1.1 jdolecek {
1065 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1066 1.1 jdolecek int mode;
1067 1.1 jdolecek int s;
1068 1.1 jdolecek
1069 1.1 jdolecek s = splatppc();
1070 1.1 jdolecek ATPPC_LOCK(atppc);
1071 1.1 jdolecek
1072 1.1 jdolecek /* The chipset can only be in one mode at a time logically */
1073 1.9 drochner switch (atppc->sc_mode) {
1074 1.1 jdolecek case ATPPC_MODE_ECP:
1075 1.1 jdolecek mode = PPBUS_ECP;
1076 1.1 jdolecek break;
1077 1.1 jdolecek
1078 1.1 jdolecek case ATPPC_MODE_EPP:
1079 1.1 jdolecek mode = PPBUS_EPP;
1080 1.1 jdolecek break;
1081 1.1 jdolecek
1082 1.1 jdolecek case ATPPC_MODE_PS2:
1083 1.1 jdolecek mode = PPBUS_PS2;
1084 1.1 jdolecek break;
1085 1.1 jdolecek
1086 1.1 jdolecek case ATPPC_MODE_STD:
1087 1.1 jdolecek mode = PPBUS_COMPATIBLE;
1088 1.1 jdolecek break;
1089 1.1 jdolecek
1090 1.1 jdolecek case ATPPC_MODE_NIBBLE:
1091 1.1 jdolecek mode = PPBUS_NIBBLE;
1092 1.1 jdolecek break;
1093 1.1 jdolecek
1094 1.1 jdolecek case ATPPC_MODE_FAST:
1095 1.1 jdolecek mode = PPBUS_FAST;
1096 1.1 jdolecek break;
1097 1.1 jdolecek
1098 1.1 jdolecek default:
1099 1.9 drochner panic("%s(%s): device is in invalid mode!", __func__,
1100 1.1 jdolecek dev->dv_xname);
1101 1.1 jdolecek break;
1102 1.1 jdolecek }
1103 1.1 jdolecek
1104 1.1 jdolecek ATPPC_UNLOCK(atppc);
1105 1.1 jdolecek splx(s);
1106 1.1 jdolecek
1107 1.1 jdolecek return mode;
1108 1.1 jdolecek }
1109 1.1 jdolecek
1110 1.1 jdolecek
1111 1.9 drochner /* Wait for FIFO buffer to empty for ECP-capable chipset */
1112 1.1 jdolecek static void
1113 1.9 drochner atppc_ecp_sync(struct device *dev)
1114 1.1 jdolecek {
1115 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1116 1.1 jdolecek int i;
1117 1.1 jdolecek int s;
1118 1.1 jdolecek u_int8_t r;
1119 1.1 jdolecek
1120 1.1 jdolecek s = splatppc();
1121 1.1 jdolecek ATPPC_LOCK(atppc);
1122 1.1 jdolecek
1123 1.9 drochner /*
1124 1.9 drochner * Only wait for FIFO to empty if mode is chipset is ECP-capable AND
1125 1.1 jdolecek * the mode is either ECP or Fast Centronics.
1126 1.1 jdolecek */
1127 1.1 jdolecek r = atppc_r_ecr(atppc);
1128 1.1 jdolecek atppc_barrier_r(atppc);
1129 1.1 jdolecek r &= 0xe0;
1130 1.9 drochner if (!(atppc->sc_has & ATPPC_HAS_ECP) || ((r != ATPPC_ECR_ECP)
1131 1.1 jdolecek && (r != ATPPC_ECR_FIFO))) {
1132 1.1 jdolecek goto end;
1133 1.1 jdolecek }
1134 1.1 jdolecek
1135 1.1 jdolecek /* Wait for FIFO to empty */
1136 1.1 jdolecek for (i = 0; i < ((MAXBUSYWAIT/hz) * 1000000); i += 100) {
1137 1.1 jdolecek r = atppc_r_ecr(atppc);
1138 1.1 jdolecek atppc_barrier_r(atppc);
1139 1.1 jdolecek if (r & ATPPC_FIFO_EMPTY) {
1140 1.1 jdolecek goto end;
1141 1.1 jdolecek }
1142 1.1 jdolecek delay(100); /* Supposed to be a 100 usec delay */
1143 1.1 jdolecek }
1144 1.1 jdolecek
1145 1.9 drochner ATPPC_DPRINTF(("%s: ECP sync failed, data still in FIFO.\n",
1146 1.1 jdolecek dev->dv_xname));
1147 1.1 jdolecek
1148 1.1 jdolecek end:
1149 1.1 jdolecek ATPPC_UNLOCK(atppc);
1150 1.1 jdolecek splx(s);
1151 1.15 drochner
1152 1.1 jdolecek return;
1153 1.1 jdolecek }
1154 1.1 jdolecek
1155 1.1 jdolecek /* Execute a microsequence to handle fast I/O operations. */
1156 1.1 jdolecek static int
1157 1.9 drochner atppc_exec_microseq(struct device *dev, struct ppbus_microseq **p_msq)
1158 1.1 jdolecek {
1159 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1160 1.9 drochner struct ppbus_microseq *mi = *p_msq;
1161 1.9 drochner char cc, *p;
1162 1.1 jdolecek int i, iter, len;
1163 1.1 jdolecek int error;
1164 1.1 jdolecek int s;
1165 1.1 jdolecek register int reg;
1166 1.1 jdolecek register unsigned char mask;
1167 1.1 jdolecek register int accum = 0;
1168 1.9 drochner register char *ptr = NULL;
1169 1.9 drochner struct ppbus_microseq *stack = NULL;
1170 1.1 jdolecek
1171 1.1 jdolecek s = splatppc();
1172 1.1 jdolecek ATPPC_LOCK(atppc);
1173 1.1 jdolecek
1174 1.1 jdolecek /* microsequence registers are equivalent to PC-like port registers */
1175 1.1 jdolecek
1176 1.1 jdolecek #define r_reg(register,atppc) bus_space_read_1((atppc)->sc_iot, \
1177 1.1 jdolecek (atppc)->sc_ioh, (register))
1178 1.1 jdolecek #define w_reg(register, atppc, byte) bus_space_write_1((atppc)->sc_iot, \
1179 1.1 jdolecek (atppc)->sc_ioh, (register), (byte))
1180 1.1 jdolecek
1181 1.1 jdolecek /* Loop until microsequence execution finishes (ending op code) */
1182 1.1 jdolecek for (;;) {
1183 1.9 drochner switch (mi->opcode) {
1184 1.1 jdolecek case MS_OP_RSET:
1185 1.1 jdolecek cc = r_reg(mi->arg[0].i, atppc);
1186 1.1 jdolecek atppc_barrier_r(atppc);
1187 1.1 jdolecek cc &= (char)mi->arg[2].i; /* clear mask */
1188 1.1 jdolecek cc |= (char)mi->arg[1].i; /* assert mask */
1189 1.1 jdolecek w_reg(mi->arg[0].i, atppc, cc);
1190 1.1 jdolecek atppc_barrier_w(atppc);
1191 1.1 jdolecek mi++;
1192 1.1 jdolecek break;
1193 1.1 jdolecek
1194 1.1 jdolecek case MS_OP_RASSERT_P:
1195 1.1 jdolecek reg = mi->arg[1].i;
1196 1.1 jdolecek ptr = atppc->sc_ptr;
1197 1.1 jdolecek
1198 1.9 drochner if ((len = mi->arg[0].i) == MS_ACCUM) {
1199 1.1 jdolecek accum = atppc->sc_accum;
1200 1.1 jdolecek for (; accum; accum--) {
1201 1.1 jdolecek w_reg(reg, atppc, *ptr++);
1202 1.1 jdolecek atppc_barrier_w(atppc);
1203 1.1 jdolecek }
1204 1.1 jdolecek atppc->sc_accum = accum;
1205 1.9 drochner } else {
1206 1.9 drochner for (i = 0; i < len; i++) {
1207 1.1 jdolecek w_reg(reg, atppc, *ptr++);
1208 1.1 jdolecek atppc_barrier_w(atppc);
1209 1.1 jdolecek }
1210 1.1 jdolecek }
1211 1.1 jdolecek
1212 1.1 jdolecek atppc->sc_ptr = ptr;
1213 1.1 jdolecek mi++;
1214 1.1 jdolecek break;
1215 1.1 jdolecek
1216 1.1 jdolecek case MS_OP_RFETCH_P:
1217 1.1 jdolecek reg = mi->arg[1].i;
1218 1.1 jdolecek mask = (char)mi->arg[2].i;
1219 1.1 jdolecek ptr = atppc->sc_ptr;
1220 1.1 jdolecek
1221 1.9 drochner if ((len = mi->arg[0].i) == MS_ACCUM) {
1222 1.1 jdolecek accum = atppc->sc_accum;
1223 1.1 jdolecek for (; accum; accum--) {
1224 1.1 jdolecek *ptr++ = r_reg(reg, atppc) & mask;
1225 1.1 jdolecek atppc_barrier_r(atppc);
1226 1.1 jdolecek }
1227 1.1 jdolecek atppc->sc_accum = accum;
1228 1.9 drochner } else {
1229 1.9 drochner for (i = 0; i < len; i++) {
1230 1.1 jdolecek *ptr++ = r_reg(reg, atppc) & mask;
1231 1.1 jdolecek atppc_barrier_r(atppc);
1232 1.1 jdolecek }
1233 1.1 jdolecek }
1234 1.1 jdolecek
1235 1.1 jdolecek atppc->sc_ptr = ptr;
1236 1.1 jdolecek mi++;
1237 1.9 drochner break;
1238 1.1 jdolecek
1239 1.1 jdolecek case MS_OP_RFETCH:
1240 1.9 drochner *((char *)mi->arg[2].p) = r_reg(mi->arg[0].i, atppc) &
1241 1.1 jdolecek (char)mi->arg[1].i;
1242 1.1 jdolecek atppc_barrier_r(atppc);
1243 1.1 jdolecek mi++;
1244 1.9 drochner break;
1245 1.1 jdolecek
1246 1.1 jdolecek case MS_OP_RASSERT:
1247 1.1 jdolecek case MS_OP_DELAY:
1248 1.1 jdolecek /* let's suppose the next instr. is the same */
1249 1.1 jdolecek do {
1250 1.9 drochner for (;mi->opcode == MS_OP_RASSERT; mi++) {
1251 1.9 drochner w_reg(mi->arg[0].i, atppc,
1252 1.1 jdolecek (char)mi->arg[1].i);
1253 1.1 jdolecek atppc_barrier_w(atppc);
1254 1.1 jdolecek }
1255 1.1 jdolecek
1256 1.9 drochner for (;mi->opcode == MS_OP_DELAY; mi++) {
1257 1.1 jdolecek delay(mi->arg[0].i);
1258 1.1 jdolecek }
1259 1.9 drochner } while (mi->opcode == MS_OP_RASSERT);
1260 1.1 jdolecek break;
1261 1.1 jdolecek
1262 1.1 jdolecek case MS_OP_ADELAY:
1263 1.9 drochner if (mi->arg[0].i) {
1264 1.1 jdolecek tsleep(atppc, PPBUSPRI, "atppcdelay",
1265 1.1 jdolecek mi->arg[0].i * (hz/1000));
1266 1.1 jdolecek }
1267 1.1 jdolecek mi++;
1268 1.1 jdolecek break;
1269 1.1 jdolecek
1270 1.1 jdolecek case MS_OP_TRIG:
1271 1.1 jdolecek reg = mi->arg[0].i;
1272 1.1 jdolecek iter = mi->arg[1].i;
1273 1.1 jdolecek p = (char *)mi->arg[2].p;
1274 1.1 jdolecek
1275 1.1 jdolecek /* XXX delay limited to 255 us */
1276 1.9 drochner for (i = 0; i < iter; i++) {
1277 1.1 jdolecek w_reg(reg, atppc, *p++);
1278 1.1 jdolecek atppc_barrier_w(atppc);
1279 1.1 jdolecek delay((unsigned char)*p++);
1280 1.1 jdolecek }
1281 1.1 jdolecek
1282 1.1 jdolecek mi++;
1283 1.1 jdolecek break;
1284 1.1 jdolecek
1285 1.1 jdolecek case MS_OP_SET:
1286 1.1 jdolecek atppc->sc_accum = mi->arg[0].i;
1287 1.1 jdolecek mi++;
1288 1.9 drochner break;
1289 1.1 jdolecek
1290 1.1 jdolecek case MS_OP_DBRA:
1291 1.9 drochner if (--atppc->sc_accum > 0) {
1292 1.1 jdolecek mi += mi->arg[0].i;
1293 1.1 jdolecek }
1294 1.15 drochner
1295 1.1 jdolecek mi++;
1296 1.9 drochner break;
1297 1.1 jdolecek
1298 1.1 jdolecek case MS_OP_BRSET:
1299 1.1 jdolecek cc = atppc_r_str(atppc);
1300 1.1 jdolecek atppc_barrier_r(atppc);
1301 1.9 drochner if ((cc & (char)mi->arg[0].i) == (char)mi->arg[0].i) {
1302 1.1 jdolecek mi += mi->arg[1].i;
1303 1.1 jdolecek }
1304 1.1 jdolecek mi++;
1305 1.1 jdolecek break;
1306 1.1 jdolecek
1307 1.1 jdolecek case MS_OP_BRCLEAR:
1308 1.1 jdolecek cc = atppc_r_str(atppc);
1309 1.1 jdolecek atppc_barrier_r(atppc);
1310 1.9 drochner if ((cc & (char)mi->arg[0].i) == 0) {
1311 1.9 drochner mi += mi->arg[1].i;
1312 1.1 jdolecek }
1313 1.1 jdolecek mi++;
1314 1.9 drochner break;
1315 1.1 jdolecek
1316 1.1 jdolecek case MS_OP_BRSTAT:
1317 1.1 jdolecek cc = atppc_r_str(atppc);
1318 1.1 jdolecek atppc_barrier_r(atppc);
1319 1.9 drochner if ((cc & ((char)mi->arg[0].i | (char)mi->arg[1].i)) ==
1320 1.1 jdolecek (char)mi->arg[0].i) {
1321 1.1 jdolecek mi += mi->arg[2].i;
1322 1.1 jdolecek }
1323 1.1 jdolecek mi++;
1324 1.1 jdolecek break;
1325 1.1 jdolecek
1326 1.1 jdolecek case MS_OP_C_CALL:
1327 1.1 jdolecek /*
1328 1.1 jdolecek * If the C call returns !0 then end the microseq.
1329 1.1 jdolecek * The current state of ptr is passed to the C function
1330 1.1 jdolecek */
1331 1.9 drochner if ((error = mi->arg[0].f(mi->arg[1].p,
1332 1.1 jdolecek atppc->sc_ptr))) {
1333 1.1 jdolecek ATPPC_UNLOCK(atppc);
1334 1.1 jdolecek splx(s);
1335 1.1 jdolecek return (error);
1336 1.1 jdolecek }
1337 1.1 jdolecek mi++;
1338 1.1 jdolecek break;
1339 1.1 jdolecek
1340 1.1 jdolecek case MS_OP_PTR:
1341 1.1 jdolecek atppc->sc_ptr = (char *)mi->arg[0].p;
1342 1.1 jdolecek mi++;
1343 1.1 jdolecek break;
1344 1.1 jdolecek
1345 1.1 jdolecek case MS_OP_CALL:
1346 1.1 jdolecek if (stack) {
1347 1.9 drochner panic("%s - %s: too much calls", dev->dv_xname,
1348 1.1 jdolecek __func__);
1349 1.1 jdolecek }
1350 1.1 jdolecek
1351 1.1 jdolecek if (mi->arg[0].p) {
1352 1.1 jdolecek /* store state of the actual microsequence */
1353 1.1 jdolecek stack = mi;
1354 1.1 jdolecek
1355 1.1 jdolecek /* jump to the new microsequence */
1356 1.1 jdolecek mi = (struct ppbus_microseq *)mi->arg[0].p;
1357 1.9 drochner } else {
1358 1.1 jdolecek mi++;
1359 1.1 jdolecek }
1360 1.1 jdolecek break;
1361 1.1 jdolecek
1362 1.1 jdolecek case MS_OP_SUBRET:
1363 1.1 jdolecek /* retrieve microseq and pc state before the call */
1364 1.1 jdolecek mi = stack;
1365 1.1 jdolecek
1366 1.1 jdolecek /* reset the stack */
1367 1.1 jdolecek stack = 0;
1368 1.1 jdolecek
1369 1.1 jdolecek /* XXX return code */
1370 1.1 jdolecek
1371 1.1 jdolecek mi++;
1372 1.1 jdolecek break;
1373 1.1 jdolecek
1374 1.1 jdolecek case MS_OP_PUT:
1375 1.1 jdolecek case MS_OP_GET:
1376 1.1 jdolecek case MS_OP_RET:
1377 1.9 drochner /*
1378 1.1 jdolecek * Can't return to atppc level during the execution
1379 1.1 jdolecek * of a submicrosequence.
1380 1.1 jdolecek */
1381 1.1 jdolecek if (stack) {
1382 1.9 drochner panic("%s: cannot return to atppc level",
1383 1.1 jdolecek __func__);
1384 1.1 jdolecek }
1385 1.1 jdolecek /* update pc for atppc level of execution */
1386 1.1 jdolecek *p_msq = mi;
1387 1.1 jdolecek
1388 1.1 jdolecek ATPPC_UNLOCK(atppc);
1389 1.1 jdolecek splx(s);
1390 1.1 jdolecek return (0);
1391 1.1 jdolecek break;
1392 1.1 jdolecek
1393 1.9 drochner default:
1394 1.1 jdolecek panic("%s: unknown microsequence "
1395 1.9 drochner "opcode 0x%x", __func__, mi->opcode);
1396 1.1 jdolecek break;
1397 1.1 jdolecek }
1398 1.1 jdolecek }
1399 1.1 jdolecek
1400 1.1 jdolecek /* Should not be reached! */
1401 1.1 jdolecek #ifdef ATPPC_DEBUG
1402 1.1 jdolecek panic("%s: unexpected code reached!\n", __func__);
1403 1.1 jdolecek #endif
1404 1.1 jdolecek }
1405 1.1 jdolecek
1406 1.1 jdolecek /* General I/O routine */
1407 1.1 jdolecek static u_int8_t
1408 1.9 drochner atppc_io(struct device *dev, int iop, u_char *addr, int cnt, u_char byte)
1409 1.1 jdolecek {
1410 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1411 1.1 jdolecek u_int8_t val = 0;
1412 1.1 jdolecek int s;
1413 1.1 jdolecek
1414 1.1 jdolecek s = splatppc();
1415 1.1 jdolecek ATPPC_LOCK(atppc);
1416 1.15 drochner
1417 1.1 jdolecek switch (iop) {
1418 1.1 jdolecek case PPBUS_OUTSB_EPP:
1419 1.9 drochner bus_space_write_multi_1(atppc->sc_iot, atppc->sc_ioh,
1420 1.1 jdolecek ATPPC_EPP_DATA, addr, cnt);
1421 1.1 jdolecek break;
1422 1.1 jdolecek case PPBUS_OUTSW_EPP:
1423 1.9 drochner bus_space_write_multi_2(atppc->sc_iot, atppc->sc_ioh,
1424 1.1 jdolecek ATPPC_EPP_DATA, (u_int16_t *)addr, cnt);
1425 1.1 jdolecek break;
1426 1.1 jdolecek case PPBUS_OUTSL_EPP:
1427 1.9 drochner bus_space_write_multi_4(atppc->sc_iot, atppc->sc_ioh,
1428 1.1 jdolecek ATPPC_EPP_DATA, (u_int32_t *)addr, cnt);
1429 1.1 jdolecek break;
1430 1.1 jdolecek case PPBUS_INSB_EPP:
1431 1.9 drochner bus_space_read_multi_1(atppc->sc_iot, atppc->sc_ioh,
1432 1.1 jdolecek ATPPC_EPP_DATA, addr, cnt);
1433 1.1 jdolecek break;
1434 1.1 jdolecek case PPBUS_INSW_EPP:
1435 1.9 drochner bus_space_read_multi_2(atppc->sc_iot, atppc->sc_ioh,
1436 1.1 jdolecek ATPPC_EPP_DATA, (u_int16_t *)addr, cnt);
1437 1.1 jdolecek break;
1438 1.1 jdolecek case PPBUS_INSL_EPP:
1439 1.9 drochner bus_space_read_multi_4(atppc->sc_iot, atppc->sc_ioh,
1440 1.1 jdolecek ATPPC_EPP_DATA, (u_int32_t *)addr, cnt);
1441 1.1 jdolecek break;
1442 1.1 jdolecek case PPBUS_RDTR:
1443 1.1 jdolecek val = (atppc_r_dtr(atppc));
1444 1.1 jdolecek break;
1445 1.1 jdolecek case PPBUS_RSTR:
1446 1.1 jdolecek val = (atppc_r_str(atppc));
1447 1.1 jdolecek break;
1448 1.1 jdolecek case PPBUS_RCTR:
1449 1.1 jdolecek val = (atppc_r_ctr(atppc));
1450 1.1 jdolecek break;
1451 1.1 jdolecek case PPBUS_REPP_A:
1452 1.1 jdolecek val = (atppc_r_eppA(atppc));
1453 1.1 jdolecek break;
1454 1.1 jdolecek case PPBUS_REPP_D:
1455 1.1 jdolecek val = (atppc_r_eppD(atppc));
1456 1.1 jdolecek break;
1457 1.1 jdolecek case PPBUS_RECR:
1458 1.1 jdolecek val = (atppc_r_ecr(atppc));
1459 1.1 jdolecek break;
1460 1.1 jdolecek case PPBUS_RFIFO:
1461 1.1 jdolecek val = (atppc_r_fifo(atppc));
1462 1.1 jdolecek break;
1463 1.1 jdolecek case PPBUS_WDTR:
1464 1.1 jdolecek atppc_w_dtr(atppc, byte);
1465 1.1 jdolecek break;
1466 1.1 jdolecek case PPBUS_WSTR:
1467 1.1 jdolecek atppc_w_str(atppc, byte);
1468 1.1 jdolecek break;
1469 1.1 jdolecek case PPBUS_WCTR:
1470 1.1 jdolecek atppc_w_ctr(atppc, byte);
1471 1.1 jdolecek break;
1472 1.1 jdolecek case PPBUS_WEPP_A:
1473 1.1 jdolecek atppc_w_eppA(atppc, byte);
1474 1.1 jdolecek break;
1475 1.1 jdolecek case PPBUS_WEPP_D:
1476 1.1 jdolecek atppc_w_eppD(atppc, byte);
1477 1.1 jdolecek break;
1478 1.1 jdolecek case PPBUS_WECR:
1479 1.1 jdolecek atppc_w_ecr(atppc, byte);
1480 1.1 jdolecek break;
1481 1.1 jdolecek case PPBUS_WFIFO:
1482 1.1 jdolecek atppc_w_fifo(atppc, byte);
1483 1.1 jdolecek break;
1484 1.1 jdolecek default:
1485 1.9 drochner panic("%s(%s): unknown I/O operation", dev->dv_xname,
1486 1.1 jdolecek __func__);
1487 1.1 jdolecek break;
1488 1.1 jdolecek }
1489 1.1 jdolecek
1490 1.1 jdolecek atppc_barrier(atppc);
1491 1.1 jdolecek
1492 1.1 jdolecek ATPPC_UNLOCK(atppc);
1493 1.1 jdolecek splx(s);
1494 1.15 drochner
1495 1.1 jdolecek return val;
1496 1.1 jdolecek }
1497 1.1 jdolecek
1498 1.1 jdolecek /* Read "instance variables" of atppc device */
1499 1.1 jdolecek static int
1500 1.9 drochner atppc_read_ivar(struct device *dev, int index, unsigned int *val)
1501 1.1 jdolecek {
1502 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1503 1.1 jdolecek int rval = 0;
1504 1.1 jdolecek int s;
1505 1.1 jdolecek
1506 1.1 jdolecek s = splatppc();
1507 1.1 jdolecek ATPPC_LOCK(atppc);
1508 1.15 drochner
1509 1.1 jdolecek switch(index) {
1510 1.1 jdolecek case PPBUS_IVAR_EPP_PROTO:
1511 1.9 drochner if (atppc->sc_epp == ATPPC_EPP_1_9)
1512 1.1 jdolecek *val = PPBUS_EPP_1_9;
1513 1.9 drochner else if (atppc->sc_epp == ATPPC_EPP_1_7)
1514 1.1 jdolecek *val = PPBUS_EPP_1_7;
1515 1.11 jdolecek /* XXX what if not using EPP ? */
1516 1.1 jdolecek break;
1517 1.1 jdolecek
1518 1.1 jdolecek case PPBUS_IVAR_INTR:
1519 1.11 jdolecek *val = ((atppc->sc_use & ATPPC_USE_INTR) != 0);
1520 1.1 jdolecek break;
1521 1.1 jdolecek
1522 1.1 jdolecek case PPBUS_IVAR_DMA:
1523 1.11 jdolecek *val = ((atppc->sc_use & ATPPC_USE_DMA) != 0);
1524 1.1 jdolecek break;
1525 1.1 jdolecek
1526 1.1 jdolecek default:
1527 1.1 jdolecek rval = ENODEV;
1528 1.1 jdolecek }
1529 1.1 jdolecek
1530 1.1 jdolecek ATPPC_UNLOCK(atppc);
1531 1.1 jdolecek splx(s);
1532 1.15 drochner
1533 1.1 jdolecek return rval;
1534 1.1 jdolecek }
1535 1.1 jdolecek
1536 1.1 jdolecek /* Write "instance varaibles" of atppc device */
1537 1.1 jdolecek static int
1538 1.9 drochner atppc_write_ivar(struct device *dev, int index, unsigned int *val)
1539 1.1 jdolecek {
1540 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1541 1.1 jdolecek int rval = 0;
1542 1.1 jdolecek int s;
1543 1.1 jdolecek
1544 1.1 jdolecek s = splatppc();
1545 1.1 jdolecek ATPPC_LOCK(atppc);
1546 1.15 drochner
1547 1.1 jdolecek switch(index) {
1548 1.1 jdolecek case PPBUS_IVAR_EPP_PROTO:
1549 1.9 drochner if (*val == PPBUS_EPP_1_9 || *val == PPBUS_EPP_1_7)
1550 1.1 jdolecek atppc->sc_epp = *val;
1551 1.1 jdolecek else
1552 1.1 jdolecek rval = EINVAL;
1553 1.1 jdolecek break;
1554 1.1 jdolecek
1555 1.1 jdolecek case PPBUS_IVAR_INTR:
1556 1.9 drochner if (*val == 0)
1557 1.1 jdolecek atppc->sc_use &= ~ATPPC_USE_INTR;
1558 1.9 drochner else if (atppc->sc_has & ATPPC_HAS_INTR)
1559 1.1 jdolecek atppc->sc_use |= ATPPC_USE_INTR;
1560 1.1 jdolecek else
1561 1.9 drochner rval = ENODEV;
1562 1.1 jdolecek break;
1563 1.1 jdolecek
1564 1.1 jdolecek case PPBUS_IVAR_DMA:
1565 1.9 drochner if (*val == 0)
1566 1.1 jdolecek atppc->sc_use &= ~ATPPC_USE_DMA;
1567 1.9 drochner else if (atppc->sc_has & ATPPC_HAS_DMA)
1568 1.1 jdolecek atppc->sc_use |= ATPPC_USE_DMA;
1569 1.1 jdolecek else
1570 1.9 drochner rval = ENODEV;
1571 1.1 jdolecek break;
1572 1.1 jdolecek
1573 1.1 jdolecek default:
1574 1.1 jdolecek rval = ENODEV;
1575 1.1 jdolecek }
1576 1.1 jdolecek
1577 1.1 jdolecek ATPPC_UNLOCK(atppc);
1578 1.1 jdolecek splx(s);
1579 1.15 drochner
1580 1.1 jdolecek return rval;
1581 1.1 jdolecek }
1582 1.1 jdolecek
1583 1.1 jdolecek /* Add a handler routine to be called by the interrupt handler */
1584 1.9 drochner static int
1585 1.9 drochner atppc_add_handler(struct device *dev, void (*handler)(void *), void *arg)
1586 1.1 jdolecek {
1587 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1588 1.9 drochner struct atppc_handler_node *callback;
1589 1.1 jdolecek int rval = 0;
1590 1.1 jdolecek int s;
1591 1.1 jdolecek
1592 1.1 jdolecek s = splatppc();
1593 1.1 jdolecek ATPPC_LOCK(atppc);
1594 1.1 jdolecek
1595 1.9 drochner if (handler == NULL) {
1596 1.9 drochner ATPPC_DPRINTF(("%s(%s): attempt to register NULL handler.\n",
1597 1.1 jdolecek __func__, dev->dv_xname));
1598 1.1 jdolecek rval = EINVAL;
1599 1.9 drochner } else {
1600 1.9 drochner callback = malloc(sizeof(struct atppc_handler_node), M_DEVBUF,
1601 1.1 jdolecek M_NOWAIT);
1602 1.9 drochner if (callback) {
1603 1.1 jdolecek callback->func = handler;
1604 1.1 jdolecek callback->arg = arg;
1605 1.9 drochner SLIST_INSERT_HEAD(&(atppc->sc_handler_listhead),
1606 1.1 jdolecek callback, entries);
1607 1.9 drochner } else {
1608 1.1 jdolecek rval = ENOMEM;
1609 1.1 jdolecek }
1610 1.1 jdolecek }
1611 1.1 jdolecek
1612 1.1 jdolecek ATPPC_UNLOCK(atppc);
1613 1.1 jdolecek splx(s);
1614 1.15 drochner
1615 1.1 jdolecek return rval;
1616 1.1 jdolecek }
1617 1.1 jdolecek
1618 1.1 jdolecek /* Remove a handler added by atppc_add_handler() */
1619 1.9 drochner static int
1620 1.9 drochner atppc_remove_handler(struct device *dev, void (*handler)(void *))
1621 1.1 jdolecek {
1622 1.9 drochner struct atppc_softc *atppc = (struct atppc_softc *)dev;
1623 1.9 drochner struct atppc_handler_node *callback;
1624 1.1 jdolecek int rval = EINVAL;
1625 1.1 jdolecek int s;
1626 1.1 jdolecek
1627 1.1 jdolecek s = splatppc();
1628 1.1 jdolecek ATPPC_LOCK(atppc);
1629 1.15 drochner
1630 1.9 drochner if (SLIST_EMPTY(&(atppc->sc_handler_listhead)))
1631 1.1 jdolecek panic("%s(%s): attempt to remove handler from empty list.\n",
1632 1.1 jdolecek __func__, dev->dv_xname);
1633 1.1 jdolecek
1634 1.1 jdolecek /* Search list for handler */
1635 1.1 jdolecek SLIST_FOREACH(callback, &(atppc->sc_handler_listhead), entries) {
1636 1.9 drochner if (callback->func == handler) {
1637 1.9 drochner SLIST_REMOVE(&(atppc->sc_handler_listhead), callback,
1638 1.1 jdolecek atppc_handler_node, entries);
1639 1.1 jdolecek free(callback, M_DEVBUF);
1640 1.1 jdolecek rval = 0;
1641 1.1 jdolecek break;
1642 1.1 jdolecek }
1643 1.1 jdolecek }
1644 1.1 jdolecek
1645 1.1 jdolecek ATPPC_UNLOCK(atppc);
1646 1.1 jdolecek splx(s);
1647 1.15 drochner
1648 1.1 jdolecek return rval;
1649 1.1 jdolecek }
1650 1.1 jdolecek
1651 1.1 jdolecek /* Utility functions */
1652 1.1 jdolecek
1653 1.1 jdolecek
1654 1.9 drochner /*
1655 1.9 drochner * Functions that read bytes from port into buffer: called from interrupt
1656 1.9 drochner * handler depending on current chipset mode and cause of interrupt. Return
1657 1.1 jdolecek * value: number of bytes moved.
1658 1.1 jdolecek */
1659 1.1 jdolecek
1660 1.1 jdolecek /* Only the lower 4 bits of the final value are valid */
1661 1.1 jdolecek #define nibble2char(s) ((((s) & ~nACK) >> 3) | (~(s) & nBUSY) >> 4)
1662 1.1 jdolecek
1663 1.9 drochner /* Read bytes in nibble mode */
1664 1.9 drochner static void
1665 1.9 drochner atppc_nibble_read(struct atppc_softc *atppc)
1666 1.1 jdolecek {
1667 1.1 jdolecek int i;
1668 1.1 jdolecek u_int8_t nibble[2];
1669 1.1 jdolecek u_int8_t ctr;
1670 1.1 jdolecek u_int8_t str;
1671 1.1 jdolecek
1672 1.1 jdolecek /* Enable interrupts if needed */
1673 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
1674 1.1 jdolecek ctr = atppc_r_ctr(atppc);
1675 1.1 jdolecek atppc_barrier_r(atppc);
1676 1.9 drochner if (!(ctr & IRQENABLE)) {
1677 1.1 jdolecek ctr |= IRQENABLE;
1678 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1679 1.1 jdolecek atppc_barrier_w(atppc);
1680 1.1 jdolecek }
1681 1.1 jdolecek }
1682 1.15 drochner
1683 1.9 drochner while (atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1684 1.1 jdolecek /* Check if device has data to send in idle phase */
1685 1.1 jdolecek str = atppc_r_str(atppc);
1686 1.1 jdolecek atppc_barrier_r(atppc);
1687 1.9 drochner if (str & nDATAVAIL) {
1688 1.1 jdolecek return;
1689 1.1 jdolecek }
1690 1.1 jdolecek
1691 1.1 jdolecek /* Nibble-mode handshake transfer */
1692 1.9 drochner for (i = 0; i < 2; i++) {
1693 1.1 jdolecek /* Event 7 - ready to take data (HOSTBUSY low) */
1694 1.1 jdolecek ctr = atppc_r_ctr(atppc);
1695 1.1 jdolecek atppc_barrier_r(atppc);
1696 1.1 jdolecek ctr |= HOSTBUSY;
1697 1.9 drochner atppc_w_ctr(atppc, ctr);
1698 1.1 jdolecek atppc_barrier_w(atppc);
1699 1.1 jdolecek
1700 1.1 jdolecek /* Event 8 - peripheral writes the first nibble */
1701 1.1 jdolecek
1702 1.1 jdolecek /* Event 9 - peripheral set nAck low */
1703 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, 0, PTRCLK);
1704 1.9 drochner if (atppc->sc_inerr)
1705 1.1 jdolecek return;
1706 1.1 jdolecek
1707 1.1 jdolecek /* read nibble */
1708 1.1 jdolecek nibble[i] = atppc_r_str(atppc);
1709 1.1 jdolecek
1710 1.1 jdolecek /* Event 10 - ack, nibble received */
1711 1.1 jdolecek ctr &= ~HOSTBUSY;
1712 1.9 drochner atppc_w_ctr(atppc, ctr);
1713 1.1 jdolecek
1714 1.1 jdolecek /* Event 11 - wait ack from peripherial */
1715 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR)
1716 1.9 drochner atppc->sc_inerr = atppc_wait_interrupt(atppc,
1717 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_nACK);
1718 1.1 jdolecek else
1719 1.9 drochner atppc->sc_inerr = atppc_poll_str(atppc, PTRCLK,
1720 1.1 jdolecek PTRCLK);
1721 1.9 drochner if (atppc->sc_inerr)
1722 1.1 jdolecek return;
1723 1.1 jdolecek }
1724 1.1 jdolecek
1725 1.1 jdolecek /* Store byte transfered */
1726 1.1 jdolecek *(atppc->sc_inbstart) = ((nibble2char(nibble[1]) << 4) & 0xf0) |
1727 1.1 jdolecek (nibble2char(nibble[0]) & 0x0f);
1728 1.9 drochner atppc->sc_inbstart++;
1729 1.1 jdolecek }
1730 1.1 jdolecek }
1731 1.1 jdolecek
1732 1.1 jdolecek /* Read bytes in bidirectional mode */
1733 1.9 drochner static void
1734 1.1 jdolecek atppc_byte_read(struct atppc_softc * const atppc)
1735 1.1 jdolecek {
1736 1.1 jdolecek u_int8_t ctr;
1737 1.1 jdolecek u_int8_t str;
1738 1.1 jdolecek
1739 1.1 jdolecek /* Check direction bit */
1740 1.9 drochner ctr = atppc_r_ctr(atppc);
1741 1.1 jdolecek atppc_barrier_r(atppc);
1742 1.9 drochner if (!(ctr & PCD)) {
1743 1.1 jdolecek ATPPC_DPRINTF(("%s: byte-mode read attempted without direction "
1744 1.1 jdolecek "bit set.", atppc->sc_dev.dv_xname));
1745 1.1 jdolecek atppc->sc_inerr = ENODEV;
1746 1.1 jdolecek return;
1747 1.1 jdolecek }
1748 1.1 jdolecek /* Enable interrupts if needed */
1749 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
1750 1.9 drochner if (!(ctr & IRQENABLE)) {
1751 1.1 jdolecek ctr |= IRQENABLE;
1752 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1753 1.1 jdolecek atppc_barrier_w(atppc);
1754 1.1 jdolecek }
1755 1.1 jdolecek }
1756 1.15 drochner
1757 1.1 jdolecek /* Byte-mode handshake transfer */
1758 1.9 drochner while (atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1759 1.1 jdolecek /* Check if device has data to send */
1760 1.1 jdolecek str = atppc_r_str(atppc);
1761 1.1 jdolecek atppc_barrier_r(atppc);
1762 1.9 drochner if (str & nDATAVAIL) {
1763 1.1 jdolecek return;
1764 1.1 jdolecek }
1765 1.1 jdolecek
1766 1.1 jdolecek /* Event 7 - ready to take data (nAUTO low) */
1767 1.1 jdolecek ctr |= HOSTBUSY;
1768 1.9 drochner atppc_w_ctr(atppc, ctr);
1769 1.1 jdolecek atppc_barrier_w(atppc);
1770 1.1 jdolecek
1771 1.1 jdolecek /* Event 9 - peripheral set nAck low */
1772 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, 0, PTRCLK);
1773 1.9 drochner if (atppc->sc_inerr)
1774 1.1 jdolecek return;
1775 1.1 jdolecek
1776 1.1 jdolecek /* Store byte transfered */
1777 1.1 jdolecek *(atppc->sc_inbstart) = atppc_r_dtr(atppc);
1778 1.1 jdolecek atppc_barrier_r(atppc);
1779 1.1 jdolecek
1780 1.1 jdolecek /* Event 10 - data received, can't accept more */
1781 1.1 jdolecek ctr &= ~HOSTBUSY;
1782 1.9 drochner atppc_w_ctr(atppc, ctr);
1783 1.1 jdolecek atppc_barrier_w(atppc);
1784 1.1 jdolecek
1785 1.1 jdolecek /* Event 11 - peripheral ack */
1786 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR)
1787 1.9 drochner atppc->sc_inerr = atppc_wait_interrupt(atppc,
1788 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_nACK);
1789 1.1 jdolecek else
1790 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, PTRCLK, PTRCLK);
1791 1.9 drochner if (atppc->sc_inerr)
1792 1.1 jdolecek return;
1793 1.15 drochner
1794 1.1 jdolecek /* Event 16 - strobe */
1795 1.1 jdolecek str |= HOSTCLK;
1796 1.9 drochner atppc_w_str(atppc, str);
1797 1.1 jdolecek atppc_barrier_w(atppc);
1798 1.1 jdolecek DELAY(1);
1799 1.1 jdolecek str &= ~HOSTCLK;
1800 1.9 drochner atppc_w_str(atppc, str);
1801 1.1 jdolecek atppc_barrier_w(atppc);
1802 1.1 jdolecek
1803 1.1 jdolecek /* Update counter */
1804 1.1 jdolecek atppc->sc_inbstart++;
1805 1.1 jdolecek }
1806 1.1 jdolecek }
1807 1.1 jdolecek
1808 1.1 jdolecek /* Read bytes in EPP mode */
1809 1.9 drochner static void
1810 1.1 jdolecek atppc_epp_read(struct atppc_softc * atppc)
1811 1.1 jdolecek {
1812 1.9 drochner if (atppc->sc_epp == ATPPC_EPP_1_9) {
1813 1.1 jdolecek {
1814 1.1 jdolecek uint8_t str;
1815 1.1 jdolecek int i;
1816 1.1 jdolecek
1817 1.1 jdolecek atppc_reset_epp_timeout((struct device *)atppc);
1818 1.9 drochner for (i = 0; i < atppc->sc_inb_nbytes; i++) {
1819 1.1 jdolecek *(atppc->sc_inbstart) = atppc_r_eppD(atppc);
1820 1.1 jdolecek atppc_barrier_r(atppc);
1821 1.1 jdolecek str = atppc_r_str(atppc);
1822 1.1 jdolecek atppc_barrier_r(atppc);
1823 1.9 drochner if (str & TIMEOUT) {
1824 1.1 jdolecek atppc->sc_inerr = EIO;
1825 1.1 jdolecek break;
1826 1.1 jdolecek }
1827 1.1 jdolecek atppc->sc_inbstart++;
1828 1.1 jdolecek }
1829 1.1 jdolecek }
1830 1.9 drochner } else {
1831 1.1 jdolecek /* Read data block from EPP data register */
1832 1.9 drochner atppc_r_eppD_multi(atppc, atppc->sc_inbstart,
1833 1.1 jdolecek atppc->sc_inb_nbytes);
1834 1.1 jdolecek atppc_barrier_r(atppc);
1835 1.1 jdolecek /* Update buffer position, byte count and counter */
1836 1.1 jdolecek atppc->sc_inbstart += atppc->sc_inb_nbytes;
1837 1.1 jdolecek }
1838 1.1 jdolecek
1839 1.1 jdolecek return;
1840 1.1 jdolecek }
1841 1.1 jdolecek
1842 1.9 drochner /* Read bytes in ECP mode */
1843 1.9 drochner static void
1844 1.9 drochner atppc_ecp_read(struct atppc_softc *atppc)
1845 1.1 jdolecek {
1846 1.1 jdolecek u_int8_t ecr;
1847 1.1 jdolecek u_int8_t ctr;
1848 1.1 jdolecek u_int8_t str;
1849 1.1 jdolecek const unsigned char ctr_sav = atppc_r_ctr(atppc);
1850 1.1 jdolecek const unsigned char ecr_sav = atppc_r_ecr(atppc);
1851 1.1 jdolecek unsigned int worklen;
1852 1.1 jdolecek
1853 1.1 jdolecek /* Check direction bit */
1854 1.9 drochner ctr = ctr_sav;
1855 1.1 jdolecek atppc_barrier_r(atppc);
1856 1.9 drochner if (!(ctr & PCD)) {
1857 1.1 jdolecek ATPPC_DPRINTF(("%s: ecp-mode read attempted without direction "
1858 1.1 jdolecek "bit set.", atppc->sc_dev.dv_xname));
1859 1.1 jdolecek atppc->sc_inerr = ENODEV;
1860 1.1 jdolecek goto end;
1861 1.1 jdolecek }
1862 1.1 jdolecek
1863 1.1 jdolecek /* Clear device request if any */
1864 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR)
1865 1.9 drochner atppc->sc_irqstat &= ~ATPPC_IRQ_nFAULT;
1866 1.15 drochner
1867 1.9 drochner while (atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1868 1.1 jdolecek ecr = atppc_r_ecr(atppc);
1869 1.1 jdolecek atppc_barrier_r(atppc);
1870 1.9 drochner if (ecr & ATPPC_FIFO_EMPTY) {
1871 1.9 drochner /* Check for invalid state */
1872 1.9 drochner if (ecr & ATPPC_FIFO_FULL) {
1873 1.1 jdolecek atppc_ecp_read_error(atppc, worklen);
1874 1.1 jdolecek break;
1875 1.1 jdolecek }
1876 1.15 drochner
1877 1.1 jdolecek /* Check if device has data to send */
1878 1.1 jdolecek str = atppc_r_str(atppc);
1879 1.1 jdolecek atppc_barrier_r(atppc);
1880 1.9 drochner if (str & nDATAVAIL) {
1881 1.1 jdolecek break;
1882 1.1 jdolecek }
1883 1.15 drochner
1884 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
1885 1.1 jdolecek /* Enable interrupts */
1886 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
1887 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1888 1.1 jdolecek atppc_barrier_w(atppc);
1889 1.1 jdolecek /* Wait for FIFO to fill */
1890 1.9 drochner atppc->sc_inerr = atppc_wait_interrupt(atppc,
1891 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_FIFO);
1892 1.9 drochner if (atppc->sc_inerr)
1893 1.1 jdolecek break;
1894 1.9 drochner } else {
1895 1.1 jdolecek DELAY(1);
1896 1.1 jdolecek }
1897 1.1 jdolecek continue;
1898 1.1 jdolecek }
1899 1.9 drochner else if (ecr & ATPPC_FIFO_FULL) {
1900 1.1 jdolecek /* Transfer sc_fifo bytes */
1901 1.1 jdolecek worklen = atppc->sc_fifo;
1902 1.1 jdolecek }
1903 1.9 drochner else if (ecr & ATPPC_SERVICE_INTR) {
1904 1.1 jdolecek /* Transfer sc_rthr bytes */
1905 1.1 jdolecek worklen = atppc->sc_rthr;
1906 1.9 drochner } else {
1907 1.1 jdolecek /* At least one byte is in the FIFO */
1908 1.1 jdolecek worklen = 1;
1909 1.1 jdolecek }
1910 1.1 jdolecek
1911 1.9 drochner if ((atppc->sc_use & ATPPC_USE_INTR) &&
1912 1.1 jdolecek (atppc->sc_use & ATPPC_USE_DMA)) {
1913 1.1 jdolecek
1914 1.1 jdolecek atppc_ecp_read_dma(atppc, &worklen, ecr);
1915 1.9 drochner } else {
1916 1.1 jdolecek atppc_ecp_read_pio(atppc, &worklen, ecr);
1917 1.1 jdolecek }
1918 1.15 drochner
1919 1.9 drochner if (atppc->sc_inerr) {
1920 1.1 jdolecek atppc_ecp_read_error(atppc, worklen);
1921 1.1 jdolecek break;
1922 1.1 jdolecek }
1923 1.1 jdolecek
1924 1.1 jdolecek /* Update counter */
1925 1.1 jdolecek atppc->sc_inbstart += worklen;
1926 1.1 jdolecek }
1927 1.1 jdolecek end:
1928 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
1929 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
1930 1.1 jdolecek atppc_barrier_w(atppc);
1931 1.1 jdolecek }
1932 1.1 jdolecek
1933 1.9 drochner /* Read bytes in ECP mode using DMA transfers */
1934 1.9 drochner static void
1935 1.9 drochner atppc_ecp_read_dma(struct atppc_softc *atppc, unsigned int *length,
1936 1.1 jdolecek unsigned char ecr)
1937 1.1 jdolecek {
1938 1.1 jdolecek /* Limit transfer to maximum DMA size and start it */
1939 1.1 jdolecek *length = min(*length, atppc->sc_dma_maxsize);
1940 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_INIT;
1941 1.9 drochner atppc->sc_dma_start(atppc, atppc->sc_inbstart, *length,
1942 1.1 jdolecek ATPPC_DMA_MODE_READ);
1943 1.15 drochner
1944 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_STARTED;
1945 1.1 jdolecek
1946 1.1 jdolecek /* Enable interrupts, DMA */
1947 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
1948 1.1 jdolecek ecr |= ATPPC_ENABLE_DMA;
1949 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1950 1.1 jdolecek atppc_barrier_w(atppc);
1951 1.1 jdolecek
1952 1.1 jdolecek /* Wait for DMA completion */
1953 1.9 drochner atppc->sc_inerr = atppc_wait_interrupt(atppc, atppc->sc_inb,
1954 1.1 jdolecek ATPPC_IRQ_DMA);
1955 1.9 drochner if (atppc->sc_inerr)
1956 1.1 jdolecek return;
1957 1.15 drochner
1958 1.1 jdolecek /* Get register value recorded by interrupt handler */
1959 1.9 drochner ecr = atppc->sc_ecr_intr;
1960 1.1 jdolecek /* Clear DMA programming */
1961 1.1 jdolecek atppc->sc_dma_finish(atppc);
1962 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_COMPLETE;
1963 1.1 jdolecek /* Disable DMA */
1964 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
1965 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1966 1.1 jdolecek atppc_barrier_w(atppc);
1967 1.1 jdolecek }
1968 1.1 jdolecek
1969 1.9 drochner /* Read bytes in ECP mode using PIO transfers */
1970 1.9 drochner static void
1971 1.9 drochner atppc_ecp_read_pio(struct atppc_softc *atppc, unsigned int *length,
1972 1.1 jdolecek unsigned char ecr)
1973 1.1 jdolecek {
1974 1.1 jdolecek /* Disable DMA */
1975 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
1976 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1977 1.1 jdolecek atppc_barrier_w(atppc);
1978 1.15 drochner
1979 1.1 jdolecek /* Read from FIFO */
1980 1.1 jdolecek atppc_r_fifo_multi(atppc, atppc->sc_inbstart, *length);
1981 1.1 jdolecek }
1982 1.1 jdolecek
1983 1.1 jdolecek /* Handle errors for ECP reads */
1984 1.9 drochner static void
1985 1.9 drochner atppc_ecp_read_error(struct atppc_softc *atppc, const unsigned int worklen)
1986 1.1 jdolecek {
1987 1.1 jdolecek unsigned char ecr = atppc_r_ecr(atppc);
1988 1.1 jdolecek
1989 1.1 jdolecek /* Abort DMA if not finished */
1990 1.9 drochner if (atppc->sc_dmastat == ATPPC_DMA_STARTED) {
1991 1.1 jdolecek atppc->sc_dma_abort(atppc);
1992 1.1 jdolecek ATPPC_DPRINTF(("%s: DMA interrupted.\n", __func__));
1993 1.1 jdolecek }
1994 1.1 jdolecek
1995 1.1 jdolecek /* Check for invalid states */
1996 1.9 drochner if ((ecr & ATPPC_FIFO_EMPTY) && (ecr & ATPPC_FIFO_FULL)) {
1997 1.9 drochner ATPPC_DPRINTF(("%s: FIFO full+empty bits set.\n", __func__));
1998 1.1 jdolecek ATPPC_DPRINTF(("%s: reseting FIFO.\n", __func__));
1999 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2000 1.1 jdolecek atppc_barrier_w(atppc);
2001 1.1 jdolecek }
2002 1.1 jdolecek }
2003 1.1 jdolecek
2004 1.9 drochner /*
2005 1.9 drochner * Functions that write bytes to port from buffer: called from atppc_write()
2006 1.1 jdolecek * function depending on current chipset mode. Returns number of bytes moved.
2007 1.1 jdolecek */
2008 1.1 jdolecek
2009 1.1 jdolecek /* Write bytes in std/bidirectional mode */
2010 1.9 drochner static void
2011 1.1 jdolecek atppc_std_write(struct atppc_softc * const atppc)
2012 1.1 jdolecek {
2013 1.1 jdolecek unsigned int timecount;
2014 1.1 jdolecek unsigned char ctr;
2015 1.1 jdolecek
2016 1.9 drochner ctr = atppc_r_ctr(atppc);
2017 1.1 jdolecek atppc_barrier_r(atppc);
2018 1.1 jdolecek /* Enable interrupts if needed */
2019 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
2020 1.9 drochner if (!(ctr & IRQENABLE)) {
2021 1.1 jdolecek ctr |= IRQENABLE;
2022 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2023 1.1 jdolecek atppc_barrier_w(atppc);
2024 1.1 jdolecek }
2025 1.1 jdolecek }
2026 1.1 jdolecek
2027 1.9 drochner while (atppc->sc_outbstart < (atppc->sc_outb + atppc->sc_outb_nbytes)) {
2028 1.1 jdolecek /* Wait for peripheral to become ready for MAXBUSYWAIT */
2029 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2030 1.9 drochner if (atppc->sc_outerr)
2031 1.1 jdolecek return;
2032 1.1 jdolecek
2033 1.1 jdolecek /* Put data in data register */
2034 1.1 jdolecek atppc_w_dtr(atppc, *(atppc->sc_outbstart));
2035 1.1 jdolecek atppc_barrier_w(atppc);
2036 1.1 jdolecek DELAY(1);
2037 1.1 jdolecek
2038 1.1 jdolecek /* Pulse strobe to indicate valid data on lines */
2039 1.1 jdolecek ctr |= STROBE;
2040 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2041 1.1 jdolecek atppc_barrier_w(atppc);
2042 1.1 jdolecek DELAY(1);
2043 1.1 jdolecek ctr &= ~STROBE;
2044 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2045 1.1 jdolecek atppc_barrier_w(atppc);
2046 1.1 jdolecek
2047 1.1 jdolecek /* Wait for nACK for MAXBUSYWAIT */
2048 1.1 jdolecek timecount = 0;
2049 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
2050 1.9 drochner atppc->sc_outerr = atppc_wait_interrupt(atppc,
2051 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_nACK);
2052 1.9 drochner if (atppc->sc_outerr)
2053 1.1 jdolecek return;
2054 1.9 drochner } else {
2055 1.1 jdolecek /* Try to catch the pulsed acknowledgement */
2056 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, 0, nACK);
2057 1.9 drochner if (atppc->sc_outerr)
2058 1.1 jdolecek return;
2059 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, nACK, nACK);
2060 1.9 drochner if (atppc->sc_outerr)
2061 1.1 jdolecek return;
2062 1.1 jdolecek }
2063 1.1 jdolecek
2064 1.1 jdolecek /* Update buffer position, byte count and counter */
2065 1.1 jdolecek atppc->sc_outbstart++;
2066 1.1 jdolecek }
2067 1.1 jdolecek }
2068 1.1 jdolecek
2069 1.1 jdolecek
2070 1.1 jdolecek /* Write bytes in EPP mode */
2071 1.9 drochner static void
2072 1.9 drochner atppc_epp_write(struct atppc_softc *atppc)
2073 1.1 jdolecek {
2074 1.9 drochner if (atppc->sc_epp == ATPPC_EPP_1_9) {
2075 1.1 jdolecek {
2076 1.1 jdolecek uint8_t str;
2077 1.1 jdolecek int i;
2078 1.1 jdolecek
2079 1.1 jdolecek atppc_reset_epp_timeout((struct device *)atppc);
2080 1.9 drochner for (i = 0; i < atppc->sc_outb_nbytes; i++) {
2081 1.1 jdolecek atppc_w_eppD(atppc, *(atppc->sc_outbstart));
2082 1.1 jdolecek atppc_barrier_w(atppc);
2083 1.1 jdolecek str = atppc_r_str(atppc);
2084 1.1 jdolecek atppc_barrier_r(atppc);
2085 1.9 drochner if (str & TIMEOUT) {
2086 1.1 jdolecek atppc->sc_outerr = EIO;
2087 1.1 jdolecek break;
2088 1.1 jdolecek }
2089 1.1 jdolecek atppc->sc_outbstart++;
2090 1.1 jdolecek }
2091 1.1 jdolecek }
2092 1.9 drochner } else {
2093 1.1 jdolecek /* Write data block to EPP data register */
2094 1.9 drochner atppc_w_eppD_multi(atppc, atppc->sc_outbstart,
2095 1.1 jdolecek atppc->sc_outb_nbytes);
2096 1.1 jdolecek atppc_barrier_w(atppc);
2097 1.1 jdolecek /* Update buffer position, byte count and counter */
2098 1.1 jdolecek atppc->sc_outbstart += atppc->sc_outb_nbytes;
2099 1.1 jdolecek }
2100 1.1 jdolecek
2101 1.1 jdolecek return;
2102 1.1 jdolecek }
2103 1.1 jdolecek
2104 1.1 jdolecek
2105 1.1 jdolecek /* Write bytes in ECP/Fast Centronics mode */
2106 1.9 drochner static void
2107 1.1 jdolecek atppc_fifo_write(struct atppc_softc * const atppc)
2108 1.1 jdolecek {
2109 1.1 jdolecek unsigned char ctr;
2110 1.1 jdolecek unsigned char ecr;
2111 1.1 jdolecek const unsigned char ctr_sav = atppc_r_ctr(atppc);
2112 1.1 jdolecek const unsigned char ecr_sav = atppc_r_ecr(atppc);
2113 1.15 drochner
2114 1.1 jdolecek ctr = ctr_sav;
2115 1.1 jdolecek ecr = ecr_sav;
2116 1.1 jdolecek atppc_barrier_r(atppc);
2117 1.1 jdolecek
2118 1.1 jdolecek /* Reset and flush FIFO */
2119 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2120 1.1 jdolecek atppc_barrier_w(atppc);
2121 1.1 jdolecek /* Disable nAck interrupts and initialize port bits */
2122 1.1 jdolecek ctr &= ~(IRQENABLE | STROBE | AUTOFEED);
2123 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2124 1.1 jdolecek atppc_barrier_w(atppc);
2125 1.1 jdolecek /* Restore mode */
2126 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2127 1.1 jdolecek atppc_barrier_w(atppc);
2128 1.1 jdolecek
2129 1.1 jdolecek /* DMA or Programmed IO */
2130 1.9 drochner if ((atppc->sc_use & ATPPC_USE_DMA) &&
2131 1.9 drochner (atppc->sc_use & ATPPC_USE_INTR)) {
2132 1.15 drochner
2133 1.1 jdolecek atppc_fifo_write_dma(atppc, ecr, ctr);
2134 1.9 drochner } else {
2135 1.1 jdolecek atppc_fifo_write_pio(atppc, ecr, ctr);
2136 1.1 jdolecek }
2137 1.15 drochner
2138 1.1 jdolecek /* Restore original register values */
2139 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
2140 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
2141 1.1 jdolecek atppc_barrier_w(atppc);
2142 1.1 jdolecek }
2143 1.1 jdolecek
2144 1.9 drochner static void
2145 1.9 drochner atppc_fifo_write_dma(struct atppc_softc * const atppc, unsigned char ecr,
2146 1.1 jdolecek unsigned char ctr)
2147 1.1 jdolecek {
2148 1.1 jdolecek unsigned int len;
2149 1.1 jdolecek unsigned int worklen;
2150 1.1 jdolecek
2151 1.9 drochner for (len = (atppc->sc_outb + atppc->sc_outb_nbytes) -
2152 1.9 drochner atppc->sc_outbstart; len > 0; len = (atppc->sc_outb +
2153 1.1 jdolecek atppc->sc_outb_nbytes) - atppc->sc_outbstart) {
2154 1.15 drochner
2155 1.1 jdolecek /* Wait for device to become ready */
2156 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2157 1.9 drochner if (atppc->sc_outerr)
2158 1.1 jdolecek return;
2159 1.15 drochner
2160 1.1 jdolecek /* Reset chipset for next DMA transfer */
2161 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2162 1.1 jdolecek atppc_barrier_w(atppc);
2163 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2164 1.1 jdolecek atppc_barrier_w(atppc);
2165 1.15 drochner
2166 1.1 jdolecek /* Limit transfer to maximum DMA size and start it */
2167 1.10 jdolecek worklen = min(len, atppc->sc_dma_maxsize);
2168 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_INIT;
2169 1.1 jdolecek atppc->sc_dma_start(atppc, atppc->sc_outbstart,
2170 1.1 jdolecek worklen, ATPPC_DMA_MODE_WRITE);
2171 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_STARTED;
2172 1.1 jdolecek
2173 1.1 jdolecek /* Enable interrupts, DMA */
2174 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2175 1.1 jdolecek ecr |= ATPPC_ENABLE_DMA;
2176 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2177 1.1 jdolecek atppc_barrier_w(atppc);
2178 1.1 jdolecek
2179 1.1 jdolecek /* Wait for DMA completion */
2180 1.9 drochner atppc->sc_outerr = atppc_wait_interrupt(atppc, atppc->sc_outb,
2181 1.1 jdolecek ATPPC_IRQ_DMA);
2182 1.9 drochner if (atppc->sc_outerr) {
2183 1.9 drochner atppc_fifo_write_error(atppc, worklen);
2184 1.1 jdolecek return;
2185 1.1 jdolecek }
2186 1.1 jdolecek /* Get register value recorded by interrupt handler */
2187 1.9 drochner ecr = atppc->sc_ecr_intr;
2188 1.1 jdolecek /* Clear DMA programming */
2189 1.1 jdolecek atppc->sc_dma_finish(atppc);
2190 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_COMPLETE;
2191 1.1 jdolecek /* Disable DMA */
2192 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
2193 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2194 1.1 jdolecek atppc_barrier_w(atppc);
2195 1.15 drochner
2196 1.1 jdolecek /* Wait for FIFO to empty */
2197 1.9 drochner for (;;) {
2198 1.9 drochner if (ecr & ATPPC_FIFO_EMPTY) {
2199 1.9 drochner if (ecr & ATPPC_FIFO_FULL) {
2200 1.1 jdolecek atppc->sc_outerr = EIO;
2201 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2202 1.1 jdolecek return;
2203 1.9 drochner } else {
2204 1.1 jdolecek break;
2205 1.1 jdolecek }
2206 1.1 jdolecek }
2207 1.15 drochner
2208 1.1 jdolecek /* Enable service interrupt */
2209 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2210 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2211 1.1 jdolecek atppc_barrier_w(atppc);
2212 1.15 drochner
2213 1.9 drochner atppc->sc_outerr = atppc_wait_interrupt(atppc,
2214 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_FIFO);
2215 1.9 drochner if (atppc->sc_outerr) {
2216 1.9 drochner atppc_fifo_write_error(atppc, worklen);
2217 1.1 jdolecek return;
2218 1.1 jdolecek }
2219 1.15 drochner
2220 1.1 jdolecek /* Get register value recorded by interrupt handler */
2221 1.9 drochner ecr = atppc->sc_ecr_intr;
2222 1.1 jdolecek }
2223 1.1 jdolecek
2224 1.1 jdolecek /* Update pointer */
2225 1.1 jdolecek atppc->sc_outbstart += worklen;
2226 1.1 jdolecek }
2227 1.1 jdolecek }
2228 1.1 jdolecek
2229 1.9 drochner static void
2230 1.9 drochner atppc_fifo_write_pio(struct atppc_softc * const atppc, unsigned char ecr,
2231 1.1 jdolecek unsigned char ctr)
2232 1.1 jdolecek {
2233 1.1 jdolecek unsigned int len;
2234 1.1 jdolecek unsigned int worklen;
2235 1.1 jdolecek unsigned int timecount;
2236 1.1 jdolecek
2237 1.1 jdolecek /* Disable DMA */
2238 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
2239 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2240 1.1 jdolecek atppc_barrier_w(atppc);
2241 1.15 drochner
2242 1.9 drochner for (len = (atppc->sc_outb + atppc->sc_outb_nbytes) -
2243 1.9 drochner atppc->sc_outbstart; len > 0; len = (atppc->sc_outb +
2244 1.1 jdolecek atppc->sc_outb_nbytes) - atppc->sc_outbstart) {
2245 1.15 drochner
2246 1.1 jdolecek /* Wait for device to become ready */
2247 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2248 1.9 drochner if (atppc->sc_outerr)
2249 1.1 jdolecek return;
2250 1.15 drochner
2251 1.1 jdolecek /* Limit transfer to minimum of space in FIFO and buffer */
2252 1.1 jdolecek worklen = min(len, atppc->sc_fifo);
2253 1.1 jdolecek
2254 1.1 jdolecek /* Write to FIFO */
2255 1.1 jdolecek atppc_w_fifo_multi(atppc, atppc->sc_outbstart, worklen);
2256 1.1 jdolecek
2257 1.1 jdolecek timecount = 0;
2258 1.9 drochner if (atppc->sc_use & ATPPC_USE_INTR) {
2259 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2260 1.1 jdolecek atppc_barrier_w(atppc);
2261 1.15 drochner
2262 1.1 jdolecek /* Wait for interrupt */
2263 1.9 drochner for (;;) {
2264 1.9 drochner if (ecr & ATPPC_FIFO_EMPTY) {
2265 1.9 drochner if (ecr & ATPPC_FIFO_FULL) {
2266 1.1 jdolecek atppc->sc_outerr = EIO;
2267 1.9 drochner atppc_fifo_write_error(atppc,
2268 1.1 jdolecek worklen);
2269 1.1 jdolecek return;
2270 1.9 drochner } else {
2271 1.1 jdolecek break;
2272 1.1 jdolecek }
2273 1.1 jdolecek }
2274 1.1 jdolecek
2275 1.1 jdolecek /* Enable service interrupt */
2276 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2277 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2278 1.1 jdolecek atppc_barrier_w(atppc);
2279 1.15 drochner
2280 1.9 drochner atppc->sc_outerr = atppc_wait_interrupt(atppc,
2281 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_FIFO);
2282 1.9 drochner if (atppc->sc_outerr) {
2283 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2284 1.1 jdolecek return;
2285 1.1 jdolecek }
2286 1.15 drochner
2287 1.1 jdolecek /* Get ECR value saved by interrupt handler */
2288 1.9 drochner ecr = atppc->sc_ecr_intr;
2289 1.1 jdolecek }
2290 1.9 drochner } else {
2291 1.9 drochner for (; timecount < ((MAXBUSYWAIT/hz)*1000000);
2292 1.9 drochner timecount++) {
2293 1.15 drochner
2294 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2295 1.1 jdolecek atppc_barrier_r(atppc);
2296 1.9 drochner if (ecr & ATPPC_FIFO_EMPTY) {
2297 1.9 drochner if (ecr & ATPPC_FIFO_FULL) {
2298 1.1 jdolecek atppc->sc_outerr = EIO;
2299 1.9 drochner atppc_fifo_write_error(atppc,
2300 1.1 jdolecek worklen);
2301 1.1 jdolecek return;
2302 1.9 drochner } else {
2303 1.1 jdolecek break;
2304 1.1 jdolecek }
2305 1.1 jdolecek }
2306 1.1 jdolecek DELAY(1);
2307 1.1 jdolecek }
2308 1.15 drochner
2309 1.9 drochner if (((timecount*hz)/1000000) >= MAXBUSYWAIT) {
2310 1.1 jdolecek atppc->sc_outerr = EIO;
2311 1.9 drochner atppc_fifo_write_error(atppc, worklen);
2312 1.1 jdolecek return;
2313 1.1 jdolecek }
2314 1.1 jdolecek }
2315 1.15 drochner
2316 1.1 jdolecek /* Update pointer */
2317 1.1 jdolecek atppc->sc_outbstart += worklen;
2318 1.1 jdolecek }
2319 1.1 jdolecek }
2320 1.1 jdolecek
2321 1.9 drochner static void
2322 1.9 drochner atppc_fifo_write_error(struct atppc_softc * const atppc,
2323 1.1 jdolecek const unsigned int worklen)
2324 1.1 jdolecek {
2325 1.1 jdolecek unsigned char ecr = atppc_r_ecr(atppc);
2326 1.1 jdolecek
2327 1.1 jdolecek /* Abort DMA if not finished */
2328 1.9 drochner if (atppc->sc_dmastat == ATPPC_DMA_STARTED) {
2329 1.1 jdolecek atppc->sc_dma_abort(atppc);
2330 1.1 jdolecek ATPPC_DPRINTF(("%s: DMA interrupted.\n", __func__));
2331 1.1 jdolecek }
2332 1.1 jdolecek
2333 1.1 jdolecek /* Check for invalid states */
2334 1.9 drochner if ((ecr & ATPPC_FIFO_EMPTY) && (ecr & ATPPC_FIFO_FULL)) {
2335 1.9 drochner ATPPC_DPRINTF(("%s: FIFO full+empty bits set.\n", __func__));
2336 1.9 drochner } else if (!(ecr & ATPPC_FIFO_EMPTY)) {
2337 1.1 jdolecek unsigned char ctr = atppc_r_ctr(atppc);
2338 1.1 jdolecek int bytes_left;
2339 1.1 jdolecek int i;
2340 1.1 jdolecek
2341 1.9 drochner ATPPC_DPRINTF(("%s(%s): FIFO not empty.\n", __func__,
2342 1.1 jdolecek atppc->sc_dev.dv_xname));
2343 1.15 drochner
2344 1.1 jdolecek /* Drive strobe low to stop data transfer */
2345 1.1 jdolecek ctr &= ~STROBE;
2346 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2347 1.1 jdolecek atppc_barrier_w(atppc);
2348 1.1 jdolecek
2349 1.1 jdolecek /* Determine how many bytes remain in FIFO */
2350 1.9 drochner for (i = 0; i < atppc->sc_fifo; i++) {
2351 1.1 jdolecek atppc_w_fifo(atppc, (unsigned char)i);
2352 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2353 1.1 jdolecek atppc_barrier_r(atppc);
2354 1.9 drochner if (ecr & ATPPC_FIFO_FULL)
2355 1.1 jdolecek break;
2356 1.1 jdolecek }
2357 1.1 jdolecek bytes_left = (atppc->sc_fifo) - (i + 1);
2358 1.9 drochner ATPPC_DPRINTF(("%s: %d bytes left in FIFO.\n", __func__,
2359 1.1 jdolecek bytes_left));
2360 1.15 drochner
2361 1.1 jdolecek /* Update counter */
2362 1.1 jdolecek atppc->sc_outbstart += (worklen - bytes_left);
2363 1.9 drochner } else {
2364 1.1 jdolecek /* Update counter */
2365 1.1 jdolecek atppc->sc_outbstart += worklen;
2366 1.1 jdolecek }
2367 1.1 jdolecek
2368 1.1 jdolecek ATPPC_DPRINTF(("%s: reseting FIFO.\n", __func__));
2369 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2370 1.1 jdolecek atppc_barrier_w(atppc);
2371 1.1 jdolecek }
2372 1.1 jdolecek
2373 1.9 drochner /*
2374 1.9 drochner * Poll status register using mask and status for MAXBUSYWAIT.
2375 1.1 jdolecek * Returns 0 if device ready, error value otherwise.
2376 1.1 jdolecek */
2377 1.1 jdolecek static int
2378 1.9 drochner atppc_poll_str(const struct atppc_softc * const atppc, const u_int8_t status,
2379 1.1 jdolecek const u_int8_t mask)
2380 1.1 jdolecek {
2381 1.1 jdolecek unsigned int timecount;
2382 1.1 jdolecek u_int8_t str;
2383 1.1 jdolecek int error = EIO;
2384 1.1 jdolecek
2385 1.1 jdolecek /* Wait for str to have status for MAXBUSYWAIT */
2386 1.9 drochner for (timecount = 0; timecount < ((MAXBUSYWAIT/hz)*1000000);
2387 1.1 jdolecek timecount++) {
2388 1.15 drochner
2389 1.1 jdolecek str = atppc_r_str(atppc);
2390 1.1 jdolecek atppc_barrier_r(atppc);
2391 1.9 drochner if ((str & mask) == status) {
2392 1.1 jdolecek error = 0;
2393 1.1 jdolecek break;
2394 1.1 jdolecek }
2395 1.1 jdolecek DELAY(1);
2396 1.1 jdolecek }
2397 1.1 jdolecek
2398 1.1 jdolecek return error;
2399 1.1 jdolecek }
2400 1.1 jdolecek
2401 1.1 jdolecek /* Wait for interrupt for MAXBUSYWAIT: returns 0 if acknowledge received. */
2402 1.1 jdolecek static int
2403 1.9 drochner atppc_wait_interrupt(struct atppc_softc * const atppc, const caddr_t where,
2404 1.1 jdolecek const u_int8_t irqstat)
2405 1.1 jdolecek {
2406 1.1 jdolecek int error = EIO;
2407 1.1 jdolecek
2408 1.1 jdolecek atppc->sc_irqstat &= ~irqstat;
2409 1.15 drochner
2410 1.1 jdolecek /* Wait for interrupt for MAXBUSYWAIT */
2411 1.9 drochner error = ltsleep(where, PPBUSPRI | PCATCH, __func__, MAXBUSYWAIT,
2412 1.9 drochner ATPPC_SC_LOCK(atppc));
2413 1.15 drochner
2414 1.9 drochner if (!(error) && (atppc->sc_irqstat & irqstat)) {
2415 1.1 jdolecek atppc->sc_irqstat &= ~irqstat;
2416 1.1 jdolecek error = 0;
2417 1.1 jdolecek }
2418 1.1 jdolecek
2419 1.1 jdolecek return error;
2420 1.1 jdolecek }
2421