atppc.c revision 1.2 1 1.1 jdolecek /*
2 1.1 jdolecek * Copyright (c) 2001 Alcove - Nicolas Souchu
3 1.1 jdolecek * All rights reserved.
4 1.1 jdolecek *
5 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
6 1.1 jdolecek * modification, are permitted provided that the following conditions
7 1.1 jdolecek * are met:
8 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
9 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
10 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
12 1.1 jdolecek * documentation and/or other materials provided with the distribution.
13 1.1 jdolecek *
14 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 1.1 jdolecek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 1.1 jdolecek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 1.1 jdolecek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 1.1 jdolecek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 1.1 jdolecek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 1.1 jdolecek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 1.1 jdolecek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 1.1 jdolecek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 1.1 jdolecek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24 1.1 jdolecek * SUCH DAMAGE.
25 1.1 jdolecek *
26 1.1 jdolecek * $FreeBSD: src/sys/isa/ppc.c,v 1.26.2.5 2001/10/02 05:21:45 nsouch Exp $
27 1.1 jdolecek *
28 1.1 jdolecek */
29 1.1 jdolecek
30 1.1 jdolecek #include "opt_atppc.h"
31 1.1 jdolecek
32 1.1 jdolecek #include <sys/types.h>
33 1.1 jdolecek #include <sys/param.h>
34 1.1 jdolecek #include <sys/kernel.h>
35 1.1 jdolecek #include <sys/device.h>
36 1.1 jdolecek #include <sys/malloc.h>
37 1.1 jdolecek #include <sys/proc.h>
38 1.1 jdolecek #include <sys/systm.h>
39 1.1 jdolecek #include <sys/vnode.h>
40 1.1 jdolecek #include <sys/syslog.h>
41 1.1 jdolecek
42 1.1 jdolecek #include <machine/bus.h>
43 1.1 jdolecek #include <machine/intr.h>
44 1.1 jdolecek
45 1.1 jdolecek #include <dev/isa/isareg.h>
46 1.1 jdolecek #include <dev/isa/isavar.h>
47 1.1 jdolecek
48 1.1 jdolecek #include <dev/ic/atppcreg.h>
49 1.1 jdolecek #include <dev/ic/atppcvar.h>
50 1.1 jdolecek
51 1.1 jdolecek #include <dev/ppbus/ppbus_conf.h>
52 1.1 jdolecek #include <dev/ppbus/ppbus_msq.h>
53 1.1 jdolecek #include <dev/ppbus/ppbus_io.h>
54 1.1 jdolecek #include <dev/ppbus/ppbus_var.h>
55 1.1 jdolecek
56 1.1 jdolecek #ifdef ATPPC_DEBUG
57 1.1 jdolecek int atppc_debug = 1;
58 1.1 jdolecek #endif
59 1.1 jdolecek
60 1.1 jdolecek #ifdef ATPPC_VERBOSE
61 1.1 jdolecek int atppc_verbose = 1;
62 1.1 jdolecek #endif
63 1.1 jdolecek
64 1.1 jdolecek /* List of supported chipsets detection routines */
65 1.1 jdolecek static int (*chipset_detect[])(struct atppc_softc *) = {
66 1.1 jdolecek /* XXX Add these LATER: maybe as seperate devices?
67 1.1 jdolecek atppc_pc873xx_detect,
68 1.1 jdolecek atppc_smc37c66xgt_detect,
69 1.1 jdolecek atppc_w83877f_detect,
70 1.1 jdolecek atppc_smc37c935_detect,
71 1.1 jdolecek */
72 1.1 jdolecek NULL
73 1.1 jdolecek };
74 1.1 jdolecek
75 1.1 jdolecek
76 1.1 jdolecek /* Prototypes for functions. */
77 1.1 jdolecek
78 1.1 jdolecek /* Soft configuration attach */
79 1.1 jdolecek void atppc_sc_attach(struct atppc_softc *);
80 1.1 jdolecek int atppc_sc_detach(struct atppc_softc *, int);
81 1.1 jdolecek
82 1.1 jdolecek /* Interrupt handler for atppc device */
83 1.1 jdolecek int atppcintr(void *);
84 1.1 jdolecek
85 1.1 jdolecek /* Print function for config_found_sm() */
86 1.1 jdolecek static int atppc_print(void * aux, const char * name);
87 1.1 jdolecek
88 1.1 jdolecek /* Detection routines */
89 1.1 jdolecek static int atppc_detect_fifo(struct atppc_softc *);
90 1.1 jdolecek static int atppc_detect_chipset(struct atppc_softc *);
91 1.1 jdolecek static int atppc_detect_generic(struct atppc_softc *);
92 1.1 jdolecek
93 1.1 jdolecek /* Routines for ppbus interface (bus + device) */
94 1.1 jdolecek static int atppc_read(struct device *, char *, int, int, size_t *);
95 1.1 jdolecek static int atppc_write(struct device *, char *, int, int, size_t *);
96 1.1 jdolecek static int atppc_setmode(struct device *, int);
97 1.1 jdolecek static int atppc_getmode(struct device *);
98 1.1 jdolecek static int atppc_check_epp_timeout(struct device *);
99 1.1 jdolecek static void atppc_reset_epp_timeout(struct device *);
100 1.1 jdolecek static void atppc_ecp_sync(struct device *);
101 1.1 jdolecek static int atppc_exec_microseq(struct device *, struct ppbus_microseq * *);
102 1.1 jdolecek static u_int8_t atppc_io(struct device *, int, u_char *, int, u_char);
103 1.1 jdolecek static int atppc_read_ivar(struct device *, int, unsigned int *);
104 1.1 jdolecek static int atppc_write_ivar(struct device *, int, unsigned int *);
105 1.1 jdolecek static int atppc_add_handler(struct device *, void (*)(void *), void *);
106 1.1 jdolecek static int atppc_remove_handler(struct device *, void (*)(void *));
107 1.1 jdolecek
108 1.1 jdolecek /* Utility functions */
109 1.1 jdolecek
110 1.1 jdolecek /* Functions to read bytes into device's input buffer */
111 1.1 jdolecek static void atppc_nibble_read(struct atppc_softc * const);
112 1.1 jdolecek static void atppc_byte_read(struct atppc_softc * const);
113 1.1 jdolecek static void atppc_epp_read(struct atppc_softc * const);
114 1.1 jdolecek static void atppc_ecp_read(struct atppc_softc * const);
115 1.1 jdolecek static void atppc_ecp_read_dma(struct atppc_softc *, unsigned int *,
116 1.1 jdolecek unsigned char);
117 1.1 jdolecek static void atppc_ecp_read_pio(struct atppc_softc *, unsigned int *,
118 1.1 jdolecek unsigned char);
119 1.1 jdolecek static void atppc_ecp_read_error(struct atppc_softc *, const unsigned int);
120 1.1 jdolecek
121 1.1 jdolecek
122 1.1 jdolecek /* Functions to write bytes to device's output buffer */
123 1.1 jdolecek static void atppc_std_write(struct atppc_softc * const);
124 1.1 jdolecek static void atppc_epp_write(struct atppc_softc * const);
125 1.1 jdolecek static void atppc_fifo_write(struct atppc_softc * const);
126 1.1 jdolecek static void atppc_fifo_write_dma(struct atppc_softc * const, unsigned char,
127 1.1 jdolecek unsigned char);
128 1.1 jdolecek static void atppc_fifo_write_pio(struct atppc_softc * const, unsigned char,
129 1.1 jdolecek unsigned char);
130 1.1 jdolecek static void atppc_fifo_write_error(struct atppc_softc * const,
131 1.1 jdolecek const unsigned int);
132 1.1 jdolecek
133 1.1 jdolecek /* Miscellaneous */
134 1.1 jdolecek static int atppc_poll_str(const struct atppc_softc * const, const u_int8_t,
135 1.1 jdolecek const u_int8_t);
136 1.1 jdolecek static int atppc_wait_interrupt(struct atppc_softc * const, const caddr_t,
137 1.1 jdolecek const u_int8_t);
138 1.1 jdolecek
139 1.1 jdolecek
140 1.1 jdolecek /*
141 1.1 jdolecek * Generic attach and detach functions for atppc device. If sc_dev_ok in soft
142 1.1 jdolecek * configuration data is not ATPPC_ATTACHED, these should be skipped altogether.
143 1.1 jdolecek */
144 1.1 jdolecek
145 1.1 jdolecek /* Soft configuration attach for atppc */
146 1.1 jdolecek void
147 1.1 jdolecek atppc_sc_attach(struct atppc_softc * lsc)
148 1.1 jdolecek {
149 1.1 jdolecek /* Adapter used to configure ppbus device */
150 1.1 jdolecek struct parport_adapter sc_parport_adapter;
151 1.1 jdolecek struct device * dev = (struct device *) lsc;
152 1.1 jdolecek #ifdef ATPPC_VERBOSE
153 1.1 jdolecek char buf[64];
154 1.1 jdolecek #endif
155 1.1 jdolecek
156 1.1 jdolecek printf("\n");
157 1.1 jdolecek
158 1.1 jdolecek /* Probe and set up chipset */
159 1.1 jdolecek if(atppc_detect_chipset(lsc) != 0) {
160 1.1 jdolecek if(atppc_detect_generic(lsc) != 0) {
161 1.1 jdolecek ATPPC_DPRINTF(("%s: Error detecting chipset\n",
162 1.1 jdolecek dev->dv_xname));
163 1.1 jdolecek }
164 1.1 jdolecek }
165 1.1 jdolecek
166 1.1 jdolecek /* Probe and setup FIFO queue */
167 1.1 jdolecek if(atppc_detect_fifo(lsc) == 0) {
168 1.1 jdolecek ATPPC_VPRINTF(("%s: FIFO <depth,wthr,rthr>=<%d,%d,%d>\n",
169 1.1 jdolecek dev->dv_xname, lsc->sc_fifo, lsc->sc_wthr,
170 1.1 jdolecek lsc->sc_rthr));
171 1.1 jdolecek }
172 1.1 jdolecek
173 1.1 jdolecek #ifdef ATPPC_VERBOSE
174 1.1 jdolecek /* Print out chipset capabilities */
175 1.1 jdolecek bitmask_snprintf(lsc->sc_has, "\20\1INTR\2DMA\3FIFO\4PS2\5ECP\6EPP",
176 1.1 jdolecek buf, sizeof(buf));
177 1.1 jdolecek ATPPC_VPRINTF(("%s: capabilities=%s\n", dev->dv_xname, buf));
178 1.1 jdolecek #endif
179 1.1 jdolecek
180 1.1 jdolecek /* Initialize device's buffer pointers */
181 1.1 jdolecek lsc->sc_outb = lsc->sc_outbstart = lsc->sc_inb = lsc->sc_inbstart
182 1.1 jdolecek = NULL;
183 1.1 jdolecek lsc->sc_inb_nbytes = lsc->sc_outb_nbytes = 0;
184 1.1 jdolecek
185 1.1 jdolecek /* Last configuration step: set mode to standard mode */
186 1.1 jdolecek if(atppc_setmode(&(lsc->sc_dev), PPBUS_COMPATIBLE) != 0) {
187 1.1 jdolecek ATPPC_DPRINTF(("%s: unable to initialize mode.\n",
188 1.1 jdolecek dev->dv_xname));
189 1.1 jdolecek }
190 1.1 jdolecek
191 1.1 jdolecek #if defined (MULTIPROCESSOR) || defined (LOCKDEBUG)
192 1.1 jdolecek /* Initialize lock structure */
193 1.1 jdolecek simple_lock_init(&(lsc->sc_lock));
194 1.1 jdolecek #endif
195 1.1 jdolecek
196 1.1 jdolecek /* Set up parport_adapter structure */
197 1.1 jdolecek
198 1.1 jdolecek /* Set capabilites */
199 1.1 jdolecek sc_parport_adapter.capabilities = 0;
200 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_INTR) {
201 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_INTR;
202 1.1 jdolecek }
203 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_DMA) {
204 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_DMA;
205 1.1 jdolecek }
206 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_FIFO) {
207 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_FIFO;
208 1.1 jdolecek }
209 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_PS2) {
210 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_PS2;
211 1.1 jdolecek }
212 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_EPP) {
213 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_EPP;
214 1.1 jdolecek }
215 1.1 jdolecek if(lsc->sc_has & ATPPC_HAS_ECP) {
216 1.1 jdolecek sc_parport_adapter.capabilities |= PPBUS_HAS_ECP;
217 1.1 jdolecek }
218 1.1 jdolecek
219 1.1 jdolecek /* Set function pointers */
220 1.1 jdolecek sc_parport_adapter.parport_io = atppc_io;
221 1.1 jdolecek sc_parport_adapter.parport_exec_microseq = atppc_exec_microseq;
222 1.1 jdolecek sc_parport_adapter.parport_reset_epp_timeout =
223 1.1 jdolecek atppc_reset_epp_timeout;
224 1.1 jdolecek sc_parport_adapter.parport_setmode = atppc_setmode;
225 1.1 jdolecek sc_parport_adapter.parport_getmode = atppc_getmode;
226 1.1 jdolecek sc_parport_adapter.parport_ecp_sync = atppc_ecp_sync;
227 1.1 jdolecek sc_parport_adapter.parport_read = atppc_read;
228 1.1 jdolecek sc_parport_adapter.parport_write = atppc_write;
229 1.1 jdolecek sc_parport_adapter.parport_read_ivar = atppc_read_ivar;
230 1.1 jdolecek sc_parport_adapter.parport_write_ivar = atppc_write_ivar;
231 1.1 jdolecek sc_parport_adapter.parport_dma_malloc = lsc->sc_dma_malloc;
232 1.1 jdolecek sc_parport_adapter.parport_dma_free = lsc->sc_dma_free;
233 1.1 jdolecek sc_parport_adapter.parport_add_handler = atppc_add_handler;
234 1.1 jdolecek sc_parport_adapter.parport_remove_handler = atppc_remove_handler;
235 1.1 jdolecek
236 1.1 jdolecek /* Initialize handler list, may be added to by grandchildren */
237 1.1 jdolecek SLIST_INIT(&(lsc->sc_handler_listhead));
238 1.1 jdolecek
239 1.1 jdolecek /* Initialize interrupt state */
240 1.1 jdolecek lsc->sc_irqstat = ATPPC_IRQ_NONE;
241 1.1 jdolecek lsc->sc_ecr_intr = lsc->sc_ctr_intr = lsc->sc_str_intr = 0;
242 1.1 jdolecek
243 1.1 jdolecek /* Disable DMA/interrupts (each ppbus driver selects usage itself) */
244 1.1 jdolecek lsc->sc_use = 0;
245 1.1 jdolecek
246 1.1 jdolecek /* Configure child of the device. */
247 1.1 jdolecek lsc->child = config_found_sm(&(lsc->sc_dev), &(sc_parport_adapter),
248 1.1 jdolecek atppc_print, NULL);
249 1.1 jdolecek
250 1.1 jdolecek return;
251 1.1 jdolecek }
252 1.1 jdolecek
253 1.1 jdolecek /* Soft configuration detach */
254 1.1 jdolecek int atppc_sc_detach(struct atppc_softc * lsc, int flag)
255 1.1 jdolecek {
256 1.1 jdolecek struct device * dev = (struct device *) lsc;
257 1.1 jdolecek
258 1.1 jdolecek /* Detach children devices */
259 1.1 jdolecek if(config_detach(lsc->child, flag) && !(flag & DETACH_QUIET)) {
260 1.1 jdolecek printf("%s not able to detach child device, ", dev->dv_xname);
261 1.1 jdolecek
262 1.1 jdolecek if(!(flag & DETACH_FORCE)) {
263 1.2 jdolecek printf("cannot detach\n");
264 1.1 jdolecek return 1;
265 1.1 jdolecek }
266 1.1 jdolecek else {
267 1.2 jdolecek printf("continuing (DETACH_FORCE)\n");
268 1.1 jdolecek }
269 1.1 jdolecek }
270 1.1 jdolecek
271 1.1 jdolecek if(!(flag & DETACH_QUIET))
272 1.1 jdolecek printf("%s detached", dev->dv_xname);
273 1.1 jdolecek
274 1.1 jdolecek return 0;
275 1.1 jdolecek }
276 1.1 jdolecek
277 1.1 jdolecek /* Used by config_found_sm() to print out device information */
278 1.1 jdolecek static int
279 1.1 jdolecek atppc_print(void * aux, const char * name)
280 1.1 jdolecek {
281 1.1 jdolecek /* Print out something on failure. */
282 1.1 jdolecek if(name != NULL) {
283 1.1 jdolecek printf("%s: child devices", name);
284 1.1 jdolecek return UNCONF;
285 1.1 jdolecek }
286 1.1 jdolecek
287 1.1 jdolecek return QUIET;
288 1.1 jdolecek }
289 1.1 jdolecek
290 1.1 jdolecek /*
291 1.1 jdolecek * Machine independent detection routines for atppc driver.
292 1.1 jdolecek */
293 1.1 jdolecek
294 1.1 jdolecek /* Detect parallel port I/O port: taken from FreeBSD code directly. */
295 1.1 jdolecek int
296 1.1 jdolecek atppc_detect_port(bus_space_tag_t iot, bus_space_handle_t ioh)
297 1.1 jdolecek {
298 1.1 jdolecek /*
299 1.1 jdolecek * Much shorter than scheme used by lpt_isa_probe() and lpt_port_test() * in original lpt driver.
300 1.1 jdolecek * Write to data register common to all controllers and read back the
301 1.1 jdolecek * values. Also tests control and status registers.
302 1.1 jdolecek */
303 1.1 jdolecek
304 1.1 jdolecek /*
305 1.1 jdolecek * Cannot use convenient macros because the device's config structure
306 1.1 jdolecek * may not have been created yet: major change from FreeBSD code.
307 1.1 jdolecek */
308 1.1 jdolecek
309 1.1 jdolecek int rval;
310 1.1 jdolecek u_int8_t ctr_sav, dtr_sav, str_sav;
311 1.1 jdolecek
312 1.1 jdolecek /* Store writtable registers' values and test if they can be read */
313 1.1 jdolecek str_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_STR);
314 1.1 jdolecek ctr_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_CTR);
315 1.1 jdolecek dtr_sav = bus_space_read_1(iot, ioh, ATPPC_SPP_DTR);
316 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
317 1.1 jdolecek BUS_SPACE_BARRIER_READ);
318 1.1 jdolecek
319 1.1 jdolecek /*
320 1.1 jdolecek * Ensure PS2 ports in output mode, also read back value of control
321 1.1 jdolecek * register.
322 1.1 jdolecek */
323 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_CTR, 0x0c);
324 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
325 1.1 jdolecek BUS_SPACE_BARRIER_WRITE);
326 1.1 jdolecek
327 1.1 jdolecek if(bus_space_read_1(iot, ioh, ATPPC_SPP_CTR) != 0x0c) {
328 1.1 jdolecek rval = 0;
329 1.1 jdolecek }
330 1.1 jdolecek else {
331 1.1 jdolecek /*
332 1.1 jdolecek * Test if two values can be written and read from the data
333 1.1 jdolecek * register.
334 1.1 jdolecek */
335 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
336 1.1 jdolecek BUS_SPACE_BARRIER_READ);
337 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, 0xaa);
338 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
339 1.1 jdolecek BUS_SPACE_BARRIER_WRITE);
340 1.1 jdolecek if (bus_space_read_1(iot, ioh, ATPPC_SPP_DTR) != 0xaa) {
341 1.1 jdolecek rval = 1;
342 1.1 jdolecek }
343 1.1 jdolecek else {
344 1.1 jdolecek /* Second value to test */
345 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
346 1.1 jdolecek BUS_SPACE_BARRIER_READ);
347 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, 0x55);
348 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
349 1.1 jdolecek BUS_SPACE_BARRIER_WRITE);
350 1.1 jdolecek if(bus_space_read_1(iot, ioh, ATPPC_SPP_DTR) != 0x55) {
351 1.1 jdolecek rval = 1;
352 1.1 jdolecek }
353 1.1 jdolecek else {
354 1.1 jdolecek rval = 0;
355 1.1 jdolecek }
356 1.1 jdolecek }
357 1.1 jdolecek
358 1.1 jdolecek }
359 1.1 jdolecek
360 1.1 jdolecek /* Restore registers */
361 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
362 1.1 jdolecek BUS_SPACE_BARRIER_READ);
363 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_CTR, ctr_sav);
364 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_DTR, dtr_sav);
365 1.1 jdolecek bus_space_write_1(iot, ioh, ATPPC_SPP_STR, str_sav);
366 1.1 jdolecek bus_space_barrier(iot, ioh, 0, IO_LPTSIZE,
367 1.1 jdolecek BUS_SPACE_BARRIER_WRITE);
368 1.1 jdolecek
369 1.1 jdolecek return rval;
370 1.1 jdolecek }
371 1.1 jdolecek
372 1.1 jdolecek /* Detect parallel port chipset. */
373 1.1 jdolecek static int
374 1.1 jdolecek atppc_detect_chipset(struct atppc_softc * atppc)
375 1.1 jdolecek {
376 1.1 jdolecek /* Try each detection routine. */
377 1.1 jdolecek int i, mode;
378 1.1 jdolecek for (i = 0; chipset_detect[i] != NULL; i++) {
379 1.1 jdolecek if ((mode = chipset_detect[i](atppc)) != -1) {
380 1.1 jdolecek atppc->sc_mode = mode;
381 1.1 jdolecek return 0;
382 1.1 jdolecek }
383 1.1 jdolecek }
384 1.1 jdolecek
385 1.1 jdolecek return 1;
386 1.1 jdolecek }
387 1.1 jdolecek
388 1.1 jdolecek /* Detect generic capabilities. */
389 1.1 jdolecek static int
390 1.1 jdolecek atppc_detect_generic(struct atppc_softc * atppc)
391 1.1 jdolecek {
392 1.1 jdolecek u_int8_t ecr_sav = atppc_r_ecr(atppc);
393 1.1 jdolecek u_int8_t ctr_sav = atppc_r_ctr(atppc);
394 1.1 jdolecek u_int8_t str_sav = atppc_r_str(atppc);
395 1.1 jdolecek u_int8_t tmp;
396 1.1 jdolecek atppc_barrier_r(atppc);
397 1.1 jdolecek
398 1.1 jdolecek /* Default to generic */
399 1.1 jdolecek atppc->sc_type = ATPPC_TYPE_GENERIC;
400 1.1 jdolecek atppc->sc_model = GENERIC;
401 1.1 jdolecek
402 1.1 jdolecek /* Check for ECP */
403 1.1 jdolecek tmp = atppc_r_ecr(atppc);
404 1.1 jdolecek atppc_barrier_r(atppc);
405 1.1 jdolecek if ((tmp & ATPPC_FIFO_EMPTY) && !(tmp & ATPPC_FIFO_FULL)) {
406 1.1 jdolecek atppc_w_ecr(atppc, 0x34);
407 1.1 jdolecek atppc_barrier_w(atppc);
408 1.1 jdolecek tmp = atppc_r_ecr(atppc);
409 1.1 jdolecek atppc_barrier_r(atppc);
410 1.1 jdolecek if(tmp == 0x35) {
411 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_ECP;
412 1.1 jdolecek }
413 1.1 jdolecek }
414 1.1 jdolecek
415 1.1 jdolecek /* Allow search for SMC style ECP+EPP mode */
416 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_ECP) {
417 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_EPP);
418 1.1 jdolecek atppc_barrier_w(atppc);
419 1.1 jdolecek }
420 1.1 jdolecek /* Check for EPP by checking for timeout bit */
421 1.1 jdolecek if(atppc_check_epp_timeout(&(atppc->sc_dev)) != 0) {
422 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_EPP;
423 1.1 jdolecek atppc->sc_epp = ATPPC_EPP_1_9;
424 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_ECP) {
425 1.1 jdolecek /* SMC like chipset found */
426 1.1 jdolecek atppc->sc_model = SMC_LIKE;
427 1.1 jdolecek atppc->sc_type = ATPPC_TYPE_SMCLIKE;
428 1.1 jdolecek }
429 1.1 jdolecek }
430 1.1 jdolecek
431 1.1 jdolecek /* Detect PS2 mode */
432 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_ECP) {
433 1.1 jdolecek /* Put ECP port into PS2 mode */
434 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
435 1.1 jdolecek atppc_barrier_w(atppc);
436 1.1 jdolecek }
437 1.1 jdolecek /* Put PS2 port in input mode: writes should not be readable */
438 1.1 jdolecek atppc_w_ctr(atppc, 0x20);
439 1.1 jdolecek atppc_barrier_w(atppc);
440 1.1 jdolecek /*
441 1.1 jdolecek * Write two values to data port: if neither are read back,
442 1.1 jdolecek * bidirectional mode is functional.
443 1.1 jdolecek */
444 1.1 jdolecek atppc_w_dtr(atppc, 0xaa);
445 1.1 jdolecek atppc_barrier_w(atppc);
446 1.1 jdolecek tmp = atppc_r_dtr(atppc);
447 1.1 jdolecek atppc_barrier_r(atppc);
448 1.1 jdolecek if(tmp != 0xaa) {
449 1.1 jdolecek atppc_w_dtr(atppc, 0x55);
450 1.1 jdolecek atppc_barrier_w(atppc);
451 1.1 jdolecek tmp = atppc_r_dtr(atppc);
452 1.1 jdolecek atppc_barrier_r(atppc);
453 1.1 jdolecek if(tmp != 0x55) {
454 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_PS2;
455 1.1 jdolecek }
456 1.1 jdolecek }
457 1.1 jdolecek
458 1.1 jdolecek /* Restore to previous state */
459 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
460 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
461 1.1 jdolecek atppc_w_str(atppc, str_sav);
462 1.1 jdolecek atppc_barrier_w(atppc);
463 1.1 jdolecek
464 1.1 jdolecek return 0;
465 1.1 jdolecek }
466 1.1 jdolecek
467 1.1 jdolecek /*
468 1.1 jdolecek * Detect parallel port FIFO: taken from FreeBSD code directly.
469 1.1 jdolecek */
470 1.1 jdolecek static int
471 1.1 jdolecek atppc_detect_fifo(struct atppc_softc * atppc)
472 1.1 jdolecek {
473 1.1 jdolecek #ifdef ATPPC_DEBUG
474 1.1 jdolecek struct device * dev = (struct device *)atppc;
475 1.1 jdolecek #endif
476 1.1 jdolecek u_int8_t ecr_sav;
477 1.1 jdolecek u_int8_t ctr_sav;
478 1.1 jdolecek u_int8_t str_sav;
479 1.1 jdolecek u_int8_t cc;
480 1.1 jdolecek short i;
481 1.1 jdolecek
482 1.1 jdolecek /* If there is no ECP mode, we cannot config a FIFO */
483 1.1 jdolecek if(!(atppc->sc_has & ATPPC_HAS_ECP)) {
484 1.1 jdolecek return (EINVAL);
485 1.1 jdolecek }
486 1.1 jdolecek
487 1.1 jdolecek /* save registers */
488 1.1 jdolecek ecr_sav = atppc_r_ecr(atppc);
489 1.1 jdolecek ctr_sav = atppc_r_ctr(atppc);
490 1.1 jdolecek str_sav = atppc_r_str(atppc);
491 1.1 jdolecek atppc_barrier_r(atppc);
492 1.1 jdolecek
493 1.1 jdolecek /* Enter ECP configuration mode, no interrupt, no DMA */
494 1.1 jdolecek atppc_w_ecr(atppc, (ATPPC_ECR_CFG | ATPPC_SERVICE_INTR) &
495 1.1 jdolecek ~ATPPC_ENABLE_DMA);
496 1.1 jdolecek atppc_barrier_w(atppc);
497 1.1 jdolecek
498 1.1 jdolecek /* read PWord size - transfers in FIFO mode must be PWord aligned */
499 1.1 jdolecek atppc->sc_pword = (atppc_r_cnfgA(atppc) & ATPPC_PWORD_MASK);
500 1.1 jdolecek atppc_barrier_r(atppc);
501 1.1 jdolecek
502 1.1 jdolecek /* XXX 16 and 32 bits implementations not supported */
503 1.1 jdolecek if(atppc->sc_pword != ATPPC_PWORD_8) {
504 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): FIFO PWord(%d) not supported.\n",
505 1.1 jdolecek __func__, dev->dv_xname, atppc->sc_pword));
506 1.1 jdolecek goto error;
507 1.1 jdolecek }
508 1.1 jdolecek
509 1.1 jdolecek /* Byte mode, reverse direction, no interrupt, no DMA */
510 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2 | ATPPC_SERVICE_INTR);
511 1.1 jdolecek atppc_w_ctr(atppc, (ctr_sav & ~IRQENABLE) | PCD);
512 1.1 jdolecek /* enter ECP test mode, no interrupt, no DMA */
513 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_TST | ATPPC_SERVICE_INTR);
514 1.1 jdolecek atppc_barrier_w(atppc);
515 1.1 jdolecek
516 1.1 jdolecek /* flush the FIFO */
517 1.1 jdolecek for (i = 0; i < 1024; i++) {
518 1.1 jdolecek atppc_r_fifo(atppc);
519 1.1 jdolecek atppc_barrier_r(atppc);
520 1.1 jdolecek cc = atppc_r_ecr(atppc);
521 1.1 jdolecek atppc_barrier_r(atppc);
522 1.1 jdolecek if(cc & ATPPC_FIFO_EMPTY)
523 1.1 jdolecek break;
524 1.1 jdolecek }
525 1.1 jdolecek if (i >= 1024) {
526 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): cannot flush FIFO.\n", __func__,
527 1.1 jdolecek dev->dv_xname));
528 1.1 jdolecek goto error;
529 1.1 jdolecek }
530 1.1 jdolecek
531 1.1 jdolecek /* Test mode, enable interrupts, no DMA */
532 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_TST);
533 1.1 jdolecek atppc_barrier_w(atppc);
534 1.1 jdolecek
535 1.1 jdolecek /* Determine readIntrThreshold - fill FIFO until serviceIntr is set */
536 1.1 jdolecek for (i = atppc->sc_rthr = atppc->sc_fifo = 0; i < 1024; i++) {
537 1.1 jdolecek atppc_w_fifo(atppc, (char)i);
538 1.1 jdolecek atppc_barrier_w(atppc);
539 1.1 jdolecek cc = atppc_r_ecr(atppc);
540 1.1 jdolecek atppc_barrier_r(atppc);
541 1.1 jdolecek if ((atppc->sc_rthr == 0) && (cc & ATPPC_SERVICE_INTR)) {
542 1.1 jdolecek /* readThreshold reached */
543 1.1 jdolecek atppc->sc_rthr = i + 1;
544 1.1 jdolecek }
545 1.1 jdolecek if (cc & ATPPC_FIFO_FULL) {
546 1.1 jdolecek atppc->sc_fifo = i + 1;
547 1.1 jdolecek break;
548 1.1 jdolecek }
549 1.1 jdolecek }
550 1.1 jdolecek if (i >= 1024) {
551 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): cannot fill FIFO.\n", __func__,
552 1.1 jdolecek dev->dv_xname));
553 1.1 jdolecek goto error;
554 1.1 jdolecek }
555 1.1 jdolecek
556 1.1 jdolecek /* Change direction */
557 1.1 jdolecek atppc_w_ctr(atppc, (ctr_sav & ~IRQENABLE) & ~PCD);
558 1.1 jdolecek atppc_barrier_w(atppc);
559 1.1 jdolecek
560 1.1 jdolecek /* Determine writeIntrThreshold - empty FIFO until serviceIntr is set */
561 1.1 jdolecek for(atppc->sc_wthr = 0; i > -1; i--) {
562 1.1 jdolecek cc = atppc_r_fifo(atppc);
563 1.1 jdolecek atppc_barrier_r(atppc);
564 1.1 jdolecek if(cc != (char)(atppc->sc_fifo - i - 1)) {
565 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): invalid data in FIFO.\n",
566 1.1 jdolecek __func__, dev->dv_xname));
567 1.1 jdolecek goto error;
568 1.1 jdolecek }
569 1.1 jdolecek
570 1.1 jdolecek cc = atppc_r_ecr(atppc);
571 1.1 jdolecek atppc_barrier_r(atppc);
572 1.1 jdolecek if((atppc->sc_wthr == 0) && (cc & ATPPC_SERVICE_INTR)) {
573 1.1 jdolecek /* writeIntrThreshold reached */
574 1.1 jdolecek atppc->sc_wthr = atppc->sc_fifo - i;
575 1.1 jdolecek }
576 1.1 jdolecek
577 1.1 jdolecek if (i > 0 && (cc & ATPPC_FIFO_EMPTY)) {
578 1.1 jdolecek /* If FIFO empty before the last byte, error */
579 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): data lost in FIFO.\n", __func__,
580 1.1 jdolecek dev->dv_xname));
581 1.1 jdolecek goto error;
582 1.1 jdolecek }
583 1.1 jdolecek }
584 1.1 jdolecek
585 1.1 jdolecek /* FIFO must be empty after the last byte */
586 1.1 jdolecek cc = atppc_r_ecr(atppc);
587 1.1 jdolecek atppc_barrier_r(atppc);
588 1.1 jdolecek if (!(cc & ATPPC_FIFO_EMPTY)) {
589 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): cannot empty the FIFO.\n", __func__,
590 1.1 jdolecek dev->dv_xname));
591 1.1 jdolecek goto error;
592 1.1 jdolecek }
593 1.1 jdolecek
594 1.1 jdolecek /* Restore original registers */
595 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
596 1.1 jdolecek atppc_w_str(atppc, str_sav);
597 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
598 1.1 jdolecek atppc_barrier_w(atppc);
599 1.1 jdolecek
600 1.1 jdolecek /* Update capabilities */
601 1.1 jdolecek atppc->sc_has |= ATPPC_HAS_FIFO;
602 1.1 jdolecek
603 1.1 jdolecek return 0;
604 1.1 jdolecek
605 1.1 jdolecek error:
606 1.1 jdolecek /* Restore original registers */
607 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
608 1.1 jdolecek atppc_w_str(atppc, str_sav);
609 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
610 1.1 jdolecek atppc_barrier_w(atppc);
611 1.1 jdolecek
612 1.1 jdolecek return (EINVAL);
613 1.1 jdolecek }
614 1.1 jdolecek
615 1.1 jdolecek /* Interrupt handler for atppc device: wakes up read/write functions */
616 1.1 jdolecek int
617 1.1 jdolecek atppcintr(void * arg)
618 1.1 jdolecek {
619 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) arg;
620 1.1 jdolecek struct device * dev = (struct device *) arg;
621 1.1 jdolecek int error = 1;
622 1.1 jdolecek enum { NONE, READER, WRITER } wake_up = NONE;
623 1.1 jdolecek int s;
624 1.1 jdolecek
625 1.1 jdolecek s = splatppc();
626 1.1 jdolecek ATPPC_LOCK(atppc);
627 1.1 jdolecek
628 1.1 jdolecek /* Record registers' status */
629 1.1 jdolecek atppc->sc_str_intr = atppc_r_str(atppc);
630 1.1 jdolecek atppc->sc_ctr_intr = atppc_r_ctr(atppc);
631 1.1 jdolecek atppc->sc_ecr_intr = atppc_r_ecr(atppc);
632 1.1 jdolecek atppc_barrier_r(atppc);
633 1.1 jdolecek
634 1.1 jdolecek /* Determine cause of interrupt and wake up top half */
635 1.1 jdolecek switch(atppc->sc_mode) {
636 1.1 jdolecek case ATPPC_MODE_STD:
637 1.1 jdolecek /* nAck pulsed for 5 usec, too fast to check reliably, assume */
638 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
639 1.1 jdolecek if(atppc->sc_outb)
640 1.1 jdolecek wake_up = WRITER;
641 1.1 jdolecek else
642 1.1 jdolecek error = -1;
643 1.1 jdolecek break;
644 1.1 jdolecek
645 1.1 jdolecek case ATPPC_MODE_NIBBLE:
646 1.1 jdolecek case ATPPC_MODE_PS2:
647 1.1 jdolecek /* nAck is set low by device and then high on ack */
648 1.1 jdolecek if(!(atppc->sc_str_intr & nACK)) {
649 1.1 jdolecek error = 0;
650 1.1 jdolecek break;
651 1.1 jdolecek }
652 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
653 1.1 jdolecek if(atppc->sc_inb)
654 1.1 jdolecek wake_up = READER;
655 1.1 jdolecek else
656 1.1 jdolecek error = -1;
657 1.1 jdolecek break;
658 1.1 jdolecek
659 1.1 jdolecek case ATPPC_MODE_ECP:
660 1.1 jdolecek case ATPPC_MODE_FAST:
661 1.1 jdolecek /* Confirm interrupt cause: these are not pulsed as in nAck. */
662 1.1 jdolecek if(atppc->sc_ecr_intr & ATPPC_SERVICE_INTR) {
663 1.1 jdolecek if(atppc->sc_ecr_intr & ATPPC_ENABLE_DMA)
664 1.1 jdolecek atppc->sc_irqstat |= ATPPC_IRQ_DMA;
665 1.1 jdolecek else
666 1.1 jdolecek atppc->sc_irqstat |= ATPPC_IRQ_FIFO;
667 1.1 jdolecek
668 1.1 jdolecek /* Decide where top half will be waiting */
669 1.1 jdolecek if(atppc->sc_mode & ATPPC_MODE_ECP) {
670 1.1 jdolecek if(atppc->sc_ctr_intr & PCD) {
671 1.1 jdolecek if(atppc->sc_inb)
672 1.1 jdolecek wake_up = READER;
673 1.1 jdolecek else
674 1.1 jdolecek error = -1;
675 1.1 jdolecek }
676 1.1 jdolecek else {
677 1.1 jdolecek if(atppc->sc_outb)
678 1.1 jdolecek wake_up = WRITER;
679 1.1 jdolecek else
680 1.1 jdolecek error = -1;
681 1.1 jdolecek }
682 1.1 jdolecek }
683 1.1 jdolecek else {
684 1.1 jdolecek if(atppc->sc_outb)
685 1.1 jdolecek wake_up = WRITER;
686 1.1 jdolecek else
687 1.1 jdolecek error = -1;
688 1.1 jdolecek }
689 1.1 jdolecek }
690 1.1 jdolecek /* Determine if nFault has occured */
691 1.1 jdolecek if((atppc->sc_mode & ATPPC_MODE_ECP) &&
692 1.1 jdolecek (atppc->sc_ecr_intr & ATPPC_nFAULT_INTR) &&
693 1.1 jdolecek !(atppc->sc_str_intr & nFAULT)) {
694 1.1 jdolecek
695 1.1 jdolecek /* Device is requesting the channel */
696 1.1 jdolecek atppc->sc_irqstat |= ATPPC_IRQ_nFAULT;
697 1.1 jdolecek }
698 1.1 jdolecek break;
699 1.1 jdolecek
700 1.1 jdolecek case ATPPC_MODE_EPP:
701 1.1 jdolecek /* nAck pulsed for 5 usec, too fast to check reliably */
702 1.1 jdolecek atppc->sc_irqstat = ATPPC_IRQ_nACK;
703 1.1 jdolecek if(atppc->sc_inb)
704 1.1 jdolecek wake_up = WRITER;
705 1.1 jdolecek else if(atppc->sc_outb)
706 1.1 jdolecek wake_up = READER;
707 1.1 jdolecek else
708 1.1 jdolecek error = -1;
709 1.1 jdolecek break;
710 1.1 jdolecek
711 1.1 jdolecek default:
712 1.1 jdolecek panic("%s: chipset is in invalid mode.", dev->dv_xname);
713 1.1 jdolecek }
714 1.1 jdolecek
715 1.1 jdolecek switch(wake_up) {
716 1.1 jdolecek case NONE:
717 1.1 jdolecek break;
718 1.1 jdolecek
719 1.1 jdolecek case READER:
720 1.1 jdolecek wakeup(atppc->sc_inb);
721 1.1 jdolecek break;
722 1.1 jdolecek
723 1.1 jdolecek case WRITER:
724 1.1 jdolecek wakeup(atppc->sc_outb);
725 1.1 jdolecek break;
726 1.1 jdolecek
727 1.1 jdolecek default:
728 1.1 jdolecek panic("%s: this code should not be reached.\n", __func__);
729 1.1 jdolecek break;
730 1.1 jdolecek }
731 1.1 jdolecek
732 1.1 jdolecek ATPPC_UNLOCK(atppc);
733 1.1 jdolecek
734 1.1 jdolecek /* Call all of the installed handlers */
735 1.1 jdolecek {
736 1.1 jdolecek struct atppc_handler_node * callback;
737 1.1 jdolecek SLIST_FOREACH(callback, &(atppc->sc_handler_listhead),
738 1.1 jdolecek entries) {
739 1.1 jdolecek (*callback->func)(callback->arg);
740 1.1 jdolecek }
741 1.1 jdolecek }
742 1.1 jdolecek
743 1.1 jdolecek splx(s);
744 1.1 jdolecek
745 1.1 jdolecek return error;
746 1.1 jdolecek }
747 1.1 jdolecek
748 1.1 jdolecek
749 1.1 jdolecek /* Functions which support ppbus interface */
750 1.1 jdolecek
751 1.1 jdolecek
752 1.1 jdolecek /* Check EPP mode timeout */
753 1.1 jdolecek static int
754 1.1 jdolecek atppc_check_epp_timeout(struct device * dev)
755 1.1 jdolecek {
756 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
757 1.1 jdolecek int s;
758 1.1 jdolecek int error;
759 1.1 jdolecek
760 1.1 jdolecek s = splatppc();
761 1.1 jdolecek ATPPC_LOCK(atppc);
762 1.1 jdolecek
763 1.1 jdolecek atppc_reset_epp_timeout(dev);
764 1.1 jdolecek error = !(atppc_r_str(atppc) & TIMEOUT);
765 1.1 jdolecek atppc_barrier_r(atppc);
766 1.1 jdolecek
767 1.1 jdolecek ATPPC_UNLOCK(atppc);
768 1.1 jdolecek splx(s);
769 1.1 jdolecek
770 1.1 jdolecek return (error);
771 1.1 jdolecek }
772 1.1 jdolecek
773 1.1 jdolecek /*
774 1.1 jdolecek * EPP timeout, according to the PC87332 manual
775 1.1 jdolecek * Semantics of clearing EPP timeout bit.
776 1.1 jdolecek * PC87332 - reading SPP_STR does it...
777 1.1 jdolecek * SMC - write 1 to EPP timeout bit XXX
778 1.1 jdolecek * Others - (?) write 0 to EPP timeout bit
779 1.1 jdolecek */
780 1.1 jdolecek static void
781 1.1 jdolecek atppc_reset_epp_timeout(struct device * dev)
782 1.1 jdolecek {
783 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
784 1.1 jdolecek register unsigned char r;
785 1.1 jdolecek
786 1.1 jdolecek r = atppc_r_str(atppc);
787 1.1 jdolecek atppc_barrier_r(atppc);
788 1.1 jdolecek atppc_w_str(atppc, r | 0x1);
789 1.1 jdolecek atppc_barrier_w(atppc);
790 1.1 jdolecek atppc_w_str(atppc, r & 0xfe);
791 1.1 jdolecek atppc_barrier_w(atppc);
792 1.1 jdolecek
793 1.1 jdolecek return;
794 1.1 jdolecek }
795 1.1 jdolecek
796 1.1 jdolecek
797 1.1 jdolecek /* Read from atppc device: returns 0 on success. */
798 1.1 jdolecek static int
799 1.1 jdolecek atppc_read(struct device * dev, char * buf, int len, int ioflag,
800 1.1 jdolecek size_t * cnt)
801 1.1 jdolecek {
802 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
803 1.1 jdolecek int error = 0;
804 1.1 jdolecek int s;
805 1.1 jdolecek
806 1.1 jdolecek s = splatppc();
807 1.1 jdolecek ATPPC_LOCK(atppc);
808 1.1 jdolecek
809 1.1 jdolecek *cnt = 0;
810 1.1 jdolecek
811 1.1 jdolecek /* Initialize buffer */
812 1.1 jdolecek atppc->sc_inb = atppc->sc_inbstart = buf;
813 1.1 jdolecek atppc->sc_inb_nbytes = len;
814 1.1 jdolecek
815 1.1 jdolecek /* Initialize device input error state for new operation */
816 1.1 jdolecek atppc->sc_inerr = 0;
817 1.1 jdolecek
818 1.1 jdolecek /* Call appropriate function to read bytes */
819 1.1 jdolecek switch(atppc->sc_mode) {
820 1.1 jdolecek case ATPPC_MODE_STD:
821 1.1 jdolecek case ATPPC_MODE_FAST:
822 1.1 jdolecek error = ENODEV;
823 1.1 jdolecek break;
824 1.1 jdolecek
825 1.1 jdolecek case ATPPC_MODE_NIBBLE:
826 1.1 jdolecek atppc_nibble_read(atppc);
827 1.1 jdolecek break;
828 1.1 jdolecek
829 1.1 jdolecek case ATPPC_MODE_PS2:
830 1.1 jdolecek atppc_byte_read(atppc);
831 1.1 jdolecek break;
832 1.1 jdolecek
833 1.1 jdolecek case ATPPC_MODE_ECP:
834 1.1 jdolecek atppc_ecp_read(atppc);
835 1.1 jdolecek break;
836 1.1 jdolecek
837 1.1 jdolecek case ATPPC_MODE_EPP:
838 1.1 jdolecek atppc_epp_read(atppc);
839 1.1 jdolecek break;
840 1.1 jdolecek
841 1.1 jdolecek default:
842 1.1 jdolecek panic("%s(%s): chipset in invalid mode.\n", __func__,
843 1.1 jdolecek dev->dv_xname);
844 1.1 jdolecek }
845 1.1 jdolecek
846 1.1 jdolecek /* Update counter*/
847 1.1 jdolecek *cnt = (atppc->sc_inbstart - atppc->sc_inb);
848 1.1 jdolecek
849 1.1 jdolecek /* Reset buffer */
850 1.1 jdolecek atppc->sc_inb = atppc->sc_inbstart = NULL;
851 1.1 jdolecek atppc->sc_inb_nbytes = 0;
852 1.1 jdolecek
853 1.1 jdolecek if(!(error))
854 1.1 jdolecek error = atppc->sc_inerr;
855 1.1 jdolecek
856 1.1 jdolecek ATPPC_UNLOCK(atppc);
857 1.1 jdolecek splx(s);
858 1.1 jdolecek
859 1.1 jdolecek return (error);
860 1.1 jdolecek }
861 1.1 jdolecek
862 1.1 jdolecek /* Write to atppc device: returns 0 on success. */
863 1.1 jdolecek static int
864 1.1 jdolecek atppc_write(struct device * dev, char * buf, int len, int ioflag, size_t * cnt)
865 1.1 jdolecek {
866 1.1 jdolecek struct atppc_softc * const atppc = (struct atppc_softc *) dev;
867 1.1 jdolecek int error = 0;
868 1.1 jdolecek int s;
869 1.1 jdolecek
870 1.1 jdolecek *cnt = 0;
871 1.1 jdolecek
872 1.1 jdolecek s = splatppc();
873 1.1 jdolecek ATPPC_LOCK(atppc);
874 1.1 jdolecek
875 1.1 jdolecek /* Set up line buffer */
876 1.1 jdolecek atppc->sc_outb = atppc->sc_outbstart = buf;
877 1.1 jdolecek atppc->sc_outb_nbytes = len;
878 1.1 jdolecek
879 1.1 jdolecek /* Initialize device output error state for new operation */
880 1.1 jdolecek atppc->sc_outerr = 0;
881 1.1 jdolecek
882 1.1 jdolecek /* Call appropriate function to write bytes */
883 1.1 jdolecek switch(atppc->sc_mode) {
884 1.1 jdolecek case ATPPC_MODE_STD:
885 1.1 jdolecek atppc_std_write(atppc);
886 1.1 jdolecek break;
887 1.1 jdolecek
888 1.1 jdolecek case ATPPC_MODE_NIBBLE:
889 1.1 jdolecek case ATPPC_MODE_PS2:
890 1.1 jdolecek error = ENODEV;
891 1.1 jdolecek break;
892 1.1 jdolecek
893 1.1 jdolecek case ATPPC_MODE_FAST:
894 1.1 jdolecek case ATPPC_MODE_ECP:
895 1.1 jdolecek atppc_fifo_write(atppc);
896 1.1 jdolecek break;
897 1.1 jdolecek
898 1.1 jdolecek case ATPPC_MODE_EPP:
899 1.1 jdolecek atppc_epp_write(atppc);
900 1.1 jdolecek break;
901 1.1 jdolecek
902 1.1 jdolecek default:
903 1.1 jdolecek panic("%s(%s): chipset in invalid mode.\n", __func__,
904 1.1 jdolecek dev->dv_xname);
905 1.1 jdolecek }
906 1.1 jdolecek
907 1.1 jdolecek /* Update counter*/
908 1.1 jdolecek *cnt = (atppc->sc_outbstart - atppc->sc_outb);
909 1.1 jdolecek
910 1.1 jdolecek /* Reset output buffer */
911 1.1 jdolecek atppc->sc_outb = atppc->sc_outbstart = NULL;
912 1.1 jdolecek atppc->sc_outb_nbytes = 0;
913 1.1 jdolecek
914 1.1 jdolecek if(!(error))
915 1.1 jdolecek error = atppc->sc_outerr;
916 1.1 jdolecek
917 1.1 jdolecek ATPPC_UNLOCK(atppc);
918 1.1 jdolecek splx(s);
919 1.1 jdolecek
920 1.1 jdolecek return (error);
921 1.1 jdolecek }
922 1.1 jdolecek
923 1.1 jdolecek /*
924 1.1 jdolecek * Set mode of chipset to mode argument. Modes not supported are ignored. If
925 1.1 jdolecek * multiple modes are flagged, the mode is not changed. Mode's are those
926 1.1 jdolecek * defined for ppbus_softc.sc_mode in ppbus_conf.h. Only ECP-capable chipsets
927 1.1 jdolecek * can change their mode of operation. However, ALL operation modes support
928 1.1 jdolecek * centronics mode and nibble mode. Modes determine both hardware AND software
929 1.1 jdolecek * behaviour.
930 1.1 jdolecek * NOTE: the mode for ECP should only be changed when the channel is in
931 1.1 jdolecek * forward idle mode. This function does not make sure FIFO's have flushed or
932 1.1 jdolecek * any consistency checks.
933 1.1 jdolecek */
934 1.1 jdolecek static int
935 1.1 jdolecek atppc_setmode(struct device * dev, int mode)
936 1.1 jdolecek {
937 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
938 1.1 jdolecek u_int8_t ecr;
939 1.1 jdolecek u_int8_t chipset_mode;
940 1.1 jdolecek int s;
941 1.1 jdolecek int rval = 0;
942 1.1 jdolecek
943 1.1 jdolecek s = splatppc();
944 1.1 jdolecek ATPPC_LOCK(atppc);
945 1.1 jdolecek
946 1.1 jdolecek /* If ECP capable, configure ecr register */
947 1.1 jdolecek if (atppc->sc_has & ATPPC_HAS_ECP) {
948 1.1 jdolecek /* Read ECR with mode masked out */
949 1.1 jdolecek ecr = (atppc_r_ecr(atppc) & (unsigned)0x1f);
950 1.1 jdolecek atppc_barrier_r(atppc);
951 1.1 jdolecek
952 1.1 jdolecek switch(mode) {
953 1.1 jdolecek case PPBUS_ECP:
954 1.1 jdolecek /* Set ECP mode */
955 1.1 jdolecek ecr |= ATPPC_ECR_ECP;
956 1.1 jdolecek chipset_mode = ATPPC_MODE_ECP;
957 1.1 jdolecek break;
958 1.1 jdolecek
959 1.1 jdolecek case PPBUS_EPP:
960 1.1 jdolecek /* Set EPP mode */
961 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_EPP) {
962 1.1 jdolecek ecr |= ATPPC_ECR_EPP;
963 1.1 jdolecek chipset_mode = ATPPC_MODE_EPP;
964 1.1 jdolecek }
965 1.1 jdolecek else {
966 1.1 jdolecek rval = ENODEV;
967 1.1 jdolecek goto end;
968 1.1 jdolecek }
969 1.1 jdolecek break;
970 1.1 jdolecek
971 1.1 jdolecek case PPBUS_FAST:
972 1.1 jdolecek /* Set fast centronics mode */
973 1.1 jdolecek ecr |= ATPPC_ECR_FIFO;
974 1.1 jdolecek chipset_mode = ATPPC_MODE_FAST;
975 1.1 jdolecek break;
976 1.1 jdolecek
977 1.1 jdolecek case PPBUS_PS2:
978 1.1 jdolecek /* Set PS2 mode */
979 1.1 jdolecek ecr |= ATPPC_ECR_PS2;
980 1.1 jdolecek chipset_mode = ATPPC_MODE_PS2;
981 1.1 jdolecek break;
982 1.1 jdolecek
983 1.1 jdolecek case PPBUS_COMPATIBLE:
984 1.1 jdolecek /* Set standard mode */
985 1.1 jdolecek ecr |= ATPPC_ECR_STD;
986 1.1 jdolecek chipset_mode = ATPPC_MODE_STD;;
987 1.1 jdolecek break;
988 1.1 jdolecek
989 1.1 jdolecek case PPBUS_NIBBLE:
990 1.1 jdolecek /* Set nibble mode: uses chipset standard mode */
991 1.1 jdolecek ecr |= ATPPC_ECR_STD;
992 1.1 jdolecek chipset_mode = ATPPC_MODE_NIBBLE;
993 1.1 jdolecek break;
994 1.1 jdolecek
995 1.1 jdolecek default:
996 1.1 jdolecek /* Invalid mode specified for ECP chip */
997 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): invalid mode passed as "
998 1.1 jdolecek "argument.\n", __func__, dev->dv_xname));
999 1.1 jdolecek rval = ENODEV;
1000 1.1 jdolecek goto end;
1001 1.1 jdolecek }
1002 1.1 jdolecek
1003 1.1 jdolecek /* Switch to byte mode to be able to change modes. */
1004 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
1005 1.1 jdolecek atppc_barrier_w(atppc);
1006 1.1 jdolecek
1007 1.1 jdolecek /* Update mode */
1008 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1009 1.1 jdolecek atppc_barrier_w(atppc);
1010 1.1 jdolecek }
1011 1.1 jdolecek else {
1012 1.1 jdolecek switch(mode) {
1013 1.1 jdolecek case PPBUS_EPP:
1014 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_EPP) {
1015 1.1 jdolecek chipset_mode = ATPPC_MODE_EPP;
1016 1.1 jdolecek }
1017 1.1 jdolecek else {
1018 1.1 jdolecek rval = ENODEV;
1019 1.1 jdolecek goto end;
1020 1.1 jdolecek }
1021 1.1 jdolecek break;
1022 1.1 jdolecek
1023 1.1 jdolecek case PPBUS_PS2:
1024 1.1 jdolecek if(atppc->sc_has & ATPPC_HAS_PS2) {
1025 1.1 jdolecek chipset_mode = ATPPC_MODE_PS2;
1026 1.1 jdolecek }
1027 1.1 jdolecek else {
1028 1.1 jdolecek rval = ENODEV;
1029 1.1 jdolecek goto end;
1030 1.1 jdolecek }
1031 1.1 jdolecek break;
1032 1.1 jdolecek
1033 1.1 jdolecek case PPBUS_NIBBLE:
1034 1.1 jdolecek /* Set nibble mode (virtual) */
1035 1.1 jdolecek chipset_mode = ATPPC_MODE_NIBBLE;
1036 1.1 jdolecek break;
1037 1.1 jdolecek
1038 1.1 jdolecek case PPBUS_COMPATIBLE:
1039 1.1 jdolecek chipset_mode = ATPPC_MODE_STD;
1040 1.1 jdolecek break;
1041 1.1 jdolecek
1042 1.1 jdolecek case PPBUS_ECP:
1043 1.1 jdolecek rval = ENODEV;
1044 1.1 jdolecek goto end;
1045 1.1 jdolecek
1046 1.1 jdolecek default:
1047 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): invalid mode passed as "
1048 1.1 jdolecek "argument.\n", __func__, dev->dv_xname));
1049 1.1 jdolecek rval = ENODEV;
1050 1.1 jdolecek goto end;
1051 1.1 jdolecek }
1052 1.1 jdolecek }
1053 1.1 jdolecek
1054 1.1 jdolecek atppc->sc_mode = chipset_mode;
1055 1.1 jdolecek if(chipset_mode == ATPPC_MODE_PS2) {
1056 1.1 jdolecek /* Set direction bit to reverse */
1057 1.1 jdolecek ecr = atppc_r_ctr(atppc);
1058 1.1 jdolecek atppc_barrier_r(atppc);
1059 1.1 jdolecek ecr |= PCD;
1060 1.1 jdolecek atppc_w_ctr(atppc, ecr);
1061 1.1 jdolecek atppc_barrier_w(atppc);
1062 1.1 jdolecek }
1063 1.1 jdolecek
1064 1.1 jdolecek end:
1065 1.1 jdolecek ATPPC_UNLOCK(atppc);
1066 1.1 jdolecek splx(s);
1067 1.1 jdolecek
1068 1.1 jdolecek return rval;
1069 1.1 jdolecek }
1070 1.1 jdolecek
1071 1.1 jdolecek /* Get the current mode of chipset */
1072 1.1 jdolecek static int
1073 1.1 jdolecek atppc_getmode(struct device * dev)
1074 1.1 jdolecek {
1075 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
1076 1.1 jdolecek int mode;
1077 1.1 jdolecek int s;
1078 1.1 jdolecek
1079 1.1 jdolecek s = splatppc();
1080 1.1 jdolecek ATPPC_LOCK(atppc);
1081 1.1 jdolecek
1082 1.1 jdolecek /* The chipset can only be in one mode at a time logically */
1083 1.1 jdolecek switch(atppc->sc_mode) {
1084 1.1 jdolecek case ATPPC_MODE_ECP:
1085 1.1 jdolecek mode = PPBUS_ECP;
1086 1.1 jdolecek break;
1087 1.1 jdolecek
1088 1.1 jdolecek case ATPPC_MODE_EPP:
1089 1.1 jdolecek mode = PPBUS_EPP;
1090 1.1 jdolecek break;
1091 1.1 jdolecek
1092 1.1 jdolecek case ATPPC_MODE_PS2:
1093 1.1 jdolecek mode = PPBUS_PS2;
1094 1.1 jdolecek break;
1095 1.1 jdolecek
1096 1.1 jdolecek case ATPPC_MODE_STD:
1097 1.1 jdolecek mode = PPBUS_COMPATIBLE;
1098 1.1 jdolecek break;
1099 1.1 jdolecek
1100 1.1 jdolecek case ATPPC_MODE_NIBBLE:
1101 1.1 jdolecek mode = PPBUS_NIBBLE;
1102 1.1 jdolecek break;
1103 1.1 jdolecek
1104 1.1 jdolecek case ATPPC_MODE_FAST:
1105 1.1 jdolecek mode = PPBUS_FAST;
1106 1.1 jdolecek break;
1107 1.1 jdolecek
1108 1.1 jdolecek default:
1109 1.1 jdolecek panic("%s(%s): device is in invalid mode!", __func__,
1110 1.1 jdolecek dev->dv_xname);
1111 1.1 jdolecek break;
1112 1.1 jdolecek }
1113 1.1 jdolecek
1114 1.1 jdolecek ATPPC_UNLOCK(atppc);
1115 1.1 jdolecek splx(s);
1116 1.1 jdolecek
1117 1.1 jdolecek return mode;
1118 1.1 jdolecek }
1119 1.1 jdolecek
1120 1.1 jdolecek
1121 1.1 jdolecek /* Wait for FIFO buffer to empty for ECP-capable chipset */
1122 1.1 jdolecek static void
1123 1.1 jdolecek atppc_ecp_sync(struct device * dev)
1124 1.1 jdolecek {
1125 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
1126 1.1 jdolecek int i;
1127 1.1 jdolecek int s;
1128 1.1 jdolecek u_int8_t r;
1129 1.1 jdolecek
1130 1.1 jdolecek s = splatppc();
1131 1.1 jdolecek ATPPC_LOCK(atppc);
1132 1.1 jdolecek
1133 1.1 jdolecek /*
1134 1.1 jdolecek * Only wait for FIFO to empty if mode is chipset is ECP-capable AND
1135 1.1 jdolecek * the mode is either ECP or Fast Centronics.
1136 1.1 jdolecek */
1137 1.1 jdolecek r = atppc_r_ecr(atppc);
1138 1.1 jdolecek atppc_barrier_r(atppc);
1139 1.1 jdolecek r &= 0xe0;
1140 1.1 jdolecek if(!(atppc->sc_has & ATPPC_HAS_ECP) || ((r != ATPPC_ECR_ECP)
1141 1.1 jdolecek && (r != ATPPC_ECR_FIFO))) {
1142 1.1 jdolecek goto end;
1143 1.1 jdolecek }
1144 1.1 jdolecek
1145 1.1 jdolecek /* Wait for FIFO to empty */
1146 1.1 jdolecek for (i = 0; i < ((MAXBUSYWAIT/hz) * 1000000); i += 100) {
1147 1.1 jdolecek r = atppc_r_ecr(atppc);
1148 1.1 jdolecek atppc_barrier_r(atppc);
1149 1.1 jdolecek if (r & ATPPC_FIFO_EMPTY) {
1150 1.1 jdolecek goto end;
1151 1.1 jdolecek }
1152 1.1 jdolecek delay(100); /* Supposed to be a 100 usec delay */
1153 1.1 jdolecek }
1154 1.1 jdolecek
1155 1.1 jdolecek ATPPC_DPRINTF(("%s: ECP sync failed, data still in FIFO.\n",
1156 1.1 jdolecek dev->dv_xname));
1157 1.1 jdolecek
1158 1.1 jdolecek end:
1159 1.1 jdolecek ATPPC_UNLOCK(atppc);
1160 1.1 jdolecek splx(s);
1161 1.1 jdolecek
1162 1.1 jdolecek return;
1163 1.1 jdolecek }
1164 1.1 jdolecek
1165 1.1 jdolecek /* Execute a microsequence to handle fast I/O operations. */
1166 1.1 jdolecek static int
1167 1.1 jdolecek atppc_exec_microseq(struct device * dev, struct ppbus_microseq * * p_msq)
1168 1.1 jdolecek {
1169 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
1170 1.1 jdolecek struct ppbus_microseq * mi = *p_msq;
1171 1.1 jdolecek char cc, * p;
1172 1.1 jdolecek int i, iter, len;
1173 1.1 jdolecek int error;
1174 1.1 jdolecek int s;
1175 1.1 jdolecek register int reg;
1176 1.1 jdolecek register unsigned char mask;
1177 1.1 jdolecek register int accum = 0;
1178 1.1 jdolecek register char * ptr = NULL;
1179 1.1 jdolecek struct ppbus_microseq * stack = NULL;
1180 1.1 jdolecek
1181 1.1 jdolecek s = splatppc();
1182 1.1 jdolecek ATPPC_LOCK(atppc);
1183 1.1 jdolecek
1184 1.1 jdolecek /* microsequence registers are equivalent to PC-like port registers */
1185 1.1 jdolecek
1186 1.1 jdolecek #define r_reg(register,atppc) bus_space_read_1((atppc)->sc_iot, \
1187 1.1 jdolecek (atppc)->sc_ioh, (register))
1188 1.1 jdolecek #define w_reg(register, atppc, byte) bus_space_write_1((atppc)->sc_iot, \
1189 1.1 jdolecek (atppc)->sc_ioh, (register), (byte))
1190 1.1 jdolecek
1191 1.1 jdolecek /* Loop until microsequence execution finishes (ending op code) */
1192 1.1 jdolecek for (;;) {
1193 1.1 jdolecek switch (mi->opcode) {
1194 1.1 jdolecek case MS_OP_RSET:
1195 1.1 jdolecek cc = r_reg(mi->arg[0].i, atppc);
1196 1.1 jdolecek atppc_barrier_r(atppc);
1197 1.1 jdolecek cc &= (char)mi->arg[2].i; /* clear mask */
1198 1.1 jdolecek cc |= (char)mi->arg[1].i; /* assert mask */
1199 1.1 jdolecek w_reg(mi->arg[0].i, atppc, cc);
1200 1.1 jdolecek atppc_barrier_w(atppc);
1201 1.1 jdolecek mi++;
1202 1.1 jdolecek break;
1203 1.1 jdolecek
1204 1.1 jdolecek case MS_OP_RASSERT_P:
1205 1.1 jdolecek reg = mi->arg[1].i;
1206 1.1 jdolecek ptr = atppc->sc_ptr;
1207 1.1 jdolecek
1208 1.1 jdolecek if((len = mi->arg[0].i) == MS_ACCUM) {
1209 1.1 jdolecek accum = atppc->sc_accum;
1210 1.1 jdolecek for (; accum; accum--) {
1211 1.1 jdolecek w_reg(reg, atppc, *ptr++);
1212 1.1 jdolecek atppc_barrier_w(atppc);
1213 1.1 jdolecek }
1214 1.1 jdolecek atppc->sc_accum = accum;
1215 1.1 jdolecek }
1216 1.1 jdolecek else {
1217 1.1 jdolecek for(i = 0; i < len; i++) {
1218 1.1 jdolecek w_reg(reg, atppc, *ptr++);
1219 1.1 jdolecek atppc_barrier_w(atppc);
1220 1.1 jdolecek }
1221 1.1 jdolecek }
1222 1.1 jdolecek
1223 1.1 jdolecek atppc->sc_ptr = ptr;
1224 1.1 jdolecek mi++;
1225 1.1 jdolecek break;
1226 1.1 jdolecek
1227 1.1 jdolecek case MS_OP_RFETCH_P:
1228 1.1 jdolecek reg = mi->arg[1].i;
1229 1.1 jdolecek mask = (char)mi->arg[2].i;
1230 1.1 jdolecek ptr = atppc->sc_ptr;
1231 1.1 jdolecek
1232 1.1 jdolecek if((len = mi->arg[0].i) == MS_ACCUM) {
1233 1.1 jdolecek accum = atppc->sc_accum;
1234 1.1 jdolecek for (; accum; accum--) {
1235 1.1 jdolecek *ptr++ = r_reg(reg, atppc) & mask;
1236 1.1 jdolecek atppc_barrier_r(atppc);
1237 1.1 jdolecek }
1238 1.1 jdolecek atppc->sc_accum = accum;
1239 1.1 jdolecek }
1240 1.1 jdolecek else {
1241 1.1 jdolecek for(i = 0; i < len; i++) {
1242 1.1 jdolecek *ptr++ = r_reg(reg, atppc) & mask;
1243 1.1 jdolecek atppc_barrier_r(atppc);
1244 1.1 jdolecek }
1245 1.1 jdolecek }
1246 1.1 jdolecek
1247 1.1 jdolecek atppc->sc_ptr = ptr;
1248 1.1 jdolecek mi++;
1249 1.1 jdolecek break;
1250 1.1 jdolecek
1251 1.1 jdolecek case MS_OP_RFETCH:
1252 1.1 jdolecek *((char *) mi->arg[2].p) = r_reg(mi->arg[0].i, atppc) &
1253 1.1 jdolecek (char)mi->arg[1].i;
1254 1.1 jdolecek atppc_barrier_r(atppc);
1255 1.1 jdolecek mi++;
1256 1.1 jdolecek break;
1257 1.1 jdolecek
1258 1.1 jdolecek case MS_OP_RASSERT:
1259 1.1 jdolecek case MS_OP_DELAY:
1260 1.1 jdolecek /* let's suppose the next instr. is the same */
1261 1.1 jdolecek do {
1262 1.1 jdolecek for(;mi->opcode == MS_OP_RASSERT; mi++) {
1263 1.1 jdolecek w_reg(mi->arg[0].i, atppc,
1264 1.1 jdolecek (char)mi->arg[1].i);
1265 1.1 jdolecek atppc_barrier_w(atppc);
1266 1.1 jdolecek }
1267 1.1 jdolecek
1268 1.1 jdolecek for(;mi->opcode == MS_OP_DELAY; mi++) {
1269 1.1 jdolecek delay(mi->arg[0].i);
1270 1.1 jdolecek }
1271 1.1 jdolecek } while(mi->opcode == MS_OP_RASSERT);
1272 1.1 jdolecek break;
1273 1.1 jdolecek
1274 1.1 jdolecek case MS_OP_ADELAY:
1275 1.1 jdolecek if(mi->arg[0].i) {
1276 1.1 jdolecek tsleep(atppc, PPBUSPRI, "atppcdelay",
1277 1.1 jdolecek mi->arg[0].i * (hz/1000));
1278 1.1 jdolecek }
1279 1.1 jdolecek mi++;
1280 1.1 jdolecek break;
1281 1.1 jdolecek
1282 1.1 jdolecek case MS_OP_TRIG:
1283 1.1 jdolecek reg = mi->arg[0].i;
1284 1.1 jdolecek iter = mi->arg[1].i;
1285 1.1 jdolecek p = (char *)mi->arg[2].p;
1286 1.1 jdolecek
1287 1.1 jdolecek /* XXX delay limited to 255 us */
1288 1.1 jdolecek for(i = 0; i < iter; i++) {
1289 1.1 jdolecek w_reg(reg, atppc, *p++);
1290 1.1 jdolecek atppc_barrier_w(atppc);
1291 1.1 jdolecek delay((unsigned char)*p++);
1292 1.1 jdolecek }
1293 1.1 jdolecek
1294 1.1 jdolecek mi++;
1295 1.1 jdolecek break;
1296 1.1 jdolecek
1297 1.1 jdolecek case MS_OP_SET:
1298 1.1 jdolecek atppc->sc_accum = mi->arg[0].i;
1299 1.1 jdolecek mi++;
1300 1.1 jdolecek break;
1301 1.1 jdolecek
1302 1.1 jdolecek case MS_OP_DBRA:
1303 1.1 jdolecek if(--atppc->sc_accum > 0) {
1304 1.1 jdolecek mi += mi->arg[0].i;
1305 1.1 jdolecek }
1306 1.1 jdolecek
1307 1.1 jdolecek mi++;
1308 1.1 jdolecek break;
1309 1.1 jdolecek
1310 1.1 jdolecek case MS_OP_BRSET:
1311 1.1 jdolecek cc = atppc_r_str(atppc);
1312 1.1 jdolecek atppc_barrier_r(atppc);
1313 1.1 jdolecek if((cc & (char)mi->arg[0].i) == (char)mi->arg[0].i) {
1314 1.1 jdolecek mi += mi->arg[1].i;
1315 1.1 jdolecek }
1316 1.1 jdolecek mi++;
1317 1.1 jdolecek break;
1318 1.1 jdolecek
1319 1.1 jdolecek case MS_OP_BRCLEAR:
1320 1.1 jdolecek cc = atppc_r_str(atppc);
1321 1.1 jdolecek atppc_barrier_r(atppc);
1322 1.1 jdolecek if((cc & (char)mi->arg[0].i) == 0) {
1323 1.1 jdolecek mi += mi->arg[1].i;
1324 1.1 jdolecek }
1325 1.1 jdolecek mi++;
1326 1.1 jdolecek break;
1327 1.1 jdolecek
1328 1.1 jdolecek case MS_OP_BRSTAT:
1329 1.1 jdolecek cc = atppc_r_str(atppc);
1330 1.1 jdolecek atppc_barrier_r(atppc);
1331 1.1 jdolecek if((cc & ((char)mi->arg[0].i | (char)mi->arg[1].i)) ==
1332 1.1 jdolecek (char)mi->arg[0].i) {
1333 1.1 jdolecek mi += mi->arg[2].i;
1334 1.1 jdolecek }
1335 1.1 jdolecek mi++;
1336 1.1 jdolecek break;
1337 1.1 jdolecek
1338 1.1 jdolecek case MS_OP_C_CALL:
1339 1.1 jdolecek /*
1340 1.1 jdolecek * If the C call returns !0 then end the microseq.
1341 1.1 jdolecek * The current state of ptr is passed to the C function
1342 1.1 jdolecek */
1343 1.1 jdolecek if((error = mi->arg[0].f(mi->arg[1].p,
1344 1.1 jdolecek atppc->sc_ptr))) {
1345 1.1 jdolecek ATPPC_UNLOCK(atppc);
1346 1.1 jdolecek splx(s);
1347 1.1 jdolecek return (error);
1348 1.1 jdolecek }
1349 1.1 jdolecek mi++;
1350 1.1 jdolecek break;
1351 1.1 jdolecek
1352 1.1 jdolecek case MS_OP_PTR:
1353 1.1 jdolecek atppc->sc_ptr = (char *)mi->arg[0].p;
1354 1.1 jdolecek mi++;
1355 1.1 jdolecek break;
1356 1.1 jdolecek
1357 1.1 jdolecek case MS_OP_CALL:
1358 1.1 jdolecek if (stack) {
1359 1.1 jdolecek panic("%s - %s: too much calls", dev->dv_xname,
1360 1.1 jdolecek __func__);
1361 1.1 jdolecek }
1362 1.1 jdolecek
1363 1.1 jdolecek if (mi->arg[0].p) {
1364 1.1 jdolecek /* store state of the actual microsequence */
1365 1.1 jdolecek stack = mi;
1366 1.1 jdolecek
1367 1.1 jdolecek /* jump to the new microsequence */
1368 1.1 jdolecek mi = (struct ppbus_microseq *)mi->arg[0].p;
1369 1.1 jdolecek }
1370 1.1 jdolecek else {
1371 1.1 jdolecek mi++;
1372 1.1 jdolecek }
1373 1.1 jdolecek break;
1374 1.1 jdolecek
1375 1.1 jdolecek case MS_OP_SUBRET:
1376 1.1 jdolecek /* retrieve microseq and pc state before the call */
1377 1.1 jdolecek mi = stack;
1378 1.1 jdolecek
1379 1.1 jdolecek /* reset the stack */
1380 1.1 jdolecek stack = 0;
1381 1.1 jdolecek
1382 1.1 jdolecek /* XXX return code */
1383 1.1 jdolecek
1384 1.1 jdolecek mi++;
1385 1.1 jdolecek break;
1386 1.1 jdolecek
1387 1.1 jdolecek case MS_OP_PUT:
1388 1.1 jdolecek case MS_OP_GET:
1389 1.1 jdolecek case MS_OP_RET:
1390 1.1 jdolecek /*
1391 1.1 jdolecek * Can't return to atppc level during the execution
1392 1.1 jdolecek * of a submicrosequence.
1393 1.1 jdolecek */
1394 1.1 jdolecek if (stack) {
1395 1.1 jdolecek panic("%s: cannot return to atppc level",
1396 1.1 jdolecek __func__);
1397 1.1 jdolecek }
1398 1.1 jdolecek /* update pc for atppc level of execution */
1399 1.1 jdolecek *p_msq = mi;
1400 1.1 jdolecek
1401 1.1 jdolecek ATPPC_UNLOCK(atppc);
1402 1.1 jdolecek splx(s);
1403 1.1 jdolecek return (0);
1404 1.1 jdolecek break;
1405 1.1 jdolecek
1406 1.1 jdolecek default:
1407 1.1 jdolecek panic("%s: unknown microsequence "
1408 1.1 jdolecek "opcode 0x%x", __func__, mi->opcode);
1409 1.1 jdolecek break;
1410 1.1 jdolecek }
1411 1.1 jdolecek }
1412 1.1 jdolecek
1413 1.1 jdolecek /* Should not be reached! */
1414 1.1 jdolecek #ifdef ATPPC_DEBUG
1415 1.1 jdolecek panic("%s: unexpected code reached!\n", __func__);
1416 1.1 jdolecek #endif
1417 1.1 jdolecek }
1418 1.1 jdolecek
1419 1.1 jdolecek /* General I/O routine */
1420 1.1 jdolecek static u_int8_t
1421 1.1 jdolecek atppc_io(struct device * dev, int iop, u_char * addr, int cnt, u_char byte)
1422 1.1 jdolecek {
1423 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *) dev;
1424 1.1 jdolecek u_int8_t val = 0;
1425 1.1 jdolecek int s;
1426 1.1 jdolecek
1427 1.1 jdolecek s = splatppc();
1428 1.1 jdolecek ATPPC_LOCK(atppc);
1429 1.1 jdolecek
1430 1.1 jdolecek switch (iop) {
1431 1.1 jdolecek case PPBUS_OUTSB_EPP:
1432 1.1 jdolecek bus_space_write_multi_1(atppc->sc_iot, atppc->sc_ioh,
1433 1.1 jdolecek ATPPC_EPP_DATA, addr, cnt);
1434 1.1 jdolecek break;
1435 1.1 jdolecek case PPBUS_OUTSW_EPP:
1436 1.1 jdolecek bus_space_write_multi_2(atppc->sc_iot, atppc->sc_ioh,
1437 1.1 jdolecek ATPPC_EPP_DATA, (u_int16_t *)addr, cnt);
1438 1.1 jdolecek break;
1439 1.1 jdolecek case PPBUS_OUTSL_EPP:
1440 1.1 jdolecek bus_space_write_multi_4(atppc->sc_iot, atppc->sc_ioh,
1441 1.1 jdolecek ATPPC_EPP_DATA, (u_int32_t *)addr, cnt);
1442 1.1 jdolecek break;
1443 1.1 jdolecek case PPBUS_INSB_EPP:
1444 1.1 jdolecek bus_space_read_multi_1(atppc->sc_iot, atppc->sc_ioh,
1445 1.1 jdolecek ATPPC_EPP_DATA, addr, cnt);
1446 1.1 jdolecek break;
1447 1.1 jdolecek case PPBUS_INSW_EPP:
1448 1.1 jdolecek bus_space_read_multi_2(atppc->sc_iot, atppc->sc_ioh,
1449 1.1 jdolecek ATPPC_EPP_DATA, (u_int16_t *)addr, cnt);
1450 1.1 jdolecek break;
1451 1.1 jdolecek case PPBUS_INSL_EPP:
1452 1.1 jdolecek bus_space_read_multi_4(atppc->sc_iot, atppc->sc_ioh,
1453 1.1 jdolecek ATPPC_EPP_DATA, (u_int32_t *)addr, cnt);
1454 1.1 jdolecek break;
1455 1.1 jdolecek case PPBUS_RDTR:
1456 1.1 jdolecek val = (atppc_r_dtr(atppc));
1457 1.1 jdolecek break;
1458 1.1 jdolecek case PPBUS_RSTR:
1459 1.1 jdolecek val = (atppc_r_str(atppc));
1460 1.1 jdolecek break;
1461 1.1 jdolecek case PPBUS_RCTR:
1462 1.1 jdolecek val = (atppc_r_ctr(atppc));
1463 1.1 jdolecek break;
1464 1.1 jdolecek case PPBUS_REPP_A:
1465 1.1 jdolecek val = (atppc_r_eppA(atppc));
1466 1.1 jdolecek break;
1467 1.1 jdolecek case PPBUS_REPP_D:
1468 1.1 jdolecek val = (atppc_r_eppD(atppc));
1469 1.1 jdolecek break;
1470 1.1 jdolecek case PPBUS_RECR:
1471 1.1 jdolecek val = (atppc_r_ecr(atppc));
1472 1.1 jdolecek break;
1473 1.1 jdolecek case PPBUS_RFIFO:
1474 1.1 jdolecek val = (atppc_r_fifo(atppc));
1475 1.1 jdolecek break;
1476 1.1 jdolecek case PPBUS_WDTR:
1477 1.1 jdolecek atppc_w_dtr(atppc, byte);
1478 1.1 jdolecek break;
1479 1.1 jdolecek case PPBUS_WSTR:
1480 1.1 jdolecek atppc_w_str(atppc, byte);
1481 1.1 jdolecek break;
1482 1.1 jdolecek case PPBUS_WCTR:
1483 1.1 jdolecek atppc_w_ctr(atppc, byte);
1484 1.1 jdolecek break;
1485 1.1 jdolecek case PPBUS_WEPP_A:
1486 1.1 jdolecek atppc_w_eppA(atppc, byte);
1487 1.1 jdolecek break;
1488 1.1 jdolecek case PPBUS_WEPP_D:
1489 1.1 jdolecek atppc_w_eppD(atppc, byte);
1490 1.1 jdolecek break;
1491 1.1 jdolecek case PPBUS_WECR:
1492 1.1 jdolecek atppc_w_ecr(atppc, byte);
1493 1.1 jdolecek break;
1494 1.1 jdolecek case PPBUS_WFIFO:
1495 1.1 jdolecek atppc_w_fifo(atppc, byte);
1496 1.1 jdolecek break;
1497 1.1 jdolecek default:
1498 1.1 jdolecek panic("%s(%s): unknown I/O operation", dev->dv_xname,
1499 1.1 jdolecek __func__);
1500 1.1 jdolecek break;
1501 1.1 jdolecek }
1502 1.1 jdolecek
1503 1.1 jdolecek atppc_barrier(atppc);
1504 1.1 jdolecek
1505 1.1 jdolecek ATPPC_UNLOCK(atppc);
1506 1.1 jdolecek splx(s);
1507 1.1 jdolecek
1508 1.1 jdolecek return val;
1509 1.1 jdolecek }
1510 1.1 jdolecek
1511 1.1 jdolecek /* Read "instance variables" of atppc device */
1512 1.1 jdolecek static int
1513 1.1 jdolecek atppc_read_ivar(struct device * dev, int index, unsigned int * val)
1514 1.1 jdolecek {
1515 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *)dev;
1516 1.1 jdolecek int rval = 0;
1517 1.1 jdolecek int s;
1518 1.1 jdolecek
1519 1.1 jdolecek s = splatppc();
1520 1.1 jdolecek ATPPC_LOCK(atppc);
1521 1.1 jdolecek
1522 1.1 jdolecek switch(index) {
1523 1.1 jdolecek case PPBUS_IVAR_EPP_PROTO:
1524 1.1 jdolecek if(atppc->sc_epp == ATPPC_EPP_1_9)
1525 1.1 jdolecek *val = PPBUS_EPP_1_9;
1526 1.1 jdolecek else if(atppc->sc_epp == ATPPC_EPP_1_7)
1527 1.1 jdolecek *val = PPBUS_EPP_1_7;
1528 1.1 jdolecek break;
1529 1.1 jdolecek
1530 1.1 jdolecek case PPBUS_IVAR_INTR:
1531 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR)
1532 1.1 jdolecek *val = 1;
1533 1.1 jdolecek else
1534 1.1 jdolecek *val = 0;
1535 1.1 jdolecek break;
1536 1.1 jdolecek
1537 1.1 jdolecek case PPBUS_IVAR_DMA:
1538 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_DMA)
1539 1.1 jdolecek *val = 1;
1540 1.1 jdolecek else
1541 1.1 jdolecek *val = 0;
1542 1.1 jdolecek break;
1543 1.1 jdolecek break;
1544 1.1 jdolecek
1545 1.1 jdolecek default:
1546 1.1 jdolecek rval = ENODEV;
1547 1.1 jdolecek }
1548 1.1 jdolecek
1549 1.1 jdolecek ATPPC_UNLOCK(atppc);
1550 1.1 jdolecek splx(s);
1551 1.1 jdolecek
1552 1.1 jdolecek return rval;
1553 1.1 jdolecek }
1554 1.1 jdolecek
1555 1.1 jdolecek /* Write "instance varaibles" of atppc device */
1556 1.1 jdolecek static int
1557 1.1 jdolecek atppc_write_ivar(struct device * dev, int index, unsigned int * val)
1558 1.1 jdolecek {
1559 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *)dev;
1560 1.1 jdolecek int rval = 0;
1561 1.1 jdolecek int s;
1562 1.1 jdolecek
1563 1.1 jdolecek s = splatppc();
1564 1.1 jdolecek ATPPC_LOCK(atppc);
1565 1.1 jdolecek
1566 1.1 jdolecek switch(index) {
1567 1.1 jdolecek case PPBUS_IVAR_EPP_PROTO:
1568 1.1 jdolecek if(*val == PPBUS_EPP_1_9 || *val == PPBUS_EPP_1_7)
1569 1.1 jdolecek atppc->sc_epp = *val;
1570 1.1 jdolecek else
1571 1.1 jdolecek rval = EINVAL;
1572 1.1 jdolecek break;
1573 1.1 jdolecek
1574 1.1 jdolecek case PPBUS_IVAR_INTR:
1575 1.1 jdolecek if(*val == 0)
1576 1.1 jdolecek atppc->sc_use &= ~ATPPC_USE_INTR;
1577 1.1 jdolecek else if(atppc->sc_has & ATPPC_HAS_INTR)
1578 1.1 jdolecek atppc->sc_use |= ATPPC_USE_INTR;
1579 1.1 jdolecek else
1580 1.1 jdolecek rval = ENODEV;
1581 1.1 jdolecek break;
1582 1.1 jdolecek
1583 1.1 jdolecek case PPBUS_IVAR_DMA:
1584 1.1 jdolecek if(*val == 0)
1585 1.1 jdolecek atppc->sc_use &= ~ATPPC_USE_DMA;
1586 1.1 jdolecek else if(atppc->sc_has & ATPPC_HAS_DMA)
1587 1.1 jdolecek atppc->sc_use |= ATPPC_USE_DMA;
1588 1.1 jdolecek else
1589 1.1 jdolecek rval = ENODEV;
1590 1.1 jdolecek break;
1591 1.1 jdolecek
1592 1.1 jdolecek default:
1593 1.1 jdolecek rval = ENODEV;
1594 1.1 jdolecek }
1595 1.1 jdolecek
1596 1.1 jdolecek ATPPC_UNLOCK(atppc);
1597 1.1 jdolecek splx(s);
1598 1.1 jdolecek
1599 1.1 jdolecek return rval;
1600 1.1 jdolecek }
1601 1.1 jdolecek
1602 1.1 jdolecek /* Add a handler routine to be called by the interrupt handler */
1603 1.1 jdolecek static int
1604 1.1 jdolecek atppc_add_handler(struct device * dev, void (*handler)(void *), void *arg)
1605 1.1 jdolecek {
1606 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *)dev;
1607 1.1 jdolecek struct atppc_handler_node * callback;
1608 1.1 jdolecek int rval = 0;
1609 1.1 jdolecek int s;
1610 1.1 jdolecek
1611 1.1 jdolecek s = splatppc();
1612 1.1 jdolecek ATPPC_LOCK(atppc);
1613 1.1 jdolecek
1614 1.1 jdolecek if(handler == NULL) {
1615 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): attempt to register NULL handler.\n",
1616 1.1 jdolecek __func__, dev->dv_xname));
1617 1.1 jdolecek rval = EINVAL;
1618 1.1 jdolecek }
1619 1.1 jdolecek else {
1620 1.1 jdolecek callback = malloc(sizeof(struct atppc_handler_node), M_DEVBUF,
1621 1.1 jdolecek M_NOWAIT);
1622 1.1 jdolecek if(callback) {
1623 1.1 jdolecek callback->func = handler;
1624 1.1 jdolecek callback->arg = arg;
1625 1.1 jdolecek SLIST_INSERT_HEAD(&(atppc->sc_handler_listhead),
1626 1.1 jdolecek callback, entries);
1627 1.1 jdolecek }
1628 1.1 jdolecek else {
1629 1.1 jdolecek rval = ENOMEM;
1630 1.1 jdolecek }
1631 1.1 jdolecek }
1632 1.1 jdolecek
1633 1.1 jdolecek ATPPC_UNLOCK(atppc);
1634 1.1 jdolecek splx(s);
1635 1.1 jdolecek
1636 1.1 jdolecek return rval;
1637 1.1 jdolecek }
1638 1.1 jdolecek
1639 1.1 jdolecek /* Remove a handler added by atppc_add_handler() */
1640 1.1 jdolecek static int
1641 1.1 jdolecek atppc_remove_handler(struct device * dev, void (*handler)(void *))
1642 1.1 jdolecek {
1643 1.1 jdolecek struct atppc_softc * atppc = (struct atppc_softc *)dev;
1644 1.1 jdolecek struct atppc_handler_node * callback;
1645 1.1 jdolecek int rval = EINVAL;
1646 1.1 jdolecek int s;
1647 1.1 jdolecek
1648 1.1 jdolecek s = splatppc();
1649 1.1 jdolecek ATPPC_LOCK(atppc);
1650 1.1 jdolecek
1651 1.1 jdolecek if(SLIST_EMPTY(&(atppc->sc_handler_listhead)))
1652 1.1 jdolecek panic("%s(%s): attempt to remove handler from empty list.\n",
1653 1.1 jdolecek __func__, dev->dv_xname);
1654 1.1 jdolecek
1655 1.1 jdolecek /* Search list for handler */
1656 1.1 jdolecek SLIST_FOREACH(callback, &(atppc->sc_handler_listhead), entries) {
1657 1.1 jdolecek if(callback->func == handler) {
1658 1.1 jdolecek SLIST_REMOVE(&(atppc->sc_handler_listhead), callback,
1659 1.1 jdolecek atppc_handler_node, entries);
1660 1.1 jdolecek free(callback, M_DEVBUF);
1661 1.1 jdolecek rval = 0;
1662 1.1 jdolecek break;
1663 1.1 jdolecek }
1664 1.1 jdolecek }
1665 1.1 jdolecek
1666 1.1 jdolecek ATPPC_UNLOCK(atppc);
1667 1.1 jdolecek splx(s);
1668 1.1 jdolecek
1669 1.1 jdolecek return rval;
1670 1.1 jdolecek }
1671 1.1 jdolecek
1672 1.1 jdolecek /* Utility functions */
1673 1.1 jdolecek
1674 1.1 jdolecek
1675 1.1 jdolecek /*
1676 1.1 jdolecek * Functions that read bytes from port into buffer: called from interrupt
1677 1.1 jdolecek * handler depending on current chipset mode and cause of interrupt. Return
1678 1.1 jdolecek * value: number of bytes moved.
1679 1.1 jdolecek */
1680 1.1 jdolecek
1681 1.1 jdolecek /* Only the lower 4 bits of the final value are valid */
1682 1.1 jdolecek #define nibble2char(s) ((((s) & ~nACK) >> 3) | (~(s) & nBUSY) >> 4)
1683 1.1 jdolecek
1684 1.1 jdolecek /* Read bytes in nibble mode */
1685 1.1 jdolecek static void
1686 1.1 jdolecek atppc_nibble_read(struct atppc_softc * atppc)
1687 1.1 jdolecek {
1688 1.1 jdolecek int i;
1689 1.1 jdolecek u_int8_t nibble[2];
1690 1.1 jdolecek u_int8_t ctr;
1691 1.1 jdolecek u_int8_t str;
1692 1.1 jdolecek
1693 1.1 jdolecek /* Enable interrupts if needed */
1694 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
1695 1.1 jdolecek ctr = atppc_r_ctr(atppc);
1696 1.1 jdolecek atppc_barrier_r(atppc);
1697 1.1 jdolecek if(!(ctr & IRQENABLE)) {
1698 1.1 jdolecek ctr |= IRQENABLE;
1699 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1700 1.1 jdolecek atppc_barrier_w(atppc);
1701 1.1 jdolecek }
1702 1.1 jdolecek }
1703 1.1 jdolecek
1704 1.1 jdolecek while(atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1705 1.1 jdolecek /* Check if device has data to send in idle phase */
1706 1.1 jdolecek str = atppc_r_str(atppc);
1707 1.1 jdolecek atppc_barrier_r(atppc);
1708 1.1 jdolecek if(str & nDATAVAIL) {
1709 1.1 jdolecek return;
1710 1.1 jdolecek }
1711 1.1 jdolecek
1712 1.1 jdolecek /* Nibble-mode handshake transfer */
1713 1.1 jdolecek for(i = 0; i < 2; i++) {
1714 1.1 jdolecek /* Event 7 - ready to take data (HOSTBUSY low) */
1715 1.1 jdolecek ctr = atppc_r_ctr(atppc);
1716 1.1 jdolecek atppc_barrier_r(atppc);
1717 1.1 jdolecek ctr |= HOSTBUSY;
1718 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1719 1.1 jdolecek atppc_barrier_w(atppc);
1720 1.1 jdolecek
1721 1.1 jdolecek /* Event 8 - peripheral writes the first nibble */
1722 1.1 jdolecek
1723 1.1 jdolecek /* Event 9 - peripheral set nAck low */
1724 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, 0, PTRCLK);
1725 1.1 jdolecek if(atppc->sc_inerr)
1726 1.1 jdolecek return;
1727 1.1 jdolecek
1728 1.1 jdolecek /* read nibble */
1729 1.1 jdolecek nibble[i] = atppc_r_str(atppc);
1730 1.1 jdolecek
1731 1.1 jdolecek /* Event 10 - ack, nibble received */
1732 1.1 jdolecek ctr &= ~HOSTBUSY;
1733 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1734 1.1 jdolecek
1735 1.1 jdolecek /* Event 11 - wait ack from peripherial */
1736 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR)
1737 1.1 jdolecek atppc->sc_inerr = atppc_wait_interrupt(atppc,
1738 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_nACK);
1739 1.1 jdolecek else
1740 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, PTRCLK,
1741 1.1 jdolecek PTRCLK);
1742 1.1 jdolecek if(atppc->sc_inerr)
1743 1.1 jdolecek return;
1744 1.1 jdolecek }
1745 1.1 jdolecek
1746 1.1 jdolecek /* Store byte transfered */
1747 1.1 jdolecek *(atppc->sc_inbstart) = ((nibble2char(nibble[1]) << 4) & 0xf0) |
1748 1.1 jdolecek (nibble2char(nibble[0]) & 0x0f);
1749 1.1 jdolecek atppc->sc_inbstart++;
1750 1.1 jdolecek }
1751 1.1 jdolecek }
1752 1.1 jdolecek
1753 1.1 jdolecek /* Read bytes in bidirectional mode */
1754 1.1 jdolecek static void
1755 1.1 jdolecek atppc_byte_read(struct atppc_softc * const atppc)
1756 1.1 jdolecek {
1757 1.1 jdolecek u_int8_t ctr;
1758 1.1 jdolecek u_int8_t str;
1759 1.1 jdolecek
1760 1.1 jdolecek /* Check direction bit */
1761 1.1 jdolecek ctr = atppc_r_ctr(atppc);
1762 1.1 jdolecek atppc_barrier_r(atppc);
1763 1.1 jdolecek if(!(ctr & PCD)) {
1764 1.1 jdolecek ATPPC_DPRINTF(("%s: byte-mode read attempted without direction "
1765 1.1 jdolecek "bit set.", atppc->sc_dev.dv_xname));
1766 1.1 jdolecek atppc->sc_inerr = ENODEV;
1767 1.1 jdolecek return;
1768 1.1 jdolecek }
1769 1.1 jdolecek /* Enable interrupts if needed */
1770 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
1771 1.1 jdolecek if(!(ctr & IRQENABLE)) {
1772 1.1 jdolecek ctr |= IRQENABLE;
1773 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1774 1.1 jdolecek atppc_barrier_w(atppc);
1775 1.1 jdolecek }
1776 1.1 jdolecek }
1777 1.1 jdolecek
1778 1.1 jdolecek /* Byte-mode handshake transfer */
1779 1.1 jdolecek while(atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1780 1.1 jdolecek /* Check if device has data to send */
1781 1.1 jdolecek str = atppc_r_str(atppc);
1782 1.1 jdolecek atppc_barrier_r(atppc);
1783 1.1 jdolecek if(str & nDATAVAIL) {
1784 1.1 jdolecek return;
1785 1.1 jdolecek }
1786 1.1 jdolecek
1787 1.1 jdolecek /* Event 7 - ready to take data (nAUTO low) */
1788 1.1 jdolecek ctr |= HOSTBUSY;
1789 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1790 1.1 jdolecek atppc_barrier_w(atppc);
1791 1.1 jdolecek
1792 1.1 jdolecek /* Event 9 - peripheral set nAck low */
1793 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, 0, PTRCLK);
1794 1.1 jdolecek if(atppc->sc_inerr)
1795 1.1 jdolecek return;
1796 1.1 jdolecek
1797 1.1 jdolecek /* Store byte transfered */
1798 1.1 jdolecek *(atppc->sc_inbstart) = atppc_r_dtr(atppc);
1799 1.1 jdolecek atppc_barrier_r(atppc);
1800 1.1 jdolecek
1801 1.1 jdolecek /* Event 10 - data received, can't accept more */
1802 1.1 jdolecek ctr &= ~HOSTBUSY;
1803 1.1 jdolecek atppc_w_ctr(atppc, ctr);
1804 1.1 jdolecek atppc_barrier_w(atppc);
1805 1.1 jdolecek
1806 1.1 jdolecek /* Event 11 - peripheral ack */
1807 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR)
1808 1.1 jdolecek atppc->sc_inerr = atppc_wait_interrupt(atppc,
1809 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_nACK);
1810 1.1 jdolecek else
1811 1.1 jdolecek atppc->sc_inerr = atppc_poll_str(atppc, PTRCLK, PTRCLK);
1812 1.1 jdolecek if(atppc->sc_inerr)
1813 1.1 jdolecek return;
1814 1.1 jdolecek
1815 1.1 jdolecek /* Event 16 - strobe */
1816 1.1 jdolecek str |= HOSTCLK;
1817 1.1 jdolecek atppc_w_str(atppc, str);
1818 1.1 jdolecek atppc_barrier_w(atppc);
1819 1.1 jdolecek DELAY(1);
1820 1.1 jdolecek str &= ~HOSTCLK;
1821 1.1 jdolecek atppc_w_str(atppc, str);
1822 1.1 jdolecek atppc_barrier_w(atppc);
1823 1.1 jdolecek
1824 1.1 jdolecek /* Update counter */
1825 1.1 jdolecek atppc->sc_inbstart++;
1826 1.1 jdolecek }
1827 1.1 jdolecek }
1828 1.1 jdolecek
1829 1.1 jdolecek /* Read bytes in EPP mode */
1830 1.1 jdolecek static void
1831 1.1 jdolecek atppc_epp_read(struct atppc_softc * atppc)
1832 1.1 jdolecek {
1833 1.1 jdolecek if(atppc->sc_epp == ATPPC_EPP_1_9) {
1834 1.1 jdolecek {
1835 1.1 jdolecek uint8_t str;
1836 1.1 jdolecek int i;
1837 1.1 jdolecek
1838 1.1 jdolecek atppc_reset_epp_timeout((struct device *)atppc);
1839 1.1 jdolecek for(i = 0; i < atppc->sc_inb_nbytes; i++) {
1840 1.1 jdolecek *(atppc->sc_inbstart) = atppc_r_eppD(atppc);
1841 1.1 jdolecek atppc_barrier_r(atppc);
1842 1.1 jdolecek str = atppc_r_str(atppc);
1843 1.1 jdolecek atppc_barrier_r(atppc);
1844 1.1 jdolecek if(str & TIMEOUT) {
1845 1.1 jdolecek atppc->sc_inerr = EIO;
1846 1.1 jdolecek break;
1847 1.1 jdolecek }
1848 1.1 jdolecek atppc->sc_inbstart++;
1849 1.1 jdolecek }
1850 1.1 jdolecek }
1851 1.1 jdolecek }
1852 1.1 jdolecek else {
1853 1.1 jdolecek /* Read data block from EPP data register */
1854 1.1 jdolecek atppc_r_eppD_multi(atppc, atppc->sc_inbstart,
1855 1.1 jdolecek atppc->sc_inb_nbytes);
1856 1.1 jdolecek atppc_barrier_r(atppc);
1857 1.1 jdolecek /* Update buffer position, byte count and counter */
1858 1.1 jdolecek atppc->sc_inbstart += atppc->sc_inb_nbytes;
1859 1.1 jdolecek }
1860 1.1 jdolecek
1861 1.1 jdolecek return;
1862 1.1 jdolecek }
1863 1.1 jdolecek
1864 1.1 jdolecek /* Read bytes in ECP mode */
1865 1.1 jdolecek static void
1866 1.1 jdolecek atppc_ecp_read(struct atppc_softc * atppc)
1867 1.1 jdolecek {
1868 1.1 jdolecek u_int8_t ecr;
1869 1.1 jdolecek u_int8_t ctr;
1870 1.1 jdolecek u_int8_t str;
1871 1.1 jdolecek const unsigned char ctr_sav = atppc_r_ctr(atppc);
1872 1.1 jdolecek const unsigned char ecr_sav = atppc_r_ecr(atppc);
1873 1.1 jdolecek unsigned int worklen;
1874 1.1 jdolecek
1875 1.1 jdolecek /* Check direction bit */
1876 1.1 jdolecek ctr = ctr_sav;
1877 1.1 jdolecek atppc_barrier_r(atppc);
1878 1.1 jdolecek if(!(ctr & PCD)) {
1879 1.1 jdolecek ATPPC_DPRINTF(("%s: ecp-mode read attempted without direction "
1880 1.1 jdolecek "bit set.", atppc->sc_dev.dv_xname));
1881 1.1 jdolecek atppc->sc_inerr = ENODEV;
1882 1.1 jdolecek goto end;
1883 1.1 jdolecek }
1884 1.1 jdolecek
1885 1.1 jdolecek /* Clear device request if any */
1886 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR)
1887 1.1 jdolecek atppc->sc_irqstat &= ~ATPPC_IRQ_nFAULT;
1888 1.1 jdolecek
1889 1.1 jdolecek while(atppc->sc_inbstart < (atppc->sc_inb + atppc->sc_inb_nbytes)) {
1890 1.1 jdolecek ecr = atppc_r_ecr(atppc);
1891 1.1 jdolecek atppc_barrier_r(atppc);
1892 1.1 jdolecek if(ecr & ATPPC_FIFO_EMPTY) {
1893 1.1 jdolecek /* Check for invalid state */
1894 1.1 jdolecek if(ecr & ATPPC_FIFO_FULL) {
1895 1.1 jdolecek atppc_ecp_read_error(atppc, worklen);
1896 1.1 jdolecek break;
1897 1.1 jdolecek }
1898 1.1 jdolecek
1899 1.1 jdolecek /* Check if device has data to send */
1900 1.1 jdolecek str = atppc_r_str(atppc);
1901 1.1 jdolecek atppc_barrier_r(atppc);
1902 1.1 jdolecek if(str & nDATAVAIL) {
1903 1.1 jdolecek break;
1904 1.1 jdolecek }
1905 1.1 jdolecek
1906 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
1907 1.1 jdolecek /* Enable interrupts */
1908 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
1909 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1910 1.1 jdolecek atppc_barrier_w(atppc);
1911 1.1 jdolecek /* Wait for FIFO to fill */
1912 1.1 jdolecek atppc->sc_inerr = atppc_wait_interrupt(atppc,
1913 1.1 jdolecek atppc->sc_inb, ATPPC_IRQ_FIFO);
1914 1.1 jdolecek if(atppc->sc_inerr)
1915 1.1 jdolecek break;
1916 1.1 jdolecek }
1917 1.1 jdolecek else {
1918 1.1 jdolecek DELAY(1);
1919 1.1 jdolecek }
1920 1.1 jdolecek continue;
1921 1.1 jdolecek }
1922 1.1 jdolecek else if(ecr & ATPPC_FIFO_FULL) {
1923 1.1 jdolecek /* Transfer sc_fifo bytes */
1924 1.1 jdolecek worklen = atppc->sc_fifo;
1925 1.1 jdolecek }
1926 1.1 jdolecek else if(ecr & ATPPC_SERVICE_INTR) {
1927 1.1 jdolecek /* Transfer sc_rthr bytes */
1928 1.1 jdolecek worklen = atppc->sc_rthr;
1929 1.1 jdolecek }
1930 1.1 jdolecek else {
1931 1.1 jdolecek /* At least one byte is in the FIFO */
1932 1.1 jdolecek worklen = 1;
1933 1.1 jdolecek }
1934 1.1 jdolecek
1935 1.1 jdolecek if((atppc->sc_use & ATPPC_USE_INTR) &&
1936 1.1 jdolecek (atppc->sc_use & ATPPC_USE_DMA)) {
1937 1.1 jdolecek
1938 1.1 jdolecek atppc_ecp_read_dma(atppc, &worklen, ecr);
1939 1.1 jdolecek }
1940 1.1 jdolecek else {
1941 1.1 jdolecek atppc_ecp_read_pio(atppc, &worklen, ecr);
1942 1.1 jdolecek }
1943 1.1 jdolecek
1944 1.1 jdolecek if(atppc->sc_inerr) {
1945 1.1 jdolecek atppc_ecp_read_error(atppc, worklen);
1946 1.1 jdolecek break;
1947 1.1 jdolecek }
1948 1.1 jdolecek
1949 1.1 jdolecek /* Update counter */
1950 1.1 jdolecek atppc->sc_inbstart += worklen;
1951 1.1 jdolecek }
1952 1.1 jdolecek end:
1953 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
1954 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
1955 1.1 jdolecek atppc_barrier_w(atppc);
1956 1.1 jdolecek }
1957 1.1 jdolecek
1958 1.1 jdolecek /* Read bytes in ECP mode using DMA transfers */
1959 1.1 jdolecek static void
1960 1.1 jdolecek atppc_ecp_read_dma(struct atppc_softc * atppc, unsigned int * length,
1961 1.1 jdolecek unsigned char ecr)
1962 1.1 jdolecek {
1963 1.1 jdolecek /* Limit transfer to maximum DMA size and start it */
1964 1.1 jdolecek *length = min(*length, atppc->sc_dma_maxsize);
1965 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_INIT;
1966 1.1 jdolecek atppc->sc_dma_start(atppc, atppc->sc_inbstart, *length,
1967 1.1 jdolecek ATPPC_DMA_MODE_READ);
1968 1.1 jdolecek
1969 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_STARTED;
1970 1.1 jdolecek
1971 1.1 jdolecek /* Enable interrupts, DMA */
1972 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
1973 1.1 jdolecek ecr |= ATPPC_ENABLE_DMA;
1974 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1975 1.1 jdolecek atppc_barrier_w(atppc);
1976 1.1 jdolecek
1977 1.1 jdolecek /* Wait for DMA completion */
1978 1.1 jdolecek atppc->sc_inerr = atppc_wait_interrupt(atppc, atppc->sc_inb,
1979 1.1 jdolecek ATPPC_IRQ_DMA);
1980 1.1 jdolecek if(atppc->sc_inerr)
1981 1.1 jdolecek return;
1982 1.1 jdolecek
1983 1.1 jdolecek /* Get register value recorded by interrupt handler */
1984 1.1 jdolecek ecr = atppc->sc_ecr_intr;
1985 1.1 jdolecek /* Clear DMA programming */
1986 1.1 jdolecek atppc->sc_dma_finish(atppc);
1987 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_COMPLETE;
1988 1.1 jdolecek /* Disable DMA */
1989 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
1990 1.1 jdolecek atppc_w_ecr(atppc, ecr);
1991 1.1 jdolecek atppc_barrier_w(atppc);
1992 1.1 jdolecek }
1993 1.1 jdolecek
1994 1.1 jdolecek /* Read bytes in ECP mode using PIO transfers */
1995 1.1 jdolecek static void
1996 1.1 jdolecek atppc_ecp_read_pio(struct atppc_softc * atppc, unsigned int * length,
1997 1.1 jdolecek unsigned char ecr)
1998 1.1 jdolecek {
1999 1.1 jdolecek /* Disable DMA */
2000 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
2001 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2002 1.1 jdolecek atppc_barrier_w(atppc);
2003 1.1 jdolecek
2004 1.1 jdolecek /* Read from FIFO */
2005 1.1 jdolecek atppc_r_fifo_multi(atppc, atppc->sc_inbstart, *length);
2006 1.1 jdolecek }
2007 1.1 jdolecek
2008 1.1 jdolecek /* Handle errors for ECP reads */
2009 1.1 jdolecek static void
2010 1.1 jdolecek atppc_ecp_read_error(struct atppc_softc * atppc, const unsigned int worklen)
2011 1.1 jdolecek {
2012 1.1 jdolecek unsigned char ecr = atppc_r_ecr(atppc);
2013 1.1 jdolecek
2014 1.1 jdolecek /* Abort DMA if not finished */
2015 1.1 jdolecek if(atppc->sc_dmastat == ATPPC_DMA_STARTED) {
2016 1.1 jdolecek atppc->sc_dma_abort(atppc);
2017 1.1 jdolecek ATPPC_DPRINTF(("%s: DMA interrupted.\n", __func__));
2018 1.1 jdolecek }
2019 1.1 jdolecek
2020 1.1 jdolecek /* Check for invalid states */
2021 1.1 jdolecek if((ecr & ATPPC_FIFO_EMPTY) && (ecr & ATPPC_FIFO_FULL)) {
2022 1.1 jdolecek ATPPC_DPRINTF(("%s: FIFO full+empty bits set.\n", __func__));
2023 1.1 jdolecek ATPPC_DPRINTF(("%s: reseting FIFO.\n", __func__));
2024 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2025 1.1 jdolecek atppc_barrier_w(atppc);
2026 1.1 jdolecek }
2027 1.1 jdolecek }
2028 1.1 jdolecek
2029 1.1 jdolecek /*
2030 1.1 jdolecek * Functions that write bytes to port from buffer: called from atppc_write()
2031 1.1 jdolecek * function depending on current chipset mode. Returns number of bytes moved.
2032 1.1 jdolecek */
2033 1.1 jdolecek
2034 1.1 jdolecek /* Write bytes in std/bidirectional mode */
2035 1.1 jdolecek static void
2036 1.1 jdolecek atppc_std_write(struct atppc_softc * const atppc)
2037 1.1 jdolecek {
2038 1.1 jdolecek unsigned int timecount;
2039 1.1 jdolecek unsigned char ctr;
2040 1.1 jdolecek
2041 1.1 jdolecek ctr = atppc_r_ctr(atppc);
2042 1.1 jdolecek atppc_barrier_r(atppc);
2043 1.1 jdolecek /* Enable interrupts if needed */
2044 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
2045 1.1 jdolecek if(!(ctr & IRQENABLE)) {
2046 1.1 jdolecek ctr |= IRQENABLE;
2047 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2048 1.1 jdolecek atppc_barrier_w(atppc);
2049 1.1 jdolecek }
2050 1.1 jdolecek }
2051 1.1 jdolecek
2052 1.1 jdolecek while(atppc->sc_outbstart < (atppc->sc_outb + atppc->sc_outb_nbytes)) {
2053 1.1 jdolecek /* Wait for peripheral to become ready for MAXBUSYWAIT */
2054 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2055 1.1 jdolecek if(atppc->sc_outerr)
2056 1.1 jdolecek return;
2057 1.1 jdolecek
2058 1.1 jdolecek /* Put data in data register */
2059 1.1 jdolecek atppc_w_dtr(atppc, *(atppc->sc_outbstart));
2060 1.1 jdolecek atppc_barrier_w(atppc);
2061 1.1 jdolecek DELAY(1);
2062 1.1 jdolecek
2063 1.1 jdolecek /* Pulse strobe to indicate valid data on lines */
2064 1.1 jdolecek ctr |= STROBE;
2065 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2066 1.1 jdolecek atppc_barrier_w(atppc);
2067 1.1 jdolecek DELAY(1);
2068 1.1 jdolecek ctr &= ~STROBE;
2069 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2070 1.1 jdolecek atppc_barrier_w(atppc);
2071 1.1 jdolecek
2072 1.1 jdolecek /* Wait for nACK for MAXBUSYWAIT */
2073 1.1 jdolecek timecount = 0;
2074 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
2075 1.1 jdolecek atppc->sc_outerr = atppc_wait_interrupt(atppc,
2076 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_nACK);
2077 1.1 jdolecek if(atppc->sc_outerr)
2078 1.1 jdolecek return;
2079 1.1 jdolecek }
2080 1.1 jdolecek else {
2081 1.1 jdolecek /* Try to catch the pulsed acknowledgement */
2082 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, 0, nACK);
2083 1.1 jdolecek if(atppc->sc_outerr)
2084 1.1 jdolecek return;
2085 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, nACK, nACK);
2086 1.1 jdolecek if(atppc->sc_outerr)
2087 1.1 jdolecek return;
2088 1.1 jdolecek }
2089 1.1 jdolecek
2090 1.1 jdolecek /* Update buffer position, byte count and counter */
2091 1.1 jdolecek atppc->sc_outbstart++;
2092 1.1 jdolecek }
2093 1.1 jdolecek }
2094 1.1 jdolecek
2095 1.1 jdolecek
2096 1.1 jdolecek /* Write bytes in EPP mode */
2097 1.1 jdolecek static void
2098 1.1 jdolecek atppc_epp_write(struct atppc_softc * atppc)
2099 1.1 jdolecek {
2100 1.1 jdolecek if(atppc->sc_epp == ATPPC_EPP_1_9) {
2101 1.1 jdolecek {
2102 1.1 jdolecek uint8_t str;
2103 1.1 jdolecek int i;
2104 1.1 jdolecek
2105 1.1 jdolecek atppc_reset_epp_timeout((struct device *)atppc);
2106 1.1 jdolecek for(i = 0; i < atppc->sc_outb_nbytes; i++) {
2107 1.1 jdolecek atppc_w_eppD(atppc, *(atppc->sc_outbstart));
2108 1.1 jdolecek atppc_barrier_w(atppc);
2109 1.1 jdolecek str = atppc_r_str(atppc);
2110 1.1 jdolecek atppc_barrier_r(atppc);
2111 1.1 jdolecek if(str & TIMEOUT) {
2112 1.1 jdolecek atppc->sc_outerr = EIO;
2113 1.1 jdolecek break;
2114 1.1 jdolecek }
2115 1.1 jdolecek atppc->sc_outbstart++;
2116 1.1 jdolecek }
2117 1.1 jdolecek }
2118 1.1 jdolecek }
2119 1.1 jdolecek else {
2120 1.1 jdolecek /* Write data block to EPP data register */
2121 1.1 jdolecek atppc_w_eppD_multi(atppc, atppc->sc_outbstart,
2122 1.1 jdolecek atppc->sc_outb_nbytes);
2123 1.1 jdolecek atppc_barrier_w(atppc);
2124 1.1 jdolecek /* Update buffer position, byte count and counter */
2125 1.1 jdolecek atppc->sc_outbstart += atppc->sc_outb_nbytes;
2126 1.1 jdolecek }
2127 1.1 jdolecek
2128 1.1 jdolecek return;
2129 1.1 jdolecek }
2130 1.1 jdolecek
2131 1.1 jdolecek
2132 1.1 jdolecek /* Write bytes in ECP/Fast Centronics mode */
2133 1.1 jdolecek static void
2134 1.1 jdolecek atppc_fifo_write(struct atppc_softc * const atppc)
2135 1.1 jdolecek {
2136 1.1 jdolecek unsigned char ctr;
2137 1.1 jdolecek unsigned char ecr;
2138 1.1 jdolecek const unsigned char ctr_sav = atppc_r_ctr(atppc);
2139 1.1 jdolecek const unsigned char ecr_sav = atppc_r_ecr(atppc);
2140 1.1 jdolecek
2141 1.1 jdolecek ctr = ctr_sav;
2142 1.1 jdolecek ecr = ecr_sav;
2143 1.1 jdolecek atppc_barrier_r(atppc);
2144 1.1 jdolecek
2145 1.1 jdolecek /* Reset and flush FIFO */
2146 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2147 1.1 jdolecek atppc_barrier_w(atppc);
2148 1.1 jdolecek /* Disable nAck interrupts and initialize port bits */
2149 1.1 jdolecek ctr &= ~(IRQENABLE | STROBE | AUTOFEED);
2150 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2151 1.1 jdolecek atppc_barrier_w(atppc);
2152 1.1 jdolecek /* Restore mode */
2153 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2154 1.1 jdolecek atppc_barrier_w(atppc);
2155 1.1 jdolecek
2156 1.1 jdolecek /* DMA or Programmed IO */
2157 1.1 jdolecek if((atppc->sc_use & ATPPC_USE_DMA) &&
2158 1.1 jdolecek (atppc->sc_use & ATPPC_USE_INTR)) {
2159 1.1 jdolecek
2160 1.1 jdolecek atppc_fifo_write_dma(atppc, ecr, ctr);
2161 1.1 jdolecek }
2162 1.1 jdolecek else {
2163 1.1 jdolecek atppc_fifo_write_pio(atppc, ecr, ctr);
2164 1.1 jdolecek }
2165 1.1 jdolecek
2166 1.1 jdolecek /* Restore original register values */
2167 1.1 jdolecek atppc_w_ctr(atppc, ctr_sav);
2168 1.1 jdolecek atppc_w_ecr(atppc, ecr_sav);
2169 1.1 jdolecek atppc_barrier_w(atppc);
2170 1.1 jdolecek }
2171 1.1 jdolecek
2172 1.1 jdolecek static void
2173 1.1 jdolecek atppc_fifo_write_dma(struct atppc_softc * const atppc, unsigned char ecr,
2174 1.1 jdolecek unsigned char ctr)
2175 1.1 jdolecek {
2176 1.1 jdolecek unsigned int len;
2177 1.1 jdolecek unsigned int worklen;
2178 1.1 jdolecek
2179 1.1 jdolecek for(len = (atppc->sc_outb + atppc->sc_outb_nbytes) -
2180 1.1 jdolecek atppc->sc_outbstart; len > 0; len = (atppc->sc_outb +
2181 1.1 jdolecek atppc->sc_outb_nbytes) - atppc->sc_outbstart) {
2182 1.1 jdolecek
2183 1.1 jdolecek /* Wait for device to become ready */
2184 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2185 1.1 jdolecek if(atppc->sc_outerr)
2186 1.1 jdolecek return;
2187 1.1 jdolecek
2188 1.1 jdolecek /* Reset chipset for next DMA transfer */
2189 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2190 1.1 jdolecek atppc_barrier_w(atppc);
2191 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2192 1.1 jdolecek atppc_barrier_w(atppc);
2193 1.1 jdolecek
2194 1.1 jdolecek /* Limit transfer to minimum of space in FIFO and buffer */
2195 1.1 jdolecek worklen = min(len, atppc->sc_fifo);
2196 1.1 jdolecek
2197 1.1 jdolecek /* Limit transfer to maximum DMA size and start it */
2198 1.1 jdolecek worklen = min(worklen, atppc->sc_dma_maxsize);
2199 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_INIT;
2200 1.1 jdolecek atppc->sc_dma_start(atppc, atppc->sc_outbstart,
2201 1.1 jdolecek worklen, ATPPC_DMA_MODE_WRITE);
2202 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_STARTED;
2203 1.1 jdolecek
2204 1.1 jdolecek /* Enable interrupts, DMA */
2205 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2206 1.1 jdolecek ecr |= ATPPC_ENABLE_DMA;
2207 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2208 1.1 jdolecek atppc_barrier_w(atppc);
2209 1.1 jdolecek
2210 1.1 jdolecek /* Wait for DMA completion */
2211 1.1 jdolecek atppc->sc_outerr = atppc_wait_interrupt(atppc, atppc->sc_outb,
2212 1.1 jdolecek ATPPC_IRQ_DMA);
2213 1.1 jdolecek if(atppc->sc_outerr) {
2214 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2215 1.1 jdolecek return;
2216 1.1 jdolecek }
2217 1.1 jdolecek /* Get register value recorded by interrupt handler */
2218 1.1 jdolecek ecr = atppc->sc_ecr_intr;
2219 1.1 jdolecek /* Clear DMA programming */
2220 1.1 jdolecek atppc->sc_dma_finish(atppc);
2221 1.1 jdolecek atppc->sc_dmastat = ATPPC_DMA_COMPLETE;
2222 1.1 jdolecek /* Disable DMA */
2223 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
2224 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2225 1.1 jdolecek atppc_barrier_w(atppc);
2226 1.1 jdolecek
2227 1.1 jdolecek /* Wait for FIFO to empty */
2228 1.1 jdolecek for(;;) {
2229 1.1 jdolecek if(ecr & ATPPC_FIFO_EMPTY) {
2230 1.1 jdolecek if(ecr & ATPPC_FIFO_FULL) {
2231 1.1 jdolecek atppc->sc_outerr = EIO;
2232 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2233 1.1 jdolecek return;
2234 1.1 jdolecek }
2235 1.1 jdolecek else {
2236 1.1 jdolecek break;
2237 1.1 jdolecek }
2238 1.1 jdolecek }
2239 1.1 jdolecek
2240 1.1 jdolecek /* Enable service interrupt */
2241 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2242 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2243 1.1 jdolecek atppc_barrier_w(atppc);
2244 1.1 jdolecek
2245 1.1 jdolecek atppc->sc_outerr = atppc_wait_interrupt(atppc,
2246 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_FIFO);
2247 1.1 jdolecek if(atppc->sc_outerr) {
2248 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2249 1.1 jdolecek return;
2250 1.1 jdolecek }
2251 1.1 jdolecek
2252 1.1 jdolecek /* Get register value recorded by interrupt handler */
2253 1.1 jdolecek ecr = atppc->sc_ecr_intr;
2254 1.1 jdolecek }
2255 1.1 jdolecek
2256 1.1 jdolecek /* Update pointer */
2257 1.1 jdolecek atppc->sc_outbstart += worklen;
2258 1.1 jdolecek }
2259 1.1 jdolecek }
2260 1.1 jdolecek
2261 1.1 jdolecek static void
2262 1.1 jdolecek atppc_fifo_write_pio(struct atppc_softc * const atppc, unsigned char ecr,
2263 1.1 jdolecek unsigned char ctr)
2264 1.1 jdolecek {
2265 1.1 jdolecek unsigned int len;
2266 1.1 jdolecek unsigned int worklen;
2267 1.1 jdolecek unsigned int timecount;
2268 1.1 jdolecek
2269 1.1 jdolecek /* Disable DMA */
2270 1.1 jdolecek ecr &= ~ATPPC_ENABLE_DMA;
2271 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2272 1.1 jdolecek atppc_barrier_w(atppc);
2273 1.1 jdolecek
2274 1.1 jdolecek for(len = (atppc->sc_outb + atppc->sc_outb_nbytes) -
2275 1.1 jdolecek atppc->sc_outbstart; len > 0; len = (atppc->sc_outb +
2276 1.1 jdolecek atppc->sc_outb_nbytes) - atppc->sc_outbstart) {
2277 1.1 jdolecek
2278 1.1 jdolecek /* Wait for device to become ready */
2279 1.1 jdolecek atppc->sc_outerr = atppc_poll_str(atppc, SPP_READY, SPP_MASK);
2280 1.1 jdolecek if(atppc->sc_outerr)
2281 1.1 jdolecek return;
2282 1.1 jdolecek
2283 1.1 jdolecek /* Limit transfer to minimum of space in FIFO and buffer */
2284 1.1 jdolecek worklen = min(len, atppc->sc_fifo);
2285 1.1 jdolecek
2286 1.1 jdolecek /* Write to FIFO */
2287 1.1 jdolecek atppc_w_fifo_multi(atppc, atppc->sc_outbstart, worklen);
2288 1.1 jdolecek
2289 1.1 jdolecek timecount = 0;
2290 1.1 jdolecek if(atppc->sc_use & ATPPC_USE_INTR) {
2291 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2292 1.1 jdolecek atppc_barrier_w(atppc);
2293 1.1 jdolecek
2294 1.1 jdolecek /* Wait for interrupt */
2295 1.1 jdolecek for(;;) {
2296 1.1 jdolecek if(ecr & ATPPC_FIFO_EMPTY) {
2297 1.1 jdolecek if(ecr & ATPPC_FIFO_FULL) {
2298 1.1 jdolecek atppc->sc_outerr = EIO;
2299 1.1 jdolecek atppc_fifo_write_error(atppc,
2300 1.1 jdolecek worklen);
2301 1.1 jdolecek return;
2302 1.1 jdolecek }
2303 1.1 jdolecek else {
2304 1.1 jdolecek break;
2305 1.1 jdolecek }
2306 1.1 jdolecek }
2307 1.1 jdolecek
2308 1.1 jdolecek /* Enable service interrupt */
2309 1.1 jdolecek ecr &= ~ATPPC_SERVICE_INTR;
2310 1.1 jdolecek atppc_w_ecr(atppc, ecr);
2311 1.1 jdolecek atppc_barrier_w(atppc);
2312 1.1 jdolecek
2313 1.1 jdolecek atppc->sc_outerr = atppc_wait_interrupt(atppc,
2314 1.1 jdolecek atppc->sc_outb, ATPPC_IRQ_FIFO);
2315 1.1 jdolecek if(atppc->sc_outerr) {
2316 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2317 1.1 jdolecek return;
2318 1.1 jdolecek }
2319 1.1 jdolecek
2320 1.1 jdolecek /* Get ECR value saved by interrupt handler */
2321 1.1 jdolecek ecr = atppc->sc_ecr_intr;
2322 1.1 jdolecek }
2323 1.1 jdolecek }
2324 1.1 jdolecek else {
2325 1.1 jdolecek for(; timecount < ((MAXBUSYWAIT/hz)*1000000);
2326 1.1 jdolecek timecount++) {
2327 1.1 jdolecek
2328 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2329 1.1 jdolecek atppc_barrier_r(atppc);
2330 1.1 jdolecek if(ecr & ATPPC_FIFO_EMPTY) {
2331 1.1 jdolecek if(ecr & ATPPC_FIFO_FULL) {
2332 1.1 jdolecek atppc->sc_outerr = EIO;
2333 1.1 jdolecek atppc_fifo_write_error(atppc,
2334 1.1 jdolecek worklen);
2335 1.1 jdolecek return;
2336 1.1 jdolecek }
2337 1.1 jdolecek else {
2338 1.1 jdolecek break;
2339 1.1 jdolecek }
2340 1.1 jdolecek }
2341 1.1 jdolecek DELAY(1);
2342 1.1 jdolecek }
2343 1.1 jdolecek
2344 1.1 jdolecek if(((timecount*hz)/1000000) >= MAXBUSYWAIT) {
2345 1.1 jdolecek atppc->sc_outerr = EIO;
2346 1.1 jdolecek atppc_fifo_write_error(atppc, worklen);
2347 1.1 jdolecek return;
2348 1.1 jdolecek }
2349 1.1 jdolecek }
2350 1.1 jdolecek
2351 1.1 jdolecek /* Update pointer */
2352 1.1 jdolecek atppc->sc_outbstart += worklen;
2353 1.1 jdolecek }
2354 1.1 jdolecek }
2355 1.1 jdolecek
2356 1.1 jdolecek static void
2357 1.1 jdolecek atppc_fifo_write_error(struct atppc_softc * const atppc,
2358 1.1 jdolecek const unsigned int worklen)
2359 1.1 jdolecek {
2360 1.1 jdolecek unsigned char ecr = atppc_r_ecr(atppc);
2361 1.1 jdolecek
2362 1.1 jdolecek /* Abort DMA if not finished */
2363 1.1 jdolecek if(atppc->sc_dmastat == ATPPC_DMA_STARTED) {
2364 1.1 jdolecek atppc->sc_dma_abort(atppc);
2365 1.1 jdolecek ATPPC_DPRINTF(("%s: DMA interrupted.\n", __func__));
2366 1.1 jdolecek }
2367 1.1 jdolecek
2368 1.1 jdolecek /* Check for invalid states */
2369 1.1 jdolecek if((ecr & ATPPC_FIFO_EMPTY) && (ecr & ATPPC_FIFO_FULL)) {
2370 1.1 jdolecek ATPPC_DPRINTF(("%s: FIFO full+empty bits set.\n", __func__));
2371 1.1 jdolecek }
2372 1.1 jdolecek else if(!(ecr & ATPPC_FIFO_EMPTY)) {
2373 1.1 jdolecek unsigned char ctr = atppc_r_ctr(atppc);
2374 1.1 jdolecek int bytes_left;
2375 1.1 jdolecek int i;
2376 1.1 jdolecek
2377 1.1 jdolecek ATPPC_DPRINTF(("%s(%s): FIFO not empty.\n", __func__,
2378 1.1 jdolecek atppc->sc_dev.dv_xname));
2379 1.1 jdolecek
2380 1.1 jdolecek /* Drive strobe low to stop data transfer */
2381 1.1 jdolecek ctr &= ~STROBE;
2382 1.1 jdolecek atppc_w_ctr(atppc, ctr);
2383 1.1 jdolecek atppc_barrier_w(atppc);
2384 1.1 jdolecek
2385 1.1 jdolecek /* Determine how many bytes remain in FIFO */
2386 1.1 jdolecek for(i = 0; i < atppc->sc_fifo; i++) {
2387 1.1 jdolecek atppc_w_fifo(atppc, (unsigned char)i);
2388 1.1 jdolecek ecr = atppc_r_ecr(atppc);
2389 1.1 jdolecek atppc_barrier_r(atppc);
2390 1.1 jdolecek if(ecr & ATPPC_FIFO_FULL)
2391 1.1 jdolecek break;
2392 1.1 jdolecek }
2393 1.1 jdolecek bytes_left = (atppc->sc_fifo) - (i + 1);
2394 1.1 jdolecek ATPPC_DPRINTF(("%s: %d bytes left in FIFO.\n", __func__,
2395 1.1 jdolecek bytes_left));
2396 1.1 jdolecek
2397 1.1 jdolecek /* Update counter */
2398 1.1 jdolecek atppc->sc_outbstart += (worklen - bytes_left);
2399 1.1 jdolecek }
2400 1.1 jdolecek else {
2401 1.1 jdolecek /* Update counter */
2402 1.1 jdolecek atppc->sc_outbstart += worklen;
2403 1.1 jdolecek }
2404 1.1 jdolecek
2405 1.1 jdolecek ATPPC_DPRINTF(("%s: reseting FIFO.\n", __func__));
2406 1.1 jdolecek atppc_w_ecr(atppc, ATPPC_ECR_PS2);
2407 1.1 jdolecek atppc_barrier_w(atppc);
2408 1.1 jdolecek }
2409 1.1 jdolecek
2410 1.1 jdolecek /*
2411 1.1 jdolecek * Poll status register using mask and status for MAXBUSYWAIT.
2412 1.1 jdolecek * Returns 0 if device ready, error value otherwise.
2413 1.1 jdolecek */
2414 1.1 jdolecek static int
2415 1.1 jdolecek atppc_poll_str(const struct atppc_softc * const atppc, const u_int8_t status,
2416 1.1 jdolecek const u_int8_t mask)
2417 1.1 jdolecek {
2418 1.1 jdolecek unsigned int timecount;
2419 1.1 jdolecek u_int8_t str;
2420 1.1 jdolecek int error = EIO;
2421 1.1 jdolecek
2422 1.1 jdolecek /* Wait for str to have status for MAXBUSYWAIT */
2423 1.1 jdolecek for(timecount = 0; timecount < ((MAXBUSYWAIT/hz)*1000000);
2424 1.1 jdolecek timecount++) {
2425 1.1 jdolecek
2426 1.1 jdolecek str = atppc_r_str(atppc);
2427 1.1 jdolecek atppc_barrier_r(atppc);
2428 1.1 jdolecek if((str & mask) == status) {
2429 1.1 jdolecek error = 0;
2430 1.1 jdolecek break;
2431 1.1 jdolecek }
2432 1.1 jdolecek DELAY(1);
2433 1.1 jdolecek }
2434 1.1 jdolecek
2435 1.1 jdolecek return error;
2436 1.1 jdolecek }
2437 1.1 jdolecek
2438 1.1 jdolecek /* Wait for interrupt for MAXBUSYWAIT: returns 0 if acknowledge received. */
2439 1.1 jdolecek static int
2440 1.1 jdolecek atppc_wait_interrupt(struct atppc_softc * const atppc, const caddr_t where,
2441 1.1 jdolecek const u_int8_t irqstat)
2442 1.1 jdolecek {
2443 1.1 jdolecek int error = EIO;
2444 1.1 jdolecek
2445 1.1 jdolecek atppc->sc_irqstat &= ~irqstat;
2446 1.1 jdolecek
2447 1.1 jdolecek /* Wait for interrupt for MAXBUSYWAIT */
2448 1.1 jdolecek error = ltsleep(where, PPBUSPRI | PCATCH, __func__, MAXBUSYWAIT,
2449 1.1 jdolecek ATPPC_SC_LOCK(atppc));
2450 1.1 jdolecek
2451 1.1 jdolecek if(!(error) && (atppc->sc_irqstat & irqstat)) {
2452 1.1 jdolecek atppc->sc_irqstat &= ~irqstat;
2453 1.1 jdolecek error = 0;
2454 1.1 jdolecek }
2455 1.1 jdolecek
2456 1.1 jdolecek return error;
2457 1.1 jdolecek }
2458