atw.c revision 1.103 1 1.103 dyoung /* $NetBSD: atw.c,v 1.103 2005/12/29 22:01:43 dyoung Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 1998, 1999, 2000, 2002, 2003, 2004 The NetBSD Foundation, Inc.
5 1.1 dyoung * All rights reserved.
6 1.1 dyoung *
7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dyoung * by David Young, by Jason R. Thorpe, and by Charles M. Hannum.
9 1.1 dyoung *
10 1.1 dyoung * Redistribution and use in source and binary forms, with or without
11 1.1 dyoung * modification, are permitted provided that the following conditions
12 1.1 dyoung * are met:
13 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
14 1.1 dyoung * notice, this list of conditions and the following disclaimer.
15 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
17 1.1 dyoung * documentation and/or other materials provided with the distribution.
18 1.1 dyoung * 3. All advertising materials mentioning features or use of this software
19 1.1 dyoung * must display the following acknowledgement:
20 1.1 dyoung * This product includes software developed by the NetBSD
21 1.1 dyoung * Foundation, Inc. and its contributors.
22 1.1 dyoung * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 dyoung * contributors may be used to endorse or promote products derived
24 1.1 dyoung * from this software without specific prior written permission.
25 1.1 dyoung *
26 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
37 1.1 dyoung */
38 1.1 dyoung
39 1.1 dyoung /*
40 1.1 dyoung * Device driver for the ADMtek ADM8211 802.11 MAC/BBP.
41 1.1 dyoung */
42 1.1 dyoung
43 1.1 dyoung #include <sys/cdefs.h>
44 1.103 dyoung __KERNEL_RCSID(0, "$NetBSD: atw.c,v 1.103 2005/12/29 22:01:43 dyoung Exp $");
45 1.1 dyoung
46 1.1 dyoung #include "bpfilter.h"
47 1.1 dyoung
48 1.1 dyoung #include <sys/param.h>
49 1.84 perry #include <sys/systm.h>
50 1.1 dyoung #include <sys/callout.h>
51 1.84 perry #include <sys/mbuf.h>
52 1.1 dyoung #include <sys/malloc.h>
53 1.1 dyoung #include <sys/kernel.h>
54 1.1 dyoung #include <sys/socket.h>
55 1.1 dyoung #include <sys/ioctl.h>
56 1.1 dyoung #include <sys/errno.h>
57 1.1 dyoung #include <sys/device.h>
58 1.1 dyoung #include <sys/time.h>
59 1.1 dyoung
60 1.1 dyoung #include <machine/endian.h>
61 1.1 dyoung
62 1.1 dyoung #include <uvm/uvm_extern.h>
63 1.84 perry
64 1.1 dyoung #include <net/if.h>
65 1.1 dyoung #include <net/if_dl.h>
66 1.1 dyoung #include <net/if_media.h>
67 1.1 dyoung #include <net/if_ether.h>
68 1.3 dyoung
69 1.85 dyoung #include <net80211/ieee80211_netbsd.h>
70 1.3 dyoung #include <net80211/ieee80211_var.h>
71 1.12 dyoung #include <net80211/ieee80211_radiotap.h>
72 1.1 dyoung
73 1.84 perry #if NBPFILTER > 0
74 1.1 dyoung #include <net/bpf.h>
75 1.84 perry #endif
76 1.1 dyoung
77 1.1 dyoung #include <machine/bus.h>
78 1.1 dyoung #include <machine/intr.h>
79 1.1 dyoung
80 1.1 dyoung #include <dev/ic/atwreg.h>
81 1.24 dyoung #include <dev/ic/rf3000reg.h>
82 1.24 dyoung #include <dev/ic/si4136reg.h>
83 1.1 dyoung #include <dev/ic/atwvar.h>
84 1.1 dyoung #include <dev/ic/smc93cx6var.h>
85 1.1 dyoung
86 1.1 dyoung /* XXX TBD open questions
87 1.1 dyoung *
88 1.1 dyoung *
89 1.1 dyoung * When should I set DSSS PAD in reg 0x15 of RF3000? In 1-2Mbps
90 1.1 dyoung * modes only, or all modes (5.5-11 Mbps CCK modes, too?) Does the MAC
91 1.1 dyoung * handle this for me?
92 1.1 dyoung *
93 1.1 dyoung */
94 1.1 dyoung /* device attachment
95 1.1 dyoung *
96 1.1 dyoung * print TOFS[012]
97 1.1 dyoung *
98 1.1 dyoung * device initialization
99 1.1 dyoung *
100 1.1 dyoung * clear ATW_FRCTL_MAXPSP to disable max power saving
101 1.1 dyoung * set ATW_TXBR_ALCUPDATE to enable ALC
102 1.1 dyoung * set TOFS[012]? (hope not)
103 1.1 dyoung * disable rx/tx
104 1.1 dyoung * set ATW_PAR_SWR (software reset)
105 1.1 dyoung * wait for ATW_PAR_SWR clear
106 1.1 dyoung * disable interrupts
107 1.84 perry * ack status register
108 1.84 perry * enable interrupts
109 1.1 dyoung *
110 1.1 dyoung * rx/tx initialization
111 1.1 dyoung *
112 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
113 1.1 dyoung * allocate and init descriptor rings
114 1.1 dyoung * write ATW_PAR_DSL (descriptor skip length)
115 1.84 perry * write descriptor base addrs: ATW_TDBD, ATW_TDBP, write ATW_RDB
116 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
117 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
118 1.1 dyoung * enable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
119 1.1 dyoung *
120 1.1 dyoung * rx/tx end
121 1.1 dyoung *
122 1.1 dyoung * stop DMA
123 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
124 1.1 dyoung * flush tx w/ ATW_NAR_HF
125 1.1 dyoung *
126 1.1 dyoung * scan
127 1.1 dyoung *
128 1.1 dyoung * initialize rx/tx
129 1.1 dyoung *
130 1.1 dyoung * BSS join: (re)association response
131 1.1 dyoung *
132 1.1 dyoung * set ATW_FRCTL_AID
133 1.1 dyoung *
134 1.1 dyoung * optimizations ???
135 1.1 dyoung *
136 1.1 dyoung */
137 1.1 dyoung
138 1.59 dyoung #define ATW_REFSLAVE /* slavishly do what the reference driver does */
139 1.59 dyoung
140 1.1 dyoung #define VOODOO_DUR_11_ROUNDING 0x01 /* necessary */
141 1.1 dyoung #define VOODOO_DUR_2_4_SPECIALCASE 0x02 /* NOT necessary */
142 1.1 dyoung int atw_voodoo = VOODOO_DUR_11_ROUNDING;
143 1.1 dyoung
144 1.70 dyoung int atw_pseudo_milli = 1;
145 1.70 dyoung int atw_magic_delay1 = 100 * 1000;
146 1.70 dyoung int atw_magic_delay2 = 100 * 1000;
147 1.70 dyoung /* more magic multi-millisecond delays (units: microseconds) */
148 1.70 dyoung int atw_nar_delay = 20 * 1000;
149 1.70 dyoung int atw_magic_delay4 = 10 * 1000;
150 1.70 dyoung int atw_rf_delay1 = 10 * 1000;
151 1.70 dyoung int atw_rf_delay2 = 5 * 1000;
152 1.70 dyoung int atw_plcphd_delay = 2 * 1000;
153 1.59 dyoung int atw_bbp_io_enable_delay = 20 * 1000;
154 1.59 dyoung int atw_bbp_io_disable_delay = 2 * 1000;
155 1.59 dyoung int atw_writewep_delay = 1000;
156 1.1 dyoung int atw_beacon_len_adjust = 4;
157 1.3 dyoung int atw_dwelltime = 200;
158 1.59 dyoung int atw_xindiv2 = 0;
159 1.1 dyoung
160 1.1 dyoung #ifdef ATW_DEBUG
161 1.1 dyoung int atw_debug = 0;
162 1.1 dyoung
163 1.1 dyoung #define ATW_DPRINTF(x) if (atw_debug > 0) printf x
164 1.1 dyoung #define ATW_DPRINTF2(x) if (atw_debug > 1) printf x
165 1.1 dyoung #define ATW_DPRINTF3(x) if (atw_debug > 2) printf x
166 1.85 dyoung #define DPRINTF(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) printf x
167 1.85 dyoung #define DPRINTF2(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF2(x)
168 1.85 dyoung #define DPRINTF3(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF3(x)
169 1.39 dyoung
170 1.74 dyoung static void atw_dump_pkt(struct ifnet *, struct mbuf *);
171 1.74 dyoung static void atw_print_regs(struct atw_softc *, const char *);
172 1.39 dyoung
173 1.39 dyoung /* Note well: I never got atw_rf3000_read or atw_si4126_read to work. */
174 1.84 perry # ifdef ATW_BBPDEBUG
175 1.74 dyoung static void atw_rf3000_print(struct atw_softc *);
176 1.74 dyoung static int atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
177 1.39 dyoung # endif /* ATW_BBPDEBUG */
178 1.39 dyoung
179 1.84 perry # ifdef ATW_SYNDEBUG
180 1.74 dyoung static void atw_si4126_print(struct atw_softc *);
181 1.74 dyoung static int atw_si4126_read(struct atw_softc *, u_int, u_int *);
182 1.39 dyoung # endif /* ATW_SYNDEBUG */
183 1.39 dyoung
184 1.1 dyoung #else
185 1.1 dyoung #define ATW_DPRINTF(x)
186 1.1 dyoung #define ATW_DPRINTF2(x)
187 1.1 dyoung #define ATW_DPRINTF3(x)
188 1.1 dyoung #define DPRINTF(sc, x) /* nothing */
189 1.1 dyoung #define DPRINTF2(sc, x) /* nothing */
190 1.1 dyoung #define DPRINTF3(sc, x) /* nothing */
191 1.1 dyoung #endif
192 1.1 dyoung
193 1.61 dyoung /* ifnet methods */
194 1.74 dyoung int atw_init(struct ifnet *);
195 1.74 dyoung int atw_ioctl(struct ifnet *, u_long, caddr_t);
196 1.23 dyoung void atw_start(struct ifnet *);
197 1.74 dyoung void atw_stop(struct ifnet *, int);
198 1.23 dyoung void atw_watchdog(struct ifnet *);
199 1.23 dyoung
200 1.61 dyoung /* Device attachment */
201 1.61 dyoung void atw_attach(struct atw_softc *);
202 1.61 dyoung int atw_detach(struct atw_softc *);
203 1.23 dyoung
204 1.61 dyoung /* Rx/Tx process */
205 1.74 dyoung int atw_add_rxbuf(struct atw_softc *, int);
206 1.74 dyoung void atw_idle(struct atw_softc *, u_int32_t);
207 1.23 dyoung void atw_rxdrain(struct atw_softc *);
208 1.61 dyoung void atw_txdrain(struct atw_softc *);
209 1.23 dyoung
210 1.61 dyoung /* Device (de)activation and power state */
211 1.74 dyoung void atw_disable(struct atw_softc *);
212 1.23 dyoung int atw_enable(struct atw_softc *);
213 1.23 dyoung void atw_power(int, void *);
214 1.74 dyoung void atw_reset(struct atw_softc *);
215 1.61 dyoung void atw_shutdown(void *);
216 1.23 dyoung
217 1.61 dyoung /* Interrupt handlers */
218 1.74 dyoung void atw_linkintr(struct atw_softc *, u_int32_t);
219 1.23 dyoung void atw_rxintr(struct atw_softc *);
220 1.23 dyoung void atw_txintr(struct atw_softc *);
221 1.1 dyoung
222 1.61 dyoung /* 802.11 state machine */
223 1.61 dyoung static int atw_newstate(struct ieee80211com *, enum ieee80211_state, int);
224 1.74 dyoung static void atw_next_scan(void *);
225 1.61 dyoung static void atw_recv_mgmt(struct ieee80211com *, struct mbuf *,
226 1.61 dyoung struct ieee80211_node *, int, int, u_int32_t);
227 1.74 dyoung static int atw_tune(struct atw_softc *);
228 1.61 dyoung
229 1.61 dyoung /* Device initialization */
230 1.74 dyoung static void atw_bbp_io_init(struct atw_softc *);
231 1.74 dyoung static void atw_cfp_init(struct atw_softc *);
232 1.61 dyoung static void atw_cmdr_init(struct atw_softc *);
233 1.74 dyoung static void atw_ifs_init(struct atw_softc *);
234 1.74 dyoung static void atw_nar_init(struct atw_softc *);
235 1.74 dyoung static void atw_response_times_init(struct atw_softc *);
236 1.74 dyoung static void atw_rf_reset(struct atw_softc *);
237 1.74 dyoung static void atw_test1_init(struct atw_softc *);
238 1.74 dyoung static void atw_tofs0_init(struct atw_softc *);
239 1.61 dyoung static void atw_tofs2_init(struct atw_softc *);
240 1.61 dyoung static void atw_txlmt_init(struct atw_softc *);
241 1.74 dyoung static void atw_wcsr_init(struct atw_softc *);
242 1.61 dyoung
243 1.85 dyoung /* Key management */
244 1.85 dyoung static int atw_key_delete(struct ieee80211com *, const struct ieee80211_key *);
245 1.85 dyoung static int atw_key_set(struct ieee80211com *, const struct ieee80211_key *,
246 1.85 dyoung const u_int8_t[IEEE80211_ADDR_LEN]);
247 1.85 dyoung static void atw_key_update_begin(struct ieee80211com *);
248 1.85 dyoung static void atw_key_update_end(struct ieee80211com *);
249 1.85 dyoung
250 1.61 dyoung /* RAM/ROM utilities */
251 1.61 dyoung static void atw_clear_sram(struct atw_softc *);
252 1.61 dyoung static void atw_write_sram(struct atw_softc *, u_int, u_int8_t *, u_int);
253 1.61 dyoung static int atw_read_srom(struct atw_softc *);
254 1.61 dyoung
255 1.61 dyoung /* BSS setup */
256 1.76 dyoung static void atw_predict_beacon(struct atw_softc *);
257 1.61 dyoung static void atw_start_beacon(struct atw_softc *, int);
258 1.61 dyoung static void atw_write_bssid(struct atw_softc *);
259 1.61 dyoung static void atw_write_ssid(struct atw_softc *);
260 1.61 dyoung static void atw_write_sup_rates(struct atw_softc *);
261 1.61 dyoung static void atw_write_wep(struct atw_softc *);
262 1.61 dyoung
263 1.61 dyoung /* Media */
264 1.61 dyoung static int atw_media_change(struct ifnet *);
265 1.61 dyoung
266 1.61 dyoung static void atw_filter_setup(struct atw_softc *);
267 1.61 dyoung
268 1.61 dyoung /* 802.11 utilities */
269 1.78 dyoung static uint64_t atw_get_tsft(struct atw_softc *);
270 1.92 perry static inline uint32_t atw_last_even_tsft(uint32_t, uint32_t,
271 1.61 dyoung uint32_t);
272 1.85 dyoung static struct ieee80211_node *atw_node_alloc(struct ieee80211_node_table *);
273 1.85 dyoung static void atw_node_free(struct ieee80211_node *);
274 1.78 dyoung static void atw_change_ibss(struct atw_softc *);
275 1.1 dyoung
276 1.61 dyoung /*
277 1.61 dyoung * Tuner/transceiver/modem
278 1.61 dyoung */
279 1.61 dyoung static void atw_bbp_io_enable(struct atw_softc *, int);
280 1.1 dyoung
281 1.1 dyoung /* RFMD RF3000 Baseband Processor */
282 1.74 dyoung static int atw_rf3000_init(struct atw_softc *);
283 1.74 dyoung static int atw_rf3000_tune(struct atw_softc *, u_int);
284 1.74 dyoung static int atw_rf3000_write(struct atw_softc *, u_int, u_int);
285 1.1 dyoung
286 1.1 dyoung /* Silicon Laboratories Si4126 RF/IF Synthesizer */
287 1.74 dyoung static void atw_si4126_tune(struct atw_softc *, u_int);
288 1.74 dyoung static void atw_si4126_write(struct atw_softc *, u_int, u_int);
289 1.1 dyoung
290 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_lo[] = ATW_TXTHRESH_TAB_LO_RATE;
291 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_hi[] = ATW_TXTHRESH_TAB_HI_RATE;
292 1.1 dyoung
293 1.1 dyoung const char *atw_tx_state[] = {
294 1.1 dyoung "STOPPED",
295 1.26 dyoung "RUNNING - read descriptor",
296 1.26 dyoung "RUNNING - transmitting",
297 1.26 dyoung "RUNNING - filling fifo", /* XXX */
298 1.1 dyoung "SUSPENDED",
299 1.26 dyoung "RUNNING -- write descriptor",
300 1.26 dyoung "RUNNING -- write last descriptor",
301 1.26 dyoung "RUNNING - fifo full"
302 1.1 dyoung };
303 1.1 dyoung
304 1.1 dyoung const char *atw_rx_state[] = {
305 1.1 dyoung "STOPPED",
306 1.26 dyoung "RUNNING - read descriptor",
307 1.26 dyoung "RUNNING - check this packet, pre-fetch next",
308 1.26 dyoung "RUNNING - wait for reception",
309 1.1 dyoung "SUSPENDED",
310 1.26 dyoung "RUNNING - write descriptor",
311 1.26 dyoung "RUNNING - flush fifo",
312 1.26 dyoung "RUNNING - fifo drain"
313 1.1 dyoung };
314 1.1 dyoung
315 1.1 dyoung int
316 1.1 dyoung atw_activate(struct device *self, enum devact act)
317 1.1 dyoung {
318 1.1 dyoung struct atw_softc *sc = (struct atw_softc *)self;
319 1.1 dyoung int rv = 0, s;
320 1.1 dyoung
321 1.1 dyoung s = splnet();
322 1.1 dyoung switch (act) {
323 1.1 dyoung case DVACT_ACTIVATE:
324 1.1 dyoung rv = EOPNOTSUPP;
325 1.1 dyoung break;
326 1.1 dyoung
327 1.1 dyoung case DVACT_DEACTIVATE:
328 1.85 dyoung if_deactivate(&sc->sc_if);
329 1.1 dyoung break;
330 1.1 dyoung }
331 1.1 dyoung splx(s);
332 1.1 dyoung return rv;
333 1.1 dyoung }
334 1.1 dyoung
335 1.1 dyoung /*
336 1.1 dyoung * atw_enable:
337 1.1 dyoung *
338 1.1 dyoung * Enable the ADM8211 chip.
339 1.1 dyoung */
340 1.1 dyoung int
341 1.23 dyoung atw_enable(struct atw_softc *sc)
342 1.1 dyoung {
343 1.1 dyoung
344 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0) {
345 1.1 dyoung if (sc->sc_enable != NULL && (*sc->sc_enable)(sc) != 0) {
346 1.1 dyoung printf("%s: device enable failed\n",
347 1.1 dyoung sc->sc_dev.dv_xname);
348 1.1 dyoung return (EIO);
349 1.1 dyoung }
350 1.1 dyoung sc->sc_flags |= ATWF_ENABLED;
351 1.1 dyoung }
352 1.1 dyoung return (0);
353 1.1 dyoung }
354 1.1 dyoung
355 1.1 dyoung /*
356 1.1 dyoung * atw_disable:
357 1.1 dyoung *
358 1.1 dyoung * Disable the ADM8211 chip.
359 1.1 dyoung */
360 1.1 dyoung void
361 1.23 dyoung atw_disable(struct atw_softc *sc)
362 1.1 dyoung {
363 1.1 dyoung if (!ATW_IS_ENABLED(sc))
364 1.1 dyoung return;
365 1.1 dyoung if (sc->sc_disable != NULL)
366 1.1 dyoung (*sc->sc_disable)(sc);
367 1.1 dyoung sc->sc_flags &= ~ATWF_ENABLED;
368 1.1 dyoung }
369 1.1 dyoung
370 1.1 dyoung /* Returns -1 on failure. */
371 1.62 dyoung static int
372 1.1 dyoung atw_read_srom(struct atw_softc *sc)
373 1.1 dyoung {
374 1.1 dyoung struct seeprom_descriptor sd;
375 1.69 dyoung uint32_t test0, fail_bits;
376 1.1 dyoung
377 1.1 dyoung (void)memset(&sd, 0, sizeof(sd));
378 1.1 dyoung
379 1.69 dyoung test0 = ATW_READ(sc, ATW_TEST0);
380 1.1 dyoung
381 1.69 dyoung switch (sc->sc_rev) {
382 1.69 dyoung case ATW_REVISION_BA:
383 1.69 dyoung case ATW_REVISION_CA:
384 1.69 dyoung fail_bits = ATW_TEST0_EPNE;
385 1.69 dyoung break;
386 1.69 dyoung default:
387 1.69 dyoung fail_bits = ATW_TEST0_EPNE|ATW_TEST0_EPSNM;
388 1.69 dyoung break;
389 1.69 dyoung }
390 1.69 dyoung if ((test0 & fail_bits) != 0) {
391 1.1 dyoung printf("%s: bad or missing/bad SROM\n", sc->sc_dev.dv_xname);
392 1.1 dyoung return -1;
393 1.1 dyoung }
394 1.1 dyoung
395 1.69 dyoung switch (test0 & ATW_TEST0_EPTYP_MASK) {
396 1.1 dyoung case ATW_TEST0_EPTYP_93c66:
397 1.1 dyoung ATW_DPRINTF(("%s: 93c66 SROM\n", sc->sc_dev.dv_xname));
398 1.1 dyoung sc->sc_sromsz = 512;
399 1.1 dyoung sd.sd_chip = C56_66;
400 1.1 dyoung break;
401 1.1 dyoung case ATW_TEST0_EPTYP_93c46:
402 1.1 dyoung ATW_DPRINTF(("%s: 93c46 SROM\n", sc->sc_dev.dv_xname));
403 1.1 dyoung sc->sc_sromsz = 128;
404 1.1 dyoung sd.sd_chip = C46;
405 1.1 dyoung break;
406 1.1 dyoung default:
407 1.1 dyoung printf("%s: unknown SROM type %d\n", sc->sc_dev.dv_xname,
408 1.69 dyoung MASK_AND_RSHIFT(test0, ATW_TEST0_EPTYP_MASK));
409 1.1 dyoung return -1;
410 1.1 dyoung }
411 1.1 dyoung
412 1.1 dyoung sc->sc_srom = malloc(sc->sc_sromsz, M_DEVBUF, M_NOWAIT);
413 1.1 dyoung
414 1.1 dyoung if (sc->sc_srom == NULL) {
415 1.1 dyoung printf("%s: unable to allocate SROM buffer\n",
416 1.1 dyoung sc->sc_dev.dv_xname);
417 1.1 dyoung return -1;
418 1.1 dyoung }
419 1.1 dyoung
420 1.1 dyoung (void)memset(sc->sc_srom, 0, sc->sc_sromsz);
421 1.1 dyoung
422 1.1 dyoung /* ADM8211 has a single 32-bit register for controlling the
423 1.1 dyoung * 93cx6 SROM. Bit SRS enables the serial port. There is no
424 1.1 dyoung * "ready" bit. The ADM8211 input/output sense is the reverse
425 1.1 dyoung * of read_seeprom's.
426 1.1 dyoung */
427 1.1 dyoung sd.sd_tag = sc->sc_st;
428 1.1 dyoung sd.sd_bsh = sc->sc_sh;
429 1.1 dyoung sd.sd_regsize = 4;
430 1.1 dyoung sd.sd_control_offset = ATW_SPR;
431 1.1 dyoung sd.sd_status_offset = ATW_SPR;
432 1.1 dyoung sd.sd_dataout_offset = ATW_SPR;
433 1.1 dyoung sd.sd_CK = ATW_SPR_SCLK;
434 1.1 dyoung sd.sd_CS = ATW_SPR_SCS;
435 1.1 dyoung sd.sd_DI = ATW_SPR_SDO;
436 1.1 dyoung sd.sd_DO = ATW_SPR_SDI;
437 1.1 dyoung sd.sd_MS = ATW_SPR_SRS;
438 1.1 dyoung sd.sd_RDY = 0;
439 1.1 dyoung
440 1.1 dyoung if (!read_seeprom(&sd, sc->sc_srom, 0, sc->sc_sromsz/2)) {
441 1.1 dyoung printf("%s: could not read SROM\n", sc->sc_dev.dv_xname);
442 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
443 1.1 dyoung return -1;
444 1.1 dyoung }
445 1.1 dyoung #ifdef ATW_DEBUG
446 1.1 dyoung {
447 1.1 dyoung int i;
448 1.15 dyoung ATW_DPRINTF(("\nSerial EEPROM:\n\t"));
449 1.1 dyoung for (i = 0; i < sc->sc_sromsz/2; i = i + 1) {
450 1.1 dyoung if (((i % 8) == 0) && (i != 0)) {
451 1.15 dyoung ATW_DPRINTF(("\n\t"));
452 1.1 dyoung }
453 1.15 dyoung ATW_DPRINTF((" 0x%x", sc->sc_srom[i]));
454 1.1 dyoung }
455 1.15 dyoung ATW_DPRINTF(("\n"));
456 1.1 dyoung }
457 1.1 dyoung #endif /* ATW_DEBUG */
458 1.1 dyoung return 0;
459 1.1 dyoung }
460 1.1 dyoung
461 1.1 dyoung #ifdef ATW_DEBUG
462 1.1 dyoung static void
463 1.1 dyoung atw_print_regs(struct atw_softc *sc, const char *where)
464 1.1 dyoung {
465 1.1 dyoung #define PRINTREG(sc, reg) \
466 1.1 dyoung ATW_DPRINTF2(("%s: reg[ " #reg " / %03x ] = %08x\n", \
467 1.1 dyoung sc->sc_dev.dv_xname, reg, ATW_READ(sc, reg)))
468 1.1 dyoung
469 1.1 dyoung ATW_DPRINTF2(("%s: %s\n", sc->sc_dev.dv_xname, where));
470 1.1 dyoung
471 1.1 dyoung PRINTREG(sc, ATW_PAR);
472 1.1 dyoung PRINTREG(sc, ATW_FRCTL);
473 1.1 dyoung PRINTREG(sc, ATW_TDR);
474 1.1 dyoung PRINTREG(sc, ATW_WTDP);
475 1.1 dyoung PRINTREG(sc, ATW_RDR);
476 1.1 dyoung PRINTREG(sc, ATW_WRDP);
477 1.1 dyoung PRINTREG(sc, ATW_RDB);
478 1.1 dyoung PRINTREG(sc, ATW_CSR3A);
479 1.1 dyoung PRINTREG(sc, ATW_TDBD);
480 1.1 dyoung PRINTREG(sc, ATW_TDBP);
481 1.1 dyoung PRINTREG(sc, ATW_STSR);
482 1.1 dyoung PRINTREG(sc, ATW_CSR5A);
483 1.1 dyoung PRINTREG(sc, ATW_NAR);
484 1.1 dyoung PRINTREG(sc, ATW_CSR6A);
485 1.1 dyoung PRINTREG(sc, ATW_IER);
486 1.1 dyoung PRINTREG(sc, ATW_CSR7A);
487 1.1 dyoung PRINTREG(sc, ATW_LPC);
488 1.1 dyoung PRINTREG(sc, ATW_TEST1);
489 1.1 dyoung PRINTREG(sc, ATW_SPR);
490 1.1 dyoung PRINTREG(sc, ATW_TEST0);
491 1.1 dyoung PRINTREG(sc, ATW_WCSR);
492 1.1 dyoung PRINTREG(sc, ATW_WPDR);
493 1.1 dyoung PRINTREG(sc, ATW_GPTMR);
494 1.1 dyoung PRINTREG(sc, ATW_GPIO);
495 1.1 dyoung PRINTREG(sc, ATW_BBPCTL);
496 1.1 dyoung PRINTREG(sc, ATW_SYNCTL);
497 1.1 dyoung PRINTREG(sc, ATW_PLCPHD);
498 1.1 dyoung PRINTREG(sc, ATW_MMIWADDR);
499 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR1);
500 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR2);
501 1.1 dyoung PRINTREG(sc, ATW_TXBR);
502 1.1 dyoung PRINTREG(sc, ATW_CSR15A);
503 1.1 dyoung PRINTREG(sc, ATW_ALCSTAT);
504 1.1 dyoung PRINTREG(sc, ATW_TOFS2);
505 1.1 dyoung PRINTREG(sc, ATW_CMDR);
506 1.1 dyoung PRINTREG(sc, ATW_PCIC);
507 1.1 dyoung PRINTREG(sc, ATW_PMCSR);
508 1.1 dyoung PRINTREG(sc, ATW_PAR0);
509 1.1 dyoung PRINTREG(sc, ATW_PAR1);
510 1.1 dyoung PRINTREG(sc, ATW_MAR0);
511 1.1 dyoung PRINTREG(sc, ATW_MAR1);
512 1.1 dyoung PRINTREG(sc, ATW_ATIMDA0);
513 1.1 dyoung PRINTREG(sc, ATW_ABDA1);
514 1.1 dyoung PRINTREG(sc, ATW_BSSID0);
515 1.1 dyoung PRINTREG(sc, ATW_TXLMT);
516 1.1 dyoung PRINTREG(sc, ATW_MIBCNT);
517 1.1 dyoung PRINTREG(sc, ATW_BCNT);
518 1.1 dyoung PRINTREG(sc, ATW_TSFTH);
519 1.1 dyoung PRINTREG(sc, ATW_TSC);
520 1.1 dyoung PRINTREG(sc, ATW_SYNRF);
521 1.1 dyoung PRINTREG(sc, ATW_BPLI);
522 1.1 dyoung PRINTREG(sc, ATW_CAP0);
523 1.1 dyoung PRINTREG(sc, ATW_CAP1);
524 1.1 dyoung PRINTREG(sc, ATW_RMD);
525 1.1 dyoung PRINTREG(sc, ATW_CFPP);
526 1.1 dyoung PRINTREG(sc, ATW_TOFS0);
527 1.1 dyoung PRINTREG(sc, ATW_TOFS1);
528 1.1 dyoung PRINTREG(sc, ATW_IFST);
529 1.1 dyoung PRINTREG(sc, ATW_RSPT);
530 1.1 dyoung PRINTREG(sc, ATW_TSFTL);
531 1.1 dyoung PRINTREG(sc, ATW_WEPCTL);
532 1.1 dyoung PRINTREG(sc, ATW_WESK);
533 1.1 dyoung PRINTREG(sc, ATW_WEPCNT);
534 1.1 dyoung PRINTREG(sc, ATW_MACTEST);
535 1.1 dyoung PRINTREG(sc, ATW_FER);
536 1.1 dyoung PRINTREG(sc, ATW_FEMR);
537 1.1 dyoung PRINTREG(sc, ATW_FPSR);
538 1.1 dyoung PRINTREG(sc, ATW_FFER);
539 1.1 dyoung #undef PRINTREG
540 1.1 dyoung }
541 1.1 dyoung #endif /* ATW_DEBUG */
542 1.1 dyoung
543 1.1 dyoung /*
544 1.1 dyoung * Finish attaching an ADMtek ADM8211 MAC. Called by bus-specific front-end.
545 1.1 dyoung */
546 1.1 dyoung void
547 1.1 dyoung atw_attach(struct atw_softc *sc)
548 1.1 dyoung {
549 1.14 dyoung static const u_int8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
550 1.14 dyoung 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
551 1.14 dyoung };
552 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
553 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
554 1.69 dyoung int country_code, error, i, nrate, srom_major;
555 1.1 dyoung u_int32_t reg;
556 1.1 dyoung static const char *type_strings[] = {"Intersil (not supported)",
557 1.1 dyoung "RFMD", "Marvel (not supported)"};
558 1.1 dyoung
559 1.1 dyoung sc->sc_txth = atw_txthresh_tab_lo;
560 1.1 dyoung
561 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
562 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
563 1.1 dyoung
564 1.1 dyoung #ifdef ATW_DEBUG
565 1.1 dyoung atw_print_regs(sc, "atw_attach");
566 1.1 dyoung #endif /* ATW_DEBUG */
567 1.1 dyoung
568 1.1 dyoung /*
569 1.1 dyoung * Allocate the control data structures, and create and load the
570 1.1 dyoung * DMA map for it.
571 1.1 dyoung */
572 1.1 dyoung if ((error = bus_dmamem_alloc(sc->sc_dmat,
573 1.1 dyoung sizeof(struct atw_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
574 1.1 dyoung 1, &sc->sc_cdnseg, 0)) != 0) {
575 1.1 dyoung printf("%s: unable to allocate control data, error = %d\n",
576 1.1 dyoung sc->sc_dev.dv_xname, error);
577 1.1 dyoung goto fail_0;
578 1.1 dyoung }
579 1.1 dyoung
580 1.1 dyoung if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg,
581 1.1 dyoung sizeof(struct atw_control_data), (caddr_t *)&sc->sc_control_data,
582 1.1 dyoung BUS_DMA_COHERENT)) != 0) {
583 1.1 dyoung printf("%s: unable to map control data, error = %d\n",
584 1.1 dyoung sc->sc_dev.dv_xname, error);
585 1.1 dyoung goto fail_1;
586 1.1 dyoung }
587 1.1 dyoung
588 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat,
589 1.1 dyoung sizeof(struct atw_control_data), 1,
590 1.1 dyoung sizeof(struct atw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
591 1.1 dyoung printf("%s: unable to create control data DMA map, "
592 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, error);
593 1.1 dyoung goto fail_2;
594 1.1 dyoung }
595 1.1 dyoung
596 1.1 dyoung if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
597 1.1 dyoung sc->sc_control_data, sizeof(struct atw_control_data), NULL,
598 1.1 dyoung 0)) != 0) {
599 1.1 dyoung printf("%s: unable to load control data DMA map, error = %d\n",
600 1.1 dyoung sc->sc_dev.dv_xname, error);
601 1.1 dyoung goto fail_3;
602 1.1 dyoung }
603 1.1 dyoung
604 1.1 dyoung /*
605 1.1 dyoung * Create the transmit buffer DMA maps.
606 1.1 dyoung */
607 1.1 dyoung sc->sc_ntxsegs = ATW_NTXSEGS;
608 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
609 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
610 1.1 dyoung sc->sc_ntxsegs, MCLBYTES, 0, 0,
611 1.1 dyoung &sc->sc_txsoft[i].txs_dmamap)) != 0) {
612 1.1 dyoung printf("%s: unable to create tx DMA map %d, "
613 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, i, error);
614 1.1 dyoung goto fail_4;
615 1.1 dyoung }
616 1.1 dyoung }
617 1.1 dyoung
618 1.1 dyoung /*
619 1.1 dyoung * Create the receive buffer DMA maps.
620 1.1 dyoung */
621 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
622 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
623 1.1 dyoung MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
624 1.1 dyoung printf("%s: unable to create rx DMA map %d, "
625 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, i, error);
626 1.1 dyoung goto fail_5;
627 1.1 dyoung }
628 1.14 dyoung }
629 1.14 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
630 1.1 dyoung sc->sc_rxsoft[i].rxs_mbuf = NULL;
631 1.1 dyoung }
632 1.1 dyoung
633 1.69 dyoung switch (sc->sc_rev) {
634 1.69 dyoung case ATW_REVISION_AB:
635 1.69 dyoung case ATW_REVISION_AF:
636 1.69 dyoung sc->sc_sramlen = ATW_SRAM_A_SIZE;
637 1.69 dyoung break;
638 1.69 dyoung case ATW_REVISION_BA:
639 1.69 dyoung case ATW_REVISION_CA:
640 1.69 dyoung sc->sc_sramlen = ATW_SRAM_B_SIZE;
641 1.69 dyoung break;
642 1.69 dyoung }
643 1.69 dyoung
644 1.1 dyoung /* Reset the chip to a known state. */
645 1.1 dyoung atw_reset(sc);
646 1.1 dyoung
647 1.1 dyoung if (atw_read_srom(sc) == -1)
648 1.1 dyoung return;
649 1.1 dyoung
650 1.1 dyoung sc->sc_rftype = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CSR20],
651 1.1 dyoung ATW_SR_RFTYPE_MASK);
652 1.1 dyoung
653 1.1 dyoung sc->sc_bbptype = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CSR20],
654 1.1 dyoung ATW_SR_BBPTYPE_MASK);
655 1.1 dyoung
656 1.1 dyoung if (sc->sc_rftype > sizeof(type_strings)/sizeof(type_strings[0])) {
657 1.1 dyoung printf("%s: unknown RF\n", sc->sc_dev.dv_xname);
658 1.1 dyoung return;
659 1.1 dyoung }
660 1.1 dyoung if (sc->sc_bbptype > sizeof(type_strings)/sizeof(type_strings[0])) {
661 1.1 dyoung printf("%s: unknown BBP\n", sc->sc_dev.dv_xname);
662 1.1 dyoung return;
663 1.1 dyoung }
664 1.1 dyoung
665 1.1 dyoung printf("%s: %s RF, %s BBP", sc->sc_dev.dv_xname,
666 1.1 dyoung type_strings[sc->sc_rftype], type_strings[sc->sc_bbptype]);
667 1.1 dyoung
668 1.1 dyoung /* XXX There exists a Linux driver which seems to use RFType = 0 for
669 1.1 dyoung * MARVEL. My bug, or theirs?
670 1.1 dyoung */
671 1.1 dyoung
672 1.1 dyoung reg = LSHIFT(sc->sc_rftype, ATW_SYNCTL_RFTYPE_MASK);
673 1.1 dyoung
674 1.1 dyoung switch (sc->sc_rftype) {
675 1.1 dyoung case ATW_RFTYPE_INTERSIL:
676 1.1 dyoung reg |= ATW_SYNCTL_CS1;
677 1.1 dyoung break;
678 1.1 dyoung case ATW_RFTYPE_RFMD:
679 1.1 dyoung reg |= ATW_SYNCTL_CS0;
680 1.1 dyoung break;
681 1.1 dyoung case ATW_RFTYPE_MARVEL:
682 1.1 dyoung break;
683 1.1 dyoung }
684 1.1 dyoung
685 1.1 dyoung sc->sc_synctl_rd = reg | ATW_SYNCTL_RD;
686 1.1 dyoung sc->sc_synctl_wr = reg | ATW_SYNCTL_WR;
687 1.1 dyoung
688 1.1 dyoung reg = LSHIFT(sc->sc_bbptype, ATW_BBPCTL_TYPE_MASK);
689 1.1 dyoung
690 1.1 dyoung switch (sc->sc_bbptype) {
691 1.33 dyoung case ATW_BBPTYPE_INTERSIL:
692 1.1 dyoung reg |= ATW_BBPCTL_TWI;
693 1.1 dyoung break;
694 1.33 dyoung case ATW_BBPTYPE_RFMD:
695 1.1 dyoung reg |= ATW_BBPCTL_RF3KADDR_ADDR | ATW_BBPCTL_NEGEDGE_DO |
696 1.1 dyoung ATW_BBPCTL_CCA_ACTLO;
697 1.1 dyoung break;
698 1.33 dyoung case ATW_BBPTYPE_MARVEL:
699 1.1 dyoung break;
700 1.35 dyoung case ATW_C_BBPTYPE_RFMD:
701 1.35 dyoung printf("%s: ADM8211C MAC/RFMD BBP not supported yet.\n",
702 1.35 dyoung sc->sc_dev.dv_xname);
703 1.35 dyoung break;
704 1.1 dyoung }
705 1.1 dyoung
706 1.1 dyoung sc->sc_bbpctl_wr = reg | ATW_BBPCTL_WR;
707 1.1 dyoung sc->sc_bbpctl_rd = reg | ATW_BBPCTL_RD;
708 1.1 dyoung
709 1.1 dyoung /*
710 1.1 dyoung * From this point forward, the attachment cannot fail. A failure
711 1.1 dyoung * before this point releases all resources that may have been
712 1.1 dyoung * allocated.
713 1.1 dyoung */
714 1.1 dyoung sc->sc_flags |= ATWF_ATTACHED /* | ATWF_RTSCTS */;
715 1.1 dyoung
716 1.15 dyoung ATW_DPRINTF((" SROM MAC %04x%04x%04x",
717 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC00]),
718 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC01]),
719 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC10])));
720 1.1 dyoung
721 1.69 dyoung srom_major = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_FORMAT_VERSION],
722 1.69 dyoung ATW_SR_MAJOR_MASK);
723 1.69 dyoung
724 1.69 dyoung if (srom_major < 2)
725 1.69 dyoung sc->sc_rf3000_options1 = 0;
726 1.69 dyoung else if (sc->sc_rev == ATW_REVISION_BA) {
727 1.69 dyoung sc->sc_rf3000_options1 =
728 1.69 dyoung MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CR28_CR03],
729 1.69 dyoung ATW_SR_CR28_MASK);
730 1.69 dyoung } else
731 1.69 dyoung sc->sc_rf3000_options1 = 0;
732 1.69 dyoung
733 1.69 dyoung sc->sc_rf3000_options2 = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CTRY_CR29],
734 1.69 dyoung ATW_SR_CR29_MASK);
735 1.69 dyoung
736 1.1 dyoung country_code = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CTRY_CR29],
737 1.1 dyoung ATW_SR_CTRY_MASK);
738 1.1 dyoung
739 1.3 dyoung #define ADD_CHANNEL(_ic, _chan) do { \
740 1.3 dyoung _ic->ic_channels[_chan].ic_flags = IEEE80211_CHAN_B; \
741 1.3 dyoung _ic->ic_channels[_chan].ic_freq = \
742 1.3 dyoung ieee80211_ieee2mhz(_chan, _ic->ic_channels[_chan].ic_flags);\
743 1.3 dyoung } while (0)
744 1.3 dyoung
745 1.1 dyoung /* Find available channels */
746 1.1 dyoung switch (country_code) {
747 1.1 dyoung case COUNTRY_MMK2: /* 1-14 */
748 1.3 dyoung ADD_CHANNEL(ic, 14);
749 1.2 dyoung /*FALLTHROUGH*/
750 1.1 dyoung case COUNTRY_ETSI: /* 1-13 */
751 1.1 dyoung for (i = 1; i <= 13; i++)
752 1.3 dyoung ADD_CHANNEL(ic, i);
753 1.1 dyoung break;
754 1.1 dyoung case COUNTRY_FCC: /* 1-11 */
755 1.1 dyoung case COUNTRY_IC: /* 1-11 */
756 1.1 dyoung for (i = 1; i <= 11; i++)
757 1.3 dyoung ADD_CHANNEL(ic, i);
758 1.1 dyoung break;
759 1.1 dyoung case COUNTRY_MMK: /* 14 */
760 1.3 dyoung ADD_CHANNEL(ic, 14);
761 1.1 dyoung break;
762 1.1 dyoung case COUNTRY_FRANCE: /* 10-13 */
763 1.1 dyoung for (i = 10; i <= 13; i++)
764 1.3 dyoung ADD_CHANNEL(ic, i);
765 1.1 dyoung break;
766 1.1 dyoung default: /* assume channels 10-11 */
767 1.1 dyoung case COUNTRY_SPAIN: /* 10-11 */
768 1.1 dyoung for (i = 10; i <= 11; i++)
769 1.3 dyoung ADD_CHANNEL(ic, i);
770 1.1 dyoung break;
771 1.1 dyoung }
772 1.1 dyoung
773 1.1 dyoung /* Read the MAC address. */
774 1.1 dyoung reg = ATW_READ(sc, ATW_PAR0);
775 1.1 dyoung ic->ic_myaddr[0] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB0_MASK);
776 1.1 dyoung ic->ic_myaddr[1] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB1_MASK);
777 1.1 dyoung ic->ic_myaddr[2] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB2_MASK);
778 1.1 dyoung ic->ic_myaddr[3] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB3_MASK);
779 1.1 dyoung reg = ATW_READ(sc, ATW_PAR1);
780 1.1 dyoung ic->ic_myaddr[4] = MASK_AND_RSHIFT(reg, ATW_PAR1_PAB4_MASK);
781 1.1 dyoung ic->ic_myaddr[5] = MASK_AND_RSHIFT(reg, ATW_PAR1_PAB5_MASK);
782 1.1 dyoung
783 1.1 dyoung if (IEEE80211_ADDR_EQ(ic->ic_myaddr, empty_macaddr)) {
784 1.1 dyoung printf(" could not get mac address, attach failed\n");
785 1.1 dyoung return;
786 1.1 dyoung }
787 1.1 dyoung
788 1.1 dyoung printf(" 802.11 address %s\n", ether_sprintf(ic->ic_myaddr));
789 1.1 dyoung
790 1.1 dyoung memcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
791 1.1 dyoung ifp->if_softc = sc;
792 1.1 dyoung ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST |
793 1.1 dyoung IFF_NOTRAILERS;
794 1.1 dyoung ifp->if_ioctl = atw_ioctl;
795 1.1 dyoung ifp->if_start = atw_start;
796 1.1 dyoung ifp->if_watchdog = atw_watchdog;
797 1.1 dyoung ifp->if_init = atw_init;
798 1.1 dyoung ifp->if_stop = atw_stop;
799 1.1 dyoung IFQ_SET_READY(&ifp->if_snd);
800 1.1 dyoung
801 1.85 dyoung ic->ic_ifp = ifp;
802 1.1 dyoung ic->ic_phytype = IEEE80211_T_DS;
803 1.1 dyoung ic->ic_opmode = IEEE80211_M_STA;
804 1.3 dyoung ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
805 1.85 dyoung IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR;
806 1.1 dyoung
807 1.1 dyoung nrate = 0;
808 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 2;
809 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 4;
810 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 11;
811 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 22;
812 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_nrates = nrate;
813 1.1 dyoung
814 1.1 dyoung /*
815 1.1 dyoung * Call MI attach routines.
816 1.1 dyoung */
817 1.1 dyoung
818 1.1 dyoung if_attach(ifp);
819 1.85 dyoung ieee80211_ifattach(ic);
820 1.1 dyoung
821 1.3 dyoung sc->sc_newstate = ic->ic_newstate;
822 1.3 dyoung ic->ic_newstate = atw_newstate;
823 1.1 dyoung
824 1.3 dyoung sc->sc_recv_mgmt = ic->ic_recv_mgmt;
825 1.3 dyoung ic->ic_recv_mgmt = atw_recv_mgmt;
826 1.1 dyoung
827 1.3 dyoung sc->sc_node_free = ic->ic_node_free;
828 1.3 dyoung ic->ic_node_free = atw_node_free;
829 1.3 dyoung
830 1.3 dyoung sc->sc_node_alloc = ic->ic_node_alloc;
831 1.3 dyoung ic->ic_node_alloc = atw_node_alloc;
832 1.1 dyoung
833 1.85 dyoung ic->ic_crypto.cs_key_delete = atw_key_delete;
834 1.85 dyoung ic->ic_crypto.cs_key_set = atw_key_set;
835 1.85 dyoung ic->ic_crypto.cs_key_update_begin = atw_key_update_begin;
836 1.85 dyoung ic->ic_crypto.cs_key_update_end = atw_key_update_end;
837 1.85 dyoung
838 1.1 dyoung /* possibly we should fill in our own sc_send_prresp, since
839 1.1 dyoung * the ADM8211 is probably sending probe responses in ad hoc
840 1.1 dyoung * mode.
841 1.1 dyoung */
842 1.1 dyoung
843 1.3 dyoung /* complete initialization */
844 1.96 dyoung ieee80211_media_init(ic, atw_media_change, ieee80211_media_status);
845 1.3 dyoung callout_init(&sc->sc_scan_ch);
846 1.3 dyoung
847 1.1 dyoung #if NBPFILTER > 0
848 1.12 dyoung bpfattach2(ifp, DLT_IEEE802_11_RADIO,
849 1.12 dyoung sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
850 1.1 dyoung #endif
851 1.1 dyoung
852 1.1 dyoung /*
853 1.1 dyoung * Make sure the interface is shutdown during reboot.
854 1.1 dyoung */
855 1.1 dyoung sc->sc_sdhook = shutdownhook_establish(atw_shutdown, sc);
856 1.1 dyoung if (sc->sc_sdhook == NULL)
857 1.1 dyoung printf("%s: WARNING: unable to establish shutdown hook\n",
858 1.1 dyoung sc->sc_dev.dv_xname);
859 1.1 dyoung
860 1.1 dyoung /*
861 1.1 dyoung * Add a suspend hook to make sure we come back up after a
862 1.1 dyoung * resume.
863 1.1 dyoung */
864 1.1 dyoung sc->sc_powerhook = powerhook_establish(atw_power, sc);
865 1.1 dyoung if (sc->sc_powerhook == NULL)
866 1.1 dyoung printf("%s: WARNING: unable to establish power hook\n",
867 1.1 dyoung sc->sc_dev.dv_xname);
868 1.1 dyoung
869 1.12 dyoung memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
870 1.12 dyoung sc->sc_rxtap.ar_ihdr.it_len = sizeof(sc->sc_rxtapu);
871 1.12 dyoung sc->sc_rxtap.ar_ihdr.it_present = ATW_RX_RADIOTAP_PRESENT;
872 1.12 dyoung
873 1.12 dyoung memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
874 1.12 dyoung sc->sc_txtap.at_ihdr.it_len = sizeof(sc->sc_txtapu);
875 1.12 dyoung sc->sc_txtap.at_ihdr.it_present = ATW_TX_RADIOTAP_PRESENT;
876 1.12 dyoung
877 1.88 dyoung ieee80211_announce(ic);
878 1.1 dyoung return;
879 1.1 dyoung
880 1.1 dyoung /*
881 1.1 dyoung * Free any resources we've allocated during the failed attach
882 1.1 dyoung * attempt. Do this in reverse order and fall through.
883 1.1 dyoung */
884 1.1 dyoung fail_5:
885 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
886 1.1 dyoung if (sc->sc_rxsoft[i].rxs_dmamap == NULL)
887 1.1 dyoung continue;
888 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmamap);
889 1.1 dyoung }
890 1.1 dyoung fail_4:
891 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
892 1.1 dyoung if (sc->sc_txsoft[i].txs_dmamap == NULL)
893 1.1 dyoung continue;
894 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmamap);
895 1.1 dyoung }
896 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
897 1.1 dyoung fail_3:
898 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
899 1.1 dyoung fail_2:
900 1.1 dyoung bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
901 1.1 dyoung sizeof(struct atw_control_data));
902 1.1 dyoung fail_1:
903 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
904 1.1 dyoung fail_0:
905 1.1 dyoung return;
906 1.1 dyoung }
907 1.1 dyoung
908 1.3 dyoung static struct ieee80211_node *
909 1.85 dyoung atw_node_alloc(struct ieee80211_node_table *nt)
910 1.3 dyoung {
911 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)nt->nt_ic->ic_ifp->if_softc;
912 1.85 dyoung struct ieee80211_node *ni = (*sc->sc_node_alloc)(nt);
913 1.3 dyoung
914 1.3 dyoung DPRINTF(sc, ("%s: alloc node %p\n", sc->sc_dev.dv_xname, ni));
915 1.3 dyoung return ni;
916 1.3 dyoung }
917 1.3 dyoung
918 1.3 dyoung static void
919 1.85 dyoung atw_node_free(struct ieee80211_node *ni)
920 1.3 dyoung {
921 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)ni->ni_ic->ic_ifp->if_softc;
922 1.3 dyoung
923 1.3 dyoung DPRINTF(sc, ("%s: freeing node %p %s\n", sc->sc_dev.dv_xname, ni,
924 1.3 dyoung ether_sprintf(ni->ni_bssid)));
925 1.85 dyoung (*sc->sc_node_free)(ni);
926 1.3 dyoung }
927 1.3 dyoung
928 1.69 dyoung
929 1.69 dyoung static void
930 1.69 dyoung atw_test1_reset(struct atw_softc *sc)
931 1.69 dyoung {
932 1.69 dyoung switch (sc->sc_rev) {
933 1.69 dyoung case ATW_REVISION_BA:
934 1.69 dyoung if (1 /* XXX condition on transceiver type */) {
935 1.69 dyoung ATW_SET(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MONITOR);
936 1.69 dyoung }
937 1.69 dyoung break;
938 1.69 dyoung case ATW_REVISION_CA:
939 1.69 dyoung ATW_CLR(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MASK);
940 1.69 dyoung break;
941 1.69 dyoung default:
942 1.69 dyoung break;
943 1.69 dyoung }
944 1.69 dyoung }
945 1.69 dyoung
946 1.1 dyoung /*
947 1.1 dyoung * atw_reset:
948 1.1 dyoung *
949 1.1 dyoung * Perform a soft reset on the ADM8211.
950 1.1 dyoung */
951 1.1 dyoung void
952 1.23 dyoung atw_reset(struct atw_softc *sc)
953 1.1 dyoung {
954 1.1 dyoung int i;
955 1.63 dyoung uint32_t lpc;
956 1.63 dyoung
957 1.63 dyoung ATW_WRITE(sc, ATW_NAR, 0x0);
958 1.70 dyoung DELAY(atw_nar_delay);
959 1.63 dyoung
960 1.63 dyoung /* Reference driver has a cryptic remark indicating that this might
961 1.63 dyoung * power-on the chip. I know that it turns off power-saving....
962 1.63 dyoung */
963 1.63 dyoung ATW_WRITE(sc, ATW_FRCTL, 0x0);
964 1.1 dyoung
965 1.1 dyoung ATW_WRITE(sc, ATW_PAR, ATW_PAR_SWR);
966 1.1 dyoung
967 1.70 dyoung for (i = 0; i < 50000 / atw_pseudo_milli; i++) {
968 1.100 dyoung if ((ATW_READ(sc, ATW_PAR) & ATW_PAR_SWR) == 0)
969 1.1 dyoung break;
970 1.70 dyoung DELAY(atw_pseudo_milli);
971 1.1 dyoung }
972 1.1 dyoung
973 1.63 dyoung /* ... and then pause 100ms longer for good measure. */
974 1.70 dyoung DELAY(atw_magic_delay1);
975 1.63 dyoung
976 1.1 dyoung DPRINTF2(sc, ("%s: atw_reset %d iterations\n", sc->sc_dev.dv_xname, i));
977 1.1 dyoung
978 1.1 dyoung if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR))
979 1.1 dyoung printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
980 1.1 dyoung
981 1.63 dyoung /*
982 1.63 dyoung * Initialize the PCI Access Register.
983 1.63 dyoung */
984 1.63 dyoung sc->sc_busmode = ATW_PAR_PBL_8DW;
985 1.63 dyoung
986 1.63 dyoung ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
987 1.63 dyoung DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", sc->sc_dev.dv_xname,
988 1.63 dyoung ATW_READ(sc, ATW_PAR), sc->sc_busmode));
989 1.63 dyoung
990 1.100 dyoung atw_test1_reset(sc);
991 1.100 dyoung
992 1.100 dyoung /* Turn off maximum power saving, etc. */
993 1.63 dyoung ATW_WRITE(sc, ATW_FRCTL, 0x0);
994 1.63 dyoung
995 1.70 dyoung DELAY(atw_magic_delay2);
996 1.1 dyoung
997 1.1 dyoung /* Recall EEPROM. */
998 1.1 dyoung ATW_SET(sc, ATW_TEST0, ATW_TEST0_EPRLD);
999 1.1 dyoung
1000 1.70 dyoung DELAY(atw_magic_delay4);
1001 1.1 dyoung
1002 1.63 dyoung lpc = ATW_READ(sc, ATW_LPC);
1003 1.63 dyoung
1004 1.63 dyoung DPRINTF(sc, ("%s: ATW_LPC %#08x\n", __func__, lpc));
1005 1.63 dyoung
1006 1.1 dyoung /* A reset seems to affect the SRAM contents, so put them into
1007 1.1 dyoung * a known state.
1008 1.1 dyoung */
1009 1.1 dyoung atw_clear_sram(sc);
1010 1.1 dyoung
1011 1.63 dyoung memset(sc->sc_bssid, 0xff, sizeof(sc->sc_bssid));
1012 1.1 dyoung }
1013 1.1 dyoung
1014 1.1 dyoung static void
1015 1.23 dyoung atw_clear_sram(struct atw_softc *sc)
1016 1.1 dyoung {
1017 1.1 dyoung memset(sc->sc_sram, 0, sizeof(sc->sc_sram));
1018 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
1019 1.1 dyoung /* XXX not for revision 0x20. */
1020 1.69 dyoung atw_write_sram(sc, 0, sc->sc_sram, sc->sc_sramlen);
1021 1.1 dyoung }
1022 1.1 dyoung
1023 1.1 dyoung /* TBD atw_init
1024 1.1 dyoung *
1025 1.3 dyoung * set MAC based on ic->ic_bss->myaddr
1026 1.1 dyoung * write WEP keys
1027 1.1 dyoung * set TX rate
1028 1.1 dyoung */
1029 1.1 dyoung
1030 1.64 dyoung /* Tell the ADM8211 to raise ATW_INTR_LINKOFF if 7 beacon intervals pass
1031 1.64 dyoung * without receiving a beacon with the preferred BSSID & SSID.
1032 1.64 dyoung * atw_write_bssid & atw_write_ssid set the BSSID & SSID.
1033 1.1 dyoung */
1034 1.64 dyoung static void
1035 1.64 dyoung atw_wcsr_init(struct atw_softc *sc)
1036 1.1 dyoung {
1037 1.64 dyoung uint32_t wcsr;
1038 1.1 dyoung
1039 1.64 dyoung wcsr = ATW_READ(sc, ATW_WCSR);
1040 1.64 dyoung wcsr &= ~(ATW_WCSR_BLN_MASK|ATW_WCSR_LSOE|ATW_WCSR_MPRE|ATW_WCSR_LSOE);
1041 1.64 dyoung wcsr |= LSHIFT(7, ATW_WCSR_BLN_MASK);
1042 1.64 dyoung ATW_WRITE(sc, ATW_WCSR, wcsr); /* XXX resets wake-up status bits */
1043 1.1 dyoung
1044 1.64 dyoung DPRINTF(sc, ("%s: %s reg[WCSR] = %08x\n",
1045 1.64 dyoung sc->sc_dev.dv_xname, __func__, ATW_READ(sc, ATW_WCSR)));
1046 1.64 dyoung }
1047 1.1 dyoung
1048 1.64 dyoung /* Turn off power management. Set Rx store-and-forward mode. */
1049 1.64 dyoung static void
1050 1.64 dyoung atw_cmdr_init(struct atw_softc *sc)
1051 1.64 dyoung {
1052 1.64 dyoung uint32_t cmdr;
1053 1.64 dyoung cmdr = ATW_READ(sc, ATW_CMDR);
1054 1.64 dyoung cmdr &= ~ATW_CMDR_APM;
1055 1.64 dyoung cmdr |= ATW_CMDR_RTE;
1056 1.64 dyoung cmdr &= ~ATW_CMDR_DRT_MASK;
1057 1.64 dyoung cmdr |= ATW_CMDR_DRT_SF;
1058 1.3 dyoung
1059 1.64 dyoung ATW_WRITE(sc, ATW_CMDR, cmdr);
1060 1.64 dyoung }
1061 1.1 dyoung
1062 1.64 dyoung static void
1063 1.64 dyoung atw_tofs2_init(struct atw_softc *sc)
1064 1.64 dyoung {
1065 1.64 dyoung uint32_t tofs2;
1066 1.14 dyoung /* XXX this magic can probably be figured out from the RFMD docs */
1067 1.64 dyoung #ifndef ATW_REFSLAVE
1068 1.64 dyoung tofs2 = LSHIFT(4, ATW_TOFS2_PWR1UP_MASK) | /* 8 ms = 4 * 2 ms */
1069 1.1 dyoung LSHIFT(13, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
1070 1.1 dyoung LSHIFT(8, ATW_TOFS2_PWR1PAPE_MASK) | /* 8 us */
1071 1.1 dyoung LSHIFT(5, ATW_TOFS2_PWR0TRSW_MASK) | /* 5 us */
1072 1.1 dyoung LSHIFT(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
1073 1.1 dyoung LSHIFT(13, ATW_TOFS2_PWR0PE2_MASK) | /* 13 us */
1074 1.1 dyoung LSHIFT(4, ATW_TOFS2_PWR1PE2_MASK) | /* 4 us */
1075 1.1 dyoung LSHIFT(5, ATW_TOFS2_PWR0TXPE_MASK); /* 5 us */
1076 1.64 dyoung #else
1077 1.64 dyoung /* XXX new magic from reference driver source */
1078 1.64 dyoung tofs2 = LSHIFT(8, ATW_TOFS2_PWR1UP_MASK) | /* 8 ms = 4 * 2 ms */
1079 1.64 dyoung LSHIFT(8, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
1080 1.64 dyoung LSHIFT(1, ATW_TOFS2_PWR1PAPE_MASK) | /* 8 us */
1081 1.64 dyoung LSHIFT(5, ATW_TOFS2_PWR0TRSW_MASK) | /* 5 us */
1082 1.64 dyoung LSHIFT(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
1083 1.64 dyoung LSHIFT(13, ATW_TOFS2_PWR0PE2_MASK) | /* 13 us */
1084 1.64 dyoung LSHIFT(1, ATW_TOFS2_PWR1PE2_MASK) | /* 4 us */
1085 1.64 dyoung LSHIFT(8, ATW_TOFS2_PWR0TXPE_MASK); /* 5 us */
1086 1.64 dyoung #endif
1087 1.64 dyoung ATW_WRITE(sc, ATW_TOFS2, tofs2);
1088 1.64 dyoung }
1089 1.1 dyoung
1090 1.64 dyoung static void
1091 1.64 dyoung atw_nar_init(struct atw_softc *sc)
1092 1.64 dyoung {
1093 1.64 dyoung ATW_WRITE(sc, ATW_NAR, ATW_NAR_SF|ATW_NAR_PB);
1094 1.64 dyoung }
1095 1.64 dyoung
1096 1.64 dyoung static void
1097 1.64 dyoung atw_txlmt_init(struct atw_softc *sc)
1098 1.64 dyoung {
1099 1.1 dyoung ATW_WRITE(sc, ATW_TXLMT, LSHIFT(512, ATW_TXLMT_MTMLT_MASK) |
1100 1.64 dyoung LSHIFT(1, ATW_TXLMT_SRTYLIM_MASK));
1101 1.64 dyoung }
1102 1.1 dyoung
1103 1.64 dyoung static void
1104 1.64 dyoung atw_test1_init(struct atw_softc *sc)
1105 1.64 dyoung {
1106 1.64 dyoung uint32_t test1;
1107 1.64 dyoung
1108 1.64 dyoung test1 = ATW_READ(sc, ATW_TEST1);
1109 1.64 dyoung test1 &= ~(ATW_TEST1_DBGREAD_MASK|ATW_TEST1_CONTROL);
1110 1.64 dyoung /* XXX magic 0x1 */
1111 1.64 dyoung test1 |= LSHIFT(0x1, ATW_TEST1_DBGREAD_MASK) | ATW_TEST1_CONTROL;
1112 1.64 dyoung ATW_WRITE(sc, ATW_TEST1, test1);
1113 1.64 dyoung }
1114 1.64 dyoung
1115 1.64 dyoung static void
1116 1.64 dyoung atw_rf_reset(struct atw_softc *sc)
1117 1.64 dyoung {
1118 1.1 dyoung /* XXX this resets an Intersil RF front-end? */
1119 1.1 dyoung /* TBD condition on Intersil RFType? */
1120 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, ATW_SYNRF_INTERSIL_EN);
1121 1.70 dyoung DELAY(atw_rf_delay1);
1122 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
1123 1.70 dyoung DELAY(atw_rf_delay2);
1124 1.64 dyoung }
1125 1.64 dyoung
1126 1.64 dyoung /* Set 16 TU max duration for the contention-free period (CFP). */
1127 1.64 dyoung static void
1128 1.64 dyoung atw_cfp_init(struct atw_softc *sc)
1129 1.64 dyoung {
1130 1.64 dyoung uint32_t cfpp;
1131 1.1 dyoung
1132 1.64 dyoung cfpp = ATW_READ(sc, ATW_CFPP);
1133 1.64 dyoung cfpp &= ~ATW_CFPP_CFPMD;
1134 1.64 dyoung cfpp |= LSHIFT(16, ATW_CFPP_CFPMD);
1135 1.64 dyoung ATW_WRITE(sc, ATW_CFPP, cfpp);
1136 1.64 dyoung }
1137 1.1 dyoung
1138 1.64 dyoung static void
1139 1.64 dyoung atw_tofs0_init(struct atw_softc *sc)
1140 1.64 dyoung {
1141 1.1 dyoung /* XXX I guess that the Cardbus clock is 22MHz?
1142 1.1 dyoung * I am assuming that the role of ATW_TOFS0_USCNT is
1143 1.1 dyoung * to divide the bus clock to get a 1MHz clock---the datasheet is not
1144 1.1 dyoung * very clear on this point. It says in the datasheet that it is
1145 1.1 dyoung * possible for the ADM8211 to accomodate bus speeds between 22MHz
1146 1.1 dyoung * and 33MHz; maybe this is the way? I see a binary-only driver write
1147 1.1 dyoung * these values. These values are also the power-on default.
1148 1.1 dyoung */
1149 1.1 dyoung ATW_WRITE(sc, ATW_TOFS0,
1150 1.1 dyoung LSHIFT(22, ATW_TOFS0_USCNT_MASK) |
1151 1.1 dyoung ATW_TOFS0_TUCNT_MASK /* set all bits in TUCNT */);
1152 1.64 dyoung }
1153 1.1 dyoung
1154 1.64 dyoung /* Initialize interframe spacing: 802.11b slot time, SIFS, DIFS, EIFS. */
1155 1.64 dyoung static void
1156 1.64 dyoung atw_ifs_init(struct atw_softc *sc)
1157 1.64 dyoung {
1158 1.64 dyoung uint32_t ifst;
1159 1.64 dyoung /* XXX EIFS=0x64, SIFS=110 are used by the reference driver.
1160 1.64 dyoung * Go figure.
1161 1.1 dyoung */
1162 1.64 dyoung ifst = LSHIFT(IEEE80211_DUR_DS_SLOT, ATW_IFST_SLOT_MASK) |
1163 1.64 dyoung LSHIFT(22 * 5 /* IEEE80211_DUR_DS_SIFS */ /* # of 22MHz cycles */,
1164 1.1 dyoung ATW_IFST_SIFS_MASK) |
1165 1.1 dyoung LSHIFT(IEEE80211_DUR_DS_DIFS, ATW_IFST_DIFS_MASK) |
1166 1.1 dyoung LSHIFT(0x64 /* IEEE80211_DUR_DS_EIFS */, ATW_IFST_EIFS_MASK);
1167 1.1 dyoung
1168 1.64 dyoung ATW_WRITE(sc, ATW_IFST, ifst);
1169 1.64 dyoung }
1170 1.1 dyoung
1171 1.64 dyoung static void
1172 1.64 dyoung atw_response_times_init(struct atw_softc *sc)
1173 1.64 dyoung {
1174 1.64 dyoung /* XXX More magic. Relates to ACK timing? The datasheet seems to
1175 1.64 dyoung * indicate that the MAC expects at least SIFS + MIRT microseconds
1176 1.64 dyoung * to pass after it transmits a frame that requires a response;
1177 1.64 dyoung * it waits at most SIFS + MART microseconds for the response.
1178 1.64 dyoung * Surely this is not the ACK timeout?
1179 1.64 dyoung */
1180 1.1 dyoung ATW_WRITE(sc, ATW_RSPT, LSHIFT(0xffff, ATW_RSPT_MART_MASK) |
1181 1.1 dyoung LSHIFT(0xff, ATW_RSPT_MIRT_MASK));
1182 1.64 dyoung }
1183 1.1 dyoung
1184 1.64 dyoung /* Set up the MMI read/write addresses for the baseband. The Tx/Rx
1185 1.64 dyoung * engines read and write baseband registers after Rx and before
1186 1.64 dyoung * Tx, respectively.
1187 1.64 dyoung */
1188 1.64 dyoung static void
1189 1.64 dyoung atw_bbp_io_init(struct atw_softc *sc)
1190 1.64 dyoung {
1191 1.69 dyoung uint32_t mmiraddr2;
1192 1.69 dyoung
1193 1.69 dyoung /* XXX The reference driver does this, but is it *really*
1194 1.69 dyoung * necessary?
1195 1.69 dyoung */
1196 1.69 dyoung switch (sc->sc_rev) {
1197 1.69 dyoung case ATW_REVISION_AB:
1198 1.69 dyoung case ATW_REVISION_AF:
1199 1.69 dyoung mmiraddr2 = 0x0;
1200 1.69 dyoung break;
1201 1.69 dyoung default:
1202 1.69 dyoung mmiraddr2 = ATW_READ(sc, ATW_MMIRADDR2);
1203 1.69 dyoung mmiraddr2 &=
1204 1.69 dyoung ~(ATW_MMIRADDR2_PROREXT|ATW_MMIRADDR2_PRORLEN_MASK);
1205 1.69 dyoung break;
1206 1.69 dyoung }
1207 1.69 dyoung
1208 1.1 dyoung switch (sc->sc_bbptype) {
1209 1.1 dyoung case ATW_BBPTYPE_INTERSIL:
1210 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_INTERSIL);
1211 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_INTERSIL);
1212 1.69 dyoung mmiraddr2 |= ATW_MMIRADDR2_INTERSIL;
1213 1.1 dyoung break;
1214 1.1 dyoung case ATW_BBPTYPE_MARVEL:
1215 1.64 dyoung /* TBD find out the Marvel settings. */
1216 1.1 dyoung break;
1217 1.1 dyoung case ATW_BBPTYPE_RFMD:
1218 1.64 dyoung default:
1219 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_RFMD);
1220 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_RFMD);
1221 1.69 dyoung mmiraddr2 |= ATW_MMIRADDR2_RFMD;
1222 1.1 dyoung break;
1223 1.1 dyoung }
1224 1.69 dyoung ATW_WRITE(sc, ATW_MMIRADDR2, mmiraddr2);
1225 1.64 dyoung ATW_WRITE(sc, ATW_MACTEST, ATW_MACTEST_MMI_USETXCLK);
1226 1.64 dyoung }
1227 1.1 dyoung
1228 1.64 dyoung /*
1229 1.64 dyoung * atw_init: [ ifnet interface function ]
1230 1.64 dyoung *
1231 1.64 dyoung * Initialize the interface. Must be called at splnet().
1232 1.64 dyoung */
1233 1.64 dyoung int
1234 1.64 dyoung atw_init(struct ifnet *ifp)
1235 1.64 dyoung {
1236 1.64 dyoung struct atw_softc *sc = ifp->if_softc;
1237 1.64 dyoung struct ieee80211com *ic = &sc->sc_ic;
1238 1.64 dyoung struct atw_txsoft *txs;
1239 1.64 dyoung struct atw_rxsoft *rxs;
1240 1.64 dyoung int i, error = 0;
1241 1.1 dyoung
1242 1.64 dyoung if ((error = atw_enable(sc)) != 0)
1243 1.1 dyoung goto out;
1244 1.1 dyoung
1245 1.1 dyoung /*
1246 1.64 dyoung * Cancel any pending I/O. This also resets.
1247 1.1 dyoung */
1248 1.64 dyoung atw_stop(ifp, 0);
1249 1.64 dyoung
1250 1.64 dyoung DPRINTF(sc, ("%s: channel %d freq %d flags 0x%04x\n",
1251 1.90 skrll __func__, ieee80211_chan2ieee(ic, ic->ic_curchan),
1252 1.90 skrll ic->ic_curchan->ic_freq, ic->ic_curchan->ic_flags));
1253 1.1 dyoung
1254 1.64 dyoung atw_wcsr_init(sc);
1255 1.64 dyoung
1256 1.64 dyoung atw_cmdr_init(sc);
1257 1.64 dyoung
1258 1.64 dyoung /* Set data rate for PLCP Signal field, 1Mbps = 10 x 100Kb/s.
1259 1.1 dyoung *
1260 1.64 dyoung * XXX Set transmit power for ATIM, RTS, Beacon.
1261 1.1 dyoung */
1262 1.64 dyoung ATW_WRITE(sc, ATW_PLCPHD, LSHIFT(10, ATW_PLCPHD_SIGNAL_MASK) |
1263 1.64 dyoung LSHIFT(0xb0, ATW_PLCPHD_SERVICE_MASK));
1264 1.64 dyoung
1265 1.64 dyoung atw_tofs2_init(sc);
1266 1.64 dyoung
1267 1.64 dyoung atw_nar_init(sc);
1268 1.64 dyoung
1269 1.64 dyoung atw_txlmt_init(sc);
1270 1.64 dyoung
1271 1.64 dyoung atw_test1_init(sc);
1272 1.64 dyoung
1273 1.64 dyoung atw_rf_reset(sc);
1274 1.64 dyoung
1275 1.64 dyoung atw_cfp_init(sc);
1276 1.64 dyoung
1277 1.64 dyoung atw_tofs0_init(sc);
1278 1.64 dyoung
1279 1.64 dyoung atw_ifs_init(sc);
1280 1.64 dyoung
1281 1.64 dyoung /* XXX Fall asleep after one second of inactivity.
1282 1.64 dyoung * XXX A frame may only dribble in for 65536us.
1283 1.64 dyoung */
1284 1.64 dyoung ATW_WRITE(sc, ATW_RMD,
1285 1.64 dyoung LSHIFT(1, ATW_RMD_PCNT) | LSHIFT(0xffff, ATW_RMD_RMRD_MASK));
1286 1.64 dyoung
1287 1.64 dyoung atw_response_times_init(sc);
1288 1.64 dyoung
1289 1.64 dyoung atw_bbp_io_init(sc);
1290 1.64 dyoung
1291 1.64 dyoung ATW_WRITE(sc, ATW_STSR, 0xffffffff);
1292 1.1 dyoung
1293 1.64 dyoung if ((error = atw_rf3000_init(sc)) != 0)
1294 1.64 dyoung goto out;
1295 1.1 dyoung
1296 1.1 dyoung ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
1297 1.1 dyoung DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", sc->sc_dev.dv_xname,
1298 1.1 dyoung ATW_READ(sc, ATW_PAR), sc->sc_busmode));
1299 1.1 dyoung
1300 1.1 dyoung /*
1301 1.1 dyoung * Initialize the transmit descriptor ring.
1302 1.1 dyoung */
1303 1.1 dyoung memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1304 1.1 dyoung for (i = 0; i < ATW_NTXDESC; i++) {
1305 1.51 dyoung sc->sc_txdescs[i].at_ctl = 0;
1306 1.1 dyoung /* no transmit chaining */
1307 1.51 dyoung sc->sc_txdescs[i].at_flags = 0 /* ATW_TXFLAG_TCH */;
1308 1.1 dyoung sc->sc_txdescs[i].at_buf2 =
1309 1.1 dyoung htole32(ATW_CDTXADDR(sc, ATW_NEXTTX(i)));
1310 1.1 dyoung }
1311 1.1 dyoung /* use ring mode */
1312 1.51 dyoung sc->sc_txdescs[ATW_NTXDESC - 1].at_flags |= htole32(ATW_TXFLAG_TER);
1313 1.1 dyoung ATW_CDTXSYNC(sc, 0, ATW_NTXDESC,
1314 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1315 1.1 dyoung sc->sc_txfree = ATW_NTXDESC;
1316 1.1 dyoung sc->sc_txnext = 0;
1317 1.1 dyoung
1318 1.1 dyoung /*
1319 1.1 dyoung * Initialize the transmit job descriptors.
1320 1.1 dyoung */
1321 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
1322 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
1323 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
1324 1.1 dyoung txs = &sc->sc_txsoft[i];
1325 1.1 dyoung txs->txs_mbuf = NULL;
1326 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1327 1.1 dyoung }
1328 1.1 dyoung
1329 1.1 dyoung /*
1330 1.1 dyoung * Initialize the receive descriptor and receive job
1331 1.1 dyoung * descriptor rings.
1332 1.1 dyoung */
1333 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
1334 1.1 dyoung rxs = &sc->sc_rxsoft[i];
1335 1.1 dyoung if (rxs->rxs_mbuf == NULL) {
1336 1.1 dyoung if ((error = atw_add_rxbuf(sc, i)) != 0) {
1337 1.1 dyoung printf("%s: unable to allocate or map rx "
1338 1.1 dyoung "buffer %d, error = %d\n",
1339 1.1 dyoung sc->sc_dev.dv_xname, i, error);
1340 1.1 dyoung /*
1341 1.1 dyoung * XXX Should attempt to run with fewer receive
1342 1.1 dyoung * XXX buffers instead of just failing.
1343 1.1 dyoung */
1344 1.1 dyoung atw_rxdrain(sc);
1345 1.1 dyoung goto out;
1346 1.1 dyoung }
1347 1.1 dyoung } else
1348 1.1 dyoung ATW_INIT_RXDESC(sc, i);
1349 1.1 dyoung }
1350 1.1 dyoung sc->sc_rxptr = 0;
1351 1.1 dyoung
1352 1.1 dyoung /*
1353 1.1 dyoung * Initialize the interrupt mask and enable interrupts.
1354 1.1 dyoung */
1355 1.1 dyoung /* normal interrupts */
1356 1.1 dyoung sc->sc_inten = ATW_INTR_TCI | ATW_INTR_TDU | ATW_INTR_RCI |
1357 1.1 dyoung ATW_INTR_NISS | ATW_INTR_LINKON | ATW_INTR_BCNTC;
1358 1.1 dyoung
1359 1.1 dyoung /* abnormal interrupts */
1360 1.1 dyoung sc->sc_inten |= ATW_INTR_TPS | ATW_INTR_TLT | ATW_INTR_TRT |
1361 1.1 dyoung ATW_INTR_TUF | ATW_INTR_RDU | ATW_INTR_RPS | ATW_INTR_AISS |
1362 1.1 dyoung ATW_INTR_FBE | ATW_INTR_LINKOFF | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1363 1.1 dyoung
1364 1.1 dyoung sc->sc_linkint_mask = ATW_INTR_LINKON | ATW_INTR_LINKOFF |
1365 1.1 dyoung ATW_INTR_BCNTC | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1366 1.1 dyoung sc->sc_rxint_mask = ATW_INTR_RCI | ATW_INTR_RDU;
1367 1.1 dyoung sc->sc_txint_mask = ATW_INTR_TCI | ATW_INTR_TUF | ATW_INTR_TLT |
1368 1.1 dyoung ATW_INTR_TRT;
1369 1.1 dyoung
1370 1.1 dyoung sc->sc_linkint_mask &= sc->sc_inten;
1371 1.1 dyoung sc->sc_rxint_mask &= sc->sc_inten;
1372 1.1 dyoung sc->sc_txint_mask &= sc->sc_inten;
1373 1.1 dyoung
1374 1.1 dyoung ATW_WRITE(sc, ATW_IER, sc->sc_inten);
1375 1.1 dyoung ATW_WRITE(sc, ATW_STSR, 0xffffffff);
1376 1.1 dyoung
1377 1.1 dyoung DPRINTF(sc, ("%s: ATW_IER %08x, inten %08x\n",
1378 1.1 dyoung sc->sc_dev.dv_xname, ATW_READ(sc, ATW_IER), sc->sc_inten));
1379 1.1 dyoung
1380 1.1 dyoung /*
1381 1.1 dyoung * Give the transmit and receive rings to the ADM8211.
1382 1.1 dyoung */
1383 1.64 dyoung ATW_WRITE(sc, ATW_RDB, ATW_CDRXADDR(sc, sc->sc_rxptr));
1384 1.1 dyoung ATW_WRITE(sc, ATW_TDBD, ATW_CDTXADDR(sc, sc->sc_txnext));
1385 1.64 dyoung
1386 1.64 dyoung sc->sc_txthresh = 0;
1387 1.64 dyoung sc->sc_opmode = ATW_NAR_SR | ATW_NAR_ST |
1388 1.64 dyoung sc->sc_txth[sc->sc_txthresh].txth_opmode;
1389 1.1 dyoung
1390 1.1 dyoung /* common 802.11 configuration */
1391 1.1 dyoung ic->ic_flags &= ~IEEE80211_F_IBSSON;
1392 1.1 dyoung switch (ic->ic_opmode) {
1393 1.1 dyoung case IEEE80211_M_STA:
1394 1.1 dyoung break;
1395 1.1 dyoung case IEEE80211_M_AHDEMO: /* XXX */
1396 1.1 dyoung case IEEE80211_M_IBSS:
1397 1.16 dyoung ic->ic_flags |= IEEE80211_F_IBSSON;
1398 1.16 dyoung /*FALLTHROUGH*/
1399 1.16 dyoung case IEEE80211_M_HOSTAP: /* XXX */
1400 1.1 dyoung break;
1401 1.1 dyoung case IEEE80211_M_MONITOR: /* XXX */
1402 1.1 dyoung break;
1403 1.1 dyoung }
1404 1.1 dyoung
1405 1.1 dyoung switch (ic->ic_opmode) {
1406 1.1 dyoung case IEEE80211_M_AHDEMO:
1407 1.1 dyoung case IEEE80211_M_HOSTAP:
1408 1.87 dyoung #ifndef IEEE80211_NO_HOSTAP
1409 1.3 dyoung ic->ic_bss->ni_intval = ic->ic_lintval;
1410 1.3 dyoung ic->ic_bss->ni_rssi = 0;
1411 1.3 dyoung ic->ic_bss->ni_rstamp = 0;
1412 1.87 dyoung #endif /* !IEEE80211_NO_HOSTAP */
1413 1.1 dyoung break;
1414 1.10 dyoung default: /* XXX */
1415 1.1 dyoung break;
1416 1.1 dyoung }
1417 1.1 dyoung
1418 1.64 dyoung sc->sc_wepctl = 0;
1419 1.64 dyoung
1420 1.1 dyoung atw_write_ssid(sc);
1421 1.1 dyoung atw_write_sup_rates(sc);
1422 1.94 dyoung atw_write_wep(sc);
1423 1.1 dyoung
1424 1.64 dyoung ic->ic_state = IEEE80211_S_INIT;
1425 1.64 dyoung
1426 1.1 dyoung /*
1427 1.1 dyoung * Set the receive filter. This will start the transmit and
1428 1.1 dyoung * receive processes.
1429 1.1 dyoung */
1430 1.1 dyoung atw_filter_setup(sc);
1431 1.1 dyoung
1432 1.1 dyoung /*
1433 1.1 dyoung * Start the receive process.
1434 1.1 dyoung */
1435 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
1436 1.1 dyoung
1437 1.1 dyoung /*
1438 1.1 dyoung * Note that the interface is now running.
1439 1.1 dyoung */
1440 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
1441 1.1 dyoung ifp->if_flags &= ~IFF_OACTIVE;
1442 1.1 dyoung
1443 1.64 dyoung /* send no beacons, yet. */
1444 1.64 dyoung atw_start_beacon(sc, 0);
1445 1.64 dyoung
1446 1.64 dyoung if (ic->ic_opmode == IEEE80211_M_MONITOR)
1447 1.64 dyoung error = ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
1448 1.64 dyoung else
1449 1.10 dyoung error = ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
1450 1.1 dyoung out:
1451 1.1 dyoung if (error) {
1452 1.1 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1453 1.91 dyoung sc->sc_tx_timer = 0;
1454 1.1 dyoung ifp->if_timer = 0;
1455 1.1 dyoung printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1456 1.1 dyoung }
1457 1.1 dyoung #ifdef ATW_DEBUG
1458 1.1 dyoung atw_print_regs(sc, "end of init");
1459 1.1 dyoung #endif /* ATW_DEBUG */
1460 1.1 dyoung
1461 1.1 dyoung return (error);
1462 1.1 dyoung }
1463 1.1 dyoung
1464 1.1 dyoung /* enable == 1: host control of RF3000/Si4126 through ATW_SYNCTL.
1465 1.1 dyoung * 0: MAC control of RF3000/Si4126.
1466 1.1 dyoung *
1467 1.1 dyoung * Applies power, or selects RF front-end? Sets reset condition.
1468 1.1 dyoung *
1469 1.1 dyoung * TBD support non-RFMD BBP, non-SiLabs synth.
1470 1.1 dyoung */
1471 1.1 dyoung static void
1472 1.59 dyoung atw_bbp_io_enable(struct atw_softc *sc, int enable)
1473 1.1 dyoung {
1474 1.1 dyoung if (enable) {
1475 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF,
1476 1.1 dyoung ATW_SYNRF_SELRF|ATW_SYNRF_PE1|ATW_SYNRF_PHYRST);
1477 1.59 dyoung DELAY(atw_bbp_io_enable_delay);
1478 1.1 dyoung } else {
1479 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
1480 1.59 dyoung DELAY(atw_bbp_io_disable_delay); /* shorter for some reason */
1481 1.1 dyoung }
1482 1.1 dyoung }
1483 1.1 dyoung
1484 1.1 dyoung static int
1485 1.23 dyoung atw_tune(struct atw_softc *sc)
1486 1.1 dyoung {
1487 1.1 dyoung int rc;
1488 1.59 dyoung u_int chan;
1489 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1490 1.1 dyoung
1491 1.90 skrll chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
1492 1.3 dyoung if (chan == IEEE80211_CHAN_ANY)
1493 1.3 dyoung panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
1494 1.3 dyoung
1495 1.3 dyoung if (chan == sc->sc_cur_chan)
1496 1.3 dyoung return 0;
1497 1.1 dyoung
1498 1.1 dyoung DPRINTF(sc, ("%s: chan %d -> %d\n", sc->sc_dev.dv_xname,
1499 1.1 dyoung sc->sc_cur_chan, chan));
1500 1.1 dyoung
1501 1.1 dyoung atw_idle(sc, ATW_NAR_SR|ATW_NAR_ST);
1502 1.1 dyoung
1503 1.59 dyoung atw_si4126_tune(sc, chan);
1504 1.59 dyoung if ((rc = atw_rf3000_tune(sc, chan)) != 0)
1505 1.1 dyoung printf("%s: failed to tune channel %d\n", sc->sc_dev.dv_xname,
1506 1.1 dyoung chan);
1507 1.1 dyoung
1508 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
1509 1.70 dyoung DELAY(atw_nar_delay);
1510 1.59 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
1511 1.1 dyoung
1512 1.1 dyoung if (rc == 0)
1513 1.1 dyoung sc->sc_cur_chan = chan;
1514 1.1 dyoung
1515 1.1 dyoung return rc;
1516 1.1 dyoung }
1517 1.1 dyoung
1518 1.59 dyoung #ifdef ATW_SYNDEBUG
1519 1.1 dyoung static void
1520 1.23 dyoung atw_si4126_print(struct atw_softc *sc)
1521 1.1 dyoung {
1522 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
1523 1.1 dyoung u_int addr, val;
1524 1.1 dyoung
1525 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1526 1.1 dyoung return;
1527 1.1 dyoung
1528 1.1 dyoung for (addr = 0; addr <= 8; addr++) {
1529 1.1 dyoung printf("%s: synth[%d] = ", sc->sc_dev.dv_xname, addr);
1530 1.1 dyoung if (atw_si4126_read(sc, addr, &val) == 0) {
1531 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1532 1.1 dyoung break;
1533 1.1 dyoung }
1534 1.1 dyoung printf("%05x\n", val);
1535 1.1 dyoung }
1536 1.1 dyoung }
1537 1.59 dyoung #endif /* ATW_SYNDEBUG */
1538 1.1 dyoung
1539 1.1 dyoung /* Tune to channel chan by adjusting the Si4126 RF/IF synthesizer.
1540 1.1 dyoung *
1541 1.1 dyoung * The RF/IF synthesizer produces two reference frequencies for
1542 1.1 dyoung * the RF2948B transceiver. The first frequency the RF2948B requires
1543 1.1 dyoung * is two times the so-called "intermediate frequency" (IF). Since
1544 1.1 dyoung * a SAW filter on the radio fixes the IF at 374MHz, I program the
1545 1.1 dyoung * Si4126 to generate IF LO = 374MHz x 2 = 748MHz. The second
1546 1.1 dyoung * frequency required by the transceiver is the radio frequency
1547 1.1 dyoung * (RF). This is a superheterodyne transceiver; for f(chan) the
1548 1.1 dyoung * center frequency of the channel we are tuning, RF = f(chan) -
1549 1.1 dyoung * IF.
1550 1.1 dyoung *
1551 1.1 dyoung * XXX I am told by SiLabs that the Si4126 will accept a broader range
1552 1.1 dyoung * of XIN than the 2-25MHz mentioned by the datasheet, even *without*
1553 1.1 dyoung * XINDIV2 = 1. I've tried this (it is necessary to double R) and it
1554 1.1 dyoung * works, but I have still programmed for XINDIV2 = 1 to be safe.
1555 1.1 dyoung */
1556 1.59 dyoung static void
1557 1.59 dyoung atw_si4126_tune(struct atw_softc *sc, u_int chan)
1558 1.1 dyoung {
1559 1.1 dyoung u_int mhz;
1560 1.1 dyoung u_int R;
1561 1.59 dyoung u_int32_t gpio;
1562 1.1 dyoung u_int16_t gain;
1563 1.1 dyoung
1564 1.59 dyoung #ifdef ATW_SYNDEBUG
1565 1.1 dyoung atw_si4126_print(sc);
1566 1.59 dyoung #endif /* ATW_SYNDEBUG */
1567 1.1 dyoung
1568 1.1 dyoung if (chan == 14)
1569 1.1 dyoung mhz = 2484;
1570 1.84 perry else
1571 1.1 dyoung mhz = 2412 + 5 * (chan - 1);
1572 1.1 dyoung
1573 1.1 dyoung /* Tune IF to 748MHz to suit the IF LO input of the
1574 1.1 dyoung * RF2494B, which is 2 x IF. No need to set an IF divider
1575 1.1 dyoung * because an IF in 526MHz - 952MHz is allowed.
1576 1.1 dyoung *
1577 1.1 dyoung * XIN is 44.000MHz, so divide it by two to get allowable
1578 1.1 dyoung * range of 2-25MHz. SiLabs tells me that this is not
1579 1.1 dyoung * strictly necessary.
1580 1.1 dyoung */
1581 1.1 dyoung
1582 1.59 dyoung if (atw_xindiv2)
1583 1.59 dyoung R = 44;
1584 1.59 dyoung else
1585 1.59 dyoung R = 88;
1586 1.1 dyoung
1587 1.59 dyoung /* Power-up RF, IF synthesizers. */
1588 1.59 dyoung atw_si4126_write(sc, SI4126_POWER,
1589 1.59 dyoung SI4126_POWER_PDIB|SI4126_POWER_PDRB);
1590 1.1 dyoung
1591 1.59 dyoung /* set LPWR, too? */
1592 1.59 dyoung atw_si4126_write(sc, SI4126_MAIN,
1593 1.59 dyoung (atw_xindiv2) ? SI4126_MAIN_XINDIV2 : 0);
1594 1.1 dyoung
1595 1.59 dyoung /* Set the phase-locked loop gain. If RF2 N > 2047, then
1596 1.59 dyoung * set KP2 to 1.
1597 1.59 dyoung *
1598 1.59 dyoung * REFDIF This is different from the reference driver, which
1599 1.59 dyoung * always sets SI4126_GAIN to 0.
1600 1.59 dyoung */
1601 1.1 dyoung gain = LSHIFT(((mhz - 374) > 2047) ? 1 : 0, SI4126_GAIN_KP2_MASK);
1602 1.1 dyoung
1603 1.59 dyoung atw_si4126_write(sc, SI4126_GAIN, gain);
1604 1.1 dyoung
1605 1.59 dyoung /* XIN = 44MHz.
1606 1.59 dyoung *
1607 1.59 dyoung * If XINDIV2 = 1, IF = N/(2 * R) * XIN. I choose N = 1496,
1608 1.59 dyoung * R = 44 so that 1496/(2 * 44) * 44MHz = 748MHz.
1609 1.59 dyoung *
1610 1.59 dyoung * If XINDIV2 = 0, IF = N/R * XIN. I choose N = 1496, R = 88
1611 1.59 dyoung * so that 1496/88 * 44MHz = 748MHz.
1612 1.1 dyoung */
1613 1.59 dyoung atw_si4126_write(sc, SI4126_IFN, 1496);
1614 1.1 dyoung
1615 1.59 dyoung atw_si4126_write(sc, SI4126_IFR, R);
1616 1.1 dyoung
1617 1.59 dyoung #ifndef ATW_REFSLAVE
1618 1.1 dyoung /* Set RF1 arbitrarily. DO NOT configure RF1 after RF2, because
1619 1.1 dyoung * then RF1 becomes the active RF synthesizer, even on the Si4126,
1620 1.1 dyoung * which has no RF1!
1621 1.1 dyoung */
1622 1.59 dyoung atw_si4126_write(sc, SI4126_RF1R, R);
1623 1.1 dyoung
1624 1.59 dyoung atw_si4126_write(sc, SI4126_RF1N, mhz - 374);
1625 1.59 dyoung #endif
1626 1.1 dyoung
1627 1.1 dyoung /* N/R * XIN = RF. XIN = 44MHz. We desire RF = mhz - IF,
1628 1.1 dyoung * where IF = 374MHz. Let's divide XIN to 1MHz. So R = 44.
1629 1.1 dyoung * Now let's multiply it to mhz. So mhz - IF = N.
1630 1.1 dyoung */
1631 1.59 dyoung atw_si4126_write(sc, SI4126_RF2R, R);
1632 1.1 dyoung
1633 1.59 dyoung atw_si4126_write(sc, SI4126_RF2N, mhz - 374);
1634 1.1 dyoung
1635 1.1 dyoung /* wait 100us from power-up for RF, IF to settle */
1636 1.1 dyoung DELAY(100);
1637 1.1 dyoung
1638 1.59 dyoung gpio = ATW_READ(sc, ATW_GPIO);
1639 1.59 dyoung gpio &= ~(ATW_GPIO_EN_MASK|ATW_GPIO_O_MASK|ATW_GPIO_I_MASK);
1640 1.59 dyoung gpio |= LSHIFT(1, ATW_GPIO_EN_MASK);
1641 1.59 dyoung
1642 1.59 dyoung if ((sc->sc_if.if_flags & IFF_LINK1) != 0 && chan != 14) {
1643 1.59 dyoung /* Set a Prism RF front-end to a special mode for channel 14?
1644 1.59 dyoung *
1645 1.59 dyoung * Apparently the SMC2635W needs this, although I don't think
1646 1.59 dyoung * it has a Prism RF.
1647 1.59 dyoung */
1648 1.59 dyoung gpio |= LSHIFT(1, ATW_GPIO_O_MASK);
1649 1.1 dyoung }
1650 1.59 dyoung ATW_WRITE(sc, ATW_GPIO, gpio);
1651 1.1 dyoung
1652 1.59 dyoung #ifdef ATW_SYNDEBUG
1653 1.1 dyoung atw_si4126_print(sc);
1654 1.59 dyoung #endif /* ATW_SYNDEBUG */
1655 1.1 dyoung }
1656 1.1 dyoung
1657 1.14 dyoung /* Baseline initialization of RF3000 BBP: set CCA mode and enable antenna
1658 1.14 dyoung * diversity.
1659 1.1 dyoung *
1660 1.59 dyoung * !!!
1661 1.59 dyoung * !!! Call this w/ Tx/Rx suspended, atw_idle(, ATW_NAR_ST|ATW_NAR_SR).
1662 1.59 dyoung * !!!
1663 1.1 dyoung */
1664 1.1 dyoung static int
1665 1.23 dyoung atw_rf3000_init(struct atw_softc *sc)
1666 1.1 dyoung {
1667 1.1 dyoung int rc = 0;
1668 1.1 dyoung
1669 1.59 dyoung atw_bbp_io_enable(sc, 1);
1670 1.59 dyoung
1671 1.84 perry /* CCA is acquisition sensitive */
1672 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_CCACTL,
1673 1.59 dyoung LSHIFT(RF3000_CCACTL_MODE_BOTH, RF3000_CCACTL_MODE_MASK));
1674 1.1 dyoung
1675 1.59 dyoung if (rc != 0)
1676 1.59 dyoung goto out;
1677 1.1 dyoung
1678 1.1 dyoung /* enable diversity */
1679 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_DIVCTL, RF3000_DIVCTL_ENABLE);
1680 1.1 dyoung
1681 1.1 dyoung if (rc != 0)
1682 1.1 dyoung goto out;
1683 1.1 dyoung
1684 1.1 dyoung /* sensible setting from a binary-only driver */
1685 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1686 1.1 dyoung LSHIFT(0x1d, RF3000_GAINCTL_TXVGC_MASK));
1687 1.1 dyoung
1688 1.1 dyoung if (rc != 0)
1689 1.1 dyoung goto out;
1690 1.1 dyoung
1691 1.1 dyoung /* magic from a binary-only driver */
1692 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_LOGAINCAL,
1693 1.1 dyoung LSHIFT(0x38, RF3000_LOGAINCAL_CAL_MASK));
1694 1.1 dyoung
1695 1.1 dyoung if (rc != 0)
1696 1.1 dyoung goto out;
1697 1.1 dyoung
1698 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, RF3000_HIGAINCAL_DSSSPAD);
1699 1.1 dyoung
1700 1.1 dyoung if (rc != 0)
1701 1.1 dyoung goto out;
1702 1.1 dyoung
1703 1.59 dyoung /* XXX Reference driver remarks that Abocom sets this to 50.
1704 1.59 dyoung * Meaning 0x50, I think.... 50 = 0x32, which would set a bit
1705 1.59 dyoung * in the "reserved" area of register RF3000_OPTIONS1.
1706 1.59 dyoung */
1707 1.69 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS1, sc->sc_rf3000_options1);
1708 1.1 dyoung
1709 1.1 dyoung if (rc != 0)
1710 1.1 dyoung goto out;
1711 1.1 dyoung
1712 1.69 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS2, sc->sc_rf3000_options2);
1713 1.1 dyoung
1714 1.1 dyoung if (rc != 0)
1715 1.1 dyoung goto out;
1716 1.1 dyoung
1717 1.1 dyoung out:
1718 1.59 dyoung atw_bbp_io_enable(sc, 0);
1719 1.1 dyoung return rc;
1720 1.1 dyoung }
1721 1.1 dyoung
1722 1.59 dyoung #ifdef ATW_BBPDEBUG
1723 1.1 dyoung static void
1724 1.23 dyoung atw_rf3000_print(struct atw_softc *sc)
1725 1.1 dyoung {
1726 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
1727 1.1 dyoung u_int addr, val;
1728 1.1 dyoung
1729 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1730 1.1 dyoung return;
1731 1.1 dyoung
1732 1.1 dyoung for (addr = 0x01; addr <= 0x15; addr++) {
1733 1.1 dyoung printf("%s: bbp[%d] = \n", sc->sc_dev.dv_xname, addr);
1734 1.1 dyoung if (atw_rf3000_read(sc, addr, &val) != 0) {
1735 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1736 1.1 dyoung break;
1737 1.1 dyoung }
1738 1.1 dyoung printf("%08x\n", val);
1739 1.1 dyoung }
1740 1.1 dyoung }
1741 1.59 dyoung #endif /* ATW_BBPDEBUG */
1742 1.1 dyoung
1743 1.1 dyoung /* Set the power settings on the BBP for channel `chan'. */
1744 1.1 dyoung static int
1745 1.59 dyoung atw_rf3000_tune(struct atw_softc *sc, u_int chan)
1746 1.1 dyoung {
1747 1.1 dyoung int rc = 0;
1748 1.1 dyoung u_int32_t reg;
1749 1.1 dyoung u_int16_t txpower, lpf_cutoff, lna_gs_thresh;
1750 1.1 dyoung
1751 1.1 dyoung txpower = sc->sc_srom[ATW_SR_TXPOWER(chan)];
1752 1.1 dyoung lpf_cutoff = sc->sc_srom[ATW_SR_LPF_CUTOFF(chan)];
1753 1.1 dyoung lna_gs_thresh = sc->sc_srom[ATW_SR_LNA_GS_THRESH(chan)];
1754 1.1 dyoung
1755 1.1 dyoung /* odd channels: LSB, even channels: MSB */
1756 1.1 dyoung if (chan % 2 == 1) {
1757 1.1 dyoung txpower &= 0xFF;
1758 1.1 dyoung lpf_cutoff &= 0xFF;
1759 1.1 dyoung lna_gs_thresh &= 0xFF;
1760 1.1 dyoung } else {
1761 1.1 dyoung txpower >>= 8;
1762 1.1 dyoung lpf_cutoff >>= 8;
1763 1.1 dyoung lna_gs_thresh >>= 8;
1764 1.1 dyoung }
1765 1.1 dyoung
1766 1.84 perry #ifdef ATW_BBPDEBUG
1767 1.1 dyoung atw_rf3000_print(sc);
1768 1.59 dyoung #endif /* ATW_BBPDEBUG */
1769 1.1 dyoung
1770 1.1 dyoung DPRINTF(sc, ("%s: chan %d txpower %02x, lpf_cutoff %02x, "
1771 1.1 dyoung "lna_gs_thresh %02x\n",
1772 1.1 dyoung sc->sc_dev.dv_xname, chan, txpower, lpf_cutoff, lna_gs_thresh));
1773 1.1 dyoung
1774 1.59 dyoung atw_bbp_io_enable(sc, 1);
1775 1.17 dyoung
1776 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1777 1.1 dyoung LSHIFT(txpower, RF3000_GAINCTL_TXVGC_MASK))) != 0)
1778 1.1 dyoung goto out;
1779 1.1 dyoung
1780 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_LOGAINCAL, lpf_cutoff)) != 0)
1781 1.1 dyoung goto out;
1782 1.1 dyoung
1783 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, lna_gs_thresh)) != 0)
1784 1.1 dyoung goto out;
1785 1.1 dyoung
1786 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS1, 0x0);
1787 1.59 dyoung
1788 1.59 dyoung if (rc != 0)
1789 1.59 dyoung goto out;
1790 1.59 dyoung
1791 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS2, RF3000_OPTIONS2_LNAGS_DELAY);
1792 1.59 dyoung
1793 1.59 dyoung if (rc != 0)
1794 1.59 dyoung goto out;
1795 1.59 dyoung
1796 1.84 perry #ifdef ATW_BBPDEBUG
1797 1.59 dyoung atw_rf3000_print(sc);
1798 1.59 dyoung #endif /* ATW_BBPDEBUG */
1799 1.59 dyoung
1800 1.59 dyoung out:
1801 1.59 dyoung atw_bbp_io_enable(sc, 0);
1802 1.59 dyoung
1803 1.59 dyoung /* set beacon, rts, atim transmit power */
1804 1.1 dyoung reg = ATW_READ(sc, ATW_PLCPHD);
1805 1.1 dyoung reg &= ~ATW_PLCPHD_SERVICE_MASK;
1806 1.28 dyoung reg |= LSHIFT(LSHIFT(txpower, RF3000_GAINCTL_TXVGC_MASK),
1807 1.28 dyoung ATW_PLCPHD_SERVICE_MASK);
1808 1.1 dyoung ATW_WRITE(sc, ATW_PLCPHD, reg);
1809 1.70 dyoung DELAY(atw_plcphd_delay);
1810 1.1 dyoung
1811 1.1 dyoung return rc;
1812 1.1 dyoung }
1813 1.1 dyoung
1814 1.1 dyoung /* Write a register on the RF3000 baseband processor using the
1815 1.1 dyoung * registers provided by the ADM8211 for this purpose.
1816 1.1 dyoung *
1817 1.1 dyoung * Return 0 on success.
1818 1.1 dyoung */
1819 1.1 dyoung static int
1820 1.23 dyoung atw_rf3000_write(struct atw_softc *sc, u_int addr, u_int val)
1821 1.1 dyoung {
1822 1.1 dyoung u_int32_t reg;
1823 1.1 dyoung int i;
1824 1.1 dyoung
1825 1.1 dyoung reg = sc->sc_bbpctl_wr |
1826 1.1 dyoung LSHIFT(val & 0xff, ATW_BBPCTL_DATA_MASK) |
1827 1.1 dyoung LSHIFT(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1828 1.1 dyoung
1829 1.70 dyoung for (i = 20000 / atw_pseudo_milli; --i >= 0; ) {
1830 1.58 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1831 1.70 dyoung DELAY(2 * atw_pseudo_milli);
1832 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_WR) == 0)
1833 1.1 dyoung break;
1834 1.1 dyoung }
1835 1.1 dyoung
1836 1.1 dyoung if (i < 0) {
1837 1.58 dyoung printf("%s: BBPCTL still busy\n", sc->sc_dev.dv_xname);
1838 1.1 dyoung return ETIMEDOUT;
1839 1.1 dyoung }
1840 1.1 dyoung return 0;
1841 1.1 dyoung }
1842 1.1 dyoung
1843 1.1 dyoung /* Read a register on the RF3000 baseband processor using the registers
1844 1.1 dyoung * the ADM8211 provides for this purpose.
1845 1.1 dyoung *
1846 1.1 dyoung * The 7-bit register address is addr. Record the 8-bit data in the register
1847 1.1 dyoung * in *val.
1848 1.1 dyoung *
1849 1.1 dyoung * Return 0 on success.
1850 1.1 dyoung *
1851 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1852 1.1 dyoung * different magic to read the chip than to write it. Possibly some
1853 1.1 dyoung * of the magic I have derived from a binary-only driver concerns
1854 1.1 dyoung * the "chip address" (see the RF3000 manual).
1855 1.1 dyoung */
1856 1.84 perry #ifdef ATW_BBPDEBUG
1857 1.1 dyoung static int
1858 1.23 dyoung atw_rf3000_read(struct atw_softc *sc, u_int addr, u_int *val)
1859 1.1 dyoung {
1860 1.1 dyoung u_int32_t reg;
1861 1.1 dyoung int i;
1862 1.1 dyoung
1863 1.1 dyoung for (i = 1000; --i >= 0; ) {
1864 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD|ATW_BBPCTL_WR) == 0)
1865 1.1 dyoung break;
1866 1.1 dyoung DELAY(100);
1867 1.1 dyoung }
1868 1.1 dyoung
1869 1.1 dyoung if (i < 0) {
1870 1.1 dyoung printf("%s: start atw_rf3000_read, BBPCTL busy\n",
1871 1.1 dyoung sc->sc_dev.dv_xname);
1872 1.1 dyoung return ETIMEDOUT;
1873 1.1 dyoung }
1874 1.1 dyoung
1875 1.1 dyoung reg = sc->sc_bbpctl_rd | LSHIFT(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1876 1.1 dyoung
1877 1.1 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1878 1.1 dyoung
1879 1.1 dyoung for (i = 1000; --i >= 0; ) {
1880 1.1 dyoung DELAY(100);
1881 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD) == 0)
1882 1.1 dyoung break;
1883 1.1 dyoung }
1884 1.1 dyoung
1885 1.1 dyoung ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_RD);
1886 1.1 dyoung
1887 1.1 dyoung if (i < 0) {
1888 1.1 dyoung printf("%s: atw_rf3000_read wrote %08x; BBPCTL still busy\n",
1889 1.1 dyoung sc->sc_dev.dv_xname, reg);
1890 1.1 dyoung return ETIMEDOUT;
1891 1.1 dyoung }
1892 1.1 dyoung if (val != NULL)
1893 1.1 dyoung *val = MASK_AND_RSHIFT(reg, ATW_BBPCTL_DATA_MASK);
1894 1.1 dyoung return 0;
1895 1.1 dyoung }
1896 1.59 dyoung #endif /* ATW_BBPDEBUG */
1897 1.1 dyoung
1898 1.1 dyoung /* Write a register on the Si4126 RF/IF synthesizer using the registers
1899 1.1 dyoung * provided by the ADM8211 for that purpose.
1900 1.1 dyoung *
1901 1.1 dyoung * val is 18 bits of data, and val is the 4-bit address of the register.
1902 1.1 dyoung *
1903 1.1 dyoung * Return 0 on success.
1904 1.1 dyoung */
1905 1.59 dyoung static void
1906 1.23 dyoung atw_si4126_write(struct atw_softc *sc, u_int addr, u_int val)
1907 1.1 dyoung {
1908 1.59 dyoung uint32_t bits, mask, reg;
1909 1.59 dyoung const int nbits = 22;
1910 1.1 dyoung
1911 1.24 dyoung KASSERT((addr & ~PRESHIFT(SI4126_TWI_ADDR_MASK)) == 0);
1912 1.24 dyoung KASSERT((val & ~PRESHIFT(SI4126_TWI_DATA_MASK)) == 0);
1913 1.24 dyoung
1914 1.24 dyoung bits = LSHIFT(val, SI4126_TWI_DATA_MASK) |
1915 1.24 dyoung LSHIFT(addr, SI4126_TWI_ADDR_MASK);
1916 1.24 dyoung
1917 1.59 dyoung reg = ATW_SYNRF_SELSYN;
1918 1.59 dyoung /* reference driver: reset Si4126 serial bus to initial
1919 1.59 dyoung * conditions?
1920 1.59 dyoung */
1921 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
1922 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1923 1.59 dyoung
1924 1.59 dyoung for (mask = BIT(nbits - 1); mask != 0; mask >>= 1) {
1925 1.59 dyoung if ((bits & mask) != 0)
1926 1.59 dyoung reg |= ATW_SYNRF_SYNDATA;
1927 1.59 dyoung else
1928 1.59 dyoung reg &= ~ATW_SYNRF_SYNDATA;
1929 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1930 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_SYNCLK);
1931 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1932 1.1 dyoung }
1933 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
1934 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, 0x0);
1935 1.1 dyoung }
1936 1.1 dyoung
1937 1.1 dyoung /* Read 18-bit data from the 4-bit address addr in Si4126
1938 1.1 dyoung * RF synthesizer and write the data to *val. Return 0 on success.
1939 1.1 dyoung *
1940 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1941 1.1 dyoung * different magic to read the chip than to write it.
1942 1.1 dyoung */
1943 1.84 perry #ifdef ATW_SYNDEBUG
1944 1.1 dyoung static int
1945 1.23 dyoung atw_si4126_read(struct atw_softc *sc, u_int addr, u_int *val)
1946 1.1 dyoung {
1947 1.1 dyoung u_int32_t reg;
1948 1.1 dyoung int i;
1949 1.1 dyoung
1950 1.24 dyoung KASSERT((addr & ~PRESHIFT(SI4126_TWI_ADDR_MASK)) == 0);
1951 1.24 dyoung
1952 1.1 dyoung for (i = 1000; --i >= 0; ) {
1953 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD|ATW_SYNCTL_WR) == 0)
1954 1.1 dyoung break;
1955 1.1 dyoung DELAY(100);
1956 1.1 dyoung }
1957 1.1 dyoung
1958 1.1 dyoung if (i < 0) {
1959 1.1 dyoung printf("%s: start atw_si4126_read, SYNCTL busy\n",
1960 1.1 dyoung sc->sc_dev.dv_xname);
1961 1.1 dyoung return ETIMEDOUT;
1962 1.1 dyoung }
1963 1.1 dyoung
1964 1.24 dyoung reg = sc->sc_synctl_rd | LSHIFT(addr, ATW_SYNCTL_DATA_MASK);
1965 1.1 dyoung
1966 1.1 dyoung ATW_WRITE(sc, ATW_SYNCTL, reg);
1967 1.1 dyoung
1968 1.1 dyoung for (i = 1000; --i >= 0; ) {
1969 1.1 dyoung DELAY(100);
1970 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD) == 0)
1971 1.1 dyoung break;
1972 1.1 dyoung }
1973 1.1 dyoung
1974 1.1 dyoung ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_RD);
1975 1.1 dyoung
1976 1.1 dyoung if (i < 0) {
1977 1.59 dyoung printf("%s: atw_si4126_read wrote %#08x, SYNCTL still busy\n",
1978 1.1 dyoung sc->sc_dev.dv_xname, reg);
1979 1.1 dyoung return ETIMEDOUT;
1980 1.1 dyoung }
1981 1.1 dyoung if (val != NULL)
1982 1.1 dyoung *val = MASK_AND_RSHIFT(ATW_READ(sc, ATW_SYNCTL),
1983 1.1 dyoung ATW_SYNCTL_DATA_MASK);
1984 1.1 dyoung return 0;
1985 1.1 dyoung }
1986 1.59 dyoung #endif /* ATW_SYNDEBUG */
1987 1.1 dyoung
1988 1.1 dyoung /* XXX is the endianness correct? test. */
1989 1.1 dyoung #define atw_calchash(addr) \
1990 1.1 dyoung (ether_crc32_le((addr), IEEE80211_ADDR_LEN) & BITS(5, 0))
1991 1.1 dyoung
1992 1.1 dyoung /*
1993 1.1 dyoung * atw_filter_setup:
1994 1.1 dyoung *
1995 1.1 dyoung * Set the ADM8211's receive filter.
1996 1.1 dyoung */
1997 1.1 dyoung static void
1998 1.23 dyoung atw_filter_setup(struct atw_softc *sc)
1999 1.1 dyoung {
2000 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2001 1.85 dyoung struct ethercom *ec = &sc->sc_ec;
2002 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
2003 1.1 dyoung int hash;
2004 1.57 dyoung u_int32_t hashes[2];
2005 1.1 dyoung struct ether_multi *enm;
2006 1.1 dyoung struct ether_multistep step;
2007 1.1 dyoung
2008 1.57 dyoung /* According to comments in tlp_al981_filter_setup
2009 1.57 dyoung * (dev/ic/tulip.c) the ADMtek AL981 does not like for its
2010 1.57 dyoung * multicast filter to be set while it is running. Hopefully
2011 1.57 dyoung * the ADM8211 is not the same!
2012 1.1 dyoung */
2013 1.57 dyoung if ((ifp->if_flags & IFF_RUNNING) != 0)
2014 1.1 dyoung atw_idle(sc, ATW_NAR_SR);
2015 1.1 dyoung
2016 1.1 dyoung sc->sc_opmode &= ~(ATW_NAR_PR|ATW_NAR_MM);
2017 1.91 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
2018 1.1 dyoung
2019 1.57 dyoung /* XXX in scan mode, do not filter packets. Maybe this is
2020 1.57 dyoung * unnecessary.
2021 1.57 dyoung */
2022 1.57 dyoung if (ic->ic_state == IEEE80211_S_SCAN ||
2023 1.57 dyoung (ifp->if_flags & IFF_PROMISC) != 0) {
2024 1.1 dyoung sc->sc_opmode |= ATW_NAR_PR;
2025 1.57 dyoung goto allmulti;
2026 1.1 dyoung }
2027 1.1 dyoung
2028 1.57 dyoung hashes[0] = hashes[1] = 0x0;
2029 1.57 dyoung
2030 1.1 dyoung /*
2031 1.1 dyoung * Program the 64-bit multicast hash filter.
2032 1.1 dyoung */
2033 1.1 dyoung ETHER_FIRST_MULTI(step, ec, enm);
2034 1.1 dyoung while (enm != NULL) {
2035 1.1 dyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
2036 1.1 dyoung ETHER_ADDR_LEN) != 0)
2037 1.1 dyoung goto allmulti;
2038 1.1 dyoung
2039 1.1 dyoung hash = atw_calchash(enm->enm_addrlo);
2040 1.1 dyoung hashes[hash >> 5] |= 1 << (hash & 0x1f);
2041 1.1 dyoung ETHER_NEXT_MULTI(step, enm);
2042 1.75 dyoung sc->sc_opmode |= ATW_NAR_MM;
2043 1.1 dyoung }
2044 1.57 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
2045 1.57 dyoung goto setit;
2046 1.1 dyoung
2047 1.57 dyoung allmulti:
2048 1.75 dyoung sc->sc_opmode |= ATW_NAR_MM;
2049 1.57 dyoung ifp->if_flags |= IFF_ALLMULTI;
2050 1.57 dyoung hashes[0] = hashes[1] = 0xffffffff;
2051 1.1 dyoung
2052 1.57 dyoung setit:
2053 1.1 dyoung ATW_WRITE(sc, ATW_MAR0, hashes[0]);
2054 1.1 dyoung ATW_WRITE(sc, ATW_MAR1, hashes[1]);
2055 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2056 1.70 dyoung DELAY(atw_nar_delay);
2057 1.101 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2058 1.57 dyoung
2059 1.1 dyoung DPRINTF(sc, ("%s: ATW_NAR %08x opmode %08x\n", sc->sc_dev.dv_xname,
2060 1.1 dyoung ATW_READ(sc, ATW_NAR), sc->sc_opmode));
2061 1.1 dyoung }
2062 1.1 dyoung
2063 1.1 dyoung /* Tell the ADM8211 our preferred BSSID. The ADM8211 must match
2064 1.1 dyoung * a beacon's BSSID and SSID against the preferred BSSID and SSID
2065 1.1 dyoung * before it will raise ATW_INTR_LINKON. When the ADM8211 receives
2066 1.1 dyoung * no beacon with the preferred BSSID and SSID in the number of
2067 1.1 dyoung * beacon intervals given in ATW_BPLI, then it raises ATW_INTR_LINKOFF.
2068 1.1 dyoung */
2069 1.1 dyoung static void
2070 1.23 dyoung atw_write_bssid(struct atw_softc *sc)
2071 1.1 dyoung {
2072 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2073 1.1 dyoung u_int8_t *bssid;
2074 1.1 dyoung
2075 1.3 dyoung bssid = ic->ic_bss->ni_bssid;
2076 1.1 dyoung
2077 1.52 dyoung ATW_WRITE(sc, ATW_BSSID0,
2078 1.52 dyoung LSHIFT(bssid[0], ATW_BSSID0_BSSIDB0_MASK) |
2079 1.52 dyoung LSHIFT(bssid[1], ATW_BSSID0_BSSIDB1_MASK) |
2080 1.52 dyoung LSHIFT(bssid[2], ATW_BSSID0_BSSIDB2_MASK) |
2081 1.52 dyoung LSHIFT(bssid[3], ATW_BSSID0_BSSIDB3_MASK));
2082 1.52 dyoung
2083 1.1 dyoung ATW_WRITE(sc, ATW_ABDA1,
2084 1.1 dyoung (ATW_READ(sc, ATW_ABDA1) &
2085 1.1 dyoung ~(ATW_ABDA1_BSSIDB4_MASK|ATW_ABDA1_BSSIDB5_MASK)) |
2086 1.1 dyoung LSHIFT(bssid[4], ATW_ABDA1_BSSIDB4_MASK) |
2087 1.1 dyoung LSHIFT(bssid[5], ATW_ABDA1_BSSIDB5_MASK));
2088 1.1 dyoung
2089 1.1 dyoung DPRINTF(sc, ("%s: BSSID %s -> ", sc->sc_dev.dv_xname,
2090 1.1 dyoung ether_sprintf(sc->sc_bssid)));
2091 1.1 dyoung DPRINTF(sc, ("%s\n", ether_sprintf(bssid)));
2092 1.1 dyoung
2093 1.1 dyoung memcpy(sc->sc_bssid, bssid, sizeof(sc->sc_bssid));
2094 1.1 dyoung }
2095 1.1 dyoung
2096 1.1 dyoung /* Write buflen bytes from buf to SRAM starting at the SRAM's ofs'th
2097 1.1 dyoung * 16-bit word.
2098 1.1 dyoung */
2099 1.1 dyoung static void
2100 1.23 dyoung atw_write_sram(struct atw_softc *sc, u_int ofs, u_int8_t *buf, u_int buflen)
2101 1.1 dyoung {
2102 1.1 dyoung u_int i;
2103 1.1 dyoung u_int8_t *ptr;
2104 1.1 dyoung
2105 1.1 dyoung memcpy(&sc->sc_sram[ofs], buf, buflen);
2106 1.1 dyoung
2107 1.65 dyoung KASSERT(ofs % 2 == 0 && buflen % 2 == 0);
2108 1.1 dyoung
2109 1.69 dyoung KASSERT(buflen + ofs <= sc->sc_sramlen);
2110 1.1 dyoung
2111 1.1 dyoung ptr = &sc->sc_sram[ofs];
2112 1.1 dyoung
2113 1.1 dyoung for (i = 0; i < buflen; i += 2) {
2114 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, ATW_WEPCTL_WR |
2115 1.1 dyoung LSHIFT((ofs + i) / 2, ATW_WEPCTL_TBLADD_MASK));
2116 1.1 dyoung DELAY(atw_writewep_delay);
2117 1.1 dyoung
2118 1.1 dyoung ATW_WRITE(sc, ATW_WESK,
2119 1.1 dyoung LSHIFT((ptr[i + 1] << 8) | ptr[i], ATW_WESK_DATA_MASK));
2120 1.1 dyoung DELAY(atw_writewep_delay);
2121 1.1 dyoung }
2122 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl); /* restore WEP condition */
2123 1.1 dyoung
2124 1.1 dyoung if (sc->sc_if.if_flags & IFF_DEBUG) {
2125 1.1 dyoung int n_octets = 0;
2126 1.1 dyoung printf("%s: wrote %d bytes at 0x%x wepctl 0x%08x\n",
2127 1.1 dyoung sc->sc_dev.dv_xname, buflen, ofs, sc->sc_wepctl);
2128 1.1 dyoung for (i = 0; i < buflen; i++) {
2129 1.1 dyoung printf(" %02x", ptr[i]);
2130 1.1 dyoung if (++n_octets % 24 == 0)
2131 1.1 dyoung printf("\n");
2132 1.1 dyoung }
2133 1.1 dyoung if (n_octets % 24 != 0)
2134 1.1 dyoung printf("\n");
2135 1.1 dyoung }
2136 1.1 dyoung }
2137 1.1 dyoung
2138 1.85 dyoung static int
2139 1.85 dyoung atw_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
2140 1.85 dyoung {
2141 1.85 dyoung struct atw_softc *sc = ic->ic_ifp->if_softc;
2142 1.85 dyoung u_int keyix = k->wk_keyix;
2143 1.85 dyoung
2144 1.85 dyoung DPRINTF(sc, ("%s: delete key %u\n", __func__, keyix));
2145 1.85 dyoung
2146 1.85 dyoung if (keyix >= IEEE80211_WEP_NKID)
2147 1.85 dyoung return 0;
2148 1.85 dyoung if (k->wk_keylen != 0)
2149 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
2150 1.85 dyoung
2151 1.85 dyoung return 1;
2152 1.85 dyoung }
2153 1.85 dyoung
2154 1.85 dyoung static int
2155 1.85 dyoung atw_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
2156 1.85 dyoung const u_int8_t mac[IEEE80211_ADDR_LEN])
2157 1.85 dyoung {
2158 1.85 dyoung struct atw_softc *sc = ic->ic_ifp->if_softc;
2159 1.85 dyoung
2160 1.85 dyoung DPRINTF(sc, ("%s: set key %u\n", __func__, k->wk_keyix));
2161 1.85 dyoung
2162 1.85 dyoung if (k->wk_keyix >= IEEE80211_WEP_NKID)
2163 1.85 dyoung return 0;
2164 1.85 dyoung
2165 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
2166 1.85 dyoung
2167 1.85 dyoung return 1;
2168 1.85 dyoung }
2169 1.85 dyoung
2170 1.85 dyoung static void
2171 1.85 dyoung atw_key_update_begin(struct ieee80211com *ic)
2172 1.85 dyoung {
2173 1.85 dyoung #ifdef ATW_DEBUG
2174 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2175 1.85 dyoung struct atw_softc *sc = ifp->if_softc;
2176 1.85 dyoung #endif
2177 1.85 dyoung
2178 1.85 dyoung DPRINTF(sc, ("%s:\n", __func__));
2179 1.85 dyoung }
2180 1.85 dyoung
2181 1.85 dyoung static void
2182 1.85 dyoung atw_key_update_end(struct ieee80211com *ic)
2183 1.85 dyoung {
2184 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2185 1.85 dyoung struct atw_softc *sc = ifp->if_softc;
2186 1.85 dyoung
2187 1.85 dyoung DPRINTF(sc, ("%s:\n", __func__));
2188 1.85 dyoung
2189 1.85 dyoung if ((sc->sc_flags & ATWF_WEP_SRAM_VALID) != 0)
2190 1.85 dyoung return;
2191 1.89 dyoung if (ATW_IS_ENABLED(sc) == 0)
2192 1.89 dyoung return;
2193 1.89 dyoung atw_idle(sc, ATW_NAR_SR | ATW_NAR_ST);
2194 1.85 dyoung atw_write_wep(sc);
2195 1.89 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2196 1.101 dyoung DELAY(atw_nar_delay);
2197 1.101 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2198 1.85 dyoung }
2199 1.85 dyoung
2200 1.1 dyoung /* Write WEP keys from the ieee80211com to the ADM8211's SRAM. */
2201 1.1 dyoung static void
2202 1.23 dyoung atw_write_wep(struct atw_softc *sc)
2203 1.1 dyoung {
2204 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2205 1.1 dyoung /* SRAM shared-key record format: key0 flags key1 ... key12 */
2206 1.1 dyoung u_int8_t buf[IEEE80211_WEP_NKID]
2207 1.1 dyoung [1 /* key[0] */ + 1 /* flags */ + 12 /* key[1 .. 12] */];
2208 1.1 dyoung u_int32_t reg;
2209 1.1 dyoung int i;
2210 1.1 dyoung
2211 1.1 dyoung sc->sc_wepctl = 0;
2212 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl);
2213 1.1 dyoung
2214 1.1 dyoung memset(&buf[0][0], 0, sizeof(buf));
2215 1.1 dyoung
2216 1.1 dyoung for (i = 0; i < IEEE80211_WEP_NKID; i++) {
2217 1.85 dyoung if (ic->ic_nw_keys[i].wk_keylen > 5) {
2218 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED | ATW_WEP_104BIT;
2219 1.85 dyoung } else if (ic->ic_nw_keys[i].wk_keylen != 0) {
2220 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED;
2221 1.1 dyoung } else {
2222 1.1 dyoung buf[i][1] = 0;
2223 1.1 dyoung continue;
2224 1.1 dyoung }
2225 1.1 dyoung buf[i][0] = ic->ic_nw_keys[i].wk_key[0];
2226 1.1 dyoung memcpy(&buf[i][2], &ic->ic_nw_keys[i].wk_key[1],
2227 1.85 dyoung ic->ic_nw_keys[i].wk_keylen - 1);
2228 1.1 dyoung }
2229 1.1 dyoung
2230 1.1 dyoung reg = ATW_READ(sc, ATW_MACTEST);
2231 1.1 dyoung reg |= ATW_MACTEST_MMI_USETXCLK | ATW_MACTEST_FORCE_KEYID;
2232 1.1 dyoung reg &= ~ATW_MACTEST_KEYID_MASK;
2233 1.85 dyoung reg |= LSHIFT(ic->ic_def_txkey, ATW_MACTEST_KEYID_MASK);
2234 1.1 dyoung ATW_WRITE(sc, ATW_MACTEST, reg);
2235 1.1 dyoung
2236 1.85 dyoung if ((ic->ic_flags & IEEE80211_F_PRIVACY) != 0)
2237 1.85 dyoung sc->sc_wepctl |= ATW_WEPCTL_WEPENABLE;
2238 1.69 dyoung
2239 1.69 dyoung switch (sc->sc_rev) {
2240 1.69 dyoung case ATW_REVISION_AB:
2241 1.69 dyoung case ATW_REVISION_AF:
2242 1.69 dyoung /* Bypass WEP on Rx. */
2243 1.69 dyoung sc->sc_wepctl |= ATW_WEPCTL_WEPRXBYP;
2244 1.69 dyoung break;
2245 1.69 dyoung default:
2246 1.69 dyoung break;
2247 1.69 dyoung }
2248 1.1 dyoung
2249 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SHARED_KEY, (u_int8_t*)&buf[0][0],
2250 1.1 dyoung sizeof(buf));
2251 1.85 dyoung
2252 1.85 dyoung sc->sc_flags |= ATWF_WEP_SRAM_VALID;
2253 1.1 dyoung }
2254 1.1 dyoung
2255 1.3 dyoung static void
2256 1.3 dyoung atw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
2257 1.3 dyoung struct ieee80211_node *ni, int subtype, int rssi, u_int32_t rstamp)
2258 1.3 dyoung {
2259 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)ic->ic_ifp->if_softc;
2260 1.3 dyoung
2261 1.78 dyoung /* The ADM8211A answers probe requests. TBD ADM8211B/C. */
2262 1.78 dyoung if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_REQ)
2263 1.78 dyoung return;
2264 1.78 dyoung
2265 1.78 dyoung (*sc->sc_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
2266 1.78 dyoung
2267 1.3 dyoung switch (subtype) {
2268 1.3 dyoung case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
2269 1.3 dyoung case IEEE80211_FC0_SUBTYPE_BEACON:
2270 1.97 dyoung if (ic->ic_opmode == IEEE80211_M_IBSS &&
2271 1.97 dyoung ic->ic_state == IEEE80211_S_RUN) {
2272 1.97 dyoung if (le64toh(ni->ni_tstamp.tsf) >= atw_get_tsft(sc))
2273 1.97 dyoung (void)ieee80211_ibss_merge(ni);
2274 1.97 dyoung }
2275 1.3 dyoung break;
2276 1.3 dyoung default:
2277 1.3 dyoung break;
2278 1.3 dyoung }
2279 1.3 dyoung return;
2280 1.3 dyoung }
2281 1.3 dyoung
2282 1.1 dyoung /* Write the SSID in the ieee80211com to the SRAM on the ADM8211.
2283 1.1 dyoung * In ad hoc mode, the SSID is written to the beacons sent by the
2284 1.1 dyoung * ADM8211. In both ad hoc and infrastructure mode, beacons received
2285 1.1 dyoung * with matching SSID affect ATW_INTR_LINKON/ATW_INTR_LINKOFF
2286 1.1 dyoung * indications.
2287 1.1 dyoung */
2288 1.1 dyoung static void
2289 1.23 dyoung atw_write_ssid(struct atw_softc *sc)
2290 1.1 dyoung {
2291 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2292 1.53 dyoung /* 34 bytes are reserved in ADM8211 SRAM for the SSID, but
2293 1.53 dyoung * it only expects the element length, not its ID.
2294 1.53 dyoung */
2295 1.18 dyoung u_int8_t buf[roundup(1 /* length */ + IEEE80211_NWID_LEN, 2)];
2296 1.1 dyoung
2297 1.1 dyoung memset(buf, 0, sizeof(buf));
2298 1.3 dyoung buf[0] = ic->ic_bss->ni_esslen;
2299 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_essid, ic->ic_bss->ni_esslen);
2300 1.1 dyoung
2301 1.53 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SSID, buf,
2302 1.53 dyoung roundup(1 + ic->ic_bss->ni_esslen, 2));
2303 1.1 dyoung }
2304 1.1 dyoung
2305 1.1 dyoung /* Write the supported rates in the ieee80211com to the SRAM of the ADM8211.
2306 1.1 dyoung * In ad hoc mode, the supported rates are written to beacons sent by the
2307 1.1 dyoung * ADM8211.
2308 1.1 dyoung */
2309 1.1 dyoung static void
2310 1.23 dyoung atw_write_sup_rates(struct atw_softc *sc)
2311 1.1 dyoung {
2312 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2313 1.1 dyoung /* 14 bytes are probably (XXX) reserved in the ADM8211 SRAM for
2314 1.1 dyoung * supported rates
2315 1.1 dyoung */
2316 1.18 dyoung u_int8_t buf[roundup(1 /* length */ + IEEE80211_RATE_SIZE, 2)];
2317 1.1 dyoung
2318 1.1 dyoung memset(buf, 0, sizeof(buf));
2319 1.1 dyoung
2320 1.3 dyoung buf[0] = ic->ic_bss->ni_rates.rs_nrates;
2321 1.1 dyoung
2322 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_rates.rs_rates,
2323 1.3 dyoung ic->ic_bss->ni_rates.rs_nrates);
2324 1.1 dyoung
2325 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SUPRATES, buf, sizeof(buf));
2326 1.1 dyoung }
2327 1.1 dyoung
2328 1.1 dyoung /* Start/stop sending beacons. */
2329 1.1 dyoung void
2330 1.1 dyoung atw_start_beacon(struct atw_softc *sc, int start)
2331 1.1 dyoung {
2332 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2333 1.55 dyoung uint16_t chan;
2334 1.55 dyoung uint32_t bcnt, bpli, cap0, cap1, capinfo;
2335 1.55 dyoung size_t len;
2336 1.1 dyoung
2337 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
2338 1.1 dyoung return;
2339 1.1 dyoung
2340 1.1 dyoung /* start beacons */
2341 1.1 dyoung len = sizeof(struct ieee80211_frame) +
2342 1.1 dyoung 8 /* timestamp */ + 2 /* beacon interval */ +
2343 1.1 dyoung 2 /* capability info */ +
2344 1.3 dyoung 2 + ic->ic_bss->ni_esslen /* SSID element */ +
2345 1.3 dyoung 2 + ic->ic_bss->ni_rates.rs_nrates /* rates element */ +
2346 1.1 dyoung 3 /* DS parameters */ +
2347 1.1 dyoung IEEE80211_CRC_LEN;
2348 1.1 dyoung
2349 1.55 dyoung bcnt = ATW_READ(sc, ATW_BCNT) & ~ATW_BCNT_BCNT_MASK;
2350 1.55 dyoung cap0 = ATW_READ(sc, ATW_CAP0) & ~ATW_CAP0_CHN_MASK;
2351 1.55 dyoung cap1 = ATW_READ(sc, ATW_CAP1) & ~ATW_CAP1_CAPI_MASK;
2352 1.1 dyoung
2353 1.55 dyoung ATW_WRITE(sc, ATW_BCNT, bcnt);
2354 1.55 dyoung ATW_WRITE(sc, ATW_CAP1, cap1);
2355 1.1 dyoung
2356 1.1 dyoung if (!start)
2357 1.1 dyoung return;
2358 1.1 dyoung
2359 1.1 dyoung /* TBD use ni_capinfo */
2360 1.1 dyoung
2361 1.55 dyoung capinfo = 0;
2362 1.1 dyoung if (sc->sc_flags & ATWF_SHORT_PREAMBLE)
2363 1.1 dyoung capinfo |= IEEE80211_CAPINFO_SHORT_PREAMBLE;
2364 1.71 mycroft if (ic->ic_flags & IEEE80211_F_PRIVACY)
2365 1.1 dyoung capinfo |= IEEE80211_CAPINFO_PRIVACY;
2366 1.1 dyoung
2367 1.1 dyoung switch (ic->ic_opmode) {
2368 1.1 dyoung case IEEE80211_M_IBSS:
2369 1.1 dyoung len += 4; /* IBSS parameters */
2370 1.1 dyoung capinfo |= IEEE80211_CAPINFO_IBSS;
2371 1.1 dyoung break;
2372 1.1 dyoung case IEEE80211_M_HOSTAP:
2373 1.1 dyoung /* XXX 6-byte minimum TIM */
2374 1.1 dyoung len += atw_beacon_len_adjust;
2375 1.1 dyoung capinfo |= IEEE80211_CAPINFO_ESS;
2376 1.1 dyoung break;
2377 1.1 dyoung default:
2378 1.1 dyoung return;
2379 1.1 dyoung }
2380 1.1 dyoung
2381 1.55 dyoung /* set listen interval
2382 1.55 dyoung * XXX do software units agree w/ hardware?
2383 1.55 dyoung */
2384 1.55 dyoung bpli = LSHIFT(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
2385 1.55 dyoung LSHIFT(ic->ic_lintval / ic->ic_bss->ni_intval, ATW_BPLI_LI_MASK);
2386 1.55 dyoung
2387 1.90 skrll chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
2388 1.1 dyoung
2389 1.55 dyoung bcnt |= LSHIFT(len, ATW_BCNT_BCNT_MASK);
2390 1.55 dyoung cap0 |= LSHIFT(chan, ATW_CAP0_CHN_MASK);
2391 1.55 dyoung cap1 |= LSHIFT(capinfo, ATW_CAP1_CAPI_MASK);
2392 1.55 dyoung
2393 1.55 dyoung ATW_WRITE(sc, ATW_BCNT, bcnt);
2394 1.55 dyoung ATW_WRITE(sc, ATW_BPLI, bpli);
2395 1.55 dyoung ATW_WRITE(sc, ATW_CAP0, cap0);
2396 1.55 dyoung ATW_WRITE(sc, ATW_CAP1, cap1);
2397 1.1 dyoung
2398 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_BCNT] = %08x\n",
2399 1.55 dyoung sc->sc_dev.dv_xname, bcnt));
2400 1.1 dyoung
2401 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_CAP1] = %08x\n",
2402 1.55 dyoung sc->sc_dev.dv_xname, cap1));
2403 1.1 dyoung }
2404 1.1 dyoung
2405 1.56 dyoung /* Return the 32 lsb of the last TSFT divisible by ival. */
2406 1.92 perry static inline uint32_t
2407 1.56 dyoung atw_last_even_tsft(uint32_t tsfth, uint32_t tsftl, uint32_t ival)
2408 1.56 dyoung {
2409 1.56 dyoung /* Following the reference driver's lead, I compute
2410 1.84 perry *
2411 1.56 dyoung * (uint32_t)((((uint64_t)tsfth << 32) | tsftl) % ival)
2412 1.56 dyoung *
2413 1.56 dyoung * without using 64-bit arithmetic, using the following
2414 1.56 dyoung * relationship:
2415 1.56 dyoung *
2416 1.56 dyoung * (0x100000000 * H + L) % m
2417 1.56 dyoung * = ((0x100000000 % m) * H + L) % m
2418 1.56 dyoung * = (((0xffffffff + 1) % m) * H + L) % m
2419 1.56 dyoung * = ((0xffffffff % m + 1 % m) * H + L) % m
2420 1.56 dyoung * = ((0xffffffff % m + 1) * H + L) % m
2421 1.56 dyoung */
2422 1.56 dyoung return ((0xFFFFFFFF % ival + 1) * tsfth + tsftl) % ival;
2423 1.56 dyoung }
2424 1.56 dyoung
2425 1.78 dyoung static uint64_t
2426 1.78 dyoung atw_get_tsft(struct atw_softc *sc)
2427 1.76 dyoung {
2428 1.76 dyoung int i;
2429 1.78 dyoung uint32_t tsfth, tsftl;
2430 1.76 dyoung for (i = 0; i < 2; i++) {
2431 1.78 dyoung tsfth = ATW_READ(sc, ATW_TSFTH);
2432 1.78 dyoung tsftl = ATW_READ(sc, ATW_TSFTL);
2433 1.78 dyoung if (ATW_READ(sc, ATW_TSFTH) == tsfth)
2434 1.76 dyoung break;
2435 1.76 dyoung }
2436 1.78 dyoung return ((uint64_t)tsfth << 32) | tsftl;
2437 1.76 dyoung }
2438 1.76 dyoung
2439 1.1 dyoung /* If we've created an IBSS, write the TSF time in the ADM8211 to
2440 1.1 dyoung * the ieee80211com.
2441 1.1 dyoung *
2442 1.1 dyoung * Predict the next target beacon transmission time (TBTT) and
2443 1.1 dyoung * write it to the ADM8211.
2444 1.1 dyoung */
2445 1.1 dyoung static void
2446 1.76 dyoung atw_predict_beacon(struct atw_softc *sc)
2447 1.1 dyoung {
2448 1.1 dyoung #define TBTTOFS 20 /* TU */
2449 1.1 dyoung
2450 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2451 1.78 dyoung uint64_t tsft;
2452 1.56 dyoung uint32_t ival, past_even, tbtt, tsfth, tsftl;
2453 1.56 dyoung union {
2454 1.78 dyoung uint64_t word;
2455 1.56 dyoung uint8_t tstamp[8];
2456 1.56 dyoung } u;
2457 1.1 dyoung
2458 1.1 dyoung if ((ic->ic_opmode == IEEE80211_M_HOSTAP) ||
2459 1.1 dyoung ((ic->ic_opmode == IEEE80211_M_IBSS) &&
2460 1.1 dyoung (ic->ic_flags & IEEE80211_F_SIBSS))) {
2461 1.78 dyoung tsft = atw_get_tsft(sc);
2462 1.78 dyoung u.word = htole64(tsft);
2463 1.85 dyoung (void)memcpy(&ic->ic_bss->ni_tstamp, &u.tstamp[0],
2464 1.56 dyoung sizeof(ic->ic_bss->ni_tstamp));
2465 1.85 dyoung } else
2466 1.85 dyoung tsft = le64toh(ic->ic_bss->ni_tstamp.tsf);
2467 1.56 dyoung
2468 1.56 dyoung ival = ic->ic_bss->ni_intval * IEEE80211_DUR_TU;
2469 1.56 dyoung
2470 1.78 dyoung tsftl = tsft & 0xFFFFFFFF;
2471 1.78 dyoung tsfth = tsft >> 32;
2472 1.78 dyoung
2473 1.56 dyoung /* We sent/received the last beacon `past' microseconds
2474 1.56 dyoung * after the interval divided the TSF timer.
2475 1.1 dyoung */
2476 1.56 dyoung past_even = tsftl - atw_last_even_tsft(tsfth, tsftl, ival);
2477 1.1 dyoung
2478 1.56 dyoung /* Skip ten beacons so that the TBTT cannot pass before
2479 1.56 dyoung * we've programmed it. Ten is an arbitrary number.
2480 1.56 dyoung */
2481 1.56 dyoung tbtt = past_even + ival * 10;
2482 1.1 dyoung
2483 1.1 dyoung ATW_WRITE(sc, ATW_TOFS1,
2484 1.1 dyoung LSHIFT(1, ATW_TOFS1_TSFTOFSR_MASK) |
2485 1.1 dyoung LSHIFT(TBTTOFS, ATW_TOFS1_TBTTOFS_MASK) |
2486 1.56 dyoung LSHIFT(MASK_AND_RSHIFT(tbtt - TBTTOFS * IEEE80211_DUR_TU,
2487 1.56 dyoung ATW_TBTTPRE_MASK), ATW_TOFS1_TBTTPRE_MASK));
2488 1.1 dyoung #undef TBTTOFS
2489 1.1 dyoung }
2490 1.1 dyoung
2491 1.3 dyoung static void
2492 1.3 dyoung atw_next_scan(void *arg)
2493 1.3 dyoung {
2494 1.3 dyoung struct atw_softc *sc = arg;
2495 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2496 1.3 dyoung int s;
2497 1.3 dyoung
2498 1.3 dyoung /* don't call atw_start w/o network interrupts blocked */
2499 1.3 dyoung s = splnet();
2500 1.3 dyoung if (ic->ic_state == IEEE80211_S_SCAN)
2501 1.73 mycroft ieee80211_next_scan(ic);
2502 1.3 dyoung splx(s);
2503 1.3 dyoung }
2504 1.3 dyoung
2505 1.1 dyoung /* Synchronize the hardware state with the software state. */
2506 1.1 dyoung static int
2507 1.3 dyoung atw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
2508 1.1 dyoung {
2509 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2510 1.3 dyoung struct atw_softc *sc = ifp->if_softc;
2511 1.1 dyoung enum ieee80211_state ostate;
2512 1.90 skrll int error = 0;
2513 1.1 dyoung
2514 1.1 dyoung ostate = ic->ic_state;
2515 1.90 skrll callout_stop(&sc->sc_scan_ch);
2516 1.3 dyoung
2517 1.1 dyoung switch (nstate) {
2518 1.98 dyoung case IEEE80211_S_AUTH:
2519 1.3 dyoung case IEEE80211_S_ASSOC:
2520 1.90 skrll error = atw_tune(sc);
2521 1.3 dyoung break;
2522 1.1 dyoung case IEEE80211_S_INIT:
2523 1.90 skrll callout_stop(&sc->sc_scan_ch);
2524 1.90 skrll sc->sc_cur_chan = IEEE80211_CHAN_ANY;
2525 1.98 dyoung atw_start_beacon(sc, 0);
2526 1.1 dyoung break;
2527 1.1 dyoung case IEEE80211_S_SCAN:
2528 1.90 skrll error = atw_tune(sc);
2529 1.3 dyoung callout_reset(&sc->sc_scan_ch, atw_dwelltime * hz / 1000,
2530 1.3 dyoung atw_next_scan, sc);
2531 1.90 skrll break;
2532 1.1 dyoung case IEEE80211_S_RUN:
2533 1.90 skrll error = atw_tune(sc);
2534 1.1 dyoung atw_write_bssid(sc);
2535 1.1 dyoung atw_write_ssid(sc);
2536 1.1 dyoung atw_write_sup_rates(sc);
2537 1.1 dyoung
2538 1.3 dyoung if (ic->ic_opmode == IEEE80211_M_AHDEMO ||
2539 1.3 dyoung ic->ic_opmode == IEEE80211_M_MONITOR)
2540 1.3 dyoung break;
2541 1.1 dyoung
2542 1.3 dyoung /* set listen interval
2543 1.3 dyoung * XXX do software units agree w/ hardware?
2544 1.3 dyoung */
2545 1.3 dyoung ATW_WRITE(sc, ATW_BPLI,
2546 1.3 dyoung LSHIFT(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
2547 1.3 dyoung LSHIFT(ic->ic_lintval / ic->ic_bss->ni_intval,
2548 1.3 dyoung ATW_BPLI_LI_MASK));
2549 1.1 dyoung
2550 1.98 dyoung DPRINTF(sc, ("%s: reg[ATW_BPLI] = %08x\n", sc->sc_dev.dv_xname,
2551 1.98 dyoung ATW_READ(sc, ATW_BPLI)));
2552 1.1 dyoung
2553 1.76 dyoung atw_predict_beacon(sc);
2554 1.98 dyoung
2555 1.98 dyoung switch (ic->ic_opmode) {
2556 1.98 dyoung case IEEE80211_M_AHDEMO:
2557 1.98 dyoung case IEEE80211_M_HOSTAP:
2558 1.98 dyoung case IEEE80211_M_IBSS:
2559 1.98 dyoung atw_start_beacon(sc, 1);
2560 1.98 dyoung break;
2561 1.98 dyoung case IEEE80211_M_MONITOR:
2562 1.98 dyoung case IEEE80211_M_STA:
2563 1.98 dyoung break;
2564 1.98 dyoung }
2565 1.98 dyoung
2566 1.1 dyoung break;
2567 1.1 dyoung }
2568 1.90 skrll return (error != 0) ? error : (*sc->sc_newstate)(ic, nstate, arg);
2569 1.1 dyoung }
2570 1.1 dyoung
2571 1.1 dyoung /*
2572 1.1 dyoung * atw_add_rxbuf:
2573 1.1 dyoung *
2574 1.1 dyoung * Add a receive buffer to the indicated descriptor.
2575 1.1 dyoung */
2576 1.1 dyoung int
2577 1.23 dyoung atw_add_rxbuf(struct atw_softc *sc, int idx)
2578 1.1 dyoung {
2579 1.1 dyoung struct atw_rxsoft *rxs = &sc->sc_rxsoft[idx];
2580 1.1 dyoung struct mbuf *m;
2581 1.1 dyoung int error;
2582 1.1 dyoung
2583 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
2584 1.1 dyoung if (m == NULL)
2585 1.1 dyoung return (ENOBUFS);
2586 1.1 dyoung
2587 1.1 dyoung MCLGET(m, M_DONTWAIT);
2588 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
2589 1.1 dyoung m_freem(m);
2590 1.1 dyoung return (ENOBUFS);
2591 1.1 dyoung }
2592 1.1 dyoung
2593 1.1 dyoung if (rxs->rxs_mbuf != NULL)
2594 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2595 1.1 dyoung
2596 1.1 dyoung rxs->rxs_mbuf = m;
2597 1.1 dyoung
2598 1.1 dyoung error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2599 1.1 dyoung m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2600 1.1 dyoung BUS_DMA_READ|BUS_DMA_NOWAIT);
2601 1.1 dyoung if (error) {
2602 1.1 dyoung printf("%s: can't load rx DMA map %d, error = %d\n",
2603 1.1 dyoung sc->sc_dev.dv_xname, idx, error);
2604 1.1 dyoung panic("atw_add_rxbuf"); /* XXX */
2605 1.1 dyoung }
2606 1.1 dyoung
2607 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2608 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2609 1.1 dyoung
2610 1.1 dyoung ATW_INIT_RXDESC(sc, idx);
2611 1.1 dyoung
2612 1.1 dyoung return (0);
2613 1.1 dyoung }
2614 1.1 dyoung
2615 1.1 dyoung /*
2616 1.36 dyoung * Release any queued transmit buffers.
2617 1.36 dyoung */
2618 1.36 dyoung void
2619 1.36 dyoung atw_txdrain(struct atw_softc *sc)
2620 1.36 dyoung {
2621 1.36 dyoung struct atw_txsoft *txs;
2622 1.36 dyoung
2623 1.36 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2624 1.36 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2625 1.36 dyoung if (txs->txs_mbuf != NULL) {
2626 1.36 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2627 1.36 dyoung m_freem(txs->txs_mbuf);
2628 1.36 dyoung txs->txs_mbuf = NULL;
2629 1.36 dyoung }
2630 1.36 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2631 1.91 dyoung sc->sc_txfree += txs->txs_ndescs;
2632 1.36 dyoung }
2633 1.102 dyoung
2634 1.102 dyoung KASSERT((sc->sc_if.if_flags & IFF_RUNNING) == 0 ||
2635 1.102 dyoung !(SIMPLEQ_EMPTY(&sc->sc_txfreeq) ||
2636 1.102 dyoung sc->sc_txfree != ATW_NTXDESC));
2637 1.91 dyoung sc->sc_if.if_flags &= ~IFF_OACTIVE;
2638 1.36 dyoung sc->sc_tx_timer = 0;
2639 1.36 dyoung }
2640 1.36 dyoung
2641 1.36 dyoung /*
2642 1.1 dyoung * atw_stop: [ ifnet interface function ]
2643 1.1 dyoung *
2644 1.1 dyoung * Stop transmission on the interface.
2645 1.1 dyoung */
2646 1.1 dyoung void
2647 1.23 dyoung atw_stop(struct ifnet *ifp, int disable)
2648 1.1 dyoung {
2649 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
2650 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2651 1.1 dyoung
2652 1.3 dyoung ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
2653 1.1 dyoung
2654 1.1 dyoung /* Disable interrupts. */
2655 1.1 dyoung ATW_WRITE(sc, ATW_IER, 0);
2656 1.1 dyoung
2657 1.1 dyoung /* Stop the transmit and receive processes. */
2658 1.1 dyoung sc->sc_opmode = 0;
2659 1.1 dyoung ATW_WRITE(sc, ATW_NAR, 0);
2660 1.70 dyoung DELAY(atw_nar_delay);
2661 1.1 dyoung ATW_WRITE(sc, ATW_TDBD, 0);
2662 1.1 dyoung ATW_WRITE(sc, ATW_TDBP, 0);
2663 1.1 dyoung ATW_WRITE(sc, ATW_RDB, 0);
2664 1.1 dyoung
2665 1.36 dyoung atw_txdrain(sc);
2666 1.1 dyoung
2667 1.1 dyoung if (disable) {
2668 1.1 dyoung atw_rxdrain(sc);
2669 1.1 dyoung atw_disable(sc);
2670 1.1 dyoung }
2671 1.1 dyoung
2672 1.1 dyoung /*
2673 1.1 dyoung * Mark the interface down and cancel the watchdog timer.
2674 1.1 dyoung */
2675 1.1 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2676 1.91 dyoung sc->sc_tx_timer = 0;
2677 1.1 dyoung ifp->if_timer = 0;
2678 1.1 dyoung
2679 1.36 dyoung if (!disable)
2680 1.36 dyoung atw_reset(sc);
2681 1.1 dyoung }
2682 1.1 dyoung
2683 1.1 dyoung /*
2684 1.1 dyoung * atw_rxdrain:
2685 1.1 dyoung *
2686 1.1 dyoung * Drain the receive queue.
2687 1.1 dyoung */
2688 1.1 dyoung void
2689 1.23 dyoung atw_rxdrain(struct atw_softc *sc)
2690 1.1 dyoung {
2691 1.1 dyoung struct atw_rxsoft *rxs;
2692 1.1 dyoung int i;
2693 1.1 dyoung
2694 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2695 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2696 1.1 dyoung if (rxs->rxs_mbuf == NULL)
2697 1.1 dyoung continue;
2698 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2699 1.1 dyoung m_freem(rxs->rxs_mbuf);
2700 1.1 dyoung rxs->rxs_mbuf = NULL;
2701 1.1 dyoung }
2702 1.1 dyoung }
2703 1.1 dyoung
2704 1.1 dyoung /*
2705 1.1 dyoung * atw_detach:
2706 1.1 dyoung *
2707 1.1 dyoung * Detach an ADM8211 interface.
2708 1.1 dyoung */
2709 1.1 dyoung int
2710 1.23 dyoung atw_detach(struct atw_softc *sc)
2711 1.1 dyoung {
2712 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
2713 1.1 dyoung struct atw_rxsoft *rxs;
2714 1.1 dyoung struct atw_txsoft *txs;
2715 1.1 dyoung int i;
2716 1.1 dyoung
2717 1.1 dyoung /*
2718 1.1 dyoung * Succeed now if there isn't any work to do.
2719 1.1 dyoung */
2720 1.1 dyoung if ((sc->sc_flags & ATWF_ATTACHED) == 0)
2721 1.1 dyoung return (0);
2722 1.1 dyoung
2723 1.77 dyoung callout_stop(&sc->sc_scan_ch);
2724 1.77 dyoung
2725 1.85 dyoung ieee80211_ifdetach(&sc->sc_ic);
2726 1.1 dyoung if_detach(ifp);
2727 1.1 dyoung
2728 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2729 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2730 1.1 dyoung if (rxs->rxs_mbuf != NULL) {
2731 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2732 1.1 dyoung m_freem(rxs->rxs_mbuf);
2733 1.1 dyoung rxs->rxs_mbuf = NULL;
2734 1.1 dyoung }
2735 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, rxs->rxs_dmamap);
2736 1.1 dyoung }
2737 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
2738 1.1 dyoung txs = &sc->sc_txsoft[i];
2739 1.1 dyoung if (txs->txs_mbuf != NULL) {
2740 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2741 1.1 dyoung m_freem(txs->txs_mbuf);
2742 1.1 dyoung txs->txs_mbuf = NULL;
2743 1.1 dyoung }
2744 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, txs->txs_dmamap);
2745 1.1 dyoung }
2746 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2747 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2748 1.1 dyoung bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
2749 1.1 dyoung sizeof(struct atw_control_data));
2750 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
2751 1.1 dyoung
2752 1.1 dyoung shutdownhook_disestablish(sc->sc_sdhook);
2753 1.1 dyoung powerhook_disestablish(sc->sc_powerhook);
2754 1.1 dyoung
2755 1.1 dyoung if (sc->sc_srom)
2756 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
2757 1.1 dyoung
2758 1.1 dyoung return (0);
2759 1.1 dyoung }
2760 1.1 dyoung
2761 1.1 dyoung /* atw_shutdown: make sure the interface is stopped at reboot time. */
2762 1.1 dyoung void
2763 1.23 dyoung atw_shutdown(void *arg)
2764 1.1 dyoung {
2765 1.1 dyoung struct atw_softc *sc = arg;
2766 1.1 dyoung
2767 1.85 dyoung atw_stop(&sc->sc_if, 1);
2768 1.1 dyoung }
2769 1.1 dyoung
2770 1.1 dyoung int
2771 1.23 dyoung atw_intr(void *arg)
2772 1.1 dyoung {
2773 1.1 dyoung struct atw_softc *sc = arg;
2774 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
2775 1.1 dyoung u_int32_t status, rxstatus, txstatus, linkstatus;
2776 1.1 dyoung int handled = 0, txthresh;
2777 1.1 dyoung
2778 1.1 dyoung #ifdef DEBUG
2779 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
2780 1.1 dyoung panic("%s: atw_intr: not enabled", sc->sc_dev.dv_xname);
2781 1.1 dyoung #endif
2782 1.1 dyoung
2783 1.1 dyoung /*
2784 1.1 dyoung * If the interface isn't running, the interrupt couldn't
2785 1.1 dyoung * possibly have come from us.
2786 1.1 dyoung */
2787 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0 ||
2788 1.1 dyoung (sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
2789 1.1 dyoung return (0);
2790 1.1 dyoung
2791 1.1 dyoung for (;;) {
2792 1.1 dyoung status = ATW_READ(sc, ATW_STSR);
2793 1.1 dyoung
2794 1.1 dyoung if (status)
2795 1.1 dyoung ATW_WRITE(sc, ATW_STSR, status);
2796 1.1 dyoung
2797 1.1 dyoung #ifdef ATW_DEBUG
2798 1.1 dyoung #define PRINTINTR(flag) do { \
2799 1.1 dyoung if ((status & flag) != 0) { \
2800 1.1 dyoung printf("%s" #flag, delim); \
2801 1.1 dyoung delim = ","; \
2802 1.1 dyoung } \
2803 1.1 dyoung } while (0)
2804 1.1 dyoung
2805 1.1 dyoung if (atw_debug > 1 && status) {
2806 1.1 dyoung const char *delim = "<";
2807 1.1 dyoung
2808 1.1 dyoung printf("%s: reg[STSR] = %x",
2809 1.1 dyoung sc->sc_dev.dv_xname, status);
2810 1.1 dyoung
2811 1.1 dyoung PRINTINTR(ATW_INTR_FBE);
2812 1.1 dyoung PRINTINTR(ATW_INTR_LINKOFF);
2813 1.1 dyoung PRINTINTR(ATW_INTR_LINKON);
2814 1.1 dyoung PRINTINTR(ATW_INTR_RCI);
2815 1.1 dyoung PRINTINTR(ATW_INTR_RDU);
2816 1.15 dyoung PRINTINTR(ATW_INTR_REIS);
2817 1.1 dyoung PRINTINTR(ATW_INTR_RPS);
2818 1.1 dyoung PRINTINTR(ATW_INTR_TCI);
2819 1.1 dyoung PRINTINTR(ATW_INTR_TDU);
2820 1.1 dyoung PRINTINTR(ATW_INTR_TLT);
2821 1.1 dyoung PRINTINTR(ATW_INTR_TPS);
2822 1.1 dyoung PRINTINTR(ATW_INTR_TRT);
2823 1.1 dyoung PRINTINTR(ATW_INTR_TUF);
2824 1.1 dyoung PRINTINTR(ATW_INTR_BCNTC);
2825 1.1 dyoung PRINTINTR(ATW_INTR_ATIME);
2826 1.1 dyoung PRINTINTR(ATW_INTR_TBTT);
2827 1.1 dyoung PRINTINTR(ATW_INTR_TSCZ);
2828 1.1 dyoung PRINTINTR(ATW_INTR_TSFTF);
2829 1.1 dyoung printf(">\n");
2830 1.1 dyoung }
2831 1.1 dyoung #undef PRINTINTR
2832 1.1 dyoung #endif /* ATW_DEBUG */
2833 1.1 dyoung
2834 1.1 dyoung if ((status & sc->sc_inten) == 0)
2835 1.1 dyoung break;
2836 1.1 dyoung
2837 1.1 dyoung handled = 1;
2838 1.1 dyoung
2839 1.1 dyoung rxstatus = status & sc->sc_rxint_mask;
2840 1.1 dyoung txstatus = status & sc->sc_txint_mask;
2841 1.1 dyoung linkstatus = status & sc->sc_linkint_mask;
2842 1.1 dyoung
2843 1.1 dyoung if (linkstatus) {
2844 1.1 dyoung atw_linkintr(sc, linkstatus);
2845 1.1 dyoung }
2846 1.1 dyoung
2847 1.1 dyoung if (rxstatus) {
2848 1.1 dyoung /* Grab any new packets. */
2849 1.1 dyoung atw_rxintr(sc);
2850 1.1 dyoung
2851 1.1 dyoung if (rxstatus & ATW_INTR_RDU) {
2852 1.1 dyoung printf("%s: receive ring overrun\n",
2853 1.1 dyoung sc->sc_dev.dv_xname);
2854 1.1 dyoung /* Get the receive process going again. */
2855 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2856 1.1 dyoung break;
2857 1.1 dyoung }
2858 1.1 dyoung }
2859 1.1 dyoung
2860 1.1 dyoung if (txstatus) {
2861 1.1 dyoung /* Sweep up transmit descriptors. */
2862 1.1 dyoung atw_txintr(sc);
2863 1.1 dyoung
2864 1.1 dyoung if (txstatus & ATW_INTR_TLT)
2865 1.1 dyoung DPRINTF(sc, ("%s: tx lifetime exceeded\n",
2866 1.1 dyoung sc->sc_dev.dv_xname));
2867 1.1 dyoung
2868 1.1 dyoung if (txstatus & ATW_INTR_TRT)
2869 1.1 dyoung DPRINTF(sc, ("%s: tx retry limit exceeded\n",
2870 1.1 dyoung sc->sc_dev.dv_xname));
2871 1.1 dyoung
2872 1.1 dyoung /* If Tx under-run, increase our transmit threshold
2873 1.1 dyoung * if another is available.
2874 1.1 dyoung */
2875 1.1 dyoung txthresh = sc->sc_txthresh + 1;
2876 1.1 dyoung if ((txstatus & ATW_INTR_TUF) &&
2877 1.1 dyoung sc->sc_txth[txthresh].txth_name != NULL) {
2878 1.1 dyoung /* Idle the transmit process. */
2879 1.1 dyoung atw_idle(sc, ATW_NAR_ST);
2880 1.1 dyoung
2881 1.1 dyoung sc->sc_txthresh = txthresh;
2882 1.1 dyoung sc->sc_opmode &= ~(ATW_NAR_TR_MASK|ATW_NAR_SF);
2883 1.1 dyoung sc->sc_opmode |=
2884 1.1 dyoung sc->sc_txth[txthresh].txth_opmode;
2885 1.1 dyoung printf("%s: transmit underrun; new "
2886 1.1 dyoung "threshold: %s\n", sc->sc_dev.dv_xname,
2887 1.1 dyoung sc->sc_txth[txthresh].txth_name);
2888 1.1 dyoung
2889 1.1 dyoung /* Set the new threshold and restart
2890 1.1 dyoung * the transmit process.
2891 1.1 dyoung */
2892 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2893 1.70 dyoung DELAY(atw_nar_delay);
2894 1.49 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2895 1.1 dyoung /* XXX Log every Nth underrun from
2896 1.1 dyoung * XXX now on?
2897 1.1 dyoung */
2898 1.1 dyoung }
2899 1.1 dyoung }
2900 1.1 dyoung
2901 1.1 dyoung if (status & (ATW_INTR_TPS|ATW_INTR_RPS)) {
2902 1.1 dyoung if (status & ATW_INTR_TPS)
2903 1.1 dyoung printf("%s: transmit process stopped\n",
2904 1.1 dyoung sc->sc_dev.dv_xname);
2905 1.1 dyoung if (status & ATW_INTR_RPS)
2906 1.1 dyoung printf("%s: receive process stopped\n",
2907 1.1 dyoung sc->sc_dev.dv_xname);
2908 1.1 dyoung (void)atw_init(ifp);
2909 1.1 dyoung break;
2910 1.1 dyoung }
2911 1.1 dyoung
2912 1.1 dyoung if (status & ATW_INTR_FBE) {
2913 1.1 dyoung printf("%s: fatal bus error\n", sc->sc_dev.dv_xname);
2914 1.1 dyoung (void)atw_init(ifp);
2915 1.1 dyoung break;
2916 1.1 dyoung }
2917 1.1 dyoung
2918 1.1 dyoung /*
2919 1.1 dyoung * Not handled:
2920 1.1 dyoung *
2921 1.1 dyoung * Transmit buffer unavailable -- normal
2922 1.1 dyoung * condition, nothing to do, really.
2923 1.1 dyoung *
2924 1.1 dyoung * Early receive interrupt -- not available on
2925 1.1 dyoung * all chips, we just use RI. We also only
2926 1.1 dyoung * use single-segment receive DMA, so this
2927 1.1 dyoung * is mostly useless.
2928 1.1 dyoung *
2929 1.1 dyoung * TBD others
2930 1.1 dyoung */
2931 1.1 dyoung }
2932 1.1 dyoung
2933 1.1 dyoung /* Try to get more packets going. */
2934 1.1 dyoung atw_start(ifp);
2935 1.1 dyoung
2936 1.1 dyoung return (handled);
2937 1.1 dyoung }
2938 1.1 dyoung
2939 1.1 dyoung /*
2940 1.1 dyoung * atw_idle:
2941 1.1 dyoung *
2942 1.1 dyoung * Cause the transmit and/or receive processes to go idle.
2943 1.1 dyoung *
2944 1.1 dyoung * XXX It seems that the ADM8211 will not signal the end of the Rx/Tx
2945 1.1 dyoung * process in STSR if I clear SR or ST after the process has already
2946 1.1 dyoung * ceased. Fair enough. But the Rx process status bits in ATW_TEST0
2947 1.1 dyoung * do not seem to be too reliable. Perhaps I have the sense of the
2948 1.1 dyoung * Rx bits switched with the Tx bits?
2949 1.1 dyoung */
2950 1.1 dyoung void
2951 1.23 dyoung atw_idle(struct atw_softc *sc, u_int32_t bits)
2952 1.1 dyoung {
2953 1.1 dyoung u_int32_t ackmask = 0, opmode, stsr, test0;
2954 1.1 dyoung int i, s;
2955 1.1 dyoung
2956 1.84 perry s = splnet();
2957 1.1 dyoung
2958 1.1 dyoung opmode = sc->sc_opmode & ~bits;
2959 1.1 dyoung
2960 1.1 dyoung if (bits & ATW_NAR_SR)
2961 1.1 dyoung ackmask |= ATW_INTR_RPS;
2962 1.1 dyoung
2963 1.1 dyoung if (bits & ATW_NAR_ST) {
2964 1.1 dyoung ackmask |= ATW_INTR_TPS;
2965 1.1 dyoung /* set ATW_NAR_HF to flush TX FIFO. */
2966 1.1 dyoung opmode |= ATW_NAR_HF;
2967 1.1 dyoung }
2968 1.1 dyoung
2969 1.1 dyoung ATW_WRITE(sc, ATW_NAR, opmode);
2970 1.70 dyoung DELAY(atw_nar_delay);
2971 1.1 dyoung
2972 1.70 dyoung for (i = 0; i < 1000; i++) {
2973 1.1 dyoung stsr = ATW_READ(sc, ATW_STSR);
2974 1.1 dyoung if ((stsr & ackmask) == ackmask)
2975 1.1 dyoung break;
2976 1.70 dyoung DELAY(10);
2977 1.1 dyoung }
2978 1.1 dyoung
2979 1.1 dyoung ATW_WRITE(sc, ATW_STSR, stsr & ackmask);
2980 1.1 dyoung
2981 1.1 dyoung if ((stsr & ackmask) == ackmask)
2982 1.1 dyoung goto out;
2983 1.1 dyoung
2984 1.1 dyoung test0 = ATW_READ(sc, ATW_TEST0);
2985 1.1 dyoung
2986 1.1 dyoung if ((bits & ATW_NAR_ST) != 0 && (stsr & ATW_INTR_TPS) == 0 &&
2987 1.1 dyoung (test0 & ATW_TEST0_TS_MASK) != ATW_TEST0_TS_STOPPED) {
2988 1.1 dyoung printf("%s: transmit process not idle [%s]\n",
2989 1.1 dyoung sc->sc_dev.dv_xname,
2990 1.1 dyoung atw_tx_state[MASK_AND_RSHIFT(test0, ATW_TEST0_TS_MASK)]);
2991 1.1 dyoung printf("%s: bits %08x test0 %08x stsr %08x\n",
2992 1.1 dyoung sc->sc_dev.dv_xname, bits, test0, stsr);
2993 1.1 dyoung }
2994 1.1 dyoung
2995 1.1 dyoung if ((bits & ATW_NAR_SR) != 0 && (stsr & ATW_INTR_RPS) == 0 &&
2996 1.1 dyoung (test0 & ATW_TEST0_RS_MASK) != ATW_TEST0_RS_STOPPED) {
2997 1.1 dyoung DPRINTF2(sc, ("%s: receive process not idle [%s]\n",
2998 1.1 dyoung sc->sc_dev.dv_xname,
2999 1.1 dyoung atw_rx_state[MASK_AND_RSHIFT(test0, ATW_TEST0_RS_MASK)]));
3000 1.1 dyoung DPRINTF2(sc, ("%s: bits %08x test0 %08x stsr %08x\n",
3001 1.1 dyoung sc->sc_dev.dv_xname, bits, test0, stsr));
3002 1.1 dyoung }
3003 1.1 dyoung out:
3004 1.37 dyoung if ((bits & ATW_NAR_ST) != 0)
3005 1.37 dyoung atw_txdrain(sc);
3006 1.1 dyoung splx(s);
3007 1.1 dyoung return;
3008 1.1 dyoung }
3009 1.1 dyoung
3010 1.1 dyoung /*
3011 1.1 dyoung * atw_linkintr:
3012 1.1 dyoung *
3013 1.1 dyoung * Helper; handle link-status interrupts.
3014 1.1 dyoung */
3015 1.1 dyoung void
3016 1.23 dyoung atw_linkintr(struct atw_softc *sc, u_int32_t linkstatus)
3017 1.1 dyoung {
3018 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
3019 1.1 dyoung
3020 1.1 dyoung if (ic->ic_state != IEEE80211_S_RUN)
3021 1.1 dyoung return;
3022 1.1 dyoung
3023 1.1 dyoung if (linkstatus & ATW_INTR_LINKON) {
3024 1.1 dyoung DPRINTF(sc, ("%s: link on\n", sc->sc_dev.dv_xname));
3025 1.1 dyoung sc->sc_rescan_timer = 0;
3026 1.1 dyoung } else if (linkstatus & ATW_INTR_LINKOFF) {
3027 1.1 dyoung DPRINTF(sc, ("%s: link off\n", sc->sc_dev.dv_xname));
3028 1.32 dyoung if (ic->ic_opmode != IEEE80211_M_STA)
3029 1.16 dyoung return;
3030 1.32 dyoung sc->sc_rescan_timer = 3;
3031 1.85 dyoung sc->sc_if.if_timer = 1;
3032 1.1 dyoung }
3033 1.1 dyoung }
3034 1.1 dyoung
3035 1.92 perry static inline int
3036 1.85 dyoung atw_hw_decrypted(struct atw_softc *sc, struct ieee80211_frame_min *wh)
3037 1.69 dyoung {
3038 1.72 mycroft if ((sc->sc_ic.ic_flags & IEEE80211_F_PRIVACY) == 0)
3039 1.69 dyoung return 0;
3040 1.69 dyoung if ((wh->i_fc[1] & IEEE80211_FC1_WEP) == 0)
3041 1.69 dyoung return 0;
3042 1.69 dyoung return (sc->sc_wepctl & ATW_WEPCTL_WEPRXBYP) == 0;
3043 1.69 dyoung }
3044 1.69 dyoung
3045 1.1 dyoung /*
3046 1.1 dyoung * atw_rxintr:
3047 1.1 dyoung *
3048 1.1 dyoung * Helper; handle receive interrupts.
3049 1.1 dyoung */
3050 1.1 dyoung void
3051 1.23 dyoung atw_rxintr(struct atw_softc *sc)
3052 1.1 dyoung {
3053 1.1 dyoung static int rate_tbl[] = {2, 4, 11, 22, 44};
3054 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
3055 1.3 dyoung struct ieee80211_node *ni;
3056 1.85 dyoung struct ieee80211_frame_min *wh;
3057 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
3058 1.1 dyoung struct atw_rxsoft *rxs;
3059 1.1 dyoung struct mbuf *m;
3060 1.1 dyoung u_int32_t rxstat;
3061 1.20 dyoung int i, len, rate, rate0;
3062 1.66 dyoung u_int32_t rssi, rssi0;
3063 1.1 dyoung
3064 1.1 dyoung for (i = sc->sc_rxptr;; i = ATW_NEXTRX(i)) {
3065 1.1 dyoung rxs = &sc->sc_rxsoft[i];
3066 1.1 dyoung
3067 1.1 dyoung ATW_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3068 1.1 dyoung
3069 1.1 dyoung rxstat = le32toh(sc->sc_rxdescs[i].ar_stat);
3070 1.66 dyoung rssi0 = le32toh(sc->sc_rxdescs[i].ar_rssi);
3071 1.1 dyoung rate0 = MASK_AND_RSHIFT(rxstat, ATW_RXSTAT_RXDR_MASK);
3072 1.1 dyoung
3073 1.4 dyoung if (rxstat & ATW_RXSTAT_OWN)
3074 1.4 dyoung break; /* We have processed all receive buffers. */
3075 1.1 dyoung
3076 1.14 dyoung DPRINTF3(sc,
3077 1.66 dyoung ("%s: rx stat %08x rssi0 %08x buf1 %08x buf2 %08x\n",
3078 1.14 dyoung sc->sc_dev.dv_xname,
3079 1.66 dyoung rxstat, rssi0,
3080 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf1),
3081 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf2)));
3082 1.1 dyoung
3083 1.1 dyoung /*
3084 1.29 dyoung * Make sure the packet fits in one buffer. This should
3085 1.1 dyoung * always be the case.
3086 1.1 dyoung */
3087 1.1 dyoung if ((rxstat & (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) !=
3088 1.1 dyoung (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) {
3089 1.1 dyoung printf("%s: incoming packet spilled, resetting\n",
3090 1.1 dyoung sc->sc_dev.dv_xname);
3091 1.1 dyoung (void)atw_init(ifp);
3092 1.1 dyoung return;
3093 1.1 dyoung }
3094 1.1 dyoung
3095 1.1 dyoung /*
3096 1.1 dyoung * If an error occurred, update stats, clear the status
3097 1.1 dyoung * word, and leave the packet buffer in place. It will
3098 1.1 dyoung * simply be reused the next time the ring comes around.
3099 1.1 dyoung * If 802.1Q VLAN MTU is enabled, ignore the Frame Too Long
3100 1.1 dyoung * error.
3101 1.1 dyoung */
3102 1.1 dyoung
3103 1.1 dyoung if ((rxstat & ATW_RXSTAT_ES) != 0 &&
3104 1.85 dyoung ((sc->sc_ec.ec_capenable & ETHERCAP_VLAN_MTU) == 0 ||
3105 1.1 dyoung (rxstat & (ATW_RXSTAT_DE | ATW_RXSTAT_SFDE |
3106 1.1 dyoung ATW_RXSTAT_SIGE | ATW_RXSTAT_CRC16E |
3107 1.1 dyoung ATW_RXSTAT_RXTOE | ATW_RXSTAT_CRC32E |
3108 1.1 dyoung ATW_RXSTAT_ICVE)) != 0)) {
3109 1.1 dyoung #define PRINTERR(bit, str) \
3110 1.1 dyoung if (rxstat & (bit)) \
3111 1.1 dyoung printf("%s: receive error: %s\n", \
3112 1.1 dyoung sc->sc_dev.dv_xname, str)
3113 1.1 dyoung ifp->if_ierrors++;
3114 1.1 dyoung PRINTERR(ATW_RXSTAT_DE, "descriptor error");
3115 1.1 dyoung PRINTERR(ATW_RXSTAT_SFDE, "PLCP SFD error");
3116 1.1 dyoung PRINTERR(ATW_RXSTAT_SIGE, "PLCP signal error");
3117 1.1 dyoung PRINTERR(ATW_RXSTAT_CRC16E, "PLCP CRC16 error");
3118 1.1 dyoung PRINTERR(ATW_RXSTAT_RXTOE, "time-out");
3119 1.1 dyoung PRINTERR(ATW_RXSTAT_CRC32E, "FCS error");
3120 1.1 dyoung PRINTERR(ATW_RXSTAT_ICVE, "WEP ICV error");
3121 1.1 dyoung #undef PRINTERR
3122 1.1 dyoung ATW_INIT_RXDESC(sc, i);
3123 1.1 dyoung continue;
3124 1.1 dyoung }
3125 1.1 dyoung
3126 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3127 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3128 1.1 dyoung
3129 1.1 dyoung /*
3130 1.1 dyoung * No errors; receive the packet. Note the ADM8211
3131 1.1 dyoung * includes the CRC in promiscuous mode.
3132 1.1 dyoung */
3133 1.1 dyoung len = MASK_AND_RSHIFT(rxstat, ATW_RXSTAT_FL_MASK);
3134 1.1 dyoung
3135 1.1 dyoung /*
3136 1.1 dyoung * Allocate a new mbuf cluster. If that fails, we are
3137 1.1 dyoung * out of memory, and must drop the packet and recycle
3138 1.1 dyoung * the buffer that's already attached to this descriptor.
3139 1.1 dyoung */
3140 1.1 dyoung m = rxs->rxs_mbuf;
3141 1.1 dyoung if (atw_add_rxbuf(sc, i) != 0) {
3142 1.1 dyoung ifp->if_ierrors++;
3143 1.1 dyoung ATW_INIT_RXDESC(sc, i);
3144 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3145 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3146 1.1 dyoung continue;
3147 1.1 dyoung }
3148 1.1 dyoung
3149 1.1 dyoung ifp->if_ipackets++;
3150 1.1 dyoung if (sc->sc_opmode & ATW_NAR_PR)
3151 1.83 thorpej len -= IEEE80211_CRC_LEN;
3152 1.1 dyoung m->m_pkthdr.rcvif = ifp;
3153 1.46 dyoung m->m_pkthdr.len = m->m_len = MIN(m->m_ext.ext_size, len);
3154 1.1 dyoung
3155 1.1 dyoung if (rate0 >= sizeof(rate_tbl) / sizeof(rate_tbl[0]))
3156 1.1 dyoung rate = 0;
3157 1.1 dyoung else
3158 1.1 dyoung rate = rate_tbl[rate0];
3159 1.1 dyoung
3160 1.66 dyoung /* The RSSI comes straight from a register in the
3161 1.66 dyoung * baseband processor. I know that for the RF3000,
3162 1.66 dyoung * the RSSI register also contains the antenna-selection
3163 1.66 dyoung * bits. Mask those off.
3164 1.66 dyoung *
3165 1.66 dyoung * TBD Treat other basebands.
3166 1.66 dyoung */
3167 1.66 dyoung if (sc->sc_bbptype == ATW_BBPTYPE_RFMD)
3168 1.66 dyoung rssi = rssi0 & RF3000_RSSI_MASK;
3169 1.66 dyoung else
3170 1.66 dyoung rssi = rssi0;
3171 1.66 dyoung
3172 1.12 dyoung #if NBPFILTER > 0
3173 1.12 dyoung /* Pass this up to any BPF listeners. */
3174 1.12 dyoung if (sc->sc_radiobpf != NULL) {
3175 1.12 dyoung struct atw_rx_radiotap_header *tap = &sc->sc_rxtap;
3176 1.12 dyoung
3177 1.12 dyoung tap->ar_rate = rate;
3178 1.90 skrll tap->ar_chan_freq = ic->ic_curchan->ic_freq;
3179 1.90 skrll tap->ar_chan_flags = ic->ic_curchan->ic_flags;
3180 1.12 dyoung
3181 1.12 dyoung /* TBD verify units are dB */
3182 1.20 dyoung tap->ar_antsignal = (int)rssi;
3183 1.12 dyoung /* TBD tap->ar_flags */
3184 1.12 dyoung
3185 1.25 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)tap,
3186 1.25 dyoung tap->ar_ihdr.it_len, m);
3187 1.12 dyoung }
3188 1.12 dyoung #endif /* NPBFILTER > 0 */
3189 1.1 dyoung
3190 1.85 dyoung wh = mtod(m, struct ieee80211_frame_min *);
3191 1.8 dyoung ni = ieee80211_find_rxnode(ic, wh);
3192 1.85 dyoung if (atw_hw_decrypted(sc, wh)) {
3193 1.69 dyoung wh->i_fc[1] &= ~IEEE80211_FC1_WEP;
3194 1.85 dyoung DPRINTF(sc, ("%s: hw decrypted\n", __func__));
3195 1.85 dyoung }
3196 1.85 dyoung ieee80211_input(ic, m, ni, (int)rssi, 0);
3197 1.85 dyoung ieee80211_free_node(ni);
3198 1.1 dyoung }
3199 1.1 dyoung
3200 1.1 dyoung /* Update the receive pointer. */
3201 1.1 dyoung sc->sc_rxptr = i;
3202 1.1 dyoung }
3203 1.1 dyoung
3204 1.1 dyoung /*
3205 1.1 dyoung * atw_txintr:
3206 1.1 dyoung *
3207 1.1 dyoung * Helper; handle transmit interrupts.
3208 1.1 dyoung */
3209 1.1 dyoung void
3210 1.23 dyoung atw_txintr(struct atw_softc *sc)
3211 1.1 dyoung {
3212 1.1 dyoung #define TXSTAT_ERRMASK (ATW_TXSTAT_TUF | ATW_TXSTAT_TLT | ATW_TXSTAT_TRT | \
3213 1.1 dyoung ATW_TXSTAT_TRO | ATW_TXSTAT_SOFBR)
3214 1.1 dyoung #define TXSTAT_FMT "\20\31ATW_TXSTAT_SOFBR\32ATW_TXSTAT_TRO\33ATW_TXSTAT_TUF" \
3215 1.1 dyoung "\34ATW_TXSTAT_TRT\35ATW_TXSTAT_TLT"
3216 1.1 dyoung
3217 1.1 dyoung static char txstat_buf[sizeof("ffffffff<>" TXSTAT_FMT)];
3218 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
3219 1.1 dyoung struct atw_txsoft *txs;
3220 1.1 dyoung u_int32_t txstat;
3221 1.1 dyoung
3222 1.1 dyoung DPRINTF3(sc, ("%s: atw_txintr: sc_flags 0x%08x\n",
3223 1.1 dyoung sc->sc_dev.dv_xname, sc->sc_flags));
3224 1.1 dyoung
3225 1.1 dyoung /*
3226 1.1 dyoung * Go through our Tx list and free mbufs for those
3227 1.1 dyoung * frames that have been transmitted.
3228 1.1 dyoung */
3229 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
3230 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
3231 1.1 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3232 1.1 dyoung
3233 1.1 dyoung #ifdef ATW_DEBUG
3234 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3235 1.1 dyoung int i;
3236 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3237 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_firstdesc,
3238 1.48 dyoung txs->txs_ndescs - 1,
3239 1.48 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3240 1.1 dyoung for (i = txs->txs_firstdesc;; i = ATW_NEXTTX(i)) {
3241 1.1 dyoung printf(" descriptor %d:\n", i);
3242 1.1 dyoung printf(" at_status: 0x%08x\n",
3243 1.1 dyoung le32toh(sc->sc_txdescs[i].at_stat));
3244 1.1 dyoung printf(" at_flags: 0x%08x\n",
3245 1.1 dyoung le32toh(sc->sc_txdescs[i].at_flags));
3246 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3247 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf1));
3248 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3249 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf2));
3250 1.1 dyoung if (i == txs->txs_lastdesc)
3251 1.1 dyoung break;
3252 1.1 dyoung }
3253 1.1 dyoung }
3254 1.1 dyoung #endif
3255 1.1 dyoung
3256 1.1 dyoung txstat = le32toh(sc->sc_txdescs[txs->txs_lastdesc].at_stat);
3257 1.1 dyoung if (txstat & ATW_TXSTAT_OWN)
3258 1.1 dyoung break;
3259 1.1 dyoung
3260 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
3261 1.1 dyoung
3262 1.1 dyoung sc->sc_txfree += txs->txs_ndescs;
3263 1.1 dyoung
3264 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
3265 1.1 dyoung 0, txs->txs_dmamap->dm_mapsize,
3266 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3267 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3268 1.1 dyoung m_freem(txs->txs_mbuf);
3269 1.1 dyoung txs->txs_mbuf = NULL;
3270 1.1 dyoung
3271 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
3272 1.1 dyoung
3273 1.102 dyoung KASSERT(!(SIMPLEQ_EMPTY(&sc->sc_txfreeq) ||
3274 1.102 dyoung sc->sc_txfree == 0));
3275 1.91 dyoung ifp->if_flags &= ~IFF_OACTIVE;
3276 1.91 dyoung
3277 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 &&
3278 1.1 dyoung (txstat & TXSTAT_ERRMASK) != 0) {
3279 1.1 dyoung bitmask_snprintf(txstat & TXSTAT_ERRMASK, TXSTAT_FMT,
3280 1.1 dyoung txstat_buf, sizeof(txstat_buf));
3281 1.1 dyoung printf("%s: txstat %s %d\n", sc->sc_dev.dv_xname,
3282 1.1 dyoung txstat_buf,
3283 1.1 dyoung MASK_AND_RSHIFT(txstat, ATW_TXSTAT_ARC_MASK));
3284 1.1 dyoung }
3285 1.1 dyoung
3286 1.1 dyoung /*
3287 1.1 dyoung * Check for errors and collisions.
3288 1.1 dyoung */
3289 1.1 dyoung if (txstat & ATW_TXSTAT_TUF)
3290 1.1 dyoung sc->sc_stats.ts_tx_tuf++;
3291 1.1 dyoung if (txstat & ATW_TXSTAT_TLT)
3292 1.1 dyoung sc->sc_stats.ts_tx_tlt++;
3293 1.1 dyoung if (txstat & ATW_TXSTAT_TRT)
3294 1.1 dyoung sc->sc_stats.ts_tx_trt++;
3295 1.1 dyoung if (txstat & ATW_TXSTAT_TRO)
3296 1.1 dyoung sc->sc_stats.ts_tx_tro++;
3297 1.1 dyoung if (txstat & ATW_TXSTAT_SOFBR) {
3298 1.1 dyoung sc->sc_stats.ts_tx_sofbr++;
3299 1.1 dyoung }
3300 1.1 dyoung
3301 1.1 dyoung if ((txstat & ATW_TXSTAT_ES) == 0)
3302 1.1 dyoung ifp->if_collisions +=
3303 1.1 dyoung MASK_AND_RSHIFT(txstat, ATW_TXSTAT_ARC_MASK);
3304 1.1 dyoung else
3305 1.1 dyoung ifp->if_oerrors++;
3306 1.1 dyoung
3307 1.1 dyoung ifp->if_opackets++;
3308 1.1 dyoung }
3309 1.1 dyoung
3310 1.1 dyoung /*
3311 1.1 dyoung * If there are no more pending transmissions, cancel the watchdog
3312 1.1 dyoung * timer.
3313 1.1 dyoung */
3314 1.102 dyoung if (txs == NULL) {
3315 1.102 dyoung KASSERT((ifp->if_flags & IFF_OACTIVE) == 0);
3316 1.1 dyoung sc->sc_tx_timer = 0;
3317 1.102 dyoung }
3318 1.1 dyoung #undef TXSTAT_ERRMASK
3319 1.1 dyoung #undef TXSTAT_FMT
3320 1.1 dyoung }
3321 1.1 dyoung
3322 1.1 dyoung /*
3323 1.1 dyoung * atw_watchdog: [ifnet interface function]
3324 1.1 dyoung *
3325 1.1 dyoung * Watchdog timer handler.
3326 1.1 dyoung */
3327 1.1 dyoung void
3328 1.23 dyoung atw_watchdog(struct ifnet *ifp)
3329 1.1 dyoung {
3330 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3331 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
3332 1.1 dyoung
3333 1.1 dyoung ifp->if_timer = 0;
3334 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
3335 1.1 dyoung return;
3336 1.1 dyoung
3337 1.1 dyoung if (sc->sc_rescan_timer) {
3338 1.1 dyoung if (--sc->sc_rescan_timer == 0)
3339 1.3 dyoung (void)ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
3340 1.1 dyoung }
3341 1.1 dyoung if (sc->sc_tx_timer) {
3342 1.1 dyoung if (--sc->sc_tx_timer == 0 &&
3343 1.1 dyoung !SIMPLEQ_EMPTY(&sc->sc_txdirtyq)) {
3344 1.1 dyoung printf("%s: transmit timeout\n", ifp->if_xname);
3345 1.1 dyoung ifp->if_oerrors++;
3346 1.1 dyoung (void)atw_init(ifp);
3347 1.1 dyoung atw_start(ifp);
3348 1.1 dyoung }
3349 1.1 dyoung }
3350 1.1 dyoung if (sc->sc_tx_timer != 0 || sc->sc_rescan_timer != 0)
3351 1.1 dyoung ifp->if_timer = 1;
3352 1.85 dyoung ieee80211_watchdog(ic);
3353 1.1 dyoung }
3354 1.1 dyoung
3355 1.1 dyoung #ifdef ATW_DEBUG
3356 1.1 dyoung static void
3357 1.1 dyoung atw_dump_pkt(struct ifnet *ifp, struct mbuf *m0)
3358 1.1 dyoung {
3359 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3360 1.1 dyoung struct mbuf *m;
3361 1.1 dyoung int i, noctets = 0;
3362 1.1 dyoung
3363 1.1 dyoung printf("%s: %d-byte packet\n", sc->sc_dev.dv_xname,
3364 1.1 dyoung m0->m_pkthdr.len);
3365 1.1 dyoung
3366 1.1 dyoung for (m = m0; m; m = m->m_next) {
3367 1.1 dyoung if (m->m_len == 0)
3368 1.1 dyoung continue;
3369 1.1 dyoung for (i = 0; i < m->m_len; i++) {
3370 1.1 dyoung printf(" %02x", ((u_int8_t*)m->m_data)[i]);
3371 1.1 dyoung if (++noctets % 24 == 0)
3372 1.1 dyoung printf("\n");
3373 1.1 dyoung }
3374 1.1 dyoung }
3375 1.1 dyoung printf("%s%s: %d bytes emitted\n",
3376 1.1 dyoung (noctets % 24 != 0) ? "\n" : "", sc->sc_dev.dv_xname, noctets);
3377 1.1 dyoung }
3378 1.1 dyoung #endif /* ATW_DEBUG */
3379 1.1 dyoung
3380 1.1 dyoung /*
3381 1.1 dyoung * atw_start: [ifnet interface function]
3382 1.1 dyoung *
3383 1.1 dyoung * Start packet transmission on the interface.
3384 1.1 dyoung */
3385 1.1 dyoung void
3386 1.23 dyoung atw_start(struct ifnet *ifp)
3387 1.1 dyoung {
3388 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3389 1.93 dyoung struct ieee80211_key *k;
3390 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
3391 1.3 dyoung struct ieee80211_node *ni;
3392 1.93 dyoung struct ieee80211_frame_min *whm;
3393 1.3 dyoung struct ieee80211_frame *wh;
3394 1.1 dyoung struct atw_frame *hh;
3395 1.3 dyoung struct mbuf *m0, *m;
3396 1.1 dyoung struct atw_txsoft *txs, *last_txs;
3397 1.1 dyoung struct atw_txdesc *txd;
3398 1.93 dyoung int do_encrypt, npkt, rate;
3399 1.1 dyoung bus_dmamap_t dmamap;
3400 1.5 christos int ctl, error, firsttx, nexttx, lasttx = -1, first, ofree, seg;
3401 1.1 dyoung
3402 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: sc_flags 0x%08x, if_flags 0x%08x\n",
3403 1.1 dyoung sc->sc_dev.dv_xname, sc->sc_flags, ifp->if_flags));
3404 1.1 dyoung
3405 1.1 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
3406 1.1 dyoung return;
3407 1.1 dyoung
3408 1.1 dyoung /*
3409 1.1 dyoung * Remember the previous number of free descriptors and
3410 1.1 dyoung * the first descriptor we'll use.
3411 1.1 dyoung */
3412 1.1 dyoung ofree = sc->sc_txfree;
3413 1.1 dyoung firsttx = sc->sc_txnext;
3414 1.1 dyoung
3415 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: txfree %d, txnext %d\n",
3416 1.1 dyoung sc->sc_dev.dv_xname, ofree, firsttx));
3417 1.1 dyoung
3418 1.1 dyoung /*
3419 1.1 dyoung * Loop through the send queue, setting up transmit descriptors
3420 1.1 dyoung * until we drain the queue, or use up all available transmit
3421 1.1 dyoung * descriptors.
3422 1.1 dyoung */
3423 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
3424 1.1 dyoung sc->sc_txfree != 0) {
3425 1.1 dyoung
3426 1.1 dyoung /*
3427 1.1 dyoung * Grab a packet off the management queue, if it
3428 1.1 dyoung * is not empty. Otherwise, from the data queue.
3429 1.1 dyoung */
3430 1.3 dyoung IF_DEQUEUE(&ic->ic_mgtq, m0);
3431 1.3 dyoung if (m0 != NULL) {
3432 1.3 dyoung ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
3433 1.3 dyoung m0->m_pkthdr.rcvif = NULL;
3434 1.99 dyoung } else if (ic->ic_state != IEEE80211_S_RUN)
3435 1.99 dyoung break; /* send no data until associated */
3436 1.99 dyoung else {
3437 1.3 dyoung IFQ_DEQUEUE(&ifp->if_snd, m0);
3438 1.1 dyoung if (m0 == NULL)
3439 1.1 dyoung break;
3440 1.1 dyoung #if NBPFILTER > 0
3441 1.1 dyoung if (ifp->if_bpf != NULL)
3442 1.1 dyoung bpf_mtap(ifp->if_bpf, m0);
3443 1.1 dyoung #endif /* NBPFILTER > 0 */
3444 1.85 dyoung ni = ieee80211_find_txnode(ic,
3445 1.85 dyoung mtod(m0, struct ether_header *)->ether_dhost);
3446 1.85 dyoung if (ni == NULL) {
3447 1.85 dyoung ifp->if_oerrors++;
3448 1.85 dyoung break;
3449 1.85 dyoung }
3450 1.85 dyoung if ((m0 = ieee80211_encap(ic, m0, ni)) == NULL) {
3451 1.85 dyoung ieee80211_free_node(ni);
3452 1.1 dyoung ifp->if_oerrors++;
3453 1.3 dyoung break;
3454 1.1 dyoung }
3455 1.1 dyoung }
3456 1.1 dyoung
3457 1.12 dyoung rate = MAX(ieee80211_get_rate(ic), 2);
3458 1.12 dyoung
3459 1.93 dyoung whm = mtod(m0, struct ieee80211_frame_min *);
3460 1.93 dyoung
3461 1.93 dyoung do_encrypt = ((whm->i_fc[1] & IEEE80211_FC1_WEP) != 0) ? 1 : 0;
3462 1.93 dyoung if (do_encrypt)
3463 1.93 dyoung k = &ic->ic_nw_keys[ic->ic_def_txkey];
3464 1.93 dyoung else
3465 1.93 dyoung k = NULL;
3466 1.93 dyoung
3467 1.93 dyoung if (ieee80211_compute_duration(whm, k, m0->m_pkthdr.len,
3468 1.93 dyoung ic->ic_flags, ic->ic_fragthreshold, rate,
3469 1.93 dyoung &txs->txs_d0, &txs->txs_dn, &npkt, 0) == -1) {
3470 1.93 dyoung DPRINTF2(sc, ("%s: fail compute duration\n", __func__));
3471 1.93 dyoung m_freem(m0);
3472 1.93 dyoung break;
3473 1.93 dyoung }
3474 1.93 dyoung
3475 1.93 dyoung /* XXX Misleading if fragmentation is enabled. Better
3476 1.93 dyoung * to fragment in software?
3477 1.93 dyoung */
3478 1.93 dyoung *(uint16_t *)whm->i_dur = htole16(txs->txs_d0.d_rts_dur);
3479 1.93 dyoung
3480 1.1 dyoung #if NBPFILTER > 0
3481 1.1 dyoung /*
3482 1.1 dyoung * Pass the packet to any BPF listeners.
3483 1.1 dyoung */
3484 1.1 dyoung if (ic->ic_rawbpf != NULL)
3485 1.1 dyoung bpf_mtap((caddr_t)ic->ic_rawbpf, m0);
3486 1.12 dyoung
3487 1.12 dyoung if (sc->sc_radiobpf != NULL) {
3488 1.12 dyoung struct atw_tx_radiotap_header *tap = &sc->sc_txtap;
3489 1.12 dyoung
3490 1.12 dyoung tap->at_rate = rate;
3491 1.90 skrll tap->at_chan_freq = ic->ic_curchan->ic_freq;
3492 1.90 skrll tap->at_chan_flags = ic->ic_curchan->ic_flags;
3493 1.12 dyoung
3494 1.12 dyoung /* TBD tap->at_flags */
3495 1.12 dyoung
3496 1.25 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)tap,
3497 1.25 dyoung tap->at_ihdr.it_len, m0);
3498 1.12 dyoung }
3499 1.1 dyoung #endif /* NBPFILTER > 0 */
3500 1.1 dyoung
3501 1.1 dyoung M_PREPEND(m0, offsetof(struct atw_frame, atw_ihdr), M_DONTWAIT);
3502 1.1 dyoung
3503 1.79 dyoung if (ni != NULL)
3504 1.85 dyoung ieee80211_free_node(ni);
3505 1.3 dyoung
3506 1.1 dyoung if (m0 == NULL) {
3507 1.1 dyoung ifp->if_oerrors++;
3508 1.3 dyoung break;
3509 1.1 dyoung }
3510 1.1 dyoung
3511 1.1 dyoung /* just to make sure. */
3512 1.1 dyoung m0 = m_pullup(m0, sizeof(struct atw_frame));
3513 1.1 dyoung
3514 1.1 dyoung if (m0 == NULL) {
3515 1.1 dyoung ifp->if_oerrors++;
3516 1.3 dyoung break;
3517 1.1 dyoung }
3518 1.1 dyoung
3519 1.1 dyoung hh = mtod(m0, struct atw_frame *);
3520 1.1 dyoung wh = &hh->atw_ihdr;
3521 1.1 dyoung
3522 1.1 dyoung /* Copy everything we need from the 802.11 header:
3523 1.1 dyoung * Frame Control; address 1, address 3, or addresses
3524 1.1 dyoung * 3 and 4. NIC fills in BSSID, SA.
3525 1.1 dyoung */
3526 1.1 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_TODS) {
3527 1.3 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_FROMDS)
3528 1.3 dyoung panic("%s: illegal WDS frame",
3529 1.3 dyoung sc->sc_dev.dv_xname);
3530 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr3, IEEE80211_ADDR_LEN);
3531 1.1 dyoung } else
3532 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr1, IEEE80211_ADDR_LEN);
3533 1.1 dyoung
3534 1.1 dyoung *(u_int16_t*)hh->atw_fc = *(u_int16_t*)wh->i_fc;
3535 1.1 dyoung
3536 1.3 dyoung /* initialize remaining Tx parameters */
3537 1.3 dyoung memset(&hh->u, 0, sizeof(hh->u));
3538 1.1 dyoung
3539 1.1 dyoung hh->atw_rate = rate * 5;
3540 1.1 dyoung /* XXX this could be incorrect if M_FCS. _encap should
3541 1.1 dyoung * probably strip FCS just in case it sticks around in
3542 1.1 dyoung * bridged packets.
3543 1.1 dyoung */
3544 1.81 mycroft hh->atw_service = 0x00; /* XXX guess */
3545 1.1 dyoung hh->atw_paylen = htole16(m0->m_pkthdr.len -
3546 1.1 dyoung sizeof(struct atw_frame));
3547 1.1 dyoung
3548 1.95 dyoung hh->atw_fragthr = htole16(ic->ic_fragthreshold);
3549 1.1 dyoung hh->atw_rtylmt = 3;
3550 1.1 dyoung hh->atw_hdrctl = htole16(ATW_HDRCTL_UNKNOWN1);
3551 1.1 dyoung if (do_encrypt) {
3552 1.1 dyoung hh->atw_hdrctl |= htole16(ATW_HDRCTL_WEP);
3553 1.85 dyoung hh->atw_keyid = ic->ic_def_txkey;
3554 1.1 dyoung }
3555 1.1 dyoung
3556 1.93 dyoung hh->atw_head_plcplen = htole16(txs->txs_d0.d_plcp_len);
3557 1.93 dyoung hh->atw_tail_plcplen = htole16(txs->txs_dn.d_plcp_len);
3558 1.93 dyoung if (txs->txs_d0.d_residue)
3559 1.93 dyoung hh->atw_head_plcplen |= htole16(0x8000);
3560 1.93 dyoung if (txs->txs_dn.d_residue)
3561 1.93 dyoung hh->atw_tail_plcplen |= htole16(0x8000);
3562 1.93 dyoung hh->atw_head_dur = htole16(txs->txs_d0.d_rts_dur);
3563 1.93 dyoung hh->atw_tail_dur = htole16(txs->txs_dn.d_rts_dur);
3564 1.1 dyoung
3565 1.1 dyoung /* never fragment multicast frames */
3566 1.1 dyoung if (IEEE80211_IS_MULTICAST(hh->atw_dst)) {
3567 1.95 dyoung hh->atw_fragthr = htole16(ic->ic_fragthreshold);
3568 1.1 dyoung } else if (sc->sc_flags & ATWF_RTSCTS) {
3569 1.1 dyoung hh->atw_hdrctl |= htole16(ATW_HDRCTL_RTSCTS);
3570 1.1 dyoung }
3571 1.1 dyoung
3572 1.1 dyoung #ifdef ATW_DEBUG
3573 1.1 dyoung hh->atw_fragnum = 0;
3574 1.1 dyoung
3575 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3576 1.1 dyoung printf("%s: dst = %s, rate = 0x%02x, "
3577 1.1 dyoung "service = 0x%02x, paylen = 0x%04x\n",
3578 1.1 dyoung sc->sc_dev.dv_xname, ether_sprintf(hh->atw_dst),
3579 1.1 dyoung hh->atw_rate, hh->atw_service, hh->atw_paylen);
3580 1.1 dyoung
3581 1.1 dyoung printf("%s: fc[0] = 0x%02x, fc[1] = 0x%02x, "
3582 1.1 dyoung "dur1 = 0x%04x, dur2 = 0x%04x, "
3583 1.1 dyoung "dur3 = 0x%04x, rts_dur = 0x%04x\n",
3584 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_fc[0], hh->atw_fc[1],
3585 1.1 dyoung hh->atw_tail_plcplen, hh->atw_head_plcplen,
3586 1.1 dyoung hh->atw_tail_dur, hh->atw_head_dur);
3587 1.1 dyoung
3588 1.1 dyoung printf("%s: hdrctl = 0x%04x, fragthr = 0x%04x, "
3589 1.1 dyoung "fragnum = 0x%02x, rtylmt = 0x%04x\n",
3590 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_hdrctl,
3591 1.1 dyoung hh->atw_fragthr, hh->atw_fragnum, hh->atw_rtylmt);
3592 1.1 dyoung
3593 1.1 dyoung printf("%s: keyid = %d\n",
3594 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_keyid);
3595 1.1 dyoung
3596 1.1 dyoung atw_dump_pkt(ifp, m0);
3597 1.1 dyoung }
3598 1.1 dyoung #endif /* ATW_DEBUG */
3599 1.1 dyoung
3600 1.1 dyoung dmamap = txs->txs_dmamap;
3601 1.1 dyoung
3602 1.1 dyoung /*
3603 1.3 dyoung * Load the DMA map. Copy and try (once) again if the packet
3604 1.3 dyoung * didn't fit in the alloted number of segments.
3605 1.1 dyoung */
3606 1.3 dyoung for (first = 1;
3607 1.3 dyoung (error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
3608 1.3 dyoung BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 && first;
3609 1.3 dyoung first = 0) {
3610 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
3611 1.1 dyoung if (m == NULL) {
3612 1.1 dyoung printf("%s: unable to allocate Tx mbuf\n",
3613 1.1 dyoung sc->sc_dev.dv_xname);
3614 1.1 dyoung break;
3615 1.1 dyoung }
3616 1.1 dyoung if (m0->m_pkthdr.len > MHLEN) {
3617 1.1 dyoung MCLGET(m, M_DONTWAIT);
3618 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
3619 1.1 dyoung printf("%s: unable to allocate Tx "
3620 1.1 dyoung "cluster\n", sc->sc_dev.dv_xname);
3621 1.1 dyoung m_freem(m);
3622 1.1 dyoung break;
3623 1.1 dyoung }
3624 1.1 dyoung }
3625 1.1 dyoung m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
3626 1.1 dyoung m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
3627 1.3 dyoung m_freem(m0);
3628 1.3 dyoung m0 = m;
3629 1.3 dyoung m = NULL;
3630 1.3 dyoung }
3631 1.3 dyoung if (error != 0) {
3632 1.3 dyoung printf("%s: unable to load Tx buffer, "
3633 1.3 dyoung "error = %d\n", sc->sc_dev.dv_xname, error);
3634 1.3 dyoung m_freem(m0);
3635 1.3 dyoung break;
3636 1.1 dyoung }
3637 1.1 dyoung
3638 1.1 dyoung /*
3639 1.1 dyoung * Ensure we have enough descriptors free to describe
3640 1.1 dyoung * the packet.
3641 1.1 dyoung */
3642 1.1 dyoung if (dmamap->dm_nsegs > sc->sc_txfree) {
3643 1.1 dyoung /*
3644 1.3 dyoung * Not enough free descriptors to transmit
3645 1.3 dyoung * this packet. Unload the DMA map and
3646 1.3 dyoung * drop the packet. Notify the upper layer
3647 1.3 dyoung * that there are no more slots left.
3648 1.1 dyoung *
3649 1.1 dyoung * XXX We could allocate an mbuf and copy, but
3650 1.1 dyoung * XXX it is worth it?
3651 1.1 dyoung */
3652 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, dmamap);
3653 1.3 dyoung m_freem(m0);
3654 1.1 dyoung break;
3655 1.1 dyoung }
3656 1.1 dyoung
3657 1.1 dyoung /*
3658 1.1 dyoung * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
3659 1.1 dyoung */
3660 1.1 dyoung
3661 1.1 dyoung /* Sync the DMA map. */
3662 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
3663 1.1 dyoung BUS_DMASYNC_PREWRITE);
3664 1.1 dyoung
3665 1.1 dyoung /* XXX arbitrary retry limit; 8 because I have seen it in
3666 1.1 dyoung * use already and maybe 0 means "no tries" !
3667 1.1 dyoung */
3668 1.1 dyoung ctl = htole32(LSHIFT(8, ATW_TXCTL_TL_MASK));
3669 1.1 dyoung
3670 1.1 dyoung DPRINTF2(sc, ("%s: TXDR <- max(10, %d)\n",
3671 1.1 dyoung sc->sc_dev.dv_xname, rate * 5));
3672 1.1 dyoung ctl |= htole32(LSHIFT(MAX(10, rate * 5), ATW_TXCTL_TXDR_MASK));
3673 1.1 dyoung
3674 1.1 dyoung /*
3675 1.1 dyoung * Initialize the transmit descriptors.
3676 1.1 dyoung */
3677 1.1 dyoung for (nexttx = sc->sc_txnext, seg = 0;
3678 1.1 dyoung seg < dmamap->dm_nsegs;
3679 1.1 dyoung seg++, nexttx = ATW_NEXTTX(nexttx)) {
3680 1.1 dyoung /*
3681 1.1 dyoung * If this is the first descriptor we're
3682 1.1 dyoung * enqueueing, don't set the OWN bit just
3683 1.1 dyoung * yet. That could cause a race condition.
3684 1.1 dyoung * We'll do it below.
3685 1.1 dyoung */
3686 1.1 dyoung txd = &sc->sc_txdescs[nexttx];
3687 1.1 dyoung txd->at_ctl = ctl |
3688 1.1 dyoung ((nexttx == firsttx) ? 0 : htole32(ATW_TXCTL_OWN));
3689 1.84 perry
3690 1.1 dyoung txd->at_buf1 = htole32(dmamap->dm_segs[seg].ds_addr);
3691 1.1 dyoung txd->at_flags =
3692 1.1 dyoung htole32(LSHIFT(dmamap->dm_segs[seg].ds_len,
3693 1.1 dyoung ATW_TXFLAG_TBS1_MASK)) |
3694 1.1 dyoung ((nexttx == (ATW_NTXDESC - 1))
3695 1.1 dyoung ? htole32(ATW_TXFLAG_TER) : 0);
3696 1.1 dyoung lasttx = nexttx;
3697 1.1 dyoung }
3698 1.1 dyoung
3699 1.19 dyoung IASSERT(lasttx != -1, ("bad lastx"));
3700 1.1 dyoung /* Set `first segment' and `last segment' appropriately. */
3701 1.1 dyoung sc->sc_txdescs[sc->sc_txnext].at_flags |=
3702 1.1 dyoung htole32(ATW_TXFLAG_FS);
3703 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_LS);
3704 1.1 dyoung
3705 1.1 dyoung #ifdef ATW_DEBUG
3706 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3707 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3708 1.1 dyoung for (seg = sc->sc_txnext;; seg = ATW_NEXTTX(seg)) {
3709 1.1 dyoung printf(" descriptor %d:\n", seg);
3710 1.1 dyoung printf(" at_ctl: 0x%08x\n",
3711 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_ctl));
3712 1.1 dyoung printf(" at_flags: 0x%08x\n",
3713 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_flags));
3714 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3715 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf1));
3716 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3717 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf2));
3718 1.1 dyoung if (seg == lasttx)
3719 1.1 dyoung break;
3720 1.1 dyoung }
3721 1.1 dyoung }
3722 1.1 dyoung #endif
3723 1.1 dyoung
3724 1.1 dyoung /* Sync the descriptors we're using. */
3725 1.1 dyoung ATW_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
3726 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3727 1.1 dyoung
3728 1.1 dyoung /*
3729 1.1 dyoung * Store a pointer to the packet so we can free it later,
3730 1.1 dyoung * and remember what txdirty will be once the packet is
3731 1.1 dyoung * done.
3732 1.1 dyoung */
3733 1.1 dyoung txs->txs_mbuf = m0;
3734 1.1 dyoung txs->txs_firstdesc = sc->sc_txnext;
3735 1.1 dyoung txs->txs_lastdesc = lasttx;
3736 1.1 dyoung txs->txs_ndescs = dmamap->dm_nsegs;
3737 1.1 dyoung
3738 1.1 dyoung /* Advance the tx pointer. */
3739 1.1 dyoung sc->sc_txfree -= dmamap->dm_nsegs;
3740 1.1 dyoung sc->sc_txnext = nexttx;
3741 1.1 dyoung
3742 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
3743 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
3744 1.1 dyoung
3745 1.1 dyoung last_txs = txs;
3746 1.1 dyoung }
3747 1.1 dyoung
3748 1.1 dyoung if (sc->sc_txfree != ofree) {
3749 1.1 dyoung DPRINTF2(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
3750 1.1 dyoung sc->sc_dev.dv_xname, lasttx, firsttx));
3751 1.1 dyoung /*
3752 1.1 dyoung * Cause a transmit interrupt to happen on the
3753 1.1 dyoung * last packet we enqueued.
3754 1.1 dyoung */
3755 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_IC);
3756 1.1 dyoung ATW_CDTXSYNC(sc, lasttx, 1,
3757 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3758 1.1 dyoung
3759 1.1 dyoung /*
3760 1.1 dyoung * The entire packet chain is set up. Give the
3761 1.1 dyoung * first descriptor to the chip now.
3762 1.1 dyoung */
3763 1.1 dyoung sc->sc_txdescs[firsttx].at_ctl |= htole32(ATW_TXCTL_OWN);
3764 1.1 dyoung ATW_CDTXSYNC(sc, firsttx, 1,
3765 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3766 1.1 dyoung
3767 1.1 dyoung /* Wake up the transmitter. */
3768 1.1 dyoung ATW_WRITE(sc, ATW_TDR, 0x1);
3769 1.1 dyoung
3770 1.103 dyoung if (txs == NULL || sc->sc_txfree == 0)
3771 1.103 dyoung ifp->if_flags |= IFF_OACTIVE;
3772 1.103 dyoung
3773 1.1 dyoung /* Set a watchdog timer in case the chip flakes out. */
3774 1.1 dyoung sc->sc_tx_timer = 5;
3775 1.1 dyoung ifp->if_timer = 1;
3776 1.1 dyoung }
3777 1.1 dyoung }
3778 1.1 dyoung
3779 1.1 dyoung /*
3780 1.1 dyoung * atw_power:
3781 1.1 dyoung *
3782 1.1 dyoung * Power management (suspend/resume) hook.
3783 1.1 dyoung */
3784 1.1 dyoung void
3785 1.23 dyoung atw_power(int why, void *arg)
3786 1.1 dyoung {
3787 1.1 dyoung struct atw_softc *sc = arg;
3788 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
3789 1.1 dyoung int s;
3790 1.1 dyoung
3791 1.1 dyoung DPRINTF(sc, ("%s: atw_power(%d,)\n", sc->sc_dev.dv_xname, why));
3792 1.1 dyoung
3793 1.1 dyoung s = splnet();
3794 1.1 dyoung switch (why) {
3795 1.1 dyoung case PWR_STANDBY:
3796 1.1 dyoung /* XXX do nothing. */
3797 1.1 dyoung break;
3798 1.1 dyoung case PWR_SUSPEND:
3799 1.1 dyoung atw_stop(ifp, 0);
3800 1.1 dyoung if (sc->sc_power != NULL)
3801 1.1 dyoung (*sc->sc_power)(sc, why);
3802 1.1 dyoung break;
3803 1.1 dyoung case PWR_RESUME:
3804 1.1 dyoung if (ifp->if_flags & IFF_UP) {
3805 1.1 dyoung if (sc->sc_power != NULL)
3806 1.1 dyoung (*sc->sc_power)(sc, why);
3807 1.1 dyoung atw_init(ifp);
3808 1.1 dyoung }
3809 1.1 dyoung break;
3810 1.1 dyoung case PWR_SOFTSUSPEND:
3811 1.1 dyoung case PWR_SOFTSTANDBY:
3812 1.1 dyoung case PWR_SOFTRESUME:
3813 1.1 dyoung break;
3814 1.1 dyoung }
3815 1.1 dyoung splx(s);
3816 1.1 dyoung }
3817 1.1 dyoung
3818 1.1 dyoung /*
3819 1.1 dyoung * atw_ioctl: [ifnet interface function]
3820 1.1 dyoung *
3821 1.1 dyoung * Handle control requests from the operator.
3822 1.1 dyoung */
3823 1.1 dyoung int
3824 1.23 dyoung atw_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
3825 1.1 dyoung {
3826 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3827 1.1 dyoung struct ifreq *ifr = (struct ifreq *)data;
3828 1.1 dyoung int s, error = 0;
3829 1.1 dyoung
3830 1.1 dyoung /* XXX monkey see, monkey do. comes from wi_ioctl. */
3831 1.1 dyoung if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
3832 1.1 dyoung return ENXIO;
3833 1.1 dyoung
3834 1.1 dyoung s = splnet();
3835 1.1 dyoung
3836 1.1 dyoung switch (cmd) {
3837 1.1 dyoung case SIOCSIFFLAGS:
3838 1.1 dyoung if (ifp->if_flags & IFF_UP) {
3839 1.1 dyoung if (ATW_IS_ENABLED(sc)) {
3840 1.1 dyoung /*
3841 1.1 dyoung * To avoid rescanning another access point,
3842 1.1 dyoung * do not call atw_init() here. Instead,
3843 1.1 dyoung * only reflect media settings.
3844 1.1 dyoung */
3845 1.1 dyoung atw_filter_setup(sc);
3846 1.1 dyoung } else
3847 1.1 dyoung error = atw_init(ifp);
3848 1.1 dyoung } else if (ATW_IS_ENABLED(sc))
3849 1.1 dyoung atw_stop(ifp, 1);
3850 1.1 dyoung break;
3851 1.1 dyoung case SIOCADDMULTI:
3852 1.1 dyoung case SIOCDELMULTI:
3853 1.1 dyoung error = (cmd == SIOCADDMULTI) ?
3854 1.85 dyoung ether_addmulti(ifr, &sc->sc_ec) :
3855 1.85 dyoung ether_delmulti(ifr, &sc->sc_ec);
3856 1.1 dyoung if (error == ENETRESET) {
3857 1.80 thorpej if (ifp->if_flags & IFF_RUNNING)
3858 1.1 dyoung atw_filter_setup(sc); /* do not rescan */
3859 1.1 dyoung error = 0;
3860 1.1 dyoung }
3861 1.1 dyoung break;
3862 1.1 dyoung default:
3863 1.85 dyoung error = ieee80211_ioctl(&sc->sc_ic, cmd, data);
3864 1.1 dyoung if (error == ENETRESET) {
3865 1.1 dyoung if (ATW_IS_ENABLED(sc))
3866 1.1 dyoung error = atw_init(ifp);
3867 1.1 dyoung else
3868 1.1 dyoung error = 0;
3869 1.1 dyoung }
3870 1.1 dyoung break;
3871 1.1 dyoung }
3872 1.1 dyoung
3873 1.1 dyoung /* Try to get more packets going. */
3874 1.1 dyoung if (ATW_IS_ENABLED(sc))
3875 1.1 dyoung atw_start(ifp);
3876 1.1 dyoung
3877 1.1 dyoung splx(s);
3878 1.1 dyoung return (error);
3879 1.3 dyoung }
3880 1.3 dyoung
3881 1.3 dyoung static int
3882 1.3 dyoung atw_media_change(struct ifnet *ifp)
3883 1.3 dyoung {
3884 1.3 dyoung int error;
3885 1.3 dyoung
3886 1.3 dyoung error = ieee80211_media_change(ifp);
3887 1.3 dyoung if (error == ENETRESET) {
3888 1.3 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_UP)) ==
3889 1.3 dyoung (IFF_RUNNING|IFF_UP))
3890 1.3 dyoung atw_init(ifp); /* XXX lose error */
3891 1.3 dyoung error = 0;
3892 1.3 dyoung }
3893 1.3 dyoung return error;
3894 1.1 dyoung }
3895