Home | History | Annotate | Line # | Download | only in ic
atw.c revision 1.153.14.2
      1  1.153.14.1       tls /*	$NetBSD: atw.c,v 1.153.14.2 2017/12/03 11:37:03 jdolecek Exp $  */
      2         1.1    dyoung 
      3         1.1    dyoung /*-
      4         1.1    dyoung  * Copyright (c) 1998, 1999, 2000, 2002, 2003, 2004 The NetBSD Foundation, Inc.
      5         1.1    dyoung  * All rights reserved.
      6         1.1    dyoung  *
      7         1.1    dyoung  * This code is derived from software contributed to The NetBSD Foundation
      8         1.1    dyoung  * by David Young, by Jason R. Thorpe, and by Charles M. Hannum.
      9         1.1    dyoung  *
     10         1.1    dyoung  * Redistribution and use in source and binary forms, with or without
     11         1.1    dyoung  * modification, are permitted provided that the following conditions
     12         1.1    dyoung  * are met:
     13         1.1    dyoung  * 1. Redistributions of source code must retain the above copyright
     14         1.1    dyoung  *    notice, this list of conditions and the following disclaimer.
     15         1.1    dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     16         1.1    dyoung  *    notice, this list of conditions and the following disclaimer in the
     17         1.1    dyoung  *    documentation and/or other materials provided with the distribution.
     18         1.1    dyoung  *
     19         1.1    dyoung  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20         1.1    dyoung  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21         1.1    dyoung  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22         1.1    dyoung  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23         1.1    dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24         1.1    dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25         1.1    dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26         1.1    dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27         1.1    dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28         1.1    dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29         1.1    dyoung  * POSSIBILITY OF SUCH DAMAGE.
     30         1.1    dyoung  */
     31         1.1    dyoung 
     32         1.1    dyoung /*
     33         1.1    dyoung  * Device driver for the ADMtek ADM8211 802.11 MAC/BBP.
     34         1.1    dyoung  */
     35         1.1    dyoung 
     36         1.1    dyoung #include <sys/cdefs.h>
     37  1.153.14.1       tls __KERNEL_RCSID(0, "$NetBSD: atw.c,v 1.153.14.2 2017/12/03 11:37:03 jdolecek Exp $");
     38         1.1    dyoung 
     39         1.1    dyoung 
     40         1.1    dyoung #include <sys/param.h>
     41        1.84     perry #include <sys/systm.h>
     42         1.1    dyoung #include <sys/callout.h>
     43        1.84     perry #include <sys/mbuf.h>
     44         1.1    dyoung #include <sys/malloc.h>
     45         1.1    dyoung #include <sys/kernel.h>
     46         1.1    dyoung #include <sys/socket.h>
     47         1.1    dyoung #include <sys/ioctl.h>
     48         1.1    dyoung #include <sys/errno.h>
     49         1.1    dyoung #include <sys/device.h>
     50       1.145    dyoung #include <sys/kauth.h>
     51         1.1    dyoung #include <sys/time.h>
     52       1.152  uebayasi #include <sys/proc.h>
     53  1.153.14.2  jdolecek #include <sys/atomic.h>
     54       1.116    dyoung #include <lib/libkern/libkern.h>
     55         1.1    dyoung 
     56         1.1    dyoung #include <machine/endian.h>
     57         1.1    dyoung 
     58         1.1    dyoung #include <net/if.h>
     59         1.1    dyoung #include <net/if_dl.h>
     60         1.1    dyoung #include <net/if_media.h>
     61         1.1    dyoung #include <net/if_ether.h>
     62         1.3    dyoung 
     63        1.85    dyoung #include <net80211/ieee80211_netbsd.h>
     64         1.3    dyoung #include <net80211/ieee80211_var.h>
     65        1.12    dyoung #include <net80211/ieee80211_radiotap.h>
     66         1.1    dyoung 
     67         1.1    dyoung #include <net/bpf.h>
     68         1.1    dyoung 
     69       1.130        ad #include <sys/bus.h>
     70       1.130        ad #include <sys/intr.h>
     71         1.1    dyoung 
     72         1.1    dyoung #include <dev/ic/atwreg.h>
     73        1.24    dyoung #include <dev/ic/rf3000reg.h>
     74        1.24    dyoung #include <dev/ic/si4136reg.h>
     75         1.1    dyoung #include <dev/ic/atwvar.h>
     76         1.1    dyoung #include <dev/ic/smc93cx6var.h>
     77         1.1    dyoung 
     78         1.1    dyoung /* XXX TBD open questions
     79         1.1    dyoung  *
     80         1.1    dyoung  *
     81         1.1    dyoung  * When should I set DSSS PAD in reg 0x15 of RF3000? In 1-2Mbps
     82         1.1    dyoung  * modes only, or all modes (5.5-11 Mbps CCK modes, too?) Does the MAC
     83         1.1    dyoung  * handle this for me?
     84         1.1    dyoung  *
     85         1.1    dyoung  */
     86         1.1    dyoung /* device attachment
     87         1.1    dyoung  *
     88         1.1    dyoung  *    print TOFS[012]
     89         1.1    dyoung  *
     90         1.1    dyoung  * device initialization
     91         1.1    dyoung  *
     92         1.1    dyoung  *    clear ATW_FRCTL_MAXPSP to disable max power saving
     93         1.1    dyoung  *    set ATW_TXBR_ALCUPDATE to enable ALC
     94         1.1    dyoung  *    set TOFS[012]? (hope not)
     95         1.1    dyoung  *    disable rx/tx
     96         1.1    dyoung  *    set ATW_PAR_SWR (software reset)
     97         1.1    dyoung  *    wait for ATW_PAR_SWR clear
     98         1.1    dyoung  *    disable interrupts
     99        1.84     perry  *    ack status register
    100        1.84     perry  *    enable interrupts
    101         1.1    dyoung  *
    102         1.1    dyoung  * rx/tx initialization
    103         1.1    dyoung  *
    104         1.1    dyoung  *    disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    105         1.1    dyoung  *    allocate and init descriptor rings
    106         1.1    dyoung  *    write ATW_PAR_DSL (descriptor skip length)
    107        1.84     perry  *    write descriptor base addrs: ATW_TDBD, ATW_TDBP, write ATW_RDB
    108         1.1    dyoung  *    write ATW_NAR_SQ for one/both transmit descriptor rings
    109         1.1    dyoung  *    write ATW_NAR_SQ for one/both transmit descriptor rings
    110         1.1    dyoung  *    enable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    111         1.1    dyoung  *
    112         1.1    dyoung  * rx/tx end
    113         1.1    dyoung  *
    114         1.1    dyoung  *    stop DMA
    115         1.1    dyoung  *    disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    116         1.1    dyoung  *    flush tx w/ ATW_NAR_HF
    117         1.1    dyoung  *
    118         1.1    dyoung  * scan
    119         1.1    dyoung  *
    120         1.1    dyoung  *    initialize rx/tx
    121         1.1    dyoung  *
    122         1.1    dyoung  * BSS join: (re)association response
    123         1.1    dyoung  *
    124         1.1    dyoung  *    set ATW_FRCTL_AID
    125         1.1    dyoung  *
    126         1.1    dyoung  * optimizations ???
    127         1.1    dyoung  *
    128         1.1    dyoung  */
    129         1.1    dyoung 
    130        1.59    dyoung #define ATW_REFSLAVE	/* slavishly do what the reference driver does */
    131        1.59    dyoung 
    132        1.70    dyoung int atw_pseudo_milli = 1;
    133        1.70    dyoung int atw_magic_delay1 = 100 * 1000;
    134        1.70    dyoung int atw_magic_delay2 = 100 * 1000;
    135        1.70    dyoung /* more magic multi-millisecond delays (units: microseconds) */
    136        1.70    dyoung int atw_nar_delay = 20 * 1000;
    137        1.70    dyoung int atw_magic_delay4 = 10 * 1000;
    138        1.70    dyoung int atw_rf_delay1 = 10 * 1000;
    139        1.70    dyoung int atw_rf_delay2 = 5 * 1000;
    140        1.70    dyoung int atw_plcphd_delay = 2 * 1000;
    141        1.59    dyoung int atw_bbp_io_enable_delay = 20 * 1000;
    142        1.59    dyoung int atw_bbp_io_disable_delay = 2 * 1000;
    143        1.59    dyoung int atw_writewep_delay = 1000;
    144         1.1    dyoung int atw_beacon_len_adjust = 4;
    145         1.3    dyoung int atw_dwelltime = 200;
    146        1.59    dyoung int atw_xindiv2 = 0;
    147         1.1    dyoung 
    148         1.1    dyoung #ifdef ATW_DEBUG
    149         1.1    dyoung int atw_debug = 0;
    150         1.1    dyoung 
    151         1.1    dyoung #define ATW_DPRINTF(x)	if (atw_debug > 0) printf x
    152         1.1    dyoung #define ATW_DPRINTF2(x)	if (atw_debug > 1) printf x
    153         1.1    dyoung #define ATW_DPRINTF3(x)	if (atw_debug > 2) printf x
    154        1.85    dyoung #define	DPRINTF(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) printf x
    155        1.85    dyoung #define	DPRINTF2(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF2(x)
    156        1.85    dyoung #define	DPRINTF3(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF3(x)
    157        1.39    dyoung 
    158        1.74    dyoung static void	atw_dump_pkt(struct ifnet *, struct mbuf *);
    159        1.74    dyoung static void	atw_print_regs(struct atw_softc *, const char *);
    160        1.39    dyoung 
    161        1.39    dyoung /* Note well: I never got atw_rf3000_read or atw_si4126_read to work. */
    162        1.84     perry #	ifdef ATW_BBPDEBUG
    163        1.74    dyoung static void	atw_rf3000_print(struct atw_softc *);
    164        1.74    dyoung static int	atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
    165        1.39    dyoung #	endif /* ATW_BBPDEBUG */
    166        1.39    dyoung 
    167        1.84     perry #	ifdef ATW_SYNDEBUG
    168        1.74    dyoung static void	atw_si4126_print(struct atw_softc *);
    169        1.74    dyoung static int	atw_si4126_read(struct atw_softc *, u_int, u_int *);
    170        1.39    dyoung #	endif /* ATW_SYNDEBUG */
    171  1.153.14.1       tls #define __atwdebugused	/* empty */
    172         1.1    dyoung #else
    173         1.1    dyoung #define ATW_DPRINTF(x)
    174         1.1    dyoung #define ATW_DPRINTF2(x)
    175         1.1    dyoung #define ATW_DPRINTF3(x)
    176         1.1    dyoung #define	DPRINTF(sc, x)	/* nothing */
    177         1.1    dyoung #define	DPRINTF2(sc, x)	/* nothing */
    178         1.1    dyoung #define	DPRINTF3(sc, x)	/* nothing */
    179  1.153.14.1       tls #define __atwdebugused	__unused
    180         1.1    dyoung #endif
    181         1.1    dyoung 
    182        1.61    dyoung /* ifnet methods */
    183        1.74    dyoung int	atw_init(struct ifnet *);
    184       1.126  christos int	atw_ioctl(struct ifnet *, u_long, void *);
    185        1.23    dyoung void	atw_start(struct ifnet *);
    186        1.74    dyoung void	atw_stop(struct ifnet *, int);
    187        1.23    dyoung void	atw_watchdog(struct ifnet *);
    188        1.23    dyoung 
    189        1.61    dyoung /* Device attachment */
    190        1.61    dyoung void	atw_attach(struct atw_softc *);
    191        1.61    dyoung int	atw_detach(struct atw_softc *);
    192       1.134    dyoung static void atw_evcnt_attach(struct atw_softc *);
    193       1.134    dyoung static void atw_evcnt_detach(struct atw_softc *);
    194        1.23    dyoung 
    195        1.61    dyoung /* Rx/Tx process */
    196        1.74    dyoung int	atw_add_rxbuf(struct atw_softc *, int);
    197        1.74    dyoung void	atw_idle(struct atw_softc *, u_int32_t);
    198        1.23    dyoung void	atw_rxdrain(struct atw_softc *);
    199        1.61    dyoung void	atw_txdrain(struct atw_softc *);
    200        1.23    dyoung 
    201        1.61    dyoung /* Device (de)activation and power state */
    202        1.74    dyoung void	atw_reset(struct atw_softc *);
    203        1.23    dyoung 
    204        1.61    dyoung /* Interrupt handlers */
    205  1.153.14.2  jdolecek void	atw_softintr(void *);
    206        1.74    dyoung void	atw_linkintr(struct atw_softc *, u_int32_t);
    207        1.23    dyoung void	atw_rxintr(struct atw_softc *);
    208       1.145    dyoung void	atw_txintr(struct atw_softc *, uint32_t);
    209         1.1    dyoung 
    210        1.61    dyoung /* 802.11 state machine */
    211        1.61    dyoung static int	atw_newstate(struct ieee80211com *, enum ieee80211_state, int);
    212        1.74    dyoung static void	atw_next_scan(void *);
    213        1.61    dyoung static void	atw_recv_mgmt(struct ieee80211com *, struct mbuf *,
    214        1.61    dyoung 		              struct ieee80211_node *, int, int, u_int32_t);
    215        1.74    dyoung static int	atw_tune(struct atw_softc *);
    216        1.61    dyoung 
    217        1.61    dyoung /* Device initialization */
    218        1.74    dyoung static void	atw_bbp_io_init(struct atw_softc *);
    219        1.74    dyoung static void	atw_cfp_init(struct atw_softc *);
    220        1.61    dyoung static void	atw_cmdr_init(struct atw_softc *);
    221        1.74    dyoung static void	atw_ifs_init(struct atw_softc *);
    222        1.74    dyoung static void	atw_nar_init(struct atw_softc *);
    223        1.74    dyoung static void	atw_response_times_init(struct atw_softc *);
    224        1.74    dyoung static void	atw_rf_reset(struct atw_softc *);
    225        1.74    dyoung static void	atw_test1_init(struct atw_softc *);
    226        1.74    dyoung static void	atw_tofs0_init(struct atw_softc *);
    227        1.61    dyoung static void	atw_tofs2_init(struct atw_softc *);
    228        1.61    dyoung static void	atw_txlmt_init(struct atw_softc *);
    229        1.74    dyoung static void	atw_wcsr_init(struct atw_softc *);
    230        1.61    dyoung 
    231        1.85    dyoung /* Key management */
    232        1.85    dyoung static int atw_key_delete(struct ieee80211com *, const struct ieee80211_key *);
    233        1.85    dyoung static int atw_key_set(struct ieee80211com *, const struct ieee80211_key *,
    234        1.85    dyoung 	const u_int8_t[IEEE80211_ADDR_LEN]);
    235        1.85    dyoung static void atw_key_update_begin(struct ieee80211com *);
    236        1.85    dyoung static void atw_key_update_end(struct ieee80211com *);
    237        1.85    dyoung 
    238        1.61    dyoung /* RAM/ROM utilities */
    239        1.61    dyoung static void	atw_clear_sram(struct atw_softc *);
    240        1.61    dyoung static void	atw_write_sram(struct atw_softc *, u_int, u_int8_t *, u_int);
    241        1.61    dyoung static int	atw_read_srom(struct atw_softc *);
    242        1.61    dyoung 
    243        1.61    dyoung /* BSS setup */
    244        1.76    dyoung static void	atw_predict_beacon(struct atw_softc *);
    245        1.61    dyoung static void	atw_start_beacon(struct atw_softc *, int);
    246        1.61    dyoung static void	atw_write_bssid(struct atw_softc *);
    247        1.61    dyoung static void	atw_write_ssid(struct atw_softc *);
    248        1.61    dyoung static void	atw_write_sup_rates(struct atw_softc *);
    249        1.61    dyoung static void	atw_write_wep(struct atw_softc *);
    250        1.61    dyoung 
    251        1.61    dyoung /* Media */
    252        1.61    dyoung static int	atw_media_change(struct ifnet *);
    253        1.61    dyoung 
    254        1.61    dyoung static void	atw_filter_setup(struct atw_softc *);
    255        1.61    dyoung 
    256        1.61    dyoung /* 802.11 utilities */
    257        1.78    dyoung static uint64_t			atw_get_tsft(struct atw_softc *);
    258        1.92     perry static inline uint32_t	atw_last_even_tsft(uint32_t, uint32_t,
    259        1.61    dyoung 				                   uint32_t);
    260        1.85    dyoung static struct ieee80211_node	*atw_node_alloc(struct ieee80211_node_table *);
    261        1.85    dyoung static void			atw_node_free(struct ieee80211_node *);
    262         1.1    dyoung 
    263        1.61    dyoung /*
    264        1.61    dyoung  * Tuner/transceiver/modem
    265        1.61    dyoung  */
    266        1.61    dyoung static void	atw_bbp_io_enable(struct atw_softc *, int);
    267         1.1    dyoung 
    268         1.1    dyoung /* RFMD RF3000 Baseband Processor */
    269        1.74    dyoung static int	atw_rf3000_init(struct atw_softc *);
    270        1.74    dyoung static int	atw_rf3000_tune(struct atw_softc *, u_int);
    271        1.74    dyoung static int	atw_rf3000_write(struct atw_softc *, u_int, u_int);
    272         1.1    dyoung 
    273         1.1    dyoung /* Silicon Laboratories Si4126 RF/IF Synthesizer */
    274        1.74    dyoung static void	atw_si4126_tune(struct atw_softc *, u_int);
    275        1.74    dyoung static void	atw_si4126_write(struct atw_softc *, u_int, u_int);
    276         1.1    dyoung 
    277         1.1    dyoung const struct atw_txthresh_tab atw_txthresh_tab_lo[] = ATW_TXTHRESH_TAB_LO_RATE;
    278         1.1    dyoung const struct atw_txthresh_tab atw_txthresh_tab_hi[] = ATW_TXTHRESH_TAB_HI_RATE;
    279         1.1    dyoung 
    280         1.1    dyoung const char *atw_tx_state[] = {
    281         1.1    dyoung 	"STOPPED",
    282        1.26    dyoung 	"RUNNING - read descriptor",
    283        1.26    dyoung 	"RUNNING - transmitting",
    284        1.26    dyoung 	"RUNNING - filling fifo",	/* XXX */
    285         1.1    dyoung 	"SUSPENDED",
    286        1.26    dyoung 	"RUNNING -- write descriptor",
    287        1.26    dyoung 	"RUNNING -- write last descriptor",
    288        1.26    dyoung 	"RUNNING - fifo full"
    289         1.1    dyoung };
    290         1.1    dyoung 
    291         1.1    dyoung const char *atw_rx_state[] = {
    292         1.1    dyoung 	"STOPPED",
    293        1.26    dyoung 	"RUNNING - read descriptor",
    294        1.26    dyoung 	"RUNNING - check this packet, pre-fetch next",
    295        1.26    dyoung 	"RUNNING - wait for reception",
    296         1.1    dyoung 	"SUSPENDED",
    297        1.26    dyoung 	"RUNNING - write descriptor",
    298        1.26    dyoung 	"RUNNING - flush fifo",
    299        1.26    dyoung 	"RUNNING - fifo drain"
    300         1.1    dyoung };
    301         1.1    dyoung 
    302       1.104    dyoung static inline int
    303       1.104    dyoung is_running(struct ifnet *ifp)
    304       1.104    dyoung {
    305       1.104    dyoung 	return (ifp->if_flags & (IFF_RUNNING|IFF_UP)) == (IFF_RUNNING|IFF_UP);
    306       1.104    dyoung }
    307       1.104    dyoung 
    308         1.1    dyoung int
    309       1.135    dyoung atw_activate(device_t self, enum devact act)
    310         1.1    dyoung {
    311       1.135    dyoung 	struct atw_softc *sc = device_private(self);
    312         1.1    dyoung 
    313         1.1    dyoung 	switch (act) {
    314         1.1    dyoung 	case DVACT_DEACTIVATE:
    315        1.85    dyoung 		if_deactivate(&sc->sc_if);
    316       1.147    dyoung 		return 0;
    317       1.147    dyoung 	default:
    318       1.147    dyoung 		return EOPNOTSUPP;
    319         1.1    dyoung 	}
    320         1.1    dyoung }
    321         1.1    dyoung 
    322       1.146    dyoung bool
    323       1.150    dyoung atw_suspend(device_t self, const pmf_qual_t *qual)
    324         1.1    dyoung {
    325       1.146    dyoung 	struct atw_softc *sc = device_private(self);
    326         1.1    dyoung 
    327       1.146    dyoung 	atw_rxdrain(sc);
    328       1.146    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
    329         1.1    dyoung 
    330       1.146    dyoung 	return true;
    331         1.1    dyoung }
    332         1.1    dyoung 
    333         1.1    dyoung /* Returns -1 on failure. */
    334        1.62    dyoung static int
    335         1.1    dyoung atw_read_srom(struct atw_softc *sc)
    336         1.1    dyoung {
    337         1.1    dyoung 	struct seeprom_descriptor sd;
    338        1.69    dyoung 	uint32_t test0, fail_bits;
    339         1.1    dyoung 
    340         1.1    dyoung 	(void)memset(&sd, 0, sizeof(sd));
    341         1.1    dyoung 
    342        1.69    dyoung 	test0 = ATW_READ(sc, ATW_TEST0);
    343         1.1    dyoung 
    344        1.69    dyoung 	switch (sc->sc_rev) {
    345        1.69    dyoung 	case ATW_REVISION_BA:
    346        1.69    dyoung 	case ATW_REVISION_CA:
    347        1.69    dyoung 		fail_bits = ATW_TEST0_EPNE;
    348        1.69    dyoung 		break;
    349        1.69    dyoung 	default:
    350        1.69    dyoung 		fail_bits = ATW_TEST0_EPNE|ATW_TEST0_EPSNM;
    351        1.69    dyoung 		break;
    352        1.69    dyoung 	}
    353        1.69    dyoung 	if ((test0 & fail_bits) != 0) {
    354       1.140     joerg 		aprint_error_dev(sc->sc_dev, "bad or missing/bad SROM\n");
    355         1.1    dyoung 		return -1;
    356         1.1    dyoung 	}
    357         1.1    dyoung 
    358        1.69    dyoung 	switch (test0 & ATW_TEST0_EPTYP_MASK) {
    359         1.1    dyoung 	case ATW_TEST0_EPTYP_93c66:
    360       1.140     joerg 		ATW_DPRINTF(("%s: 93c66 SROM\n", device_xname(sc->sc_dev)));
    361         1.1    dyoung 		sc->sc_sromsz = 512;
    362         1.1    dyoung 		sd.sd_chip = C56_66;
    363         1.1    dyoung 		break;
    364         1.1    dyoung 	case ATW_TEST0_EPTYP_93c46:
    365       1.140     joerg 		ATW_DPRINTF(("%s: 93c46 SROM\n", device_xname(sc->sc_dev)));
    366         1.1    dyoung 		sc->sc_sromsz = 128;
    367         1.1    dyoung 		sd.sd_chip = C46;
    368         1.1    dyoung 		break;
    369         1.1    dyoung 	default:
    370       1.123    dyoung 		printf("%s: unknown SROM type %" __PRIuBITS "\n",
    371       1.140     joerg 		    device_xname(sc->sc_dev),
    372       1.119    dyoung 		    __SHIFTOUT(test0, ATW_TEST0_EPTYP_MASK));
    373         1.1    dyoung 		return -1;
    374         1.1    dyoung 	}
    375         1.1    dyoung 
    376         1.1    dyoung 	sc->sc_srom = malloc(sc->sc_sromsz, M_DEVBUF, M_NOWAIT);
    377         1.1    dyoung 
    378         1.1    dyoung 	if (sc->sc_srom == NULL) {
    379       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unable to allocate SROM buffer\n");
    380         1.1    dyoung 		return -1;
    381         1.1    dyoung 	}
    382         1.1    dyoung 
    383         1.1    dyoung 	(void)memset(sc->sc_srom, 0, sc->sc_sromsz);
    384         1.1    dyoung 
    385         1.1    dyoung 	/* ADM8211 has a single 32-bit register for controlling the
    386         1.1    dyoung 	 * 93cx6 SROM.  Bit SRS enables the serial port. There is no
    387         1.1    dyoung 	 * "ready" bit. The ADM8211 input/output sense is the reverse
    388         1.1    dyoung 	 * of read_seeprom's.
    389         1.1    dyoung 	 */
    390         1.1    dyoung 	sd.sd_tag = sc->sc_st;
    391         1.1    dyoung 	sd.sd_bsh = sc->sc_sh;
    392         1.1    dyoung 	sd.sd_regsize = 4;
    393         1.1    dyoung 	sd.sd_control_offset = ATW_SPR;
    394         1.1    dyoung 	sd.sd_status_offset = ATW_SPR;
    395         1.1    dyoung 	sd.sd_dataout_offset = ATW_SPR;
    396         1.1    dyoung 	sd.sd_CK = ATW_SPR_SCLK;
    397         1.1    dyoung 	sd.sd_CS = ATW_SPR_SCS;
    398         1.1    dyoung 	sd.sd_DI = ATW_SPR_SDO;
    399         1.1    dyoung 	sd.sd_DO = ATW_SPR_SDI;
    400         1.1    dyoung 	sd.sd_MS = ATW_SPR_SRS;
    401         1.1    dyoung 	sd.sd_RDY = 0;
    402         1.1    dyoung 
    403         1.1    dyoung 	if (!read_seeprom(&sd, sc->sc_srom, 0, sc->sc_sromsz/2)) {
    404       1.140     joerg 		aprint_error_dev(sc->sc_dev, "could not read SROM\n");
    405         1.1    dyoung 		free(sc->sc_srom, M_DEVBUF);
    406         1.1    dyoung 		return -1;
    407         1.1    dyoung 	}
    408         1.1    dyoung #ifdef ATW_DEBUG
    409         1.1    dyoung 	{
    410         1.1    dyoung 		int i;
    411        1.15    dyoung 		ATW_DPRINTF(("\nSerial EEPROM:\n\t"));
    412         1.1    dyoung 		for (i = 0; i < sc->sc_sromsz/2; i = i + 1) {
    413         1.1    dyoung 			if (((i % 8) == 0) && (i != 0)) {
    414        1.15    dyoung 				ATW_DPRINTF(("\n\t"));
    415         1.1    dyoung 			}
    416        1.15    dyoung 			ATW_DPRINTF((" 0x%x", sc->sc_srom[i]));
    417         1.1    dyoung 		}
    418        1.15    dyoung 		ATW_DPRINTF(("\n"));
    419         1.1    dyoung 	}
    420         1.1    dyoung #endif /* ATW_DEBUG */
    421         1.1    dyoung 	return 0;
    422         1.1    dyoung }
    423         1.1    dyoung 
    424         1.1    dyoung #ifdef ATW_DEBUG
    425         1.1    dyoung static void
    426         1.1    dyoung atw_print_regs(struct atw_softc *sc, const char *where)
    427         1.1    dyoung {
    428         1.1    dyoung #define PRINTREG(sc, reg) \
    429         1.1    dyoung 	ATW_DPRINTF2(("%s: reg[ " #reg " / %03x ] = %08x\n", \
    430       1.140     joerg 	    device_xname(sc->sc_dev), reg, ATW_READ(sc, reg)))
    431         1.1    dyoung 
    432       1.140     joerg 	ATW_DPRINTF2(("%s: %s\n", device_xname(sc->sc_dev), where));
    433         1.1    dyoung 
    434         1.1    dyoung 	PRINTREG(sc, ATW_PAR);
    435         1.1    dyoung 	PRINTREG(sc, ATW_FRCTL);
    436         1.1    dyoung 	PRINTREG(sc, ATW_TDR);
    437         1.1    dyoung 	PRINTREG(sc, ATW_WTDP);
    438         1.1    dyoung 	PRINTREG(sc, ATW_RDR);
    439         1.1    dyoung 	PRINTREG(sc, ATW_WRDP);
    440         1.1    dyoung 	PRINTREG(sc, ATW_RDB);
    441         1.1    dyoung 	PRINTREG(sc, ATW_CSR3A);
    442         1.1    dyoung 	PRINTREG(sc, ATW_TDBD);
    443         1.1    dyoung 	PRINTREG(sc, ATW_TDBP);
    444         1.1    dyoung 	PRINTREG(sc, ATW_STSR);
    445         1.1    dyoung 	PRINTREG(sc, ATW_CSR5A);
    446         1.1    dyoung 	PRINTREG(sc, ATW_NAR);
    447         1.1    dyoung 	PRINTREG(sc, ATW_CSR6A);
    448         1.1    dyoung 	PRINTREG(sc, ATW_IER);
    449         1.1    dyoung 	PRINTREG(sc, ATW_CSR7A);
    450         1.1    dyoung 	PRINTREG(sc, ATW_LPC);
    451         1.1    dyoung 	PRINTREG(sc, ATW_TEST1);
    452         1.1    dyoung 	PRINTREG(sc, ATW_SPR);
    453         1.1    dyoung 	PRINTREG(sc, ATW_TEST0);
    454         1.1    dyoung 	PRINTREG(sc, ATW_WCSR);
    455         1.1    dyoung 	PRINTREG(sc, ATW_WPDR);
    456         1.1    dyoung 	PRINTREG(sc, ATW_GPTMR);
    457         1.1    dyoung 	PRINTREG(sc, ATW_GPIO);
    458         1.1    dyoung 	PRINTREG(sc, ATW_BBPCTL);
    459         1.1    dyoung 	PRINTREG(sc, ATW_SYNCTL);
    460         1.1    dyoung 	PRINTREG(sc, ATW_PLCPHD);
    461         1.1    dyoung 	PRINTREG(sc, ATW_MMIWADDR);
    462         1.1    dyoung 	PRINTREG(sc, ATW_MMIRADDR1);
    463         1.1    dyoung 	PRINTREG(sc, ATW_MMIRADDR2);
    464         1.1    dyoung 	PRINTREG(sc, ATW_TXBR);
    465         1.1    dyoung 	PRINTREG(sc, ATW_CSR15A);
    466         1.1    dyoung 	PRINTREG(sc, ATW_ALCSTAT);
    467         1.1    dyoung 	PRINTREG(sc, ATW_TOFS2);
    468         1.1    dyoung 	PRINTREG(sc, ATW_CMDR);
    469         1.1    dyoung 	PRINTREG(sc, ATW_PCIC);
    470         1.1    dyoung 	PRINTREG(sc, ATW_PMCSR);
    471         1.1    dyoung 	PRINTREG(sc, ATW_PAR0);
    472         1.1    dyoung 	PRINTREG(sc, ATW_PAR1);
    473         1.1    dyoung 	PRINTREG(sc, ATW_MAR0);
    474         1.1    dyoung 	PRINTREG(sc, ATW_MAR1);
    475         1.1    dyoung 	PRINTREG(sc, ATW_ATIMDA0);
    476         1.1    dyoung 	PRINTREG(sc, ATW_ABDA1);
    477         1.1    dyoung 	PRINTREG(sc, ATW_BSSID0);
    478         1.1    dyoung 	PRINTREG(sc, ATW_TXLMT);
    479         1.1    dyoung 	PRINTREG(sc, ATW_MIBCNT);
    480         1.1    dyoung 	PRINTREG(sc, ATW_BCNT);
    481         1.1    dyoung 	PRINTREG(sc, ATW_TSFTH);
    482         1.1    dyoung 	PRINTREG(sc, ATW_TSC);
    483         1.1    dyoung 	PRINTREG(sc, ATW_SYNRF);
    484         1.1    dyoung 	PRINTREG(sc, ATW_BPLI);
    485         1.1    dyoung 	PRINTREG(sc, ATW_CAP0);
    486         1.1    dyoung 	PRINTREG(sc, ATW_CAP1);
    487         1.1    dyoung 	PRINTREG(sc, ATW_RMD);
    488         1.1    dyoung 	PRINTREG(sc, ATW_CFPP);
    489         1.1    dyoung 	PRINTREG(sc, ATW_TOFS0);
    490         1.1    dyoung 	PRINTREG(sc, ATW_TOFS1);
    491         1.1    dyoung 	PRINTREG(sc, ATW_IFST);
    492         1.1    dyoung 	PRINTREG(sc, ATW_RSPT);
    493         1.1    dyoung 	PRINTREG(sc, ATW_TSFTL);
    494         1.1    dyoung 	PRINTREG(sc, ATW_WEPCTL);
    495         1.1    dyoung 	PRINTREG(sc, ATW_WESK);
    496         1.1    dyoung 	PRINTREG(sc, ATW_WEPCNT);
    497         1.1    dyoung 	PRINTREG(sc, ATW_MACTEST);
    498         1.1    dyoung 	PRINTREG(sc, ATW_FER);
    499         1.1    dyoung 	PRINTREG(sc, ATW_FEMR);
    500         1.1    dyoung 	PRINTREG(sc, ATW_FPSR);
    501         1.1    dyoung 	PRINTREG(sc, ATW_FFER);
    502         1.1    dyoung #undef PRINTREG
    503         1.1    dyoung }
    504         1.1    dyoung #endif /* ATW_DEBUG */
    505         1.1    dyoung 
    506         1.1    dyoung /*
    507         1.1    dyoung  * Finish attaching an ADMtek ADM8211 MAC.  Called by bus-specific front-end.
    508         1.1    dyoung  */
    509         1.1    dyoung void
    510         1.1    dyoung atw_attach(struct atw_softc *sc)
    511         1.1    dyoung {
    512        1.14    dyoung 	static const u_int8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
    513        1.14    dyoung 		0x00, 0x00, 0x00, 0x00, 0x00, 0x00
    514        1.14    dyoung 	};
    515         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
    516        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
    517        1.69    dyoung 	int country_code, error, i, nrate, srom_major;
    518         1.1    dyoung 	u_int32_t reg;
    519         1.1    dyoung 	static const char *type_strings[] = {"Intersil (not supported)",
    520         1.1    dyoung 	    "RFMD", "Marvel (not supported)"};
    521         1.1    dyoung 
    522       1.146    dyoung 	pmf_self_suspensor_init(sc->sc_dev, &sc->sc_suspensor, &sc->sc_qual);
    523       1.146    dyoung 
    524  1.153.14.2  jdolecek 	sc->sc_soft_ih = softint_establish(SOFTINT_NET, atw_softintr, sc);
    525  1.153.14.2  jdolecek 	if (sc->sc_soft_ih == NULL) {
    526  1.153.14.2  jdolecek 		aprint_error_dev(sc->sc_dev, "unable to establish softint\n");
    527  1.153.14.2  jdolecek 		goto fail_0;
    528  1.153.14.2  jdolecek 	}
    529  1.153.14.2  jdolecek 
    530         1.1    dyoung 	sc->sc_txth = atw_txthresh_tab_lo;
    531         1.1    dyoung 
    532         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txfreeq);
    533         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
    534         1.1    dyoung 
    535         1.1    dyoung #ifdef ATW_DEBUG
    536         1.1    dyoung 	atw_print_regs(sc, "atw_attach");
    537         1.1    dyoung #endif /* ATW_DEBUG */
    538         1.1    dyoung 
    539         1.1    dyoung 	/*
    540         1.1    dyoung 	 * Allocate the control data structures, and create and load the
    541         1.1    dyoung 	 * DMA map for it.
    542         1.1    dyoung 	 */
    543         1.1    dyoung 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    544         1.1    dyoung 	    sizeof(struct atw_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
    545         1.1    dyoung 	    1, &sc->sc_cdnseg, 0)) != 0) {
    546       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    547       1.143    dyoung 		    "unable to allocate control data, error = %d\n",
    548       1.137    cegger 		    error);
    549         1.1    dyoung 		goto fail_0;
    550         1.1    dyoung 	}
    551         1.1    dyoung 
    552         1.1    dyoung 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg,
    553       1.126  christos 	    sizeof(struct atw_control_data), (void **)&sc->sc_control_data,
    554         1.1    dyoung 	    BUS_DMA_COHERENT)) != 0) {
    555       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    556       1.143    dyoung 		    "unable to map control data, error = %d\n",
    557       1.137    cegger 		    error);
    558         1.1    dyoung 		goto fail_1;
    559         1.1    dyoung 	}
    560         1.1    dyoung 
    561         1.1    dyoung 	if ((error = bus_dmamap_create(sc->sc_dmat,
    562         1.1    dyoung 	    sizeof(struct atw_control_data), 1,
    563         1.1    dyoung 	    sizeof(struct atw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    564       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    565       1.143    dyoung 		    "unable to create control data DMA map, error = %d\n",
    566       1.143    dyoung 		    error);
    567         1.1    dyoung 		goto fail_2;
    568         1.1    dyoung 	}
    569         1.1    dyoung 
    570         1.1    dyoung 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    571         1.1    dyoung 	    sc->sc_control_data, sizeof(struct atw_control_data), NULL,
    572         1.1    dyoung 	    0)) != 0) {
    573       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    574       1.143    dyoung 		    "unable to load control data DMA map, error = %d\n", error);
    575         1.1    dyoung 		goto fail_3;
    576         1.1    dyoung 	}
    577         1.1    dyoung 
    578         1.1    dyoung 	/*
    579         1.1    dyoung 	 * Create the transmit buffer DMA maps.
    580         1.1    dyoung 	 */
    581         1.1    dyoung 	sc->sc_ntxsegs = ATW_NTXSEGS;
    582         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
    583         1.1    dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    584         1.1    dyoung 		    sc->sc_ntxsegs, MCLBYTES, 0, 0,
    585         1.1    dyoung 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    586       1.143    dyoung 			aprint_error_dev(sc->sc_dev,
    587       1.143    dyoung 			    "unable to create tx DMA map %d, error = %d\n", i,
    588       1.143    dyoung 			    error);
    589         1.1    dyoung 			goto fail_4;
    590         1.1    dyoung 		}
    591         1.1    dyoung 	}
    592         1.1    dyoung 
    593         1.1    dyoung 	/*
    594         1.1    dyoung 	 * Create the receive buffer DMA maps.
    595         1.1    dyoung 	 */
    596         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    597         1.1    dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    598         1.1    dyoung 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    599       1.143    dyoung 			aprint_error_dev(sc->sc_dev,
    600       1.143    dyoung 			    "unable to create rx DMA map %d, error = %d\n", i,
    601       1.143    dyoung 			    error);
    602         1.1    dyoung 			goto fail_5;
    603         1.1    dyoung 		}
    604        1.14    dyoung 	}
    605        1.14    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    606         1.1    dyoung 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    607         1.1    dyoung 	}
    608         1.1    dyoung 
    609        1.69    dyoung 	switch (sc->sc_rev) {
    610        1.69    dyoung 	case ATW_REVISION_AB:
    611        1.69    dyoung 	case ATW_REVISION_AF:
    612        1.69    dyoung 		sc->sc_sramlen = ATW_SRAM_A_SIZE;
    613        1.69    dyoung 		break;
    614        1.69    dyoung 	case ATW_REVISION_BA:
    615        1.69    dyoung 	case ATW_REVISION_CA:
    616        1.69    dyoung 		sc->sc_sramlen = ATW_SRAM_B_SIZE;
    617        1.69    dyoung 		break;
    618        1.69    dyoung 	}
    619        1.69    dyoung 
    620         1.1    dyoung 	/* Reset the chip to a known state. */
    621         1.1    dyoung 	atw_reset(sc);
    622         1.1    dyoung 
    623         1.1    dyoung 	if (atw_read_srom(sc) == -1)
    624  1.153.14.2  jdolecek 		goto fail_5;
    625         1.1    dyoung 
    626       1.119    dyoung 	sc->sc_rftype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
    627         1.1    dyoung 	    ATW_SR_RFTYPE_MASK);
    628         1.1    dyoung 
    629       1.119    dyoung 	sc->sc_bbptype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
    630         1.1    dyoung 	    ATW_SR_BBPTYPE_MASK);
    631         1.1    dyoung 
    632       1.116    dyoung 	if (sc->sc_rftype >= __arraycount(type_strings)) {
    633       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unknown RF\n");
    634  1.153.14.2  jdolecek 		goto fail_5;
    635         1.1    dyoung 	}
    636       1.116    dyoung 	if (sc->sc_bbptype >= __arraycount(type_strings)) {
    637       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unknown BBP\n");
    638  1.153.14.2  jdolecek 		goto fail_5;
    639         1.1    dyoung 	}
    640         1.1    dyoung 
    641  1.153.14.2  jdolecek 	aprint_normal_dev(sc->sc_dev, "%s RF, %s BBP",
    642         1.1    dyoung 	    type_strings[sc->sc_rftype], type_strings[sc->sc_bbptype]);
    643         1.1    dyoung 
    644         1.1    dyoung 	/* XXX There exists a Linux driver which seems to use RFType = 0 for
    645         1.1    dyoung 	 * MARVEL. My bug, or theirs?
    646         1.1    dyoung 	 */
    647         1.1    dyoung 
    648       1.119    dyoung 	reg = __SHIFTIN(sc->sc_rftype, ATW_SYNCTL_RFTYPE_MASK);
    649         1.1    dyoung 
    650         1.1    dyoung 	switch (sc->sc_rftype) {
    651         1.1    dyoung 	case ATW_RFTYPE_INTERSIL:
    652         1.1    dyoung 		reg |= ATW_SYNCTL_CS1;
    653         1.1    dyoung 		break;
    654         1.1    dyoung 	case ATW_RFTYPE_RFMD:
    655         1.1    dyoung 		reg |= ATW_SYNCTL_CS0;
    656         1.1    dyoung 		break;
    657         1.1    dyoung 	case ATW_RFTYPE_MARVEL:
    658         1.1    dyoung 		break;
    659         1.1    dyoung 	}
    660         1.1    dyoung 
    661         1.1    dyoung 	sc->sc_synctl_rd = reg | ATW_SYNCTL_RD;
    662         1.1    dyoung 	sc->sc_synctl_wr = reg | ATW_SYNCTL_WR;
    663         1.1    dyoung 
    664       1.119    dyoung 	reg = __SHIFTIN(sc->sc_bbptype, ATW_BBPCTL_TYPE_MASK);
    665         1.1    dyoung 
    666         1.1    dyoung 	switch (sc->sc_bbptype) {
    667        1.33    dyoung 	case ATW_BBPTYPE_INTERSIL:
    668         1.1    dyoung 		reg |= ATW_BBPCTL_TWI;
    669         1.1    dyoung 		break;
    670        1.33    dyoung 	case ATW_BBPTYPE_RFMD:
    671         1.1    dyoung 		reg |= ATW_BBPCTL_RF3KADDR_ADDR | ATW_BBPCTL_NEGEDGE_DO |
    672         1.1    dyoung 		    ATW_BBPCTL_CCA_ACTLO;
    673         1.1    dyoung 		break;
    674        1.33    dyoung 	case ATW_BBPTYPE_MARVEL:
    675         1.1    dyoung 		break;
    676        1.35    dyoung 	case ATW_C_BBPTYPE_RFMD:
    677  1.153.14.2  jdolecek 		aprint_error_dev(sc->sc_dev,
    678  1.153.14.2  jdolecek 		    "ADM8211C MAC/RFMD BBP not supported yet.\n");
    679        1.35    dyoung 		break;
    680         1.1    dyoung 	}
    681         1.1    dyoung 
    682         1.1    dyoung 	sc->sc_bbpctl_wr = reg | ATW_BBPCTL_WR;
    683         1.1    dyoung 	sc->sc_bbpctl_rd = reg | ATW_BBPCTL_RD;
    684         1.1    dyoung 
    685         1.1    dyoung 	/*
    686         1.1    dyoung 	 * From this point forward, the attachment cannot fail.  A failure
    687         1.1    dyoung 	 * before this point releases all resources that may have been
    688         1.1    dyoung 	 * allocated.
    689         1.1    dyoung 	 */
    690       1.145    dyoung 	sc->sc_flags |= ATWF_ATTACHED;
    691         1.1    dyoung 
    692        1.15    dyoung 	ATW_DPRINTF((" SROM MAC %04x%04x%04x",
    693         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC00]),
    694         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC01]),
    695         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC10])));
    696         1.1    dyoung 
    697       1.119    dyoung 	srom_major = __SHIFTOUT(sc->sc_srom[ATW_SR_FORMAT_VERSION],
    698        1.69    dyoung 	    ATW_SR_MAJOR_MASK);
    699        1.69    dyoung 
    700        1.69    dyoung 	if (srom_major < 2)
    701        1.69    dyoung 		sc->sc_rf3000_options1 = 0;
    702        1.69    dyoung 	else if (sc->sc_rev == ATW_REVISION_BA) {
    703        1.69    dyoung 		sc->sc_rf3000_options1 =
    704       1.119    dyoung 		    __SHIFTOUT(sc->sc_srom[ATW_SR_CR28_CR03],
    705        1.69    dyoung 		    ATW_SR_CR28_MASK);
    706        1.69    dyoung 	} else
    707        1.69    dyoung 		sc->sc_rf3000_options1 = 0;
    708        1.69    dyoung 
    709       1.119    dyoung 	sc->sc_rf3000_options2 = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
    710        1.69    dyoung 	    ATW_SR_CR29_MASK);
    711        1.69    dyoung 
    712       1.119    dyoung 	country_code = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
    713         1.1    dyoung 	    ATW_SR_CTRY_MASK);
    714         1.1    dyoung 
    715         1.3    dyoung #define ADD_CHANNEL(_ic, _chan) do {					\
    716         1.3    dyoung 	_ic->ic_channels[_chan].ic_flags = IEEE80211_CHAN_B;		\
    717         1.3    dyoung 	_ic->ic_channels[_chan].ic_freq =				\
    718         1.3    dyoung 	    ieee80211_ieee2mhz(_chan, _ic->ic_channels[_chan].ic_flags);\
    719         1.3    dyoung } while (0)
    720         1.3    dyoung 
    721         1.1    dyoung 	/* Find available channels */
    722         1.1    dyoung 	switch (country_code) {
    723         1.1    dyoung 	case COUNTRY_MMK2:	/* 1-14 */
    724         1.3    dyoung 		ADD_CHANNEL(ic, 14);
    725         1.2    dyoung 		/*FALLTHROUGH*/
    726         1.1    dyoung 	case COUNTRY_ETSI:	/* 1-13 */
    727         1.1    dyoung 		for (i = 1; i <= 13; i++)
    728         1.3    dyoung 			ADD_CHANNEL(ic, i);
    729         1.1    dyoung 		break;
    730         1.1    dyoung 	case COUNTRY_FCC:	/* 1-11 */
    731         1.1    dyoung 	case COUNTRY_IC:	/* 1-11 */
    732         1.1    dyoung 		for (i = 1; i <= 11; i++)
    733         1.3    dyoung 			ADD_CHANNEL(ic, i);
    734         1.1    dyoung 		break;
    735         1.1    dyoung 	case COUNTRY_MMK:	/* 14 */
    736         1.3    dyoung 		ADD_CHANNEL(ic, 14);
    737         1.1    dyoung 		break;
    738         1.1    dyoung 	case COUNTRY_FRANCE:	/* 10-13 */
    739         1.1    dyoung 		for (i = 10; i <= 13; i++)
    740         1.3    dyoung 			ADD_CHANNEL(ic, i);
    741         1.1    dyoung 		break;
    742         1.1    dyoung 	default:	/* assume channels 10-11 */
    743         1.1    dyoung 	case COUNTRY_SPAIN:	/* 10-11 */
    744         1.1    dyoung 		for (i = 10; i <= 11; i++)
    745         1.3    dyoung 			ADD_CHANNEL(ic, i);
    746         1.1    dyoung 		break;
    747         1.1    dyoung 	}
    748         1.1    dyoung 
    749         1.1    dyoung 	/* Read the MAC address. */
    750         1.1    dyoung 	reg = ATW_READ(sc, ATW_PAR0);
    751       1.119    dyoung 	ic->ic_myaddr[0] = __SHIFTOUT(reg, ATW_PAR0_PAB0_MASK);
    752       1.119    dyoung 	ic->ic_myaddr[1] = __SHIFTOUT(reg, ATW_PAR0_PAB1_MASK);
    753       1.119    dyoung 	ic->ic_myaddr[2] = __SHIFTOUT(reg, ATW_PAR0_PAB2_MASK);
    754       1.119    dyoung 	ic->ic_myaddr[3] = __SHIFTOUT(reg, ATW_PAR0_PAB3_MASK);
    755         1.1    dyoung 	reg = ATW_READ(sc, ATW_PAR1);
    756       1.119    dyoung 	ic->ic_myaddr[4] = __SHIFTOUT(reg, ATW_PAR1_PAB4_MASK);
    757       1.119    dyoung 	ic->ic_myaddr[5] = __SHIFTOUT(reg, ATW_PAR1_PAB5_MASK);
    758         1.1    dyoung 
    759         1.1    dyoung 	if (IEEE80211_ADDR_EQ(ic->ic_myaddr, empty_macaddr)) {
    760  1.153.14.2  jdolecek 		aprint_error_dev(sc->sc_dev,
    761  1.153.14.2  jdolecek 		    "could not get mac address, attach failed\n");
    762  1.153.14.2  jdolecek 		goto fail_5;
    763         1.1    dyoung 	}
    764         1.1    dyoung 
    765  1.153.14.2  jdolecek 	aprint_normal(" 802.11 address %s\n", ether_sprintf(ic->ic_myaddr));
    766         1.1    dyoung 
    767       1.140     joerg 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    768         1.1    dyoung 	ifp->if_softc = sc;
    769         1.1    dyoung 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST |
    770         1.1    dyoung 	    IFF_NOTRAILERS;
    771         1.1    dyoung 	ifp->if_ioctl = atw_ioctl;
    772         1.1    dyoung 	ifp->if_start = atw_start;
    773         1.1    dyoung 	ifp->if_watchdog = atw_watchdog;
    774         1.1    dyoung 	ifp->if_init = atw_init;
    775         1.1    dyoung 	ifp->if_stop = atw_stop;
    776         1.1    dyoung 	IFQ_SET_READY(&ifp->if_snd);
    777         1.1    dyoung 
    778        1.85    dyoung 	ic->ic_ifp = ifp;
    779         1.1    dyoung 	ic->ic_phytype = IEEE80211_T_DS;
    780         1.1    dyoung 	ic->ic_opmode = IEEE80211_M_STA;
    781         1.3    dyoung 	ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
    782        1.85    dyoung 	    IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR;
    783         1.1    dyoung 
    784         1.1    dyoung 	nrate = 0;
    785         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 2;
    786         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 4;
    787         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 11;
    788         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 22;
    789         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_nrates = nrate;
    790         1.1    dyoung 
    791         1.1    dyoung 	/*
    792         1.1    dyoung 	 * Call MI attach routines.
    793         1.1    dyoung 	 */
    794         1.1    dyoung 
    795  1.153.14.2  jdolecek 	error = if_initialize(ifp);
    796  1.153.14.2  jdolecek 	if (error != 0) {
    797  1.153.14.2  jdolecek 		aprint_error_dev(sc->sc_dev, "if_initialize failed(%d)\n",
    798  1.153.14.2  jdolecek 		    error);
    799  1.153.14.2  jdolecek 		goto fail_5;
    800  1.153.14.2  jdolecek 	}
    801        1.85    dyoung 	ieee80211_ifattach(ic);
    802  1.153.14.2  jdolecek 	/* Use common softint-based if_input */
    803  1.153.14.2  jdolecek 	ifp->if_percpuq = if_percpuq_create(ifp);
    804  1.153.14.2  jdolecek 	if_register(ifp);
    805         1.1    dyoung 
    806       1.134    dyoung 	atw_evcnt_attach(sc);
    807       1.134    dyoung 
    808         1.3    dyoung 	sc->sc_newstate = ic->ic_newstate;
    809         1.3    dyoung 	ic->ic_newstate = atw_newstate;
    810         1.1    dyoung 
    811         1.3    dyoung 	sc->sc_recv_mgmt = ic->ic_recv_mgmt;
    812         1.3    dyoung 	ic->ic_recv_mgmt = atw_recv_mgmt;
    813         1.1    dyoung 
    814         1.3    dyoung 	sc->sc_node_free = ic->ic_node_free;
    815         1.3    dyoung 	ic->ic_node_free = atw_node_free;
    816         1.3    dyoung 
    817         1.3    dyoung 	sc->sc_node_alloc = ic->ic_node_alloc;
    818         1.3    dyoung 	ic->ic_node_alloc = atw_node_alloc;
    819         1.1    dyoung 
    820        1.85    dyoung 	ic->ic_crypto.cs_key_delete = atw_key_delete;
    821        1.85    dyoung 	ic->ic_crypto.cs_key_set = atw_key_set;
    822        1.85    dyoung 	ic->ic_crypto.cs_key_update_begin = atw_key_update_begin;
    823        1.85    dyoung 	ic->ic_crypto.cs_key_update_end = atw_key_update_end;
    824        1.85    dyoung 
    825         1.1    dyoung 	/* possibly we should fill in our own sc_send_prresp, since
    826         1.1    dyoung 	 * the ADM8211 is probably sending probe responses in ad hoc
    827         1.1    dyoung 	 * mode.
    828         1.1    dyoung 	 */
    829         1.1    dyoung 
    830         1.3    dyoung 	/* complete initialization */
    831        1.96    dyoung 	ieee80211_media_init(ic, atw_media_change, ieee80211_media_status);
    832       1.127        ad 	callout_init(&sc->sc_scan_ch, 0);
    833         1.3    dyoung 
    834       1.151     joerg 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    835        1.12    dyoung 	    sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
    836         1.1    dyoung 
    837        1.12    dyoung 	memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
    838       1.114    dyoung 	sc->sc_rxtap.ar_ihdr.it_len = htole16(sizeof(sc->sc_rxtapu));
    839       1.114    dyoung 	sc->sc_rxtap.ar_ihdr.it_present = htole32(ATW_RX_RADIOTAP_PRESENT);
    840        1.12    dyoung 
    841        1.12    dyoung 	memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
    842       1.114    dyoung 	sc->sc_txtap.at_ihdr.it_len = htole16(sizeof(sc->sc_txtapu));
    843       1.114    dyoung 	sc->sc_txtap.at_ihdr.it_present = htole32(ATW_TX_RADIOTAP_PRESENT);
    844        1.12    dyoung 
    845        1.88    dyoung 	ieee80211_announce(ic);
    846         1.1    dyoung 	return;
    847         1.1    dyoung 
    848         1.1    dyoung 	/*
    849         1.1    dyoung 	 * Free any resources we've allocated during the failed attach
    850         1.1    dyoung 	 * attempt.  Do this in reverse order and fall through.
    851         1.1    dyoung 	 */
    852         1.1    dyoung  fail_5:
    853         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    854         1.1    dyoung 		if (sc->sc_rxsoft[i].rxs_dmamap == NULL)
    855         1.1    dyoung 			continue;
    856         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmamap);
    857         1.1    dyoung 	}
    858         1.1    dyoung  fail_4:
    859         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
    860         1.1    dyoung 		if (sc->sc_txsoft[i].txs_dmamap == NULL)
    861         1.1    dyoung 			continue;
    862         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmamap);
    863         1.1    dyoung 	}
    864         1.1    dyoung 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    865         1.1    dyoung  fail_3:
    866         1.1    dyoung 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    867         1.1    dyoung  fail_2:
    868       1.126  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    869         1.1    dyoung 	    sizeof(struct atw_control_data));
    870         1.1    dyoung  fail_1:
    871         1.1    dyoung 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
    872         1.1    dyoung  fail_0:
    873  1.153.14.2  jdolecek 	if (sc->sc_soft_ih != NULL) {
    874  1.153.14.2  jdolecek 		softint_disestablish(sc->sc_soft_ih);
    875  1.153.14.2  jdolecek 		sc->sc_soft_ih = NULL;
    876  1.153.14.2  jdolecek 	}
    877         1.1    dyoung }
    878         1.1    dyoung 
    879         1.3    dyoung static struct ieee80211_node *
    880        1.85    dyoung atw_node_alloc(struct ieee80211_node_table *nt)
    881         1.3    dyoung {
    882        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)nt->nt_ic->ic_ifp->if_softc;
    883        1.85    dyoung 	struct ieee80211_node *ni = (*sc->sc_node_alloc)(nt);
    884         1.3    dyoung 
    885       1.140     joerg 	DPRINTF(sc, ("%s: alloc node %p\n", device_xname(sc->sc_dev), ni));
    886         1.3    dyoung 	return ni;
    887         1.3    dyoung }
    888         1.3    dyoung 
    889         1.3    dyoung static void
    890        1.85    dyoung atw_node_free(struct ieee80211_node *ni)
    891         1.3    dyoung {
    892        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)ni->ni_ic->ic_ifp->if_softc;
    893         1.3    dyoung 
    894       1.140     joerg 	DPRINTF(sc, ("%s: freeing node %p %s\n", device_xname(sc->sc_dev), ni,
    895         1.3    dyoung 	    ether_sprintf(ni->ni_bssid)));
    896        1.85    dyoung 	(*sc->sc_node_free)(ni);
    897         1.3    dyoung }
    898         1.3    dyoung 
    899        1.69    dyoung 
    900        1.69    dyoung static void
    901        1.69    dyoung atw_test1_reset(struct atw_softc *sc)
    902        1.69    dyoung {
    903        1.69    dyoung 	switch (sc->sc_rev) {
    904        1.69    dyoung 	case ATW_REVISION_BA:
    905        1.69    dyoung 		if (1 /* XXX condition on transceiver type */) {
    906        1.69    dyoung 			ATW_SET(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MONITOR);
    907        1.69    dyoung 		}
    908        1.69    dyoung 		break;
    909        1.69    dyoung 	case ATW_REVISION_CA:
    910        1.69    dyoung 		ATW_CLR(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MASK);
    911        1.69    dyoung 		break;
    912        1.69    dyoung 	default:
    913        1.69    dyoung 		break;
    914        1.69    dyoung 	}
    915        1.69    dyoung }
    916        1.69    dyoung 
    917         1.1    dyoung /*
    918         1.1    dyoung  * atw_reset:
    919         1.1    dyoung  *
    920         1.1    dyoung  *	Perform a soft reset on the ADM8211.
    921         1.1    dyoung  */
    922         1.1    dyoung void
    923        1.23    dyoung atw_reset(struct atw_softc *sc)
    924         1.1    dyoung {
    925         1.1    dyoung 	int i;
    926  1.153.14.1       tls 	uint32_t lpc __atwdebugused;
    927        1.63    dyoung 
    928        1.63    dyoung 	ATW_WRITE(sc, ATW_NAR, 0x0);
    929        1.70    dyoung 	DELAY(atw_nar_delay);
    930        1.63    dyoung 
    931        1.63    dyoung 	/* Reference driver has a cryptic remark indicating that this might
    932        1.63    dyoung 	 * power-on the chip.  I know that it turns off power-saving....
    933        1.63    dyoung 	 */
    934        1.63    dyoung 	ATW_WRITE(sc, ATW_FRCTL, 0x0);
    935         1.1    dyoung 
    936         1.1    dyoung 	ATW_WRITE(sc, ATW_PAR, ATW_PAR_SWR);
    937         1.1    dyoung 
    938        1.70    dyoung 	for (i = 0; i < 50000 / atw_pseudo_milli; i++) {
    939       1.100    dyoung 		if ((ATW_READ(sc, ATW_PAR) & ATW_PAR_SWR) == 0)
    940         1.1    dyoung 			break;
    941        1.70    dyoung 		DELAY(atw_pseudo_milli);
    942         1.1    dyoung 	}
    943         1.1    dyoung 
    944        1.63    dyoung 	/* ... and then pause 100ms longer for good measure. */
    945        1.70    dyoung 	DELAY(atw_magic_delay1);
    946        1.63    dyoung 
    947       1.140     joerg 	DPRINTF2(sc, ("%s: atw_reset %d iterations\n", device_xname(sc->sc_dev), i));
    948         1.1    dyoung 
    949         1.1    dyoung 	if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR))
    950       1.140     joerg 		aprint_error_dev(sc->sc_dev, "reset failed to complete\n");
    951         1.1    dyoung 
    952        1.63    dyoung 	/*
    953        1.63    dyoung 	 * Initialize the PCI Access Register.
    954        1.63    dyoung 	 */
    955        1.63    dyoung 	sc->sc_busmode = ATW_PAR_PBL_8DW;
    956        1.63    dyoung 
    957        1.63    dyoung 	ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
    958       1.140     joerg 	DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
    959        1.63    dyoung 	    ATW_READ(sc, ATW_PAR), sc->sc_busmode));
    960        1.63    dyoung 
    961       1.100    dyoung 	atw_test1_reset(sc);
    962       1.100    dyoung 
    963       1.100    dyoung 	/* Turn off maximum power saving, etc. */
    964        1.63    dyoung 	ATW_WRITE(sc, ATW_FRCTL, 0x0);
    965        1.63    dyoung 
    966        1.70    dyoung 	DELAY(atw_magic_delay2);
    967         1.1    dyoung 
    968         1.1    dyoung 	/* Recall EEPROM. */
    969         1.1    dyoung 	ATW_SET(sc, ATW_TEST0, ATW_TEST0_EPRLD);
    970         1.1    dyoung 
    971        1.70    dyoung 	DELAY(atw_magic_delay4);
    972         1.1    dyoung 
    973        1.63    dyoung 	lpc = ATW_READ(sc, ATW_LPC);
    974        1.63    dyoung 
    975        1.63    dyoung 	DPRINTF(sc, ("%s: ATW_LPC %#08x\n", __func__, lpc));
    976        1.63    dyoung 
    977         1.1    dyoung 	/* A reset seems to affect the SRAM contents, so put them into
    978         1.1    dyoung 	 * a known state.
    979         1.1    dyoung 	 */
    980         1.1    dyoung 	atw_clear_sram(sc);
    981         1.1    dyoung 
    982        1.63    dyoung 	memset(sc->sc_bssid, 0xff, sizeof(sc->sc_bssid));
    983         1.1    dyoung }
    984         1.1    dyoung 
    985         1.1    dyoung static void
    986        1.23    dyoung atw_clear_sram(struct atw_softc *sc)
    987         1.1    dyoung {
    988         1.1    dyoung 	memset(sc->sc_sram, 0, sizeof(sc->sc_sram));
    989        1.85    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
    990         1.1    dyoung 	/* XXX not for revision 0x20. */
    991        1.69    dyoung 	atw_write_sram(sc, 0, sc->sc_sram, sc->sc_sramlen);
    992         1.1    dyoung }
    993         1.1    dyoung 
    994         1.1    dyoung /* TBD atw_init
    995         1.1    dyoung  *
    996         1.3    dyoung  * set MAC based on ic->ic_bss->myaddr
    997         1.1    dyoung  * write WEP keys
    998         1.1    dyoung  * set TX rate
    999         1.1    dyoung  */
   1000         1.1    dyoung 
   1001        1.64    dyoung /* Tell the ADM8211 to raise ATW_INTR_LINKOFF if 7 beacon intervals pass
   1002        1.64    dyoung  * without receiving a beacon with the preferred BSSID & SSID.
   1003        1.64    dyoung  * atw_write_bssid & atw_write_ssid set the BSSID & SSID.
   1004         1.1    dyoung  */
   1005        1.64    dyoung static void
   1006        1.64    dyoung atw_wcsr_init(struct atw_softc *sc)
   1007         1.1    dyoung {
   1008        1.64    dyoung 	uint32_t wcsr;
   1009         1.1    dyoung 
   1010        1.64    dyoung 	wcsr = ATW_READ(sc, ATW_WCSR);
   1011  1.153.14.2  jdolecek 	wcsr &= ~ATW_WCSR_BLN_MASK;
   1012       1.119    dyoung 	wcsr |= __SHIFTIN(7, ATW_WCSR_BLN_MASK);
   1013  1.153.14.2  jdolecek 	/* We always want to wake up on link loss or TSFT out of range */
   1014  1.153.14.2  jdolecek 	wcsr |= ATW_WCSR_LSOE|ATW_WCSR_TSFTWE;
   1015  1.153.14.2  jdolecek 	ATW_WRITE(sc, ATW_WCSR, wcsr);
   1016         1.1    dyoung 
   1017        1.64    dyoung 	DPRINTF(sc, ("%s: %s reg[WCSR] = %08x\n",
   1018       1.140     joerg 	    device_xname(sc->sc_dev), __func__, ATW_READ(sc, ATW_WCSR)));
   1019        1.64    dyoung }
   1020         1.1    dyoung 
   1021        1.64    dyoung /* Turn off power management.  Set Rx store-and-forward mode. */
   1022        1.64    dyoung static void
   1023        1.64    dyoung atw_cmdr_init(struct atw_softc *sc)
   1024        1.64    dyoung {
   1025        1.64    dyoung 	uint32_t cmdr;
   1026        1.64    dyoung 	cmdr = ATW_READ(sc, ATW_CMDR);
   1027        1.64    dyoung 	cmdr &= ~ATW_CMDR_APM;
   1028        1.64    dyoung 	cmdr |= ATW_CMDR_RTE;
   1029        1.64    dyoung 	cmdr &= ~ATW_CMDR_DRT_MASK;
   1030        1.64    dyoung 	cmdr |= ATW_CMDR_DRT_SF;
   1031         1.3    dyoung 
   1032        1.64    dyoung 	ATW_WRITE(sc, ATW_CMDR, cmdr);
   1033        1.64    dyoung }
   1034         1.1    dyoung 
   1035        1.64    dyoung static void
   1036        1.64    dyoung atw_tofs2_init(struct atw_softc *sc)
   1037        1.64    dyoung {
   1038        1.64    dyoung 	uint32_t tofs2;
   1039        1.14    dyoung 	/* XXX this magic can probably be figured out from the RFMD docs */
   1040        1.64    dyoung #ifndef ATW_REFSLAVE
   1041       1.119    dyoung 	tofs2 = __SHIFTIN(4, ATW_TOFS2_PWR1UP_MASK)    | /* 8 ms = 4 * 2 ms */
   1042       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
   1043       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR1PAPE_MASK)  | /* 8 us */
   1044       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK)  | /* 5 us */
   1045       1.119    dyoung 	      __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
   1046       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK)  | /* 13 us */
   1047       1.119    dyoung 	      __SHIFTIN(4, ATW_TOFS2_PWR1PE2_MASK)   | /* 4 us */
   1048       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TXPE_MASK);  /* 5 us */
   1049        1.64    dyoung #else
   1050        1.64    dyoung 	/* XXX new magic from reference driver source */
   1051       1.119    dyoung 	tofs2 = __SHIFTIN(8, ATW_TOFS2_PWR1UP_MASK)    | /* 8 ms = 4 * 2 ms */
   1052       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR0PAPE_MASK) | /* 8 us */
   1053       1.119    dyoung 	      __SHIFTIN(1, ATW_TOFS2_PWR1PAPE_MASK)  | /* 1 us */
   1054       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK)  | /* 5 us */
   1055       1.119    dyoung 	      __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
   1056       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK)  | /* 13 us */
   1057       1.119    dyoung 	      __SHIFTIN(1, ATW_TOFS2_PWR1PE2_MASK)   | /* 1 us */
   1058       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR0TXPE_MASK);  /* 8 us */
   1059        1.64    dyoung #endif
   1060        1.64    dyoung 	ATW_WRITE(sc, ATW_TOFS2, tofs2);
   1061        1.64    dyoung }
   1062         1.1    dyoung 
   1063        1.64    dyoung static void
   1064        1.64    dyoung atw_nar_init(struct atw_softc *sc)
   1065        1.64    dyoung {
   1066        1.64    dyoung 	ATW_WRITE(sc, ATW_NAR, ATW_NAR_SF|ATW_NAR_PB);
   1067        1.64    dyoung }
   1068        1.64    dyoung 
   1069        1.64    dyoung static void
   1070        1.64    dyoung atw_txlmt_init(struct atw_softc *sc)
   1071        1.64    dyoung {
   1072       1.119    dyoung 	ATW_WRITE(sc, ATW_TXLMT, __SHIFTIN(512, ATW_TXLMT_MTMLT_MASK) |
   1073       1.119    dyoung 	                         __SHIFTIN(1, ATW_TXLMT_SRTYLIM_MASK));
   1074        1.64    dyoung }
   1075         1.1    dyoung 
   1076        1.64    dyoung static void
   1077        1.64    dyoung atw_test1_init(struct atw_softc *sc)
   1078        1.64    dyoung {
   1079        1.64    dyoung 	uint32_t test1;
   1080        1.64    dyoung 
   1081        1.64    dyoung 	test1 = ATW_READ(sc, ATW_TEST1);
   1082        1.64    dyoung 	test1 &= ~(ATW_TEST1_DBGREAD_MASK|ATW_TEST1_CONTROL);
   1083        1.64    dyoung 	/* XXX magic 0x1 */
   1084       1.119    dyoung 	test1 |= __SHIFTIN(0x1, ATW_TEST1_DBGREAD_MASK) | ATW_TEST1_CONTROL;
   1085        1.64    dyoung 	ATW_WRITE(sc, ATW_TEST1, test1);
   1086        1.64    dyoung }
   1087        1.64    dyoung 
   1088        1.64    dyoung static void
   1089        1.64    dyoung atw_rf_reset(struct atw_softc *sc)
   1090        1.64    dyoung {
   1091         1.1    dyoung 	/* XXX this resets an Intersil RF front-end? */
   1092         1.1    dyoung 	/* TBD condition on Intersil RFType? */
   1093         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNRF, ATW_SYNRF_INTERSIL_EN);
   1094        1.70    dyoung 	DELAY(atw_rf_delay1);
   1095         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNRF, 0);
   1096        1.70    dyoung 	DELAY(atw_rf_delay2);
   1097        1.64    dyoung }
   1098        1.64    dyoung 
   1099        1.64    dyoung /* Set 16 TU max duration for the contention-free period (CFP). */
   1100        1.64    dyoung static void
   1101        1.64    dyoung atw_cfp_init(struct atw_softc *sc)
   1102        1.64    dyoung {
   1103        1.64    dyoung 	uint32_t cfpp;
   1104         1.1    dyoung 
   1105        1.64    dyoung 	cfpp = ATW_READ(sc, ATW_CFPP);
   1106        1.64    dyoung 	cfpp &= ~ATW_CFPP_CFPMD;
   1107       1.119    dyoung 	cfpp |= __SHIFTIN(16, ATW_CFPP_CFPMD);
   1108        1.64    dyoung 	ATW_WRITE(sc, ATW_CFPP, cfpp);
   1109        1.64    dyoung }
   1110         1.1    dyoung 
   1111        1.64    dyoung static void
   1112        1.64    dyoung atw_tofs0_init(struct atw_softc *sc)
   1113        1.64    dyoung {
   1114       1.113     lukem 	/* XXX I guess that the Cardbus clock is 22 MHz?
   1115         1.1    dyoung 	 * I am assuming that the role of ATW_TOFS0_USCNT is
   1116       1.113     lukem 	 * to divide the bus clock to get a 1 MHz clock---the datasheet is not
   1117         1.1    dyoung 	 * very clear on this point. It says in the datasheet that it is
   1118       1.125  christos 	 * possible for the ADM8211 to accommodate bus speeds between 22 MHz
   1119       1.113     lukem 	 * and 33 MHz; maybe this is the way? I see a binary-only driver write
   1120         1.1    dyoung 	 * these values. These values are also the power-on default.
   1121         1.1    dyoung 	 */
   1122         1.1    dyoung 	ATW_WRITE(sc, ATW_TOFS0,
   1123       1.119    dyoung 	    __SHIFTIN(22, ATW_TOFS0_USCNT_MASK) |
   1124         1.1    dyoung 	    ATW_TOFS0_TUCNT_MASK /* set all bits in TUCNT */);
   1125        1.64    dyoung }
   1126         1.1    dyoung 
   1127        1.64    dyoung /* Initialize interframe spacing: 802.11b slot time, SIFS, DIFS, EIFS. */
   1128        1.64    dyoung static void
   1129        1.64    dyoung atw_ifs_init(struct atw_softc *sc)
   1130        1.64    dyoung {
   1131        1.64    dyoung 	uint32_t ifst;
   1132        1.64    dyoung 	/* XXX EIFS=0x64, SIFS=110 are used by the reference driver.
   1133        1.64    dyoung 	 * Go figure.
   1134         1.1    dyoung 	 */
   1135       1.119    dyoung 	ifst = __SHIFTIN(IEEE80211_DUR_DS_SLOT, ATW_IFST_SLOT_MASK) |
   1136       1.145    dyoung 	      __SHIFTIN(22 * 10 /* IEEE80211_DUR_DS_SIFS */ /* # of 22 MHz cycles */,
   1137         1.1    dyoung 	             ATW_IFST_SIFS_MASK) |
   1138       1.119    dyoung 	      __SHIFTIN(IEEE80211_DUR_DS_DIFS, ATW_IFST_DIFS_MASK) |
   1139       1.145    dyoung 	      __SHIFTIN(IEEE80211_DUR_DS_EIFS, ATW_IFST_EIFS_MASK);
   1140         1.1    dyoung 
   1141        1.64    dyoung 	ATW_WRITE(sc, ATW_IFST, ifst);
   1142        1.64    dyoung }
   1143         1.1    dyoung 
   1144        1.64    dyoung static void
   1145        1.64    dyoung atw_response_times_init(struct atw_softc *sc)
   1146        1.64    dyoung {
   1147        1.64    dyoung 	/* XXX More magic. Relates to ACK timing?  The datasheet seems to
   1148        1.64    dyoung 	 * indicate that the MAC expects at least SIFS + MIRT microseconds
   1149        1.64    dyoung 	 * to pass after it transmits a frame that requires a response;
   1150        1.64    dyoung 	 * it waits at most SIFS + MART microseconds for the response.
   1151        1.64    dyoung 	 * Surely this is not the ACK timeout?
   1152        1.64    dyoung 	 */
   1153       1.119    dyoung 	ATW_WRITE(sc, ATW_RSPT, __SHIFTIN(0xffff, ATW_RSPT_MART_MASK) |
   1154       1.119    dyoung 	    __SHIFTIN(0xff, ATW_RSPT_MIRT_MASK));
   1155        1.64    dyoung }
   1156         1.1    dyoung 
   1157        1.64    dyoung /* Set up the MMI read/write addresses for the baseband. The Tx/Rx
   1158        1.64    dyoung  * engines read and write baseband registers after Rx and before
   1159        1.64    dyoung  * Tx, respectively.
   1160        1.64    dyoung  */
   1161        1.64    dyoung static void
   1162        1.64    dyoung atw_bbp_io_init(struct atw_softc *sc)
   1163        1.64    dyoung {
   1164        1.69    dyoung 	uint32_t mmiraddr2;
   1165        1.69    dyoung 
   1166        1.69    dyoung 	/* XXX The reference driver does this, but is it *really*
   1167        1.69    dyoung 	 * necessary?
   1168        1.69    dyoung 	 */
   1169        1.69    dyoung 	switch (sc->sc_rev) {
   1170        1.69    dyoung 	case ATW_REVISION_AB:
   1171        1.69    dyoung 	case ATW_REVISION_AF:
   1172        1.69    dyoung 		mmiraddr2 = 0x0;
   1173        1.69    dyoung 		break;
   1174        1.69    dyoung 	default:
   1175        1.69    dyoung 		mmiraddr2 = ATW_READ(sc, ATW_MMIRADDR2);
   1176        1.69    dyoung 		mmiraddr2 &=
   1177        1.69    dyoung 		    ~(ATW_MMIRADDR2_PROREXT|ATW_MMIRADDR2_PRORLEN_MASK);
   1178        1.69    dyoung 		break;
   1179        1.69    dyoung 	}
   1180        1.69    dyoung 
   1181         1.1    dyoung 	switch (sc->sc_bbptype) {
   1182         1.1    dyoung 	case ATW_BBPTYPE_INTERSIL:
   1183         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_INTERSIL);
   1184         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_INTERSIL);
   1185        1.69    dyoung 		mmiraddr2 |= ATW_MMIRADDR2_INTERSIL;
   1186         1.1    dyoung 		break;
   1187         1.1    dyoung 	case ATW_BBPTYPE_MARVEL:
   1188        1.64    dyoung 		/* TBD find out the Marvel settings. */
   1189         1.1    dyoung 		break;
   1190         1.1    dyoung 	case ATW_BBPTYPE_RFMD:
   1191        1.64    dyoung 	default:
   1192         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_RFMD);
   1193         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_RFMD);
   1194        1.69    dyoung 		mmiraddr2 |= ATW_MMIRADDR2_RFMD;
   1195         1.1    dyoung 		break;
   1196         1.1    dyoung 	}
   1197        1.69    dyoung 	ATW_WRITE(sc, ATW_MMIRADDR2, mmiraddr2);
   1198        1.64    dyoung 	ATW_WRITE(sc, ATW_MACTEST, ATW_MACTEST_MMI_USETXCLK);
   1199        1.64    dyoung }
   1200         1.1    dyoung 
   1201        1.64    dyoung /*
   1202        1.64    dyoung  * atw_init:		[ ifnet interface function ]
   1203        1.64    dyoung  *
   1204        1.64    dyoung  *	Initialize the interface.  Must be called at splnet().
   1205        1.64    dyoung  */
   1206        1.64    dyoung int
   1207        1.64    dyoung atw_init(struct ifnet *ifp)
   1208        1.64    dyoung {
   1209        1.64    dyoung 	struct atw_softc *sc = ifp->if_softc;
   1210        1.64    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1211        1.64    dyoung 	struct atw_txsoft *txs;
   1212        1.64    dyoung 	struct atw_rxsoft *rxs;
   1213        1.64    dyoung 	int i, error = 0;
   1214         1.1    dyoung 
   1215       1.146    dyoung 	if (device_is_active(sc->sc_dev)) {
   1216       1.146    dyoung 		/*
   1217       1.146    dyoung 		 * Cancel any pending I/O.
   1218       1.146    dyoung 		 */
   1219       1.146    dyoung 		atw_stop(ifp, 0);
   1220       1.146    dyoung 	} else if (!pmf_device_subtree_resume(sc->sc_dev, &sc->sc_qual) ||
   1221       1.146    dyoung 	           !device_is_active(sc->sc_dev))
   1222       1.146    dyoung 		return 0;
   1223         1.1    dyoung 
   1224         1.1    dyoung 	/*
   1225       1.146    dyoung 	 * Reset the chip to a known state.
   1226         1.1    dyoung 	 */
   1227       1.146    dyoung 	atw_reset(sc);
   1228        1.64    dyoung 
   1229        1.64    dyoung 	DPRINTF(sc, ("%s: channel %d freq %d flags 0x%04x\n",
   1230        1.90     skrll 	    __func__, ieee80211_chan2ieee(ic, ic->ic_curchan),
   1231        1.90     skrll 	    ic->ic_curchan->ic_freq, ic->ic_curchan->ic_flags));
   1232         1.1    dyoung 
   1233        1.64    dyoung 	atw_wcsr_init(sc);
   1234        1.64    dyoung 
   1235        1.64    dyoung 	atw_cmdr_init(sc);
   1236        1.64    dyoung 
   1237        1.64    dyoung 	/* Set data rate for PLCP Signal field, 1Mbps = 10 x 100Kb/s.
   1238         1.1    dyoung 	 *
   1239        1.64    dyoung 	 * XXX Set transmit power for ATIM, RTS, Beacon.
   1240         1.1    dyoung 	 */
   1241       1.119    dyoung 	ATW_WRITE(sc, ATW_PLCPHD, __SHIFTIN(10, ATW_PLCPHD_SIGNAL_MASK) |
   1242       1.119    dyoung 	    __SHIFTIN(0xb0, ATW_PLCPHD_SERVICE_MASK));
   1243        1.64    dyoung 
   1244        1.64    dyoung 	atw_tofs2_init(sc);
   1245        1.64    dyoung 
   1246        1.64    dyoung 	atw_nar_init(sc);
   1247        1.64    dyoung 
   1248        1.64    dyoung 	atw_txlmt_init(sc);
   1249        1.64    dyoung 
   1250        1.64    dyoung 	atw_test1_init(sc);
   1251        1.64    dyoung 
   1252        1.64    dyoung 	atw_rf_reset(sc);
   1253        1.64    dyoung 
   1254        1.64    dyoung 	atw_cfp_init(sc);
   1255        1.64    dyoung 
   1256        1.64    dyoung 	atw_tofs0_init(sc);
   1257        1.64    dyoung 
   1258        1.64    dyoung 	atw_ifs_init(sc);
   1259        1.64    dyoung 
   1260        1.64    dyoung 	/* XXX Fall asleep after one second of inactivity.
   1261        1.64    dyoung 	 * XXX A frame may only dribble in for 65536us.
   1262        1.64    dyoung 	 */
   1263        1.64    dyoung 	ATW_WRITE(sc, ATW_RMD,
   1264       1.119    dyoung 	    __SHIFTIN(1, ATW_RMD_PCNT) | __SHIFTIN(0xffff, ATW_RMD_RMRD_MASK));
   1265        1.64    dyoung 
   1266        1.64    dyoung 	atw_response_times_init(sc);
   1267        1.64    dyoung 
   1268        1.64    dyoung 	atw_bbp_io_init(sc);
   1269        1.64    dyoung 
   1270        1.64    dyoung 	ATW_WRITE(sc, ATW_STSR, 0xffffffff);
   1271         1.1    dyoung 
   1272        1.64    dyoung 	if ((error = atw_rf3000_init(sc)) != 0)
   1273        1.64    dyoung 		goto out;
   1274         1.1    dyoung 
   1275         1.1    dyoung 	ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
   1276       1.140     joerg 	DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
   1277         1.1    dyoung 	    ATW_READ(sc, ATW_PAR), sc->sc_busmode));
   1278         1.1    dyoung 
   1279         1.1    dyoung 	/*
   1280         1.1    dyoung 	 * Initialize the transmit descriptor ring.
   1281         1.1    dyoung 	 */
   1282         1.1    dyoung 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
   1283         1.1    dyoung 	for (i = 0; i < ATW_NTXDESC; i++) {
   1284        1.51    dyoung 		sc->sc_txdescs[i].at_ctl = 0;
   1285         1.1    dyoung 		/* no transmit chaining */
   1286        1.51    dyoung 		sc->sc_txdescs[i].at_flags = 0 /* ATW_TXFLAG_TCH */;
   1287         1.1    dyoung 		sc->sc_txdescs[i].at_buf2 =
   1288         1.1    dyoung 		    htole32(ATW_CDTXADDR(sc, ATW_NEXTTX(i)));
   1289         1.1    dyoung 	}
   1290         1.1    dyoung 	/* use ring mode */
   1291        1.51    dyoung 	sc->sc_txdescs[ATW_NTXDESC - 1].at_flags |= htole32(ATW_TXFLAG_TER);
   1292         1.1    dyoung 	ATW_CDTXSYNC(sc, 0, ATW_NTXDESC,
   1293         1.1    dyoung 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1294         1.1    dyoung 	sc->sc_txfree = ATW_NTXDESC;
   1295         1.1    dyoung 	sc->sc_txnext = 0;
   1296         1.1    dyoung 
   1297         1.1    dyoung 	/*
   1298         1.1    dyoung 	 * Initialize the transmit job descriptors.
   1299         1.1    dyoung 	 */
   1300         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   1301         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   1302         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
   1303         1.1    dyoung 		txs = &sc->sc_txsoft[i];
   1304         1.1    dyoung 		txs->txs_mbuf = NULL;
   1305         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   1306         1.1    dyoung 	}
   1307         1.1    dyoung 
   1308         1.1    dyoung 	/*
   1309         1.1    dyoung 	 * Initialize the receive descriptor and receive job
   1310         1.1    dyoung 	 * descriptor rings.
   1311         1.1    dyoung 	 */
   1312         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   1313         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   1314         1.1    dyoung 		if (rxs->rxs_mbuf == NULL) {
   1315         1.1    dyoung 			if ((error = atw_add_rxbuf(sc, i)) != 0) {
   1316       1.146    dyoung 				aprint_error_dev(sc->sc_dev,
   1317       1.146    dyoung 				    "unable to allocate or map rx buffer %d, "
   1318       1.146    dyoung 				    "error = %d\n", i, error);
   1319         1.1    dyoung 				/*
   1320         1.1    dyoung 				 * XXX Should attempt to run with fewer receive
   1321         1.1    dyoung 				 * XXX buffers instead of just failing.
   1322         1.1    dyoung 				 */
   1323         1.1    dyoung 				atw_rxdrain(sc);
   1324         1.1    dyoung 				goto out;
   1325         1.1    dyoung 			}
   1326         1.1    dyoung 		} else
   1327       1.132    dyoung 			atw_init_rxdesc(sc, i);
   1328         1.1    dyoung 	}
   1329         1.1    dyoung 	sc->sc_rxptr = 0;
   1330         1.1    dyoung 
   1331         1.1    dyoung 	/*
   1332         1.1    dyoung 	 * Initialize the interrupt mask and enable interrupts.
   1333         1.1    dyoung 	 */
   1334         1.1    dyoung 	/* normal interrupts */
   1335         1.1    dyoung 	sc->sc_inten =  ATW_INTR_TCI | ATW_INTR_TDU | ATW_INTR_RCI |
   1336         1.1    dyoung 	    ATW_INTR_NISS | ATW_INTR_LINKON | ATW_INTR_BCNTC;
   1337         1.1    dyoung 
   1338         1.1    dyoung 	/* abnormal interrupts */
   1339         1.1    dyoung 	sc->sc_inten |= ATW_INTR_TPS | ATW_INTR_TLT | ATW_INTR_TRT |
   1340         1.1    dyoung 	    ATW_INTR_TUF | ATW_INTR_RDU | ATW_INTR_RPS | ATW_INTR_AISS |
   1341         1.1    dyoung 	    ATW_INTR_FBE | ATW_INTR_LINKOFF | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
   1342         1.1    dyoung 
   1343         1.1    dyoung 	sc->sc_linkint_mask = ATW_INTR_LINKON | ATW_INTR_LINKOFF |
   1344         1.1    dyoung 	    ATW_INTR_BCNTC | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
   1345         1.1    dyoung 	sc->sc_rxint_mask = ATW_INTR_RCI | ATW_INTR_RDU;
   1346         1.1    dyoung 	sc->sc_txint_mask = ATW_INTR_TCI | ATW_INTR_TUF | ATW_INTR_TLT |
   1347         1.1    dyoung 	    ATW_INTR_TRT;
   1348         1.1    dyoung 
   1349         1.1    dyoung 	sc->sc_linkint_mask &= sc->sc_inten;
   1350         1.1    dyoung 	sc->sc_rxint_mask &= sc->sc_inten;
   1351         1.1    dyoung 	sc->sc_txint_mask &= sc->sc_inten;
   1352         1.1    dyoung 
   1353         1.1    dyoung 	ATW_WRITE(sc, ATW_IER, sc->sc_inten);
   1354         1.1    dyoung 	ATW_WRITE(sc, ATW_STSR, 0xffffffff);
   1355         1.1    dyoung 
   1356         1.1    dyoung 	DPRINTF(sc, ("%s: ATW_IER %08x, inten %08x\n",
   1357       1.140     joerg 	    device_xname(sc->sc_dev), ATW_READ(sc, ATW_IER), sc->sc_inten));
   1358         1.1    dyoung 
   1359         1.1    dyoung 	/*
   1360         1.1    dyoung 	 * Give the transmit and receive rings to the ADM8211.
   1361         1.1    dyoung 	 */
   1362        1.64    dyoung 	ATW_WRITE(sc, ATW_RDB, ATW_CDRXADDR(sc, sc->sc_rxptr));
   1363         1.1    dyoung 	ATW_WRITE(sc, ATW_TDBD, ATW_CDTXADDR(sc, sc->sc_txnext));
   1364        1.64    dyoung 
   1365        1.64    dyoung 	sc->sc_txthresh = 0;
   1366        1.64    dyoung 	sc->sc_opmode = ATW_NAR_SR | ATW_NAR_ST |
   1367        1.64    dyoung 	    sc->sc_txth[sc->sc_txthresh].txth_opmode;
   1368         1.1    dyoung 
   1369         1.1    dyoung 	/* common 802.11 configuration */
   1370         1.1    dyoung 	ic->ic_flags &= ~IEEE80211_F_IBSSON;
   1371         1.1    dyoung 	switch (ic->ic_opmode) {
   1372         1.1    dyoung 	case IEEE80211_M_STA:
   1373         1.1    dyoung 		break;
   1374         1.1    dyoung 	case IEEE80211_M_AHDEMO: /* XXX */
   1375         1.1    dyoung 	case IEEE80211_M_IBSS:
   1376        1.16    dyoung 		ic->ic_flags |= IEEE80211_F_IBSSON;
   1377        1.16    dyoung 		/*FALLTHROUGH*/
   1378        1.16    dyoung 	case IEEE80211_M_HOSTAP: /* XXX */
   1379         1.1    dyoung 		break;
   1380         1.1    dyoung 	case IEEE80211_M_MONITOR: /* XXX */
   1381         1.1    dyoung 		break;
   1382         1.1    dyoung 	}
   1383         1.1    dyoung 
   1384         1.1    dyoung 	switch (ic->ic_opmode) {
   1385         1.1    dyoung 	case IEEE80211_M_AHDEMO:
   1386         1.1    dyoung 	case IEEE80211_M_HOSTAP:
   1387        1.87    dyoung #ifndef IEEE80211_NO_HOSTAP
   1388         1.3    dyoung 		ic->ic_bss->ni_intval = ic->ic_lintval;
   1389         1.3    dyoung 		ic->ic_bss->ni_rssi = 0;
   1390         1.3    dyoung 		ic->ic_bss->ni_rstamp = 0;
   1391        1.87    dyoung #endif /* !IEEE80211_NO_HOSTAP */
   1392         1.1    dyoung 		break;
   1393        1.10    dyoung 	default:					/* XXX */
   1394         1.1    dyoung 		break;
   1395         1.1    dyoung 	}
   1396         1.1    dyoung 
   1397        1.64    dyoung 	sc->sc_wepctl = 0;
   1398        1.64    dyoung 
   1399         1.1    dyoung 	atw_write_ssid(sc);
   1400         1.1    dyoung 	atw_write_sup_rates(sc);
   1401        1.94    dyoung 	atw_write_wep(sc);
   1402         1.1    dyoung 
   1403        1.64    dyoung 	ic->ic_state = IEEE80211_S_INIT;
   1404        1.64    dyoung 
   1405         1.1    dyoung 	/*
   1406         1.1    dyoung 	 * Set the receive filter.  This will start the transmit and
   1407         1.1    dyoung 	 * receive processes.
   1408         1.1    dyoung 	 */
   1409         1.1    dyoung 	atw_filter_setup(sc);
   1410         1.1    dyoung 
   1411         1.1    dyoung 	/*
   1412         1.1    dyoung 	 * Start the receive process.
   1413         1.1    dyoung 	 */
   1414         1.1    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   1415         1.1    dyoung 
   1416         1.1    dyoung 	/*
   1417         1.1    dyoung 	 * Note that the interface is now running.
   1418         1.1    dyoung 	 */
   1419         1.1    dyoung 	ifp->if_flags |= IFF_RUNNING;
   1420         1.1    dyoung 
   1421        1.64    dyoung 	/* send no beacons, yet. */
   1422        1.64    dyoung 	atw_start_beacon(sc, 0);
   1423        1.64    dyoung 
   1424        1.64    dyoung 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   1425        1.64    dyoung 		error = ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   1426        1.64    dyoung 	else
   1427        1.10    dyoung 		error = ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   1428         1.1    dyoung  out:
   1429         1.1    dyoung 	if (error) {
   1430       1.145    dyoung 		ifp->if_flags &= ~IFF_RUNNING;
   1431        1.91    dyoung 		sc->sc_tx_timer = 0;
   1432         1.1    dyoung 		ifp->if_timer = 0;
   1433       1.140     joerg 		printf("%s: interface not running\n", device_xname(sc->sc_dev));
   1434         1.1    dyoung 	}
   1435         1.1    dyoung #ifdef ATW_DEBUG
   1436         1.1    dyoung 	atw_print_regs(sc, "end of init");
   1437         1.1    dyoung #endif /* ATW_DEBUG */
   1438         1.1    dyoung 
   1439         1.1    dyoung 	return (error);
   1440         1.1    dyoung }
   1441         1.1    dyoung 
   1442         1.1    dyoung /* enable == 1: host control of RF3000/Si4126 through ATW_SYNCTL.
   1443         1.1    dyoung  *           0: MAC control of RF3000/Si4126.
   1444         1.1    dyoung  *
   1445         1.1    dyoung  * Applies power, or selects RF front-end? Sets reset condition.
   1446         1.1    dyoung  *
   1447         1.1    dyoung  * TBD support non-RFMD BBP, non-SiLabs synth.
   1448         1.1    dyoung  */
   1449         1.1    dyoung static void
   1450        1.59    dyoung atw_bbp_io_enable(struct atw_softc *sc, int enable)
   1451         1.1    dyoung {
   1452         1.1    dyoung 	if (enable) {
   1453         1.1    dyoung 		ATW_WRITE(sc, ATW_SYNRF,
   1454         1.1    dyoung 		    ATW_SYNRF_SELRF|ATW_SYNRF_PE1|ATW_SYNRF_PHYRST);
   1455        1.59    dyoung 		DELAY(atw_bbp_io_enable_delay);
   1456         1.1    dyoung 	} else {
   1457         1.1    dyoung 		ATW_WRITE(sc, ATW_SYNRF, 0);
   1458        1.59    dyoung 		DELAY(atw_bbp_io_disable_delay); /* shorter for some reason */
   1459         1.1    dyoung 	}
   1460         1.1    dyoung }
   1461         1.1    dyoung 
   1462         1.1    dyoung static int
   1463        1.23    dyoung atw_tune(struct atw_softc *sc)
   1464         1.1    dyoung {
   1465         1.1    dyoung 	int rc;
   1466        1.59    dyoung 	u_int chan;
   1467         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1468         1.1    dyoung 
   1469        1.90     skrll 	chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
   1470         1.3    dyoung 	if (chan == IEEE80211_CHAN_ANY)
   1471         1.3    dyoung 		panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
   1472         1.3    dyoung 
   1473         1.3    dyoung 	if (chan == sc->sc_cur_chan)
   1474         1.3    dyoung 		return 0;
   1475         1.1    dyoung 
   1476       1.140     joerg 	DPRINTF(sc, ("%s: chan %d -> %d\n", device_xname(sc->sc_dev),
   1477         1.1    dyoung 	    sc->sc_cur_chan, chan));
   1478         1.1    dyoung 
   1479         1.1    dyoung 	atw_idle(sc, ATW_NAR_SR|ATW_NAR_ST);
   1480         1.1    dyoung 
   1481        1.59    dyoung 	atw_si4126_tune(sc, chan);
   1482        1.59    dyoung 	if ((rc = atw_rf3000_tune(sc, chan)) != 0)
   1483       1.140     joerg 		printf("%s: failed to tune channel %d\n", device_xname(sc->sc_dev),
   1484         1.1    dyoung 		    chan);
   1485         1.1    dyoung 
   1486         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   1487        1.70    dyoung 	DELAY(atw_nar_delay);
   1488        1.59    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   1489         1.1    dyoung 
   1490       1.134    dyoung 	if (rc == 0) {
   1491         1.1    dyoung 		sc->sc_cur_chan = chan;
   1492       1.134    dyoung 		sc->sc_rxtap.ar_chan_freq = sc->sc_txtap.at_chan_freq =
   1493       1.134    dyoung 		    htole16(ic->ic_curchan->ic_freq);
   1494       1.134    dyoung 		sc->sc_rxtap.ar_chan_flags = sc->sc_txtap.at_chan_flags =
   1495       1.134    dyoung 		    htole16(ic->ic_curchan->ic_flags);
   1496       1.134    dyoung 	}
   1497         1.1    dyoung 
   1498         1.1    dyoung 	return rc;
   1499         1.1    dyoung }
   1500         1.1    dyoung 
   1501        1.59    dyoung #ifdef ATW_SYNDEBUG
   1502         1.1    dyoung static void
   1503        1.23    dyoung atw_si4126_print(struct atw_softc *sc)
   1504         1.1    dyoung {
   1505        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1506         1.1    dyoung 	u_int addr, val;
   1507         1.1    dyoung 
   1508       1.118  christos 	val = 0;
   1509       1.118  christos 
   1510         1.1    dyoung 	if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
   1511         1.1    dyoung 		return;
   1512         1.1    dyoung 
   1513         1.1    dyoung 	for (addr = 0; addr <= 8; addr++) {
   1514       1.140     joerg 		printf("%s: synth[%d] = ", device_xname(sc->sc_dev), addr);
   1515         1.1    dyoung 		if (atw_si4126_read(sc, addr, &val) == 0) {
   1516         1.1    dyoung 			printf("<unknown> (quitting print-out)\n");
   1517         1.1    dyoung 			break;
   1518         1.1    dyoung 		}
   1519         1.1    dyoung 		printf("%05x\n", val);
   1520         1.1    dyoung 	}
   1521         1.1    dyoung }
   1522        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1523         1.1    dyoung 
   1524         1.1    dyoung /* Tune to channel chan by adjusting the Si4126 RF/IF synthesizer.
   1525         1.1    dyoung  *
   1526         1.1    dyoung  * The RF/IF synthesizer produces two reference frequencies for
   1527         1.1    dyoung  * the RF2948B transceiver.  The first frequency the RF2948B requires
   1528         1.1    dyoung  * is two times the so-called "intermediate frequency" (IF). Since
   1529       1.113     lukem  * a SAW filter on the radio fixes the IF at 374 MHz, I program the
   1530       1.113     lukem  * Si4126 to generate IF LO = 374 MHz x 2 = 748 MHz.  The second
   1531         1.1    dyoung  * frequency required by the transceiver is the radio frequency
   1532         1.1    dyoung  * (RF). This is a superheterodyne transceiver; for f(chan) the
   1533         1.1    dyoung  * center frequency of the channel we are tuning, RF = f(chan) -
   1534         1.1    dyoung  * IF.
   1535         1.1    dyoung  *
   1536         1.1    dyoung  * XXX I am told by SiLabs that the Si4126 will accept a broader range
   1537       1.113     lukem  * of XIN than the 2-25 MHz mentioned by the datasheet, even *without*
   1538         1.1    dyoung  * XINDIV2 = 1.  I've tried this (it is necessary to double R) and it
   1539         1.1    dyoung  * works, but I have still programmed for XINDIV2 = 1 to be safe.
   1540         1.1    dyoung  */
   1541        1.59    dyoung static void
   1542        1.59    dyoung atw_si4126_tune(struct atw_softc *sc, u_int chan)
   1543         1.1    dyoung {
   1544         1.1    dyoung 	u_int mhz;
   1545         1.1    dyoung 	u_int R;
   1546        1.59    dyoung 	u_int32_t gpio;
   1547         1.1    dyoung 	u_int16_t gain;
   1548         1.1    dyoung 
   1549        1.59    dyoung #ifdef ATW_SYNDEBUG
   1550         1.1    dyoung 	atw_si4126_print(sc);
   1551        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1552         1.1    dyoung 
   1553         1.1    dyoung 	if (chan == 14)
   1554         1.1    dyoung 		mhz = 2484;
   1555        1.84     perry 	else
   1556         1.1    dyoung 		mhz = 2412 + 5 * (chan - 1);
   1557         1.1    dyoung 
   1558       1.113     lukem 	/* Tune IF to 748 MHz to suit the IF LO input of the
   1559         1.1    dyoung 	 * RF2494B, which is 2 x IF. No need to set an IF divider
   1560       1.113     lukem          * because an IF in 526 MHz - 952 MHz is allowed.
   1561         1.1    dyoung 	 *
   1562       1.113     lukem 	 * XIN is 44.000 MHz, so divide it by two to get allowable
   1563       1.113     lukem 	 * range of 2-25 MHz. SiLabs tells me that this is not
   1564         1.1    dyoung 	 * strictly necessary.
   1565         1.1    dyoung 	 */
   1566         1.1    dyoung 
   1567        1.59    dyoung 	if (atw_xindiv2)
   1568        1.59    dyoung 		R = 44;
   1569        1.59    dyoung 	else
   1570        1.59    dyoung 		R = 88;
   1571         1.1    dyoung 
   1572        1.59    dyoung 	/* Power-up RF, IF synthesizers. */
   1573        1.59    dyoung 	atw_si4126_write(sc, SI4126_POWER,
   1574        1.59    dyoung 	    SI4126_POWER_PDIB|SI4126_POWER_PDRB);
   1575         1.1    dyoung 
   1576        1.59    dyoung 	/* set LPWR, too? */
   1577        1.59    dyoung 	atw_si4126_write(sc, SI4126_MAIN,
   1578        1.59    dyoung 	    (atw_xindiv2) ? SI4126_MAIN_XINDIV2 : 0);
   1579         1.1    dyoung 
   1580        1.59    dyoung 	/* Set the phase-locked loop gain.  If RF2 N > 2047, then
   1581        1.59    dyoung 	 * set KP2 to 1.
   1582        1.59    dyoung 	 *
   1583        1.59    dyoung 	 * REFDIF This is different from the reference driver, which
   1584        1.59    dyoung 	 * always sets SI4126_GAIN to 0.
   1585        1.59    dyoung 	 */
   1586       1.119    dyoung 	gain = __SHIFTIN(((mhz - 374) > 2047) ? 1 : 0, SI4126_GAIN_KP2_MASK);
   1587         1.1    dyoung 
   1588        1.59    dyoung 	atw_si4126_write(sc, SI4126_GAIN, gain);
   1589         1.1    dyoung 
   1590       1.113     lukem 	/* XIN = 44 MHz.
   1591        1.59    dyoung 	 *
   1592        1.59    dyoung 	 * If XINDIV2 = 1, IF = N/(2 * R) * XIN.  I choose N = 1496,
   1593       1.113     lukem 	 * R = 44 so that 1496/(2 * 44) * 44 MHz = 748 MHz.
   1594        1.59    dyoung 	 *
   1595        1.59    dyoung 	 * If XINDIV2 = 0, IF = N/R * XIN.  I choose N = 1496, R = 88
   1596       1.113     lukem 	 * so that 1496/88 * 44 MHz = 748 MHz.
   1597         1.1    dyoung 	 */
   1598        1.59    dyoung 	atw_si4126_write(sc, SI4126_IFN, 1496);
   1599         1.1    dyoung 
   1600        1.59    dyoung 	atw_si4126_write(sc, SI4126_IFR, R);
   1601         1.1    dyoung 
   1602        1.59    dyoung #ifndef ATW_REFSLAVE
   1603         1.1    dyoung 	/* Set RF1 arbitrarily. DO NOT configure RF1 after RF2, because
   1604         1.1    dyoung 	 * then RF1 becomes the active RF synthesizer, even on the Si4126,
   1605         1.1    dyoung 	 * which has no RF1!
   1606         1.1    dyoung 	 */
   1607        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF1R, R);
   1608         1.1    dyoung 
   1609        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF1N, mhz - 374);
   1610        1.59    dyoung #endif
   1611         1.1    dyoung 
   1612       1.113     lukem 	/* N/R * XIN = RF. XIN = 44 MHz. We desire RF = mhz - IF,
   1613       1.113     lukem 	 * where IF = 374 MHz.  Let's divide XIN to 1 MHz. So R = 44.
   1614         1.1    dyoung 	 * Now let's multiply it to mhz. So mhz - IF = N.
   1615         1.1    dyoung 	 */
   1616        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF2R, R);
   1617         1.1    dyoung 
   1618        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF2N, mhz - 374);
   1619         1.1    dyoung 
   1620         1.1    dyoung 	/* wait 100us from power-up for RF, IF to settle */
   1621         1.1    dyoung 	DELAY(100);
   1622         1.1    dyoung 
   1623        1.59    dyoung 	gpio = ATW_READ(sc, ATW_GPIO);
   1624        1.59    dyoung 	gpio &= ~(ATW_GPIO_EN_MASK|ATW_GPIO_O_MASK|ATW_GPIO_I_MASK);
   1625       1.119    dyoung 	gpio |= __SHIFTIN(1, ATW_GPIO_EN_MASK);
   1626        1.59    dyoung 
   1627        1.59    dyoung 	if ((sc->sc_if.if_flags & IFF_LINK1) != 0 && chan != 14) {
   1628        1.59    dyoung 		/* Set a Prism RF front-end to a special mode for channel 14?
   1629        1.59    dyoung 		 *
   1630        1.59    dyoung 		 * Apparently the SMC2635W needs this, although I don't think
   1631        1.59    dyoung 		 * it has a Prism RF.
   1632        1.59    dyoung 		 */
   1633       1.119    dyoung 		gpio |= __SHIFTIN(1, ATW_GPIO_O_MASK);
   1634         1.1    dyoung 	}
   1635        1.59    dyoung 	ATW_WRITE(sc, ATW_GPIO, gpio);
   1636         1.1    dyoung 
   1637        1.59    dyoung #ifdef ATW_SYNDEBUG
   1638         1.1    dyoung 	atw_si4126_print(sc);
   1639        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1640         1.1    dyoung }
   1641         1.1    dyoung 
   1642        1.14    dyoung /* Baseline initialization of RF3000 BBP: set CCA mode and enable antenna
   1643        1.14    dyoung  * diversity.
   1644         1.1    dyoung  *
   1645        1.59    dyoung  * !!!
   1646        1.59    dyoung  * !!! Call this w/ Tx/Rx suspended, atw_idle(, ATW_NAR_ST|ATW_NAR_SR).
   1647        1.59    dyoung  * !!!
   1648         1.1    dyoung  */
   1649         1.1    dyoung static int
   1650        1.23    dyoung atw_rf3000_init(struct atw_softc *sc)
   1651         1.1    dyoung {
   1652         1.1    dyoung 	int rc = 0;
   1653         1.1    dyoung 
   1654        1.59    dyoung 	atw_bbp_io_enable(sc, 1);
   1655        1.59    dyoung 
   1656        1.84     perry 	/* CCA is acquisition sensitive */
   1657        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_CCACTL,
   1658       1.119    dyoung 	    __SHIFTIN(RF3000_CCACTL_MODE_BOTH, RF3000_CCACTL_MODE_MASK));
   1659         1.1    dyoung 
   1660        1.59    dyoung 	if (rc != 0)
   1661        1.59    dyoung 		goto out;
   1662         1.1    dyoung 
   1663         1.1    dyoung 	/* enable diversity */
   1664         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_DIVCTL, RF3000_DIVCTL_ENABLE);
   1665         1.1    dyoung 
   1666         1.1    dyoung 	if (rc != 0)
   1667         1.1    dyoung 		goto out;
   1668         1.1    dyoung 
   1669         1.1    dyoung 	/* sensible setting from a binary-only driver */
   1670         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_GAINCTL,
   1671       1.119    dyoung 	    __SHIFTIN(0x1d, RF3000_GAINCTL_TXVGC_MASK));
   1672         1.1    dyoung 
   1673         1.1    dyoung 	if (rc != 0)
   1674         1.1    dyoung 		goto out;
   1675         1.1    dyoung 
   1676         1.1    dyoung 	/* magic from a binary-only driver */
   1677         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_LOGAINCAL,
   1678       1.119    dyoung 	    __SHIFTIN(0x38, RF3000_LOGAINCAL_CAL_MASK));
   1679         1.1    dyoung 
   1680         1.1    dyoung 	if (rc != 0)
   1681         1.1    dyoung 		goto out;
   1682         1.1    dyoung 
   1683         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, RF3000_HIGAINCAL_DSSSPAD);
   1684         1.1    dyoung 
   1685         1.1    dyoung 	if (rc != 0)
   1686         1.1    dyoung 		goto out;
   1687         1.1    dyoung 
   1688        1.59    dyoung 	/* XXX Reference driver remarks that Abocom sets this to 50.
   1689        1.59    dyoung 	 * Meaning 0x50, I think....  50 = 0x32, which would set a bit
   1690        1.59    dyoung 	 * in the "reserved" area of register RF3000_OPTIONS1.
   1691        1.59    dyoung 	 */
   1692        1.69    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS1, sc->sc_rf3000_options1);
   1693         1.1    dyoung 
   1694         1.1    dyoung 	if (rc != 0)
   1695         1.1    dyoung 		goto out;
   1696         1.1    dyoung 
   1697        1.69    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS2, sc->sc_rf3000_options2);
   1698         1.1    dyoung 
   1699         1.1    dyoung 	if (rc != 0)
   1700         1.1    dyoung 		goto out;
   1701         1.1    dyoung 
   1702         1.1    dyoung out:
   1703        1.59    dyoung 	atw_bbp_io_enable(sc, 0);
   1704         1.1    dyoung 	return rc;
   1705         1.1    dyoung }
   1706         1.1    dyoung 
   1707        1.59    dyoung #ifdef ATW_BBPDEBUG
   1708         1.1    dyoung static void
   1709        1.23    dyoung atw_rf3000_print(struct atw_softc *sc)
   1710         1.1    dyoung {
   1711        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1712         1.1    dyoung 	u_int addr, val;
   1713         1.1    dyoung 
   1714         1.1    dyoung 	if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
   1715         1.1    dyoung 		return;
   1716         1.1    dyoung 
   1717         1.1    dyoung 	for (addr = 0x01; addr <= 0x15; addr++) {
   1718       1.140     joerg 		printf("%s: bbp[%d] = \n", device_xname(sc->sc_dev), addr);
   1719         1.1    dyoung 		if (atw_rf3000_read(sc, addr, &val) != 0) {
   1720         1.1    dyoung 			printf("<unknown> (quitting print-out)\n");
   1721         1.1    dyoung 			break;
   1722         1.1    dyoung 		}
   1723         1.1    dyoung 		printf("%08x\n", val);
   1724         1.1    dyoung 	}
   1725         1.1    dyoung }
   1726        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1727         1.1    dyoung 
   1728         1.1    dyoung /* Set the power settings on the BBP for channel `chan'. */
   1729         1.1    dyoung static int
   1730        1.59    dyoung atw_rf3000_tune(struct atw_softc *sc, u_int chan)
   1731         1.1    dyoung {
   1732         1.1    dyoung 	int rc = 0;
   1733         1.1    dyoung 	u_int32_t reg;
   1734         1.1    dyoung 	u_int16_t txpower, lpf_cutoff, lna_gs_thresh;
   1735         1.1    dyoung 
   1736         1.1    dyoung 	txpower = sc->sc_srom[ATW_SR_TXPOWER(chan)];
   1737         1.1    dyoung 	lpf_cutoff = sc->sc_srom[ATW_SR_LPF_CUTOFF(chan)];
   1738         1.1    dyoung 	lna_gs_thresh = sc->sc_srom[ATW_SR_LNA_GS_THRESH(chan)];
   1739         1.1    dyoung 
   1740         1.1    dyoung 	/* odd channels: LSB, even channels: MSB */
   1741         1.1    dyoung 	if (chan % 2 == 1) {
   1742         1.1    dyoung 		txpower &= 0xFF;
   1743         1.1    dyoung 		lpf_cutoff &= 0xFF;
   1744         1.1    dyoung 		lna_gs_thresh &= 0xFF;
   1745         1.1    dyoung 	} else {
   1746         1.1    dyoung 		txpower >>= 8;
   1747         1.1    dyoung 		lpf_cutoff >>= 8;
   1748         1.1    dyoung 		lna_gs_thresh >>= 8;
   1749         1.1    dyoung 	}
   1750         1.1    dyoung 
   1751        1.84     perry #ifdef ATW_BBPDEBUG
   1752         1.1    dyoung 	atw_rf3000_print(sc);
   1753        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1754         1.1    dyoung 
   1755         1.1    dyoung 	DPRINTF(sc, ("%s: chan %d txpower %02x, lpf_cutoff %02x, "
   1756         1.1    dyoung 	    "lna_gs_thresh %02x\n",
   1757       1.140     joerg 	    device_xname(sc->sc_dev), chan, txpower, lpf_cutoff, lna_gs_thresh));
   1758         1.1    dyoung 
   1759        1.59    dyoung 	atw_bbp_io_enable(sc, 1);
   1760        1.17    dyoung 
   1761         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_GAINCTL,
   1762       1.119    dyoung 	    __SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK))) != 0)
   1763         1.1    dyoung 		goto out;
   1764         1.1    dyoung 
   1765         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_LOGAINCAL, lpf_cutoff)) != 0)
   1766         1.1    dyoung 		goto out;
   1767         1.1    dyoung 
   1768         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, lna_gs_thresh)) != 0)
   1769         1.1    dyoung 		goto out;
   1770         1.1    dyoung 
   1771        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS1, 0x0);
   1772        1.59    dyoung 
   1773        1.59    dyoung 	if (rc != 0)
   1774        1.59    dyoung 		goto out;
   1775        1.59    dyoung 
   1776        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS2, RF3000_OPTIONS2_LNAGS_DELAY);
   1777        1.59    dyoung 
   1778        1.59    dyoung 	if (rc != 0)
   1779        1.59    dyoung 		goto out;
   1780        1.59    dyoung 
   1781        1.84     perry #ifdef ATW_BBPDEBUG
   1782        1.59    dyoung 	atw_rf3000_print(sc);
   1783        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1784        1.59    dyoung 
   1785        1.59    dyoung out:
   1786        1.59    dyoung 	atw_bbp_io_enable(sc, 0);
   1787        1.59    dyoung 
   1788        1.59    dyoung 	/* set beacon, rts, atim transmit power */
   1789         1.1    dyoung 	reg = ATW_READ(sc, ATW_PLCPHD);
   1790         1.1    dyoung 	reg &= ~ATW_PLCPHD_SERVICE_MASK;
   1791       1.119    dyoung 	reg |= __SHIFTIN(__SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK),
   1792        1.28    dyoung 	    ATW_PLCPHD_SERVICE_MASK);
   1793         1.1    dyoung 	ATW_WRITE(sc, ATW_PLCPHD, reg);
   1794        1.70    dyoung 	DELAY(atw_plcphd_delay);
   1795         1.1    dyoung 
   1796         1.1    dyoung 	return rc;
   1797         1.1    dyoung }
   1798         1.1    dyoung 
   1799         1.1    dyoung /* Write a register on the RF3000 baseband processor using the
   1800         1.1    dyoung  * registers provided by the ADM8211 for this purpose.
   1801         1.1    dyoung  *
   1802         1.1    dyoung  * Return 0 on success.
   1803         1.1    dyoung  */
   1804         1.1    dyoung static int
   1805        1.23    dyoung atw_rf3000_write(struct atw_softc *sc, u_int addr, u_int val)
   1806         1.1    dyoung {
   1807         1.1    dyoung 	u_int32_t reg;
   1808         1.1    dyoung 	int i;
   1809         1.1    dyoung 
   1810         1.1    dyoung 	reg = sc->sc_bbpctl_wr |
   1811       1.119    dyoung 	     __SHIFTIN(val & 0xff, ATW_BBPCTL_DATA_MASK) |
   1812       1.119    dyoung 	     __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
   1813         1.1    dyoung 
   1814        1.70    dyoung 	for (i = 20000 / atw_pseudo_milli; --i >= 0; ) {
   1815        1.58    dyoung 		ATW_WRITE(sc, ATW_BBPCTL, reg);
   1816        1.70    dyoung 		DELAY(2 * atw_pseudo_milli);
   1817         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_WR) == 0)
   1818         1.1    dyoung 			break;
   1819         1.1    dyoung 	}
   1820         1.1    dyoung 
   1821         1.1    dyoung 	if (i < 0) {
   1822       1.140     joerg 		printf("%s: BBPCTL still busy\n", device_xname(sc->sc_dev));
   1823         1.1    dyoung 		return ETIMEDOUT;
   1824         1.1    dyoung 	}
   1825         1.1    dyoung 	return 0;
   1826         1.1    dyoung }
   1827         1.1    dyoung 
   1828         1.1    dyoung /* Read a register on the RF3000 baseband processor using the registers
   1829         1.1    dyoung  * the ADM8211 provides for this purpose.
   1830         1.1    dyoung  *
   1831         1.1    dyoung  * The 7-bit register address is addr.  Record the 8-bit data in the register
   1832         1.1    dyoung  * in *val.
   1833         1.1    dyoung  *
   1834         1.1    dyoung  * Return 0 on success.
   1835         1.1    dyoung  *
   1836         1.1    dyoung  * XXX This does not seem to work. The ADM8211 must require more or
   1837         1.1    dyoung  * different magic to read the chip than to write it. Possibly some
   1838         1.1    dyoung  * of the magic I have derived from a binary-only driver concerns
   1839         1.1    dyoung  * the "chip address" (see the RF3000 manual).
   1840         1.1    dyoung  */
   1841        1.84     perry #ifdef ATW_BBPDEBUG
   1842         1.1    dyoung static int
   1843        1.23    dyoung atw_rf3000_read(struct atw_softc *sc, u_int addr, u_int *val)
   1844         1.1    dyoung {
   1845         1.1    dyoung 	u_int32_t reg;
   1846         1.1    dyoung 	int i;
   1847         1.1    dyoung 
   1848         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1849         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD|ATW_BBPCTL_WR) == 0)
   1850         1.1    dyoung 			break;
   1851         1.1    dyoung 		DELAY(100);
   1852         1.1    dyoung 	}
   1853         1.1    dyoung 
   1854         1.1    dyoung 	if (i < 0) {
   1855         1.1    dyoung 		printf("%s: start atw_rf3000_read, BBPCTL busy\n",
   1856       1.140     joerg 		    device_xname(sc->sc_dev));
   1857         1.1    dyoung 		return ETIMEDOUT;
   1858         1.1    dyoung 	}
   1859         1.1    dyoung 
   1860       1.119    dyoung 	reg = sc->sc_bbpctl_rd | __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
   1861         1.1    dyoung 
   1862         1.1    dyoung 	ATW_WRITE(sc, ATW_BBPCTL, reg);
   1863         1.1    dyoung 
   1864         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1865         1.1    dyoung 		DELAY(100);
   1866         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD) == 0)
   1867         1.1    dyoung 			break;
   1868         1.1    dyoung 	}
   1869         1.1    dyoung 
   1870         1.1    dyoung 	ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_RD);
   1871         1.1    dyoung 
   1872         1.1    dyoung 	if (i < 0) {
   1873         1.1    dyoung 		printf("%s: atw_rf3000_read wrote %08x; BBPCTL still busy\n",
   1874       1.140     joerg 		    device_xname(sc->sc_dev), reg);
   1875         1.1    dyoung 		return ETIMEDOUT;
   1876         1.1    dyoung 	}
   1877         1.1    dyoung 	if (val != NULL)
   1878       1.119    dyoung 		*val = __SHIFTOUT(reg, ATW_BBPCTL_DATA_MASK);
   1879         1.1    dyoung 	return 0;
   1880         1.1    dyoung }
   1881        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1882         1.1    dyoung 
   1883         1.1    dyoung /* Write a register on the Si4126 RF/IF synthesizer using the registers
   1884         1.1    dyoung  * provided by the ADM8211 for that purpose.
   1885         1.1    dyoung  *
   1886         1.1    dyoung  * val is 18 bits of data, and val is the 4-bit address of the register.
   1887         1.1    dyoung  *
   1888         1.1    dyoung  * Return 0 on success.
   1889         1.1    dyoung  */
   1890        1.59    dyoung static void
   1891        1.23    dyoung atw_si4126_write(struct atw_softc *sc, u_int addr, u_int val)
   1892         1.1    dyoung {
   1893        1.59    dyoung 	uint32_t bits, mask, reg;
   1894        1.59    dyoung 	const int nbits = 22;
   1895         1.1    dyoung 
   1896       1.119    dyoung 	KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
   1897       1.119    dyoung 	KASSERT((val & ~__SHIFTOUT_MASK(SI4126_TWI_DATA_MASK)) == 0);
   1898        1.24    dyoung 
   1899       1.119    dyoung 	bits = __SHIFTIN(val, SI4126_TWI_DATA_MASK) |
   1900       1.119    dyoung 	       __SHIFTIN(addr, SI4126_TWI_ADDR_MASK);
   1901        1.24    dyoung 
   1902        1.59    dyoung 	reg = ATW_SYNRF_SELSYN;
   1903        1.59    dyoung 	/* reference driver: reset Si4126 serial bus to initial
   1904        1.59    dyoung 	 * conditions?
   1905        1.59    dyoung 	 */
   1906        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
   1907        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg);
   1908        1.59    dyoung 
   1909       1.112    dyoung 	for (mask = __BIT(nbits - 1); mask != 0; mask >>= 1) {
   1910        1.59    dyoung 		if ((bits & mask) != 0)
   1911        1.59    dyoung 			reg |= ATW_SYNRF_SYNDATA;
   1912        1.59    dyoung 		else
   1913        1.59    dyoung 			reg &= ~ATW_SYNRF_SYNDATA;
   1914        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg);
   1915        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_SYNCLK);
   1916        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg);
   1917         1.1    dyoung 	}
   1918        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
   1919        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, 0x0);
   1920         1.1    dyoung }
   1921         1.1    dyoung 
   1922         1.1    dyoung /* Read 18-bit data from the 4-bit address addr in Si4126
   1923         1.1    dyoung  * RF synthesizer and write the data to *val. Return 0 on success.
   1924         1.1    dyoung  *
   1925         1.1    dyoung  * XXX This does not seem to work. The ADM8211 must require more or
   1926         1.1    dyoung  * different magic to read the chip than to write it.
   1927         1.1    dyoung  */
   1928        1.84     perry #ifdef ATW_SYNDEBUG
   1929         1.1    dyoung static int
   1930        1.23    dyoung atw_si4126_read(struct atw_softc *sc, u_int addr, u_int *val)
   1931         1.1    dyoung {
   1932         1.1    dyoung 	u_int32_t reg;
   1933         1.1    dyoung 	int i;
   1934         1.1    dyoung 
   1935       1.119    dyoung 	KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
   1936        1.24    dyoung 
   1937         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1938         1.1    dyoung 		if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD|ATW_SYNCTL_WR) == 0)
   1939         1.1    dyoung 			break;
   1940         1.1    dyoung 		DELAY(100);
   1941         1.1    dyoung 	}
   1942         1.1    dyoung 
   1943         1.1    dyoung 	if (i < 0) {
   1944         1.1    dyoung 		printf("%s: start atw_si4126_read, SYNCTL busy\n",
   1945       1.140     joerg 		    device_xname(sc->sc_dev));
   1946         1.1    dyoung 		return ETIMEDOUT;
   1947         1.1    dyoung 	}
   1948         1.1    dyoung 
   1949       1.119    dyoung 	reg = sc->sc_synctl_rd | __SHIFTIN(addr, ATW_SYNCTL_DATA_MASK);
   1950         1.1    dyoung 
   1951         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNCTL, reg);
   1952         1.1    dyoung 
   1953         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1954         1.1    dyoung 		DELAY(100);
   1955         1.1    dyoung 		if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD) == 0)
   1956         1.1    dyoung 			break;
   1957         1.1    dyoung 	}
   1958         1.1    dyoung 
   1959         1.1    dyoung 	ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_RD);
   1960         1.1    dyoung 
   1961         1.1    dyoung 	if (i < 0) {
   1962        1.59    dyoung 		printf("%s: atw_si4126_read wrote %#08x, SYNCTL still busy\n",
   1963       1.140     joerg 		    device_xname(sc->sc_dev), reg);
   1964         1.1    dyoung 		return ETIMEDOUT;
   1965         1.1    dyoung 	}
   1966         1.1    dyoung 	if (val != NULL)
   1967       1.119    dyoung 		*val = __SHIFTOUT(ATW_READ(sc, ATW_SYNCTL),
   1968         1.1    dyoung 		                       ATW_SYNCTL_DATA_MASK);
   1969         1.1    dyoung 	return 0;
   1970         1.1    dyoung }
   1971        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1972         1.1    dyoung 
   1973         1.1    dyoung /* XXX is the endianness correct? test. */
   1974         1.1    dyoung #define	atw_calchash(addr) \
   1975       1.112    dyoung 	(ether_crc32_le((addr), IEEE80211_ADDR_LEN) & __BITS(5, 0))
   1976         1.1    dyoung 
   1977         1.1    dyoung /*
   1978         1.1    dyoung  * atw_filter_setup:
   1979         1.1    dyoung  *
   1980         1.1    dyoung  *	Set the ADM8211's receive filter.
   1981         1.1    dyoung  */
   1982         1.1    dyoung static void
   1983        1.23    dyoung atw_filter_setup(struct atw_softc *sc)
   1984         1.1    dyoung {
   1985         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1986        1.85    dyoung 	struct ethercom *ec = &sc->sc_ec;
   1987        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1988         1.1    dyoung 	int hash;
   1989        1.57    dyoung 	u_int32_t hashes[2];
   1990         1.1    dyoung 	struct ether_multi *enm;
   1991         1.1    dyoung 	struct ether_multistep step;
   1992         1.1    dyoung 
   1993        1.57    dyoung 	/* According to comments in tlp_al981_filter_setup
   1994        1.57    dyoung 	 * (dev/ic/tulip.c) the ADMtek AL981 does not like for its
   1995        1.57    dyoung 	 * multicast filter to be set while it is running.  Hopefully
   1996        1.57    dyoung 	 * the ADM8211 is not the same!
   1997         1.1    dyoung 	 */
   1998        1.57    dyoung 	if ((ifp->if_flags & IFF_RUNNING) != 0)
   1999         1.1    dyoung 		atw_idle(sc, ATW_NAR_SR);
   2000         1.1    dyoung 
   2001       1.134    dyoung 	sc->sc_opmode &= ~(ATW_NAR_PB|ATW_NAR_PR|ATW_NAR_MM);
   2002        1.91    dyoung 	ifp->if_flags &= ~IFF_ALLMULTI;
   2003         1.1    dyoung 
   2004        1.57    dyoung 	/* XXX in scan mode, do not filter packets.  Maybe this is
   2005        1.57    dyoung 	 * unnecessary.
   2006        1.57    dyoung 	 */
   2007        1.57    dyoung 	if (ic->ic_state == IEEE80211_S_SCAN ||
   2008        1.57    dyoung 	    (ifp->if_flags & IFF_PROMISC) != 0) {
   2009       1.134    dyoung 		sc->sc_opmode |= ATW_NAR_PR | ATW_NAR_PB;
   2010        1.57    dyoung 		goto allmulti;
   2011         1.1    dyoung 	}
   2012         1.1    dyoung 
   2013        1.57    dyoung 	hashes[0] = hashes[1] = 0x0;
   2014        1.57    dyoung 
   2015         1.1    dyoung 	/*
   2016         1.1    dyoung 	 * Program the 64-bit multicast hash filter.
   2017         1.1    dyoung 	 */
   2018         1.1    dyoung 	ETHER_FIRST_MULTI(step, ec, enm);
   2019         1.1    dyoung 	while (enm != NULL) {
   2020         1.1    dyoung 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   2021         1.1    dyoung 		    ETHER_ADDR_LEN) != 0)
   2022         1.1    dyoung 			goto allmulti;
   2023         1.1    dyoung 
   2024         1.1    dyoung 		hash = atw_calchash(enm->enm_addrlo);
   2025         1.1    dyoung 		hashes[hash >> 5] |= 1 << (hash & 0x1f);
   2026         1.1    dyoung 		ETHER_NEXT_MULTI(step, enm);
   2027        1.75    dyoung 		sc->sc_opmode |= ATW_NAR_MM;
   2028         1.1    dyoung 	}
   2029        1.57    dyoung 	ifp->if_flags &= ~IFF_ALLMULTI;
   2030        1.57    dyoung 	goto setit;
   2031         1.1    dyoung 
   2032        1.57    dyoung allmulti:
   2033        1.75    dyoung 	sc->sc_opmode |= ATW_NAR_MM;
   2034        1.57    dyoung 	ifp->if_flags |= IFF_ALLMULTI;
   2035        1.57    dyoung 	hashes[0] = hashes[1] = 0xffffffff;
   2036         1.1    dyoung 
   2037        1.57    dyoung setit:
   2038         1.1    dyoung 	ATW_WRITE(sc, ATW_MAR0, hashes[0]);
   2039         1.1    dyoung 	ATW_WRITE(sc, ATW_MAR1, hashes[1]);
   2040         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2041        1.70    dyoung 	DELAY(atw_nar_delay);
   2042       1.101    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   2043        1.57    dyoung 
   2044       1.140     joerg 	DPRINTF(sc, ("%s: ATW_NAR %08x opmode %08x\n", device_xname(sc->sc_dev),
   2045         1.1    dyoung 	    ATW_READ(sc, ATW_NAR), sc->sc_opmode));
   2046         1.1    dyoung }
   2047         1.1    dyoung 
   2048         1.1    dyoung /* Tell the ADM8211 our preferred BSSID. The ADM8211 must match
   2049         1.1    dyoung  * a beacon's BSSID and SSID against the preferred BSSID and SSID
   2050         1.1    dyoung  * before it will raise ATW_INTR_LINKON. When the ADM8211 receives
   2051         1.1    dyoung  * no beacon with the preferred BSSID and SSID in the number of
   2052         1.1    dyoung  * beacon intervals given in ATW_BPLI, then it raises ATW_INTR_LINKOFF.
   2053         1.1    dyoung  */
   2054         1.1    dyoung static void
   2055        1.23    dyoung atw_write_bssid(struct atw_softc *sc)
   2056         1.1    dyoung {
   2057         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2058         1.1    dyoung 	u_int8_t *bssid;
   2059         1.1    dyoung 
   2060         1.3    dyoung 	bssid = ic->ic_bss->ni_bssid;
   2061         1.1    dyoung 
   2062        1.52    dyoung 	ATW_WRITE(sc, ATW_BSSID0,
   2063       1.119    dyoung 	    __SHIFTIN(bssid[0], ATW_BSSID0_BSSIDB0_MASK) |
   2064       1.119    dyoung 	    __SHIFTIN(bssid[1], ATW_BSSID0_BSSIDB1_MASK) |
   2065       1.119    dyoung 	    __SHIFTIN(bssid[2], ATW_BSSID0_BSSIDB2_MASK) |
   2066       1.119    dyoung 	    __SHIFTIN(bssid[3], ATW_BSSID0_BSSIDB3_MASK));
   2067        1.52    dyoung 
   2068         1.1    dyoung 	ATW_WRITE(sc, ATW_ABDA1,
   2069         1.1    dyoung 	    (ATW_READ(sc, ATW_ABDA1) &
   2070         1.1    dyoung 	    ~(ATW_ABDA1_BSSIDB4_MASK|ATW_ABDA1_BSSIDB5_MASK)) |
   2071       1.119    dyoung 	    __SHIFTIN(bssid[4], ATW_ABDA1_BSSIDB4_MASK) |
   2072       1.119    dyoung 	    __SHIFTIN(bssid[5], ATW_ABDA1_BSSIDB5_MASK));
   2073         1.1    dyoung 
   2074       1.140     joerg 	DPRINTF(sc, ("%s: BSSID %s -> ", device_xname(sc->sc_dev),
   2075         1.1    dyoung 	    ether_sprintf(sc->sc_bssid)));
   2076         1.1    dyoung 	DPRINTF(sc, ("%s\n", ether_sprintf(bssid)));
   2077         1.1    dyoung 
   2078         1.1    dyoung 	memcpy(sc->sc_bssid, bssid, sizeof(sc->sc_bssid));
   2079         1.1    dyoung }
   2080         1.1    dyoung 
   2081         1.1    dyoung /* Write buflen bytes from buf to SRAM starting at the SRAM's ofs'th
   2082         1.1    dyoung  * 16-bit word.
   2083         1.1    dyoung  */
   2084         1.1    dyoung static void
   2085        1.23    dyoung atw_write_sram(struct atw_softc *sc, u_int ofs, u_int8_t *buf, u_int buflen)
   2086         1.1    dyoung {
   2087         1.1    dyoung 	u_int i;
   2088         1.1    dyoung 	u_int8_t *ptr;
   2089         1.1    dyoung 
   2090         1.1    dyoung 	memcpy(&sc->sc_sram[ofs], buf, buflen);
   2091         1.1    dyoung 
   2092        1.65    dyoung 	KASSERT(ofs % 2 == 0 && buflen % 2 == 0);
   2093         1.1    dyoung 
   2094        1.69    dyoung 	KASSERT(buflen + ofs <= sc->sc_sramlen);
   2095         1.1    dyoung 
   2096         1.1    dyoung 	ptr = &sc->sc_sram[ofs];
   2097         1.1    dyoung 
   2098         1.1    dyoung 	for (i = 0; i < buflen; i += 2) {
   2099         1.1    dyoung 		ATW_WRITE(sc, ATW_WEPCTL, ATW_WEPCTL_WR |
   2100       1.119    dyoung 		    __SHIFTIN((ofs + i) / 2, ATW_WEPCTL_TBLADD_MASK));
   2101         1.1    dyoung 		DELAY(atw_writewep_delay);
   2102         1.1    dyoung 
   2103         1.1    dyoung 		ATW_WRITE(sc, ATW_WESK,
   2104       1.119    dyoung 		    __SHIFTIN((ptr[i + 1] << 8) | ptr[i], ATW_WESK_DATA_MASK));
   2105         1.1    dyoung 		DELAY(atw_writewep_delay);
   2106         1.1    dyoung 	}
   2107         1.1    dyoung 	ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl); /* restore WEP condition */
   2108         1.1    dyoung 
   2109         1.1    dyoung 	if (sc->sc_if.if_flags & IFF_DEBUG) {
   2110         1.1    dyoung 		int n_octets = 0;
   2111         1.1    dyoung 		printf("%s: wrote %d bytes at 0x%x wepctl 0x%08x\n",
   2112       1.140     joerg 		    device_xname(sc->sc_dev), buflen, ofs, sc->sc_wepctl);
   2113         1.1    dyoung 		for (i = 0; i < buflen; i++) {
   2114         1.1    dyoung 			printf(" %02x", ptr[i]);
   2115         1.1    dyoung 			if (++n_octets % 24 == 0)
   2116         1.1    dyoung 				printf("\n");
   2117         1.1    dyoung 		}
   2118         1.1    dyoung 		if (n_octets % 24 != 0)
   2119         1.1    dyoung 			printf("\n");
   2120         1.1    dyoung 	}
   2121         1.1    dyoung }
   2122         1.1    dyoung 
   2123        1.85    dyoung static int
   2124        1.85    dyoung atw_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
   2125        1.85    dyoung {
   2126        1.85    dyoung 	struct atw_softc *sc = ic->ic_ifp->if_softc;
   2127        1.85    dyoung 	u_int keyix = k->wk_keyix;
   2128        1.85    dyoung 
   2129        1.85    dyoung 	DPRINTF(sc, ("%s: delete key %u\n", __func__, keyix));
   2130        1.85    dyoung 
   2131        1.85    dyoung 	if (keyix >= IEEE80211_WEP_NKID)
   2132        1.85    dyoung 		return 0;
   2133        1.85    dyoung 	if (k->wk_keylen != 0)
   2134        1.85    dyoung 		sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
   2135        1.85    dyoung 
   2136        1.85    dyoung 	return 1;
   2137        1.85    dyoung }
   2138        1.85    dyoung 
   2139        1.85    dyoung static int
   2140        1.85    dyoung atw_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
   2141       1.124  christos 	const u_int8_t mac[IEEE80211_ADDR_LEN])
   2142        1.85    dyoung {
   2143        1.85    dyoung 	struct atw_softc *sc = ic->ic_ifp->if_softc;
   2144        1.85    dyoung 
   2145        1.85    dyoung 	DPRINTF(sc, ("%s: set key %u\n", __func__, k->wk_keyix));
   2146        1.85    dyoung 
   2147        1.85    dyoung 	if (k->wk_keyix >= IEEE80211_WEP_NKID)
   2148        1.85    dyoung 		return 0;
   2149        1.85    dyoung 
   2150        1.85    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
   2151        1.85    dyoung 
   2152        1.85    dyoung 	return 1;
   2153        1.85    dyoung }
   2154        1.85    dyoung 
   2155        1.85    dyoung static void
   2156       1.124  christos atw_key_update_begin(struct ieee80211com *ic)
   2157        1.85    dyoung {
   2158        1.85    dyoung #ifdef ATW_DEBUG
   2159        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2160        1.85    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2161        1.85    dyoung #endif
   2162        1.85    dyoung 
   2163        1.85    dyoung 	DPRINTF(sc, ("%s:\n", __func__));
   2164        1.85    dyoung }
   2165        1.85    dyoung 
   2166        1.85    dyoung static void
   2167        1.85    dyoung atw_key_update_end(struct ieee80211com *ic)
   2168        1.85    dyoung {
   2169        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2170        1.85    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2171        1.85    dyoung 
   2172        1.85    dyoung 	DPRINTF(sc, ("%s:\n", __func__));
   2173        1.85    dyoung 
   2174        1.85    dyoung 	if ((sc->sc_flags & ATWF_WEP_SRAM_VALID) != 0)
   2175        1.85    dyoung 		return;
   2176       1.146    dyoung 	if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2177        1.89    dyoung 		return;
   2178        1.89    dyoung 	atw_idle(sc, ATW_NAR_SR | ATW_NAR_ST);
   2179        1.85    dyoung 	atw_write_wep(sc);
   2180        1.89    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2181       1.101    dyoung 	DELAY(atw_nar_delay);
   2182       1.101    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   2183        1.85    dyoung }
   2184        1.85    dyoung 
   2185         1.1    dyoung /* Write WEP keys from the ieee80211com to the ADM8211's SRAM. */
   2186         1.1    dyoung static void
   2187        1.23    dyoung atw_write_wep(struct atw_softc *sc)
   2188         1.1    dyoung {
   2189       1.108    dyoung #if 0
   2190         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2191       1.108    dyoung 	u_int32_t reg;
   2192       1.108    dyoung 	int i;
   2193       1.108    dyoung #endif
   2194         1.1    dyoung 	/* SRAM shared-key record format: key0 flags key1 ... key12 */
   2195         1.1    dyoung 	u_int8_t buf[IEEE80211_WEP_NKID]
   2196         1.1    dyoung 	            [1 /* key[0] */ + 1 /* flags */ + 12 /* key[1 .. 12] */];
   2197         1.1    dyoung 
   2198         1.1    dyoung 	sc->sc_wepctl = 0;
   2199         1.1    dyoung 	ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl);
   2200         1.1    dyoung 
   2201         1.1    dyoung 	memset(&buf[0][0], 0, sizeof(buf));
   2202         1.1    dyoung 
   2203       1.108    dyoung #if 0
   2204         1.1    dyoung 	for (i = 0; i < IEEE80211_WEP_NKID; i++) {
   2205        1.85    dyoung 		if (ic->ic_nw_keys[i].wk_keylen > 5) {
   2206         1.1    dyoung 			buf[i][1] = ATW_WEP_ENABLED | ATW_WEP_104BIT;
   2207        1.85    dyoung 		} else if (ic->ic_nw_keys[i].wk_keylen != 0) {
   2208         1.1    dyoung 			buf[i][1] = ATW_WEP_ENABLED;
   2209         1.1    dyoung 		} else {
   2210         1.1    dyoung 			buf[i][1] = 0;
   2211         1.1    dyoung 			continue;
   2212         1.1    dyoung 		}
   2213         1.1    dyoung 		buf[i][0] = ic->ic_nw_keys[i].wk_key[0];
   2214         1.1    dyoung 		memcpy(&buf[i][2], &ic->ic_nw_keys[i].wk_key[1],
   2215        1.85    dyoung 		    ic->ic_nw_keys[i].wk_keylen - 1);
   2216         1.1    dyoung 	}
   2217         1.1    dyoung 
   2218         1.1    dyoung 	reg = ATW_READ(sc, ATW_MACTEST);
   2219         1.1    dyoung 	reg |= ATW_MACTEST_MMI_USETXCLK | ATW_MACTEST_FORCE_KEYID;
   2220         1.1    dyoung 	reg &= ~ATW_MACTEST_KEYID_MASK;
   2221       1.119    dyoung 	reg |= __SHIFTIN(ic->ic_def_txkey, ATW_MACTEST_KEYID_MASK);
   2222         1.1    dyoung 	ATW_WRITE(sc, ATW_MACTEST, reg);
   2223         1.1    dyoung 
   2224        1.85    dyoung 	if ((ic->ic_flags & IEEE80211_F_PRIVACY) != 0)
   2225        1.85    dyoung 		sc->sc_wepctl |= ATW_WEPCTL_WEPENABLE;
   2226        1.69    dyoung 
   2227        1.69    dyoung 	switch (sc->sc_rev) {
   2228        1.69    dyoung 	case ATW_REVISION_AB:
   2229        1.69    dyoung 	case ATW_REVISION_AF:
   2230        1.69    dyoung 		/* Bypass WEP on Rx. */
   2231        1.69    dyoung 		sc->sc_wepctl |= ATW_WEPCTL_WEPRXBYP;
   2232        1.69    dyoung 		break;
   2233        1.69    dyoung 	default:
   2234        1.69    dyoung 		break;
   2235        1.69    dyoung 	}
   2236       1.108    dyoung #endif
   2237         1.1    dyoung 
   2238         1.1    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SHARED_KEY, (u_int8_t*)&buf[0][0],
   2239         1.1    dyoung 	    sizeof(buf));
   2240        1.85    dyoung 
   2241        1.85    dyoung 	sc->sc_flags |= ATWF_WEP_SRAM_VALID;
   2242         1.1    dyoung }
   2243         1.1    dyoung 
   2244         1.3    dyoung static void
   2245         1.3    dyoung atw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
   2246         1.3    dyoung     struct ieee80211_node *ni, int subtype, int rssi, u_int32_t rstamp)
   2247         1.3    dyoung {
   2248        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)ic->ic_ifp->if_softc;
   2249         1.3    dyoung 
   2250        1.78    dyoung 	/* The ADM8211A answers probe requests. TBD ADM8211B/C. */
   2251        1.78    dyoung 	if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_REQ)
   2252        1.78    dyoung 		return;
   2253        1.78    dyoung 
   2254        1.78    dyoung 	(*sc->sc_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
   2255        1.78    dyoung 
   2256         1.3    dyoung 	switch (subtype) {
   2257         1.3    dyoung 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
   2258         1.3    dyoung 	case IEEE80211_FC0_SUBTYPE_BEACON:
   2259        1.97    dyoung 		if (ic->ic_opmode == IEEE80211_M_IBSS &&
   2260        1.97    dyoung 		    ic->ic_state == IEEE80211_S_RUN) {
   2261        1.97    dyoung 			if (le64toh(ni->ni_tstamp.tsf) >= atw_get_tsft(sc))
   2262        1.97    dyoung 				(void)ieee80211_ibss_merge(ni);
   2263        1.97    dyoung 		}
   2264         1.3    dyoung 		break;
   2265         1.3    dyoung 	default:
   2266         1.3    dyoung 		break;
   2267         1.3    dyoung 	}
   2268         1.3    dyoung 	return;
   2269         1.3    dyoung }
   2270         1.3    dyoung 
   2271         1.1    dyoung /* Write the SSID in the ieee80211com to the SRAM on the ADM8211.
   2272         1.1    dyoung  * In ad hoc mode, the SSID is written to the beacons sent by the
   2273         1.1    dyoung  * ADM8211. In both ad hoc and infrastructure mode, beacons received
   2274         1.1    dyoung  * with matching SSID affect ATW_INTR_LINKON/ATW_INTR_LINKOFF
   2275         1.1    dyoung  * indications.
   2276         1.1    dyoung  */
   2277         1.1    dyoung static void
   2278        1.23    dyoung atw_write_ssid(struct atw_softc *sc)
   2279         1.1    dyoung {
   2280         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2281        1.53    dyoung 	/* 34 bytes are reserved in ADM8211 SRAM for the SSID, but
   2282        1.53    dyoung 	 * it only expects the element length, not its ID.
   2283        1.53    dyoung 	 */
   2284        1.18    dyoung 	u_int8_t buf[roundup(1 /* length */ + IEEE80211_NWID_LEN, 2)];
   2285         1.1    dyoung 
   2286         1.1    dyoung 	memset(buf, 0, sizeof(buf));
   2287         1.3    dyoung 	buf[0] = ic->ic_bss->ni_esslen;
   2288         1.3    dyoung 	memcpy(&buf[1], ic->ic_bss->ni_essid, ic->ic_bss->ni_esslen);
   2289         1.1    dyoung 
   2290        1.53    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SSID, buf,
   2291        1.53    dyoung 	    roundup(1 + ic->ic_bss->ni_esslen, 2));
   2292         1.1    dyoung }
   2293         1.1    dyoung 
   2294         1.1    dyoung /* Write the supported rates in the ieee80211com to the SRAM of the ADM8211.
   2295         1.1    dyoung  * In ad hoc mode, the supported rates are written to beacons sent by the
   2296         1.1    dyoung  * ADM8211.
   2297         1.1    dyoung  */
   2298         1.1    dyoung static void
   2299        1.23    dyoung atw_write_sup_rates(struct atw_softc *sc)
   2300         1.1    dyoung {
   2301         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2302         1.1    dyoung 	/* 14 bytes are probably (XXX) reserved in the ADM8211 SRAM for
   2303         1.1    dyoung 	 * supported rates
   2304         1.1    dyoung 	 */
   2305        1.18    dyoung 	u_int8_t buf[roundup(1 /* length */ + IEEE80211_RATE_SIZE, 2)];
   2306         1.1    dyoung 
   2307         1.1    dyoung 	memset(buf, 0, sizeof(buf));
   2308         1.1    dyoung 
   2309         1.3    dyoung 	buf[0] = ic->ic_bss->ni_rates.rs_nrates;
   2310         1.1    dyoung 
   2311         1.3    dyoung 	memcpy(&buf[1], ic->ic_bss->ni_rates.rs_rates,
   2312         1.3    dyoung 	    ic->ic_bss->ni_rates.rs_nrates);
   2313         1.1    dyoung 
   2314         1.1    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SUPRATES, buf, sizeof(buf));
   2315         1.1    dyoung }
   2316         1.1    dyoung 
   2317         1.1    dyoung /* Start/stop sending beacons. */
   2318         1.1    dyoung void
   2319         1.1    dyoung atw_start_beacon(struct atw_softc *sc, int start)
   2320         1.1    dyoung {
   2321         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2322        1.55    dyoung 	uint16_t chan;
   2323        1.55    dyoung 	uint32_t bcnt, bpli, cap0, cap1, capinfo;
   2324        1.55    dyoung 	size_t len;
   2325         1.1    dyoung 
   2326       1.146    dyoung 	if (!device_is_active(sc->sc_dev))
   2327         1.1    dyoung 		return;
   2328         1.1    dyoung 
   2329         1.1    dyoung 	/* start beacons */
   2330         1.1    dyoung 	len = sizeof(struct ieee80211_frame) +
   2331         1.1    dyoung 	    8 /* timestamp */ + 2 /* beacon interval */ +
   2332         1.1    dyoung 	    2 /* capability info */ +
   2333         1.3    dyoung 	    2 + ic->ic_bss->ni_esslen /* SSID element */ +
   2334         1.3    dyoung 	    2 + ic->ic_bss->ni_rates.rs_nrates /* rates element */ +
   2335         1.1    dyoung 	    3 /* DS parameters */ +
   2336         1.1    dyoung 	    IEEE80211_CRC_LEN;
   2337         1.1    dyoung 
   2338        1.55    dyoung 	bcnt = ATW_READ(sc, ATW_BCNT) & ~ATW_BCNT_BCNT_MASK;
   2339        1.55    dyoung 	cap0 = ATW_READ(sc, ATW_CAP0) & ~ATW_CAP0_CHN_MASK;
   2340        1.55    dyoung 	cap1 = ATW_READ(sc, ATW_CAP1) & ~ATW_CAP1_CAPI_MASK;
   2341         1.1    dyoung 
   2342        1.55    dyoung 	ATW_WRITE(sc, ATW_BCNT, bcnt);
   2343        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP1, cap1);
   2344         1.1    dyoung 
   2345         1.1    dyoung 	if (!start)
   2346         1.1    dyoung 		return;
   2347         1.1    dyoung 
   2348         1.1    dyoung 	/* TBD use ni_capinfo */
   2349         1.1    dyoung 
   2350        1.55    dyoung 	capinfo = 0;
   2351       1.145    dyoung 	if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
   2352         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_SHORT_PREAMBLE;
   2353        1.71   mycroft 	if (ic->ic_flags & IEEE80211_F_PRIVACY)
   2354         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_PRIVACY;
   2355         1.1    dyoung 
   2356         1.1    dyoung 	switch (ic->ic_opmode) {
   2357         1.1    dyoung 	case IEEE80211_M_IBSS:
   2358         1.1    dyoung 		len += 4; /* IBSS parameters */
   2359         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_IBSS;
   2360         1.1    dyoung 		break;
   2361         1.1    dyoung 	case IEEE80211_M_HOSTAP:
   2362         1.1    dyoung 		/* XXX 6-byte minimum TIM */
   2363         1.1    dyoung 		len += atw_beacon_len_adjust;
   2364         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_ESS;
   2365         1.1    dyoung 		break;
   2366         1.1    dyoung 	default:
   2367         1.1    dyoung 		return;
   2368         1.1    dyoung 	}
   2369         1.1    dyoung 
   2370        1.55    dyoung 	/* set listen interval
   2371        1.55    dyoung 	 * XXX do software units agree w/ hardware?
   2372        1.55    dyoung 	 */
   2373       1.119    dyoung 	bpli = __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
   2374       1.119    dyoung 	    __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval, ATW_BPLI_LI_MASK);
   2375        1.55    dyoung 
   2376        1.90     skrll 	chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
   2377         1.1    dyoung 
   2378       1.119    dyoung 	bcnt |= __SHIFTIN(len, ATW_BCNT_BCNT_MASK);
   2379       1.119    dyoung 	cap0 |= __SHIFTIN(chan, ATW_CAP0_CHN_MASK);
   2380       1.119    dyoung 	cap1 |= __SHIFTIN(capinfo, ATW_CAP1_CAPI_MASK);
   2381        1.55    dyoung 
   2382        1.55    dyoung 	ATW_WRITE(sc, ATW_BCNT, bcnt);
   2383        1.55    dyoung 	ATW_WRITE(sc, ATW_BPLI, bpli);
   2384        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP0, cap0);
   2385        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP1, cap1);
   2386         1.1    dyoung 
   2387         1.1    dyoung 	DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_BCNT] = %08x\n",
   2388       1.140     joerg 	    device_xname(sc->sc_dev), bcnt));
   2389         1.1    dyoung 
   2390         1.1    dyoung 	DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_CAP1] = %08x\n",
   2391       1.140     joerg 	    device_xname(sc->sc_dev), cap1));
   2392         1.1    dyoung }
   2393         1.1    dyoung 
   2394        1.56    dyoung /* Return the 32 lsb of the last TSFT divisible by ival. */
   2395        1.92     perry static inline uint32_t
   2396        1.56    dyoung atw_last_even_tsft(uint32_t tsfth, uint32_t tsftl, uint32_t ival)
   2397        1.56    dyoung {
   2398        1.56    dyoung 	/* Following the reference driver's lead, I compute
   2399        1.84     perry 	 *
   2400        1.56    dyoung 	 *   (uint32_t)((((uint64_t)tsfth << 32) | tsftl) % ival)
   2401        1.56    dyoung 	 *
   2402        1.56    dyoung 	 * without using 64-bit arithmetic, using the following
   2403        1.56    dyoung 	 * relationship:
   2404        1.56    dyoung 	 *
   2405        1.56    dyoung 	 *     (0x100000000 * H + L) % m
   2406        1.56    dyoung 	 *   = ((0x100000000 % m) * H + L) % m
   2407        1.56    dyoung 	 *   = (((0xffffffff + 1) % m) * H + L) % m
   2408        1.56    dyoung 	 *   = ((0xffffffff % m + 1 % m) * H + L) % m
   2409        1.56    dyoung 	 *   = ((0xffffffff % m + 1) * H + L) % m
   2410        1.56    dyoung 	 */
   2411        1.56    dyoung 	return ((0xFFFFFFFF % ival + 1) * tsfth + tsftl) % ival;
   2412        1.56    dyoung }
   2413        1.56    dyoung 
   2414        1.78    dyoung static uint64_t
   2415        1.78    dyoung atw_get_tsft(struct atw_softc *sc)
   2416        1.76    dyoung {
   2417        1.76    dyoung 	int i;
   2418        1.78    dyoung 	uint32_t tsfth, tsftl;
   2419        1.76    dyoung 	for (i = 0; i < 2; i++) {
   2420        1.78    dyoung 		tsfth = ATW_READ(sc, ATW_TSFTH);
   2421        1.78    dyoung 		tsftl = ATW_READ(sc, ATW_TSFTL);
   2422        1.78    dyoung 		if (ATW_READ(sc, ATW_TSFTH) == tsfth)
   2423        1.76    dyoung 			break;
   2424        1.76    dyoung 	}
   2425        1.78    dyoung 	return ((uint64_t)tsfth << 32) | tsftl;
   2426        1.76    dyoung }
   2427        1.76    dyoung 
   2428         1.1    dyoung /* If we've created an IBSS, write the TSF time in the ADM8211 to
   2429         1.1    dyoung  * the ieee80211com.
   2430         1.1    dyoung  *
   2431         1.1    dyoung  * Predict the next target beacon transmission time (TBTT) and
   2432         1.1    dyoung  * write it to the ADM8211.
   2433         1.1    dyoung  */
   2434         1.1    dyoung static void
   2435        1.76    dyoung atw_predict_beacon(struct atw_softc *sc)
   2436         1.1    dyoung {
   2437         1.1    dyoung #define TBTTOFS 20 /* TU */
   2438         1.1    dyoung 
   2439         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2440        1.78    dyoung 	uint64_t tsft;
   2441        1.56    dyoung 	uint32_t ival, past_even, tbtt, tsfth, tsftl;
   2442        1.56    dyoung 	union {
   2443        1.78    dyoung 		uint64_t	word;
   2444        1.56    dyoung 		uint8_t		tstamp[8];
   2445        1.56    dyoung 	} u;
   2446         1.1    dyoung 
   2447         1.1    dyoung 	if ((ic->ic_opmode == IEEE80211_M_HOSTAP) ||
   2448         1.1    dyoung 	    ((ic->ic_opmode == IEEE80211_M_IBSS) &&
   2449         1.1    dyoung 	     (ic->ic_flags & IEEE80211_F_SIBSS))) {
   2450        1.78    dyoung 		tsft = atw_get_tsft(sc);
   2451        1.78    dyoung 		u.word = htole64(tsft);
   2452        1.85    dyoung 		(void)memcpy(&ic->ic_bss->ni_tstamp, &u.tstamp[0],
   2453        1.56    dyoung 		    sizeof(ic->ic_bss->ni_tstamp));
   2454        1.85    dyoung 	} else
   2455        1.85    dyoung 		tsft = le64toh(ic->ic_bss->ni_tstamp.tsf);
   2456        1.56    dyoung 
   2457        1.56    dyoung 	ival = ic->ic_bss->ni_intval * IEEE80211_DUR_TU;
   2458        1.56    dyoung 
   2459        1.78    dyoung 	tsftl = tsft & 0xFFFFFFFF;
   2460        1.78    dyoung 	tsfth = tsft >> 32;
   2461        1.78    dyoung 
   2462        1.56    dyoung 	/* We sent/received the last beacon `past' microseconds
   2463        1.56    dyoung 	 * after the interval divided the TSF timer.
   2464         1.1    dyoung 	 */
   2465        1.56    dyoung 	past_even = tsftl - atw_last_even_tsft(tsfth, tsftl, ival);
   2466         1.1    dyoung 
   2467        1.56    dyoung 	/* Skip ten beacons so that the TBTT cannot pass before
   2468        1.56    dyoung 	 * we've programmed it.  Ten is an arbitrary number.
   2469        1.56    dyoung 	 */
   2470        1.56    dyoung 	tbtt = past_even + ival * 10;
   2471         1.1    dyoung 
   2472         1.1    dyoung 	ATW_WRITE(sc, ATW_TOFS1,
   2473       1.119    dyoung 	    __SHIFTIN(1, ATW_TOFS1_TSFTOFSR_MASK) |
   2474       1.119    dyoung 	    __SHIFTIN(TBTTOFS, ATW_TOFS1_TBTTOFS_MASK) |
   2475       1.119    dyoung 	    __SHIFTIN(__SHIFTOUT(tbtt - TBTTOFS * IEEE80211_DUR_TU,
   2476        1.56    dyoung 	        ATW_TBTTPRE_MASK), ATW_TOFS1_TBTTPRE_MASK));
   2477         1.1    dyoung #undef TBTTOFS
   2478         1.1    dyoung }
   2479         1.1    dyoung 
   2480         1.3    dyoung static void
   2481         1.3    dyoung atw_next_scan(void *arg)
   2482         1.3    dyoung {
   2483         1.3    dyoung 	struct atw_softc *sc = arg;
   2484         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2485         1.3    dyoung 	int s;
   2486         1.3    dyoung 
   2487         1.3    dyoung 	/* don't call atw_start w/o network interrupts blocked */
   2488         1.3    dyoung 	s = splnet();
   2489         1.3    dyoung 	if (ic->ic_state == IEEE80211_S_SCAN)
   2490        1.73   mycroft 		ieee80211_next_scan(ic);
   2491         1.3    dyoung 	splx(s);
   2492         1.3    dyoung }
   2493         1.3    dyoung 
   2494         1.1    dyoung /* Synchronize the hardware state with the software state. */
   2495         1.1    dyoung static int
   2496         1.3    dyoung atw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   2497         1.1    dyoung {
   2498        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2499         1.3    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2500        1.90     skrll 	int error = 0;
   2501         1.1    dyoung 
   2502        1.90     skrll 	callout_stop(&sc->sc_scan_ch);
   2503         1.3    dyoung 
   2504         1.1    dyoung 	switch (nstate) {
   2505        1.98    dyoung 	case IEEE80211_S_AUTH:
   2506         1.3    dyoung 	case IEEE80211_S_ASSOC:
   2507       1.106    dyoung 		atw_write_bssid(sc);
   2508        1.90     skrll 		error = atw_tune(sc);
   2509         1.3    dyoung 		break;
   2510         1.1    dyoung 	case IEEE80211_S_INIT:
   2511        1.90     skrll 		callout_stop(&sc->sc_scan_ch);
   2512        1.90     skrll 		sc->sc_cur_chan = IEEE80211_CHAN_ANY;
   2513        1.98    dyoung 		atw_start_beacon(sc, 0);
   2514         1.1    dyoung 		break;
   2515         1.1    dyoung 	case IEEE80211_S_SCAN:
   2516        1.90     skrll 		error = atw_tune(sc);
   2517         1.3    dyoung 		callout_reset(&sc->sc_scan_ch, atw_dwelltime * hz / 1000,
   2518         1.3    dyoung 		    atw_next_scan, sc);
   2519        1.90     skrll 		break;
   2520         1.1    dyoung 	case IEEE80211_S_RUN:
   2521        1.90     skrll 		error = atw_tune(sc);
   2522         1.1    dyoung 		atw_write_bssid(sc);
   2523         1.1    dyoung 		atw_write_ssid(sc);
   2524         1.1    dyoung 		atw_write_sup_rates(sc);
   2525         1.1    dyoung 
   2526         1.3    dyoung 		if (ic->ic_opmode == IEEE80211_M_AHDEMO ||
   2527         1.3    dyoung 		    ic->ic_opmode == IEEE80211_M_MONITOR)
   2528         1.3    dyoung 			break;
   2529         1.1    dyoung 
   2530         1.3    dyoung 		/* set listen interval
   2531         1.3    dyoung 		 * XXX do software units agree w/ hardware?
   2532         1.3    dyoung 		 */
   2533         1.3    dyoung 		ATW_WRITE(sc, ATW_BPLI,
   2534       1.119    dyoung 		    __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
   2535       1.119    dyoung 		    __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval,
   2536         1.3    dyoung 			   ATW_BPLI_LI_MASK));
   2537         1.1    dyoung 
   2538       1.140     joerg 		DPRINTF(sc, ("%s: reg[ATW_BPLI] = %08x\n", device_xname(sc->sc_dev),
   2539        1.98    dyoung 		    ATW_READ(sc, ATW_BPLI)));
   2540         1.1    dyoung 
   2541        1.76    dyoung 		atw_predict_beacon(sc);
   2542        1.98    dyoung 
   2543        1.98    dyoung 		switch (ic->ic_opmode) {
   2544        1.98    dyoung 		case IEEE80211_M_AHDEMO:
   2545        1.98    dyoung 		case IEEE80211_M_HOSTAP:
   2546        1.98    dyoung 		case IEEE80211_M_IBSS:
   2547        1.98    dyoung 			atw_start_beacon(sc, 1);
   2548        1.98    dyoung 			break;
   2549        1.98    dyoung 		case IEEE80211_M_MONITOR:
   2550        1.98    dyoung 		case IEEE80211_M_STA:
   2551        1.98    dyoung 			break;
   2552        1.98    dyoung 		}
   2553        1.98    dyoung 
   2554         1.1    dyoung 		break;
   2555         1.1    dyoung 	}
   2556        1.90     skrll 	return (error != 0) ? error : (*sc->sc_newstate)(ic, nstate, arg);
   2557         1.1    dyoung }
   2558         1.1    dyoung 
   2559         1.1    dyoung /*
   2560         1.1    dyoung  * atw_add_rxbuf:
   2561         1.1    dyoung  *
   2562         1.1    dyoung  *	Add a receive buffer to the indicated descriptor.
   2563         1.1    dyoung  */
   2564         1.1    dyoung int
   2565        1.23    dyoung atw_add_rxbuf(struct atw_softc *sc, int idx)
   2566         1.1    dyoung {
   2567         1.1    dyoung 	struct atw_rxsoft *rxs = &sc->sc_rxsoft[idx];
   2568         1.1    dyoung 	struct mbuf *m;
   2569         1.1    dyoung 	int error;
   2570         1.1    dyoung 
   2571         1.1    dyoung 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2572         1.1    dyoung 	if (m == NULL)
   2573         1.1    dyoung 		return (ENOBUFS);
   2574         1.1    dyoung 
   2575         1.1    dyoung 	MCLGET(m, M_DONTWAIT);
   2576         1.1    dyoung 	if ((m->m_flags & M_EXT) == 0) {
   2577         1.1    dyoung 		m_freem(m);
   2578         1.1    dyoung 		return (ENOBUFS);
   2579         1.1    dyoung 	}
   2580         1.1    dyoung 
   2581         1.1    dyoung 	if (rxs->rxs_mbuf != NULL)
   2582         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2583         1.1    dyoung 
   2584         1.1    dyoung 	rxs->rxs_mbuf = m;
   2585         1.1    dyoung 
   2586         1.1    dyoung 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   2587         1.1    dyoung 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   2588         1.1    dyoung 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2589         1.1    dyoung 	if (error) {
   2590       1.140     joerg 		aprint_error_dev(sc->sc_dev, "can't load rx DMA map %d, error = %d\n",
   2591       1.137    cegger 		    idx, error);
   2592         1.1    dyoung 		panic("atw_add_rxbuf");	/* XXX */
   2593         1.1    dyoung 	}
   2594         1.1    dyoung 
   2595         1.1    dyoung 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2596         1.1    dyoung 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2597         1.1    dyoung 
   2598       1.132    dyoung 	atw_init_rxdesc(sc, idx);
   2599         1.1    dyoung 
   2600         1.1    dyoung 	return (0);
   2601         1.1    dyoung }
   2602         1.1    dyoung 
   2603         1.1    dyoung /*
   2604        1.36    dyoung  * Release any queued transmit buffers.
   2605        1.36    dyoung  */
   2606        1.36    dyoung void
   2607        1.36    dyoung atw_txdrain(struct atw_softc *sc)
   2608        1.36    dyoung {
   2609        1.36    dyoung 	struct atw_txsoft *txs;
   2610        1.36    dyoung 
   2611        1.36    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2612        1.36    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2613        1.36    dyoung 		if (txs->txs_mbuf != NULL) {
   2614        1.36    dyoung 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2615        1.36    dyoung 			m_freem(txs->txs_mbuf);
   2616        1.36    dyoung 			txs->txs_mbuf = NULL;
   2617        1.36    dyoung 		}
   2618        1.36    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2619        1.91    dyoung 		sc->sc_txfree += txs->txs_ndescs;
   2620        1.36    dyoung 	}
   2621       1.102    dyoung 
   2622       1.102    dyoung 	KASSERT((sc->sc_if.if_flags & IFF_RUNNING) == 0 ||
   2623       1.102    dyoung 	        !(SIMPLEQ_EMPTY(&sc->sc_txfreeq) ||
   2624       1.102    dyoung 		  sc->sc_txfree != ATW_NTXDESC));
   2625        1.91    dyoung 	sc->sc_if.if_flags &= ~IFF_OACTIVE;
   2626        1.36    dyoung 	sc->sc_tx_timer = 0;
   2627        1.36    dyoung }
   2628        1.36    dyoung 
   2629        1.36    dyoung /*
   2630         1.1    dyoung  * atw_stop:		[ ifnet interface function ]
   2631         1.1    dyoung  *
   2632         1.1    dyoung  *	Stop transmission on the interface.
   2633         1.1    dyoung  */
   2634         1.1    dyoung void
   2635        1.23    dyoung atw_stop(struct ifnet *ifp, int disable)
   2636         1.1    dyoung {
   2637         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2638         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2639         1.1    dyoung 
   2640         1.3    dyoung 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   2641         1.1    dyoung 
   2642       1.146    dyoung 	if (device_is_active(sc->sc_dev)) {
   2643       1.146    dyoung 		/* Disable interrupts. */
   2644       1.146    dyoung 		ATW_WRITE(sc, ATW_IER, 0);
   2645       1.146    dyoung 
   2646       1.146    dyoung 		/* Stop the transmit and receive processes. */
   2647       1.146    dyoung 		ATW_WRITE(sc, ATW_NAR, 0);
   2648       1.146    dyoung 		DELAY(atw_nar_delay);
   2649       1.146    dyoung 		ATW_WRITE(sc, ATW_TDBD, 0);
   2650       1.146    dyoung 		ATW_WRITE(sc, ATW_TDBP, 0);
   2651       1.146    dyoung 		ATW_WRITE(sc, ATW_RDB, 0);
   2652       1.146    dyoung 	}
   2653         1.1    dyoung 
   2654         1.1    dyoung 	sc->sc_opmode = 0;
   2655         1.1    dyoung 
   2656        1.36    dyoung 	atw_txdrain(sc);
   2657         1.1    dyoung 
   2658         1.1    dyoung 	/*
   2659         1.1    dyoung 	 * Mark the interface down and cancel the watchdog timer.
   2660         1.1    dyoung 	 */
   2661       1.145    dyoung 	ifp->if_flags &= ~IFF_RUNNING;
   2662         1.1    dyoung 	ifp->if_timer = 0;
   2663         1.1    dyoung 
   2664       1.146    dyoung 	if (disable)
   2665       1.146    dyoung 		pmf_device_suspend(sc->sc_dev, &sc->sc_qual);
   2666         1.1    dyoung }
   2667         1.1    dyoung 
   2668         1.1    dyoung /*
   2669         1.1    dyoung  * atw_rxdrain:
   2670         1.1    dyoung  *
   2671         1.1    dyoung  *	Drain the receive queue.
   2672         1.1    dyoung  */
   2673         1.1    dyoung void
   2674        1.23    dyoung atw_rxdrain(struct atw_softc *sc)
   2675         1.1    dyoung {
   2676         1.1    dyoung 	struct atw_rxsoft *rxs;
   2677         1.1    dyoung 	int i;
   2678         1.1    dyoung 
   2679         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   2680         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   2681         1.1    dyoung 		if (rxs->rxs_mbuf == NULL)
   2682         1.1    dyoung 			continue;
   2683         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2684         1.1    dyoung 		m_freem(rxs->rxs_mbuf);
   2685         1.1    dyoung 		rxs->rxs_mbuf = NULL;
   2686         1.1    dyoung 	}
   2687         1.1    dyoung }
   2688         1.1    dyoung 
   2689         1.1    dyoung /*
   2690         1.1    dyoung  * atw_detach:
   2691         1.1    dyoung  *
   2692         1.1    dyoung  *	Detach an ADM8211 interface.
   2693         1.1    dyoung  */
   2694         1.1    dyoung int
   2695        1.23    dyoung atw_detach(struct atw_softc *sc)
   2696         1.1    dyoung {
   2697        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   2698         1.1    dyoung 	struct atw_rxsoft *rxs;
   2699         1.1    dyoung 	struct atw_txsoft *txs;
   2700         1.1    dyoung 	int i;
   2701         1.1    dyoung 
   2702         1.1    dyoung 	/*
   2703         1.1    dyoung 	 * Succeed now if there isn't any work to do.
   2704         1.1    dyoung 	 */
   2705         1.1    dyoung 	if ((sc->sc_flags & ATWF_ATTACHED) == 0)
   2706         1.1    dyoung 		return (0);
   2707         1.1    dyoung 
   2708       1.140     joerg 	pmf_device_deregister(sc->sc_dev);
   2709       1.135    dyoung 
   2710        1.77    dyoung 	callout_stop(&sc->sc_scan_ch);
   2711        1.77    dyoung 
   2712        1.85    dyoung 	ieee80211_ifdetach(&sc->sc_ic);
   2713         1.1    dyoung 	if_detach(ifp);
   2714         1.1    dyoung 
   2715         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   2716         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   2717         1.1    dyoung 		if (rxs->rxs_mbuf != NULL) {
   2718         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2719         1.1    dyoung 			m_freem(rxs->rxs_mbuf);
   2720         1.1    dyoung 			rxs->rxs_mbuf = NULL;
   2721         1.1    dyoung 		}
   2722         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, rxs->rxs_dmamap);
   2723         1.1    dyoung 	}
   2724         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
   2725         1.1    dyoung 		txs = &sc->sc_txsoft[i];
   2726         1.1    dyoung 		if (txs->txs_mbuf != NULL) {
   2727         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2728         1.1    dyoung 			m_freem(txs->txs_mbuf);
   2729         1.1    dyoung 			txs->txs_mbuf = NULL;
   2730         1.1    dyoung 		}
   2731         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, txs->txs_dmamap);
   2732         1.1    dyoung 	}
   2733         1.1    dyoung 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2734         1.1    dyoung 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2735       1.126  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2736         1.1    dyoung 	    sizeof(struct atw_control_data));
   2737         1.1    dyoung 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2738         1.1    dyoung 
   2739         1.1    dyoung 	if (sc->sc_srom)
   2740         1.1    dyoung 		free(sc->sc_srom, M_DEVBUF);
   2741         1.1    dyoung 
   2742       1.134    dyoung 	atw_evcnt_detach(sc);
   2743       1.134    dyoung 
   2744  1.153.14.2  jdolecek 	if (sc->sc_soft_ih != NULL) {
   2745  1.153.14.2  jdolecek 		softint_disestablish(sc->sc_soft_ih);
   2746  1.153.14.2  jdolecek 		sc->sc_soft_ih = NULL;
   2747  1.153.14.2  jdolecek 	}
   2748  1.153.14.2  jdolecek 
   2749         1.1    dyoung 	return (0);
   2750         1.1    dyoung }
   2751         1.1    dyoung 
   2752         1.1    dyoung /* atw_shutdown: make sure the interface is stopped at reboot time. */
   2753       1.135    dyoung bool
   2754       1.135    dyoung atw_shutdown(device_t self, int flags)
   2755         1.1    dyoung {
   2756       1.135    dyoung 	struct atw_softc *sc = device_private(self);
   2757         1.1    dyoung 
   2758        1.85    dyoung 	atw_stop(&sc->sc_if, 1);
   2759       1.135    dyoung 	return true;
   2760         1.1    dyoung }
   2761         1.1    dyoung 
   2762       1.145    dyoung #if 0
   2763       1.145    dyoung static void
   2764       1.145    dyoung atw_workaround1(struct atw_softc *sc)
   2765       1.145    dyoung {
   2766       1.145    dyoung 	uint32_t test1;
   2767       1.145    dyoung 
   2768       1.145    dyoung 	test1 = ATW_READ(sc, ATW_TEST1);
   2769       1.145    dyoung 
   2770       1.145    dyoung 	sc->sc_misc_ev.ev_count++;
   2771       1.145    dyoung 
   2772       1.145    dyoung 	if ((test1 & ATW_TEST1_RXPKT1IN) != 0) {
   2773       1.145    dyoung 		sc->sc_rxpkt1in_ev.ev_count++;
   2774       1.145    dyoung 		return;
   2775       1.145    dyoung 	}
   2776       1.145    dyoung 	if (__SHIFTOUT(test1, ATW_TEST1_RRA_MASK) ==
   2777       1.145    dyoung 	    __SHIFTOUT(test1, ATW_TEST1_RWA_MASK)) {
   2778       1.145    dyoung 		sc->sc_rxamatch_ev.ev_count++;
   2779       1.145    dyoung 		return;
   2780       1.145    dyoung 	}
   2781       1.145    dyoung 	sc->sc_workaround1_ev.ev_count++;
   2782       1.145    dyoung 	(void)atw_init(&sc->sc_if);
   2783       1.145    dyoung }
   2784       1.145    dyoung #endif
   2785       1.145    dyoung 
   2786         1.1    dyoung int
   2787        1.23    dyoung atw_intr(void *arg)
   2788         1.1    dyoung {
   2789         1.1    dyoung 	struct atw_softc *sc = arg;
   2790        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   2791  1.153.14.2  jdolecek 	uint32_t status;
   2792         1.1    dyoung 
   2793         1.1    dyoung #ifdef DEBUG
   2794       1.146    dyoung 	if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2795       1.140     joerg 		panic("%s: atw_intr: not enabled", device_xname(sc->sc_dev));
   2796         1.1    dyoung #endif
   2797         1.1    dyoung 
   2798         1.1    dyoung 	/*
   2799         1.1    dyoung 	 * If the interface isn't running, the interrupt couldn't
   2800         1.1    dyoung 	 * possibly have come from us.
   2801         1.1    dyoung 	 */
   2802         1.1    dyoung 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   2803       1.146    dyoung 	    !device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2804         1.1    dyoung 		return (0);
   2805         1.1    dyoung 
   2806  1.153.14.2  jdolecek 	status = ATW_READ(sc, ATW_STSR);
   2807  1.153.14.2  jdolecek 	if (status == 0)
   2808  1.153.14.2  jdolecek 		return 0;
   2809  1.153.14.2  jdolecek 
   2810  1.153.14.2  jdolecek 	if ((status & sc->sc_inten) == 0) {
   2811  1.153.14.2  jdolecek 		ATW_WRITE(sc, ATW_STSR, status);
   2812  1.153.14.2  jdolecek 		return 0;
   2813  1.153.14.2  jdolecek 	}
   2814  1.153.14.2  jdolecek 
   2815  1.153.14.2  jdolecek 	/* Disable interrupts */
   2816  1.153.14.2  jdolecek 	ATW_WRITE(sc, ATW_IER, 0);
   2817  1.153.14.2  jdolecek 
   2818  1.153.14.2  jdolecek 	softint_schedule(sc->sc_soft_ih);
   2819  1.153.14.2  jdolecek 	return 1;
   2820  1.153.14.2  jdolecek }
   2821  1.153.14.2  jdolecek 
   2822  1.153.14.2  jdolecek void
   2823  1.153.14.2  jdolecek atw_softintr(void *arg)
   2824  1.153.14.2  jdolecek {
   2825  1.153.14.2  jdolecek 	struct atw_softc *sc = arg;
   2826  1.153.14.2  jdolecek 	struct ifnet *ifp = &sc->sc_if;
   2827  1.153.14.2  jdolecek 	uint32_t status, rxstatus, txstatus, linkstatus;
   2828  1.153.14.2  jdolecek 	int txthresh, s;
   2829  1.153.14.2  jdolecek 
   2830  1.153.14.2  jdolecek 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   2831  1.153.14.2  jdolecek 	    !device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2832  1.153.14.2  jdolecek 		return;
   2833  1.153.14.2  jdolecek 
   2834         1.1    dyoung 	for (;;) {
   2835         1.1    dyoung 		status = ATW_READ(sc, ATW_STSR);
   2836         1.1    dyoung 
   2837         1.1    dyoung 		if (status)
   2838         1.1    dyoung 			ATW_WRITE(sc, ATW_STSR, status);
   2839         1.1    dyoung 
   2840         1.1    dyoung #ifdef ATW_DEBUG
   2841         1.1    dyoung #define PRINTINTR(flag) do { \
   2842         1.1    dyoung 	if ((status & flag) != 0) { \
   2843         1.1    dyoung 		printf("%s" #flag, delim); \
   2844         1.1    dyoung 		delim = ","; \
   2845         1.1    dyoung 	} \
   2846         1.1    dyoung } while (0)
   2847         1.1    dyoung 
   2848         1.1    dyoung 		if (atw_debug > 1 && status) {
   2849         1.1    dyoung 			const char *delim = "<";
   2850         1.1    dyoung 
   2851         1.1    dyoung 			printf("%s: reg[STSR] = %x",
   2852       1.140     joerg 			    device_xname(sc->sc_dev), status);
   2853         1.1    dyoung 
   2854         1.1    dyoung 			PRINTINTR(ATW_INTR_FBE);
   2855         1.1    dyoung 			PRINTINTR(ATW_INTR_LINKOFF);
   2856         1.1    dyoung 			PRINTINTR(ATW_INTR_LINKON);
   2857         1.1    dyoung 			PRINTINTR(ATW_INTR_RCI);
   2858         1.1    dyoung 			PRINTINTR(ATW_INTR_RDU);
   2859        1.15    dyoung 			PRINTINTR(ATW_INTR_REIS);
   2860         1.1    dyoung 			PRINTINTR(ATW_INTR_RPS);
   2861         1.1    dyoung 			PRINTINTR(ATW_INTR_TCI);
   2862         1.1    dyoung 			PRINTINTR(ATW_INTR_TDU);
   2863         1.1    dyoung 			PRINTINTR(ATW_INTR_TLT);
   2864         1.1    dyoung 			PRINTINTR(ATW_INTR_TPS);
   2865         1.1    dyoung 			PRINTINTR(ATW_INTR_TRT);
   2866         1.1    dyoung 			PRINTINTR(ATW_INTR_TUF);
   2867         1.1    dyoung 			PRINTINTR(ATW_INTR_BCNTC);
   2868         1.1    dyoung 			PRINTINTR(ATW_INTR_ATIME);
   2869         1.1    dyoung 			PRINTINTR(ATW_INTR_TBTT);
   2870         1.1    dyoung 			PRINTINTR(ATW_INTR_TSCZ);
   2871         1.1    dyoung 			PRINTINTR(ATW_INTR_TSFTF);
   2872         1.1    dyoung 			printf(">\n");
   2873         1.1    dyoung 		}
   2874         1.1    dyoung #undef PRINTINTR
   2875         1.1    dyoung #endif /* ATW_DEBUG */
   2876         1.1    dyoung 
   2877         1.1    dyoung 		if ((status & sc->sc_inten) == 0)
   2878         1.1    dyoung 			break;
   2879         1.1    dyoung 
   2880         1.1    dyoung 		rxstatus = status & sc->sc_rxint_mask;
   2881         1.1    dyoung 		txstatus = status & sc->sc_txint_mask;
   2882         1.1    dyoung 		linkstatus = status & sc->sc_linkint_mask;
   2883         1.1    dyoung 
   2884         1.1    dyoung 		if (linkstatus) {
   2885         1.1    dyoung 			atw_linkintr(sc, linkstatus);
   2886         1.1    dyoung 		}
   2887         1.1    dyoung 
   2888         1.1    dyoung 		if (rxstatus) {
   2889         1.1    dyoung 			/* Grab any new packets. */
   2890         1.1    dyoung 			atw_rxintr(sc);
   2891         1.1    dyoung 
   2892         1.1    dyoung 			if (rxstatus & ATW_INTR_RDU) {
   2893         1.1    dyoung 				printf("%s: receive ring overrun\n",
   2894       1.140     joerg 				    device_xname(sc->sc_dev));
   2895         1.1    dyoung 				/* Get the receive process going again. */
   2896         1.1    dyoung 				ATW_WRITE(sc, ATW_RDR, 0x1);
   2897         1.1    dyoung 			}
   2898         1.1    dyoung 		}
   2899         1.1    dyoung 
   2900         1.1    dyoung 		if (txstatus) {
   2901         1.1    dyoung 			/* Sweep up transmit descriptors. */
   2902       1.145    dyoung 			atw_txintr(sc, txstatus);
   2903         1.1    dyoung 
   2904       1.121  christos 			if (txstatus & ATW_INTR_TLT) {
   2905         1.1    dyoung 				DPRINTF(sc, ("%s: tx lifetime exceeded\n",
   2906       1.140     joerg 				    device_xname(sc->sc_dev)));
   2907       1.145    dyoung 				(void)atw_init(&sc->sc_if);
   2908       1.121  christos 			}
   2909         1.1    dyoung 
   2910       1.121  christos 			if (txstatus & ATW_INTR_TRT) {
   2911         1.1    dyoung 				DPRINTF(sc, ("%s: tx retry limit exceeded\n",
   2912       1.140     joerg 				    device_xname(sc->sc_dev)));
   2913       1.121  christos 			}
   2914         1.1    dyoung 
   2915         1.1    dyoung 			/* If Tx under-run, increase our transmit threshold
   2916         1.1    dyoung 			 * if another is available.
   2917         1.1    dyoung 			 */
   2918         1.1    dyoung 			txthresh = sc->sc_txthresh + 1;
   2919         1.1    dyoung 			if ((txstatus & ATW_INTR_TUF) &&
   2920         1.1    dyoung 			    sc->sc_txth[txthresh].txth_name != NULL) {
   2921         1.1    dyoung 				/* Idle the transmit process. */
   2922         1.1    dyoung 				atw_idle(sc, ATW_NAR_ST);
   2923         1.1    dyoung 
   2924         1.1    dyoung 				sc->sc_txthresh = txthresh;
   2925         1.1    dyoung 				sc->sc_opmode &= ~(ATW_NAR_TR_MASK|ATW_NAR_SF);
   2926         1.1    dyoung 				sc->sc_opmode |=
   2927         1.1    dyoung 				    sc->sc_txth[txthresh].txth_opmode;
   2928         1.1    dyoung 				printf("%s: transmit underrun; new "
   2929       1.140     joerg 				    "threshold: %s\n", device_xname(sc->sc_dev),
   2930         1.1    dyoung 				    sc->sc_txth[txthresh].txth_name);
   2931         1.1    dyoung 
   2932         1.1    dyoung 				/* Set the new threshold and restart
   2933         1.1    dyoung 				 * the transmit process.
   2934         1.1    dyoung 				 */
   2935         1.1    dyoung 				ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2936        1.70    dyoung 				DELAY(atw_nar_delay);
   2937       1.145    dyoung 				ATW_WRITE(sc, ATW_TDR, 0x1);
   2938         1.1    dyoung 				/* XXX Log every Nth underrun from
   2939         1.1    dyoung 				 * XXX now on?
   2940         1.1    dyoung 				 */
   2941         1.1    dyoung 			}
   2942         1.1    dyoung 		}
   2943         1.1    dyoung 
   2944         1.1    dyoung 		if (status & (ATW_INTR_TPS|ATW_INTR_RPS)) {
   2945         1.1    dyoung 			if (status & ATW_INTR_TPS)
   2946         1.1    dyoung 				printf("%s: transmit process stopped\n",
   2947       1.140     joerg 				    device_xname(sc->sc_dev));
   2948         1.1    dyoung 			if (status & ATW_INTR_RPS)
   2949         1.1    dyoung 				printf("%s: receive process stopped\n",
   2950       1.140     joerg 				    device_xname(sc->sc_dev));
   2951  1.153.14.2  jdolecek 			s = splnet();
   2952         1.1    dyoung 			(void)atw_init(ifp);
   2953  1.153.14.2  jdolecek 			splx(s);
   2954         1.1    dyoung 			break;
   2955         1.1    dyoung 		}
   2956         1.1    dyoung 
   2957         1.1    dyoung 		if (status & ATW_INTR_FBE) {
   2958       1.140     joerg 			aprint_error_dev(sc->sc_dev, "fatal bus error\n");
   2959  1.153.14.2  jdolecek 			s = splnet();
   2960         1.1    dyoung 			(void)atw_init(ifp);
   2961  1.153.14.2  jdolecek 			splx(s);
   2962         1.1    dyoung 			break;
   2963         1.1    dyoung 		}
   2964         1.1    dyoung 
   2965         1.1    dyoung 		/*
   2966         1.1    dyoung 		 * Not handled:
   2967         1.1    dyoung 		 *
   2968         1.1    dyoung 		 *	Transmit buffer unavailable -- normal
   2969         1.1    dyoung 		 *	condition, nothing to do, really.
   2970         1.1    dyoung 		 *
   2971         1.1    dyoung 		 *	Early receive interrupt -- not available on
   2972         1.1    dyoung 		 *	all chips, we just use RI.  We also only
   2973         1.1    dyoung 		 *	use single-segment receive DMA, so this
   2974         1.1    dyoung 		 *	is mostly useless.
   2975         1.1    dyoung 		 *
   2976         1.1    dyoung 		 *      TBD others
   2977         1.1    dyoung 		 */
   2978         1.1    dyoung 	}
   2979         1.1    dyoung 
   2980         1.1    dyoung 	/* Try to get more packets going. */
   2981  1.153.14.2  jdolecek 	s = splnet();
   2982         1.1    dyoung 	atw_start(ifp);
   2983  1.153.14.2  jdolecek 	splx(s);
   2984         1.1    dyoung 
   2985  1.153.14.2  jdolecek 	/* Enable interrupts */
   2986  1.153.14.2  jdolecek 	ATW_WRITE(sc, ATW_IER, sc->sc_inten);
   2987         1.1    dyoung }
   2988         1.1    dyoung 
   2989         1.1    dyoung /*
   2990         1.1    dyoung  * atw_idle:
   2991         1.1    dyoung  *
   2992         1.1    dyoung  *	Cause the transmit and/or receive processes to go idle.
   2993         1.1    dyoung  *
   2994         1.1    dyoung  *      XXX It seems that the ADM8211 will not signal the end of the Rx/Tx
   2995         1.1    dyoung  *	process in STSR if I clear SR or ST after the process has already
   2996         1.1    dyoung  *	ceased. Fair enough. But the Rx process status bits in ATW_TEST0
   2997         1.1    dyoung  *      do not seem to be too reliable. Perhaps I have the sense of the
   2998         1.1    dyoung  *	Rx bits switched with the Tx bits?
   2999         1.1    dyoung  */
   3000         1.1    dyoung void
   3001        1.23    dyoung atw_idle(struct atw_softc *sc, u_int32_t bits)
   3002         1.1    dyoung {
   3003         1.1    dyoung 	u_int32_t ackmask = 0, opmode, stsr, test0;
   3004         1.1    dyoung 	int i, s;
   3005         1.1    dyoung 
   3006        1.84     perry 	s = splnet();
   3007         1.1    dyoung 
   3008         1.1    dyoung 	opmode = sc->sc_opmode & ~bits;
   3009         1.1    dyoung 
   3010         1.1    dyoung 	if (bits & ATW_NAR_SR)
   3011         1.1    dyoung 		ackmask |= ATW_INTR_RPS;
   3012         1.1    dyoung 
   3013         1.1    dyoung 	if (bits & ATW_NAR_ST) {
   3014         1.1    dyoung 		ackmask |= ATW_INTR_TPS;
   3015         1.1    dyoung 		/* set ATW_NAR_HF to flush TX FIFO. */
   3016         1.1    dyoung 		opmode |= ATW_NAR_HF;
   3017         1.1    dyoung 	}
   3018         1.1    dyoung 
   3019         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, opmode);
   3020        1.70    dyoung 	DELAY(atw_nar_delay);
   3021         1.1    dyoung 
   3022        1.70    dyoung 	for (i = 0; i < 1000; i++) {
   3023         1.1    dyoung 		stsr = ATW_READ(sc, ATW_STSR);
   3024         1.1    dyoung 		if ((stsr & ackmask) == ackmask)
   3025         1.1    dyoung 			break;
   3026        1.70    dyoung 		DELAY(10);
   3027         1.1    dyoung 	}
   3028         1.1    dyoung 
   3029         1.1    dyoung 	ATW_WRITE(sc, ATW_STSR, stsr & ackmask);
   3030         1.1    dyoung 
   3031         1.1    dyoung 	if ((stsr & ackmask) == ackmask)
   3032         1.1    dyoung 		goto out;
   3033         1.1    dyoung 
   3034         1.1    dyoung 	test0 = ATW_READ(sc, ATW_TEST0);
   3035         1.1    dyoung 
   3036         1.1    dyoung 	if ((bits & ATW_NAR_ST) != 0 && (stsr & ATW_INTR_TPS) == 0 &&
   3037         1.1    dyoung 	    (test0 & ATW_TEST0_TS_MASK) != ATW_TEST0_TS_STOPPED) {
   3038         1.1    dyoung 		printf("%s: transmit process not idle [%s]\n",
   3039       1.140     joerg 		    device_xname(sc->sc_dev),
   3040       1.119    dyoung 		    atw_tx_state[__SHIFTOUT(test0, ATW_TEST0_TS_MASK)]);
   3041         1.1    dyoung 		printf("%s: bits %08x test0 %08x stsr %08x\n",
   3042       1.140     joerg 		    device_xname(sc->sc_dev), bits, test0, stsr);
   3043         1.1    dyoung 	}
   3044         1.1    dyoung 
   3045         1.1    dyoung 	if ((bits & ATW_NAR_SR) != 0 && (stsr & ATW_INTR_RPS) == 0 &&
   3046         1.1    dyoung 	    (test0 & ATW_TEST0_RS_MASK) != ATW_TEST0_RS_STOPPED) {
   3047         1.1    dyoung 		DPRINTF2(sc, ("%s: receive process not idle [%s]\n",
   3048       1.140     joerg 		    device_xname(sc->sc_dev),
   3049       1.119    dyoung 		    atw_rx_state[__SHIFTOUT(test0, ATW_TEST0_RS_MASK)]));
   3050         1.1    dyoung 		DPRINTF2(sc, ("%s: bits %08x test0 %08x stsr %08x\n",
   3051       1.140     joerg 		    device_xname(sc->sc_dev), bits, test0, stsr));
   3052         1.1    dyoung 	}
   3053         1.1    dyoung out:
   3054        1.37    dyoung 	if ((bits & ATW_NAR_ST) != 0)
   3055        1.37    dyoung 		atw_txdrain(sc);
   3056         1.1    dyoung 	splx(s);
   3057         1.1    dyoung 	return;
   3058         1.1    dyoung }
   3059         1.1    dyoung 
   3060         1.1    dyoung /*
   3061         1.1    dyoung  * atw_linkintr:
   3062         1.1    dyoung  *
   3063         1.1    dyoung  *	Helper; handle link-status interrupts.
   3064         1.1    dyoung  */
   3065         1.1    dyoung void
   3066        1.23    dyoung atw_linkintr(struct atw_softc *sc, u_int32_t linkstatus)
   3067         1.1    dyoung {
   3068         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3069         1.1    dyoung 
   3070         1.1    dyoung 	if (ic->ic_state != IEEE80211_S_RUN)
   3071         1.1    dyoung 		return;
   3072         1.1    dyoung 
   3073         1.1    dyoung 	if (linkstatus & ATW_INTR_LINKON) {
   3074       1.140     joerg 		DPRINTF(sc, ("%s: link on\n", device_xname(sc->sc_dev)));
   3075         1.1    dyoung 		sc->sc_rescan_timer = 0;
   3076         1.1    dyoung 	} else if (linkstatus & ATW_INTR_LINKOFF) {
   3077       1.140     joerg 		DPRINTF(sc, ("%s: link off\n", device_xname(sc->sc_dev)));
   3078        1.32    dyoung 		if (ic->ic_opmode != IEEE80211_M_STA)
   3079        1.16    dyoung 			return;
   3080        1.32    dyoung 		sc->sc_rescan_timer = 3;
   3081        1.85    dyoung 		sc->sc_if.if_timer = 1;
   3082         1.1    dyoung 	}
   3083         1.1    dyoung }
   3084         1.1    dyoung 
   3085  1.153.14.1       tls #if 0
   3086        1.92     perry static inline int
   3087        1.85    dyoung atw_hw_decrypted(struct atw_softc *sc, struct ieee80211_frame_min *wh)
   3088        1.69    dyoung {
   3089        1.72   mycroft 	if ((sc->sc_ic.ic_flags & IEEE80211_F_PRIVACY) == 0)
   3090        1.69    dyoung 		return 0;
   3091        1.69    dyoung 	if ((wh->i_fc[1] & IEEE80211_FC1_WEP) == 0)
   3092        1.69    dyoung 		return 0;
   3093        1.69    dyoung 	return (sc->sc_wepctl & ATW_WEPCTL_WEPRXBYP) == 0;
   3094        1.69    dyoung }
   3095  1.153.14.1       tls #endif
   3096        1.69    dyoung 
   3097         1.1    dyoung /*
   3098         1.1    dyoung  * atw_rxintr:
   3099         1.1    dyoung  *
   3100         1.1    dyoung  *	Helper; handle receive interrupts.
   3101         1.1    dyoung  */
   3102         1.1    dyoung void
   3103        1.23    dyoung atw_rxintr(struct atw_softc *sc)
   3104         1.1    dyoung {
   3105         1.1    dyoung 	static int rate_tbl[] = {2, 4, 11, 22, 44};
   3106         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3107         1.3    dyoung 	struct ieee80211_node *ni;
   3108        1.85    dyoung 	struct ieee80211_frame_min *wh;
   3109        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   3110         1.1    dyoung 	struct atw_rxsoft *rxs;
   3111         1.1    dyoung 	struct mbuf *m;
   3112         1.1    dyoung 	u_int32_t rxstat;
   3113  1.153.14.2  jdolecek 	int i, s, len, rate, rate0;
   3114       1.133    dyoung 	u_int32_t rssi, ctlrssi;
   3115         1.1    dyoung 
   3116       1.145    dyoung 	for (i = sc->sc_rxptr;; i = sc->sc_rxptr) {
   3117         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   3118         1.1    dyoung 
   3119         1.1    dyoung 		ATW_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3120         1.1    dyoung 
   3121         1.1    dyoung 		rxstat = le32toh(sc->sc_rxdescs[i].ar_stat);
   3122       1.133    dyoung 		ctlrssi = le32toh(sc->sc_rxdescs[i].ar_ctlrssi);
   3123       1.119    dyoung 		rate0 = __SHIFTOUT(rxstat, ATW_RXSTAT_RXDR_MASK);
   3124         1.1    dyoung 
   3125       1.145    dyoung 		if (rxstat & ATW_RXSTAT_OWN) {
   3126       1.145    dyoung 			ATW_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   3127       1.145    dyoung 			break;
   3128       1.145    dyoung 		}
   3129       1.145    dyoung 
   3130       1.145    dyoung 		sc->sc_rxptr = ATW_NEXTRX(i);
   3131         1.1    dyoung 
   3132        1.14    dyoung 		DPRINTF3(sc,
   3133       1.133    dyoung 		    ("%s: rx stat %08x ctlrssi %08x buf1 %08x buf2 %08x\n",
   3134       1.140     joerg 		    device_xname(sc->sc_dev),
   3135       1.133    dyoung 		    rxstat, ctlrssi,
   3136        1.45    dyoung 		    le32toh(sc->sc_rxdescs[i].ar_buf1),
   3137        1.45    dyoung 		    le32toh(sc->sc_rxdescs[i].ar_buf2)));
   3138         1.1    dyoung 
   3139         1.1    dyoung 		/*
   3140        1.29    dyoung 		 * Make sure the packet fits in one buffer.  This should
   3141         1.1    dyoung 		 * always be the case.
   3142         1.1    dyoung 		 */
   3143         1.1    dyoung 		if ((rxstat & (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) !=
   3144         1.1    dyoung 		    (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) {
   3145         1.1    dyoung 			printf("%s: incoming packet spilled, resetting\n",
   3146       1.140     joerg 			    device_xname(sc->sc_dev));
   3147         1.1    dyoung 			(void)atw_init(ifp);
   3148         1.1    dyoung 			return;
   3149         1.1    dyoung 		}
   3150         1.1    dyoung 
   3151         1.1    dyoung 		/*
   3152         1.1    dyoung 		 * If an error occurred, update stats, clear the status
   3153         1.1    dyoung 		 * word, and leave the packet buffer in place.  It will
   3154         1.1    dyoung 		 * simply be reused the next time the ring comes around.
   3155         1.1    dyoung 		 */
   3156       1.134    dyoung 		if ((rxstat & (ATW_RXSTAT_DE | ATW_RXSTAT_RXTOE)) != 0) {
   3157         1.1    dyoung #define	PRINTERR(bit, str)						\
   3158         1.1    dyoung 			if (rxstat & (bit))				\
   3159       1.140     joerg 				aprint_error_dev(sc->sc_dev, "receive error: %s\n",	\
   3160       1.137    cegger 				    str)
   3161         1.1    dyoung 			ifp->if_ierrors++;
   3162         1.1    dyoung 			PRINTERR(ATW_RXSTAT_DE, "descriptor error");
   3163       1.134    dyoung 			PRINTERR(ATW_RXSTAT_RXTOE, "time-out");
   3164       1.134    dyoung #if 0
   3165         1.1    dyoung 			PRINTERR(ATW_RXSTAT_SFDE, "PLCP SFD error");
   3166         1.1    dyoung 			PRINTERR(ATW_RXSTAT_SIGE, "PLCP signal error");
   3167         1.1    dyoung 			PRINTERR(ATW_RXSTAT_CRC16E, "PLCP CRC16 error");
   3168         1.1    dyoung 			PRINTERR(ATW_RXSTAT_ICVE, "WEP ICV error");
   3169       1.134    dyoung #endif
   3170         1.1    dyoung #undef PRINTERR
   3171       1.132    dyoung 			atw_init_rxdesc(sc, i);
   3172         1.1    dyoung 			continue;
   3173         1.1    dyoung 		}
   3174         1.1    dyoung 
   3175         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3176         1.1    dyoung 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   3177         1.1    dyoung 
   3178         1.1    dyoung 		/*
   3179         1.1    dyoung 		 * No errors; receive the packet.  Note the ADM8211
   3180         1.1    dyoung 		 * includes the CRC in promiscuous mode.
   3181         1.1    dyoung 		 */
   3182       1.119    dyoung 		len = __SHIFTOUT(rxstat, ATW_RXSTAT_FL_MASK);
   3183         1.1    dyoung 
   3184         1.1    dyoung 		/*
   3185         1.1    dyoung 		 * Allocate a new mbuf cluster.  If that fails, we are
   3186         1.1    dyoung 		 * out of memory, and must drop the packet and recycle
   3187         1.1    dyoung 		 * the buffer that's already attached to this descriptor.
   3188         1.1    dyoung 		 */
   3189         1.1    dyoung 		m = rxs->rxs_mbuf;
   3190         1.1    dyoung 		if (atw_add_rxbuf(sc, i) != 0) {
   3191         1.1    dyoung 			ifp->if_ierrors++;
   3192         1.1    dyoung 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3193         1.1    dyoung 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3194       1.134    dyoung 			atw_init_rxdesc(sc, i);
   3195         1.1    dyoung 			continue;
   3196         1.1    dyoung 		}
   3197         1.1    dyoung 
   3198         1.1    dyoung 		ifp->if_ipackets++;
   3199  1.153.14.2  jdolecek 		m_set_rcvif(m, ifp);
   3200        1.46    dyoung 		m->m_pkthdr.len = m->m_len = MIN(m->m_ext.ext_size, len);
   3201         1.1    dyoung 
   3202       1.131    dyoung 		rate = (rate0 < __arraycount(rate_tbl)) ? rate_tbl[rate0] : 0;
   3203         1.1    dyoung 
   3204        1.66    dyoung 		/* The RSSI comes straight from a register in the
   3205        1.66    dyoung 		 * baseband processor.  I know that for the RF3000,
   3206        1.66    dyoung 		 * the RSSI register also contains the antenna-selection
   3207        1.66    dyoung 		 * bits.  Mask those off.
   3208        1.66    dyoung 		 *
   3209        1.66    dyoung 		 * TBD Treat other basebands.
   3210       1.132    dyoung 		 * TBD Use short-preamble bit and such in RF3000_RXSTAT.
   3211        1.66    dyoung 		 */
   3212        1.66    dyoung 		if (sc->sc_bbptype == ATW_BBPTYPE_RFMD)
   3213       1.133    dyoung 			rssi = ctlrssi & RF3000_RSSI_MASK;
   3214        1.66    dyoung 		else
   3215       1.133    dyoung 			rssi = ctlrssi;
   3216        1.66    dyoung 
   3217  1.153.14.2  jdolecek 		s = splnet();
   3218  1.153.14.2  jdolecek 
   3219        1.12    dyoung 		/* Pass this up to any BPF listeners. */
   3220        1.12    dyoung 		if (sc->sc_radiobpf != NULL) {
   3221        1.12    dyoung 			struct atw_rx_radiotap_header *tap = &sc->sc_rxtap;
   3222        1.12    dyoung 
   3223        1.12    dyoung 			tap->ar_rate = rate;
   3224        1.12    dyoung 
   3225        1.12    dyoung 			/* TBD verify units are dB */
   3226        1.20    dyoung 			tap->ar_antsignal = (int)rssi;
   3227       1.134    dyoung 			if (sc->sc_opmode & ATW_NAR_PR)
   3228       1.134    dyoung 				tap->ar_flags = IEEE80211_RADIOTAP_F_FCS;
   3229       1.134    dyoung 			else
   3230       1.134    dyoung 				tap->ar_flags = 0;
   3231       1.134    dyoung 
   3232       1.134    dyoung 			if ((rxstat & ATW_RXSTAT_CRC32E) != 0)
   3233       1.134    dyoung 				tap->ar_flags |= IEEE80211_RADIOTAP_F_BADFCS;
   3234        1.12    dyoung 
   3235       1.151     joerg 			bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_rxtapu),
   3236       1.151     joerg 			    m);
   3237        1.12    dyoung  		}
   3238       1.134    dyoung 
   3239       1.134    dyoung 		sc->sc_recv_ev.ev_count++;
   3240       1.134    dyoung 
   3241       1.134    dyoung 		if ((rxstat & (ATW_RXSTAT_CRC16E|ATW_RXSTAT_CRC32E|ATW_RXSTAT_ICVE|ATW_RXSTAT_SFDE|ATW_RXSTAT_SIGE)) != 0) {
   3242       1.134    dyoung 			if (rxstat & ATW_RXSTAT_CRC16E)
   3243       1.134    dyoung 				sc->sc_crc16e_ev.ev_count++;
   3244       1.134    dyoung 			if (rxstat & ATW_RXSTAT_CRC32E)
   3245       1.134    dyoung 				sc->sc_crc32e_ev.ev_count++;
   3246       1.134    dyoung 			if (rxstat & ATW_RXSTAT_ICVE)
   3247       1.134    dyoung 				sc->sc_icve_ev.ev_count++;
   3248       1.134    dyoung 			if (rxstat & ATW_RXSTAT_SFDE)
   3249       1.134    dyoung 				sc->sc_sfde_ev.ev_count++;
   3250       1.134    dyoung 			if (rxstat & ATW_RXSTAT_SIGE)
   3251       1.134    dyoung 				sc->sc_sige_ev.ev_count++;
   3252       1.134    dyoung 			ifp->if_ierrors++;
   3253       1.134    dyoung 			m_freem(m);
   3254  1.153.14.2  jdolecek 			splx(s);
   3255       1.134    dyoung 			continue;
   3256       1.134    dyoung 		}
   3257       1.134    dyoung 
   3258       1.134    dyoung 		if (sc->sc_opmode & ATW_NAR_PR)
   3259       1.134    dyoung 			m_adj(m, -IEEE80211_CRC_LEN);
   3260         1.1    dyoung 
   3261        1.85    dyoung 		wh = mtod(m, struct ieee80211_frame_min *);
   3262         1.8    dyoung 		ni = ieee80211_find_rxnode(ic, wh);
   3263       1.108    dyoung #if 0
   3264        1.85    dyoung 		if (atw_hw_decrypted(sc, wh)) {
   3265        1.69    dyoung 			wh->i_fc[1] &= ~IEEE80211_FC1_WEP;
   3266        1.85    dyoung 			DPRINTF(sc, ("%s: hw decrypted\n", __func__));
   3267        1.85    dyoung 		}
   3268       1.108    dyoung #endif
   3269        1.85    dyoung 		ieee80211_input(ic, m, ni, (int)rssi, 0);
   3270        1.85    dyoung 		ieee80211_free_node(ni);
   3271  1.153.14.2  jdolecek 		splx(s);
   3272         1.1    dyoung 	}
   3273         1.1    dyoung }
   3274         1.1    dyoung 
   3275         1.1    dyoung /*
   3276         1.1    dyoung  * atw_txintr:
   3277         1.1    dyoung  *
   3278         1.1    dyoung  *	Helper; handle transmit interrupts.
   3279         1.1    dyoung  */
   3280         1.1    dyoung void
   3281       1.145    dyoung atw_txintr(struct atw_softc *sc, uint32_t status)
   3282         1.1    dyoung {
   3283       1.133    dyoung 	static char txstat_buf[sizeof("ffffffff<>" ATW_TXSTAT_FMT)];
   3284        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   3285         1.1    dyoung 	struct atw_txsoft *txs;
   3286         1.1    dyoung 	u_int32_t txstat;
   3287  1.153.14.2  jdolecek 	int s;
   3288         1.1    dyoung 
   3289         1.1    dyoung 	DPRINTF3(sc, ("%s: atw_txintr: sc_flags 0x%08x\n",
   3290       1.140     joerg 	    device_xname(sc->sc_dev), sc->sc_flags));
   3291         1.1    dyoung 
   3292  1.153.14.2  jdolecek 	s = splnet();
   3293  1.153.14.2  jdolecek 
   3294         1.1    dyoung 	/*
   3295         1.1    dyoung 	 * Go through our Tx list and free mbufs for those
   3296         1.1    dyoung 	 * frames that have been transmitted.
   3297         1.1    dyoung 	 */
   3298         1.1    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   3299        1.48    dyoung 		ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3300         1.1    dyoung 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3301         1.1    dyoung 
   3302         1.1    dyoung #ifdef ATW_DEBUG
   3303         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3304         1.1    dyoung 			int i;
   3305         1.1    dyoung 			printf("    txsoft %p transmit chain:\n", txs);
   3306        1.48    dyoung 			ATW_CDTXSYNC(sc, txs->txs_firstdesc,
   3307        1.48    dyoung 			    txs->txs_ndescs - 1,
   3308        1.48    dyoung 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3309         1.1    dyoung 			for (i = txs->txs_firstdesc;; i = ATW_NEXTTX(i)) {
   3310         1.1    dyoung 				printf("     descriptor %d:\n", i);
   3311         1.1    dyoung 				printf("       at_status:   0x%08x\n",
   3312         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_stat));
   3313         1.1    dyoung 				printf("       at_flags:      0x%08x\n",
   3314         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_flags));
   3315         1.1    dyoung 				printf("       at_buf1: 0x%08x\n",
   3316         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_buf1));
   3317         1.1    dyoung 				printf("       at_buf2: 0x%08x\n",
   3318         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_buf2));
   3319         1.1    dyoung 				if (i == txs->txs_lastdesc)
   3320         1.1    dyoung 					break;
   3321         1.1    dyoung 			}
   3322       1.145    dyoung 			ATW_CDTXSYNC(sc, txs->txs_firstdesc,
   3323       1.145    dyoung 			    txs->txs_ndescs - 1, BUS_DMASYNC_PREREAD);
   3324         1.1    dyoung 		}
   3325         1.1    dyoung #endif
   3326         1.1    dyoung 
   3327         1.1    dyoung 		txstat = le32toh(sc->sc_txdescs[txs->txs_lastdesc].at_stat);
   3328       1.145    dyoung 		if (txstat & ATW_TXSTAT_OWN) {
   3329       1.145    dyoung 			ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3330       1.145    dyoung 			    BUS_DMASYNC_PREREAD);
   3331         1.1    dyoung 			break;
   3332       1.145    dyoung 		}
   3333         1.1    dyoung 
   3334         1.1    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   3335         1.1    dyoung 
   3336         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   3337         1.1    dyoung 		    0, txs->txs_dmamap->dm_mapsize,
   3338         1.1    dyoung 		    BUS_DMASYNC_POSTWRITE);
   3339         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3340         1.1    dyoung 		m_freem(txs->txs_mbuf);
   3341         1.1    dyoung 		txs->txs_mbuf = NULL;
   3342         1.1    dyoung 
   3343       1.145    dyoung 		sc->sc_txfree += txs->txs_ndescs;
   3344         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   3345         1.1    dyoung 
   3346       1.145    dyoung 		KASSERT(!SIMPLEQ_EMPTY(&sc->sc_txfreeq) && sc->sc_txfree != 0);
   3347       1.145    dyoung 		sc->sc_tx_timer = 0;
   3348        1.91    dyoung 		ifp->if_flags &= ~IFF_OACTIVE;
   3349        1.91    dyoung 
   3350         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   3351       1.133    dyoung 		    (txstat & ATW_TXSTAT_ERRMASK) != 0) {
   3352       1.142  christos 			snprintb(txstat_buf, sizeof(txstat_buf),
   3353       1.142  christos 			    ATW_TXSTAT_FMT, txstat & ATW_TXSTAT_ERRMASK);
   3354       1.123    dyoung 			printf("%s: txstat %s %" __PRIuBITS "\n",
   3355       1.140     joerg 			    device_xname(sc->sc_dev), txstat_buf,
   3356       1.119    dyoung 			    __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK));
   3357         1.1    dyoung 		}
   3358         1.1    dyoung 
   3359       1.145    dyoung 		sc->sc_xmit_ev.ev_count++;
   3360       1.145    dyoung 
   3361         1.1    dyoung 		/*
   3362         1.1    dyoung 		 * Check for errors and collisions.
   3363         1.1    dyoung 		 */
   3364         1.1    dyoung 		if (txstat & ATW_TXSTAT_TUF)
   3365       1.145    dyoung 			sc->sc_tuf_ev.ev_count++;
   3366         1.1    dyoung 		if (txstat & ATW_TXSTAT_TLT)
   3367       1.145    dyoung 			sc->sc_tlt_ev.ev_count++;
   3368         1.1    dyoung 		if (txstat & ATW_TXSTAT_TRT)
   3369       1.145    dyoung 			sc->sc_trt_ev.ev_count++;
   3370         1.1    dyoung 		if (txstat & ATW_TXSTAT_TRO)
   3371       1.145    dyoung 			sc->sc_tro_ev.ev_count++;
   3372       1.145    dyoung 		if (txstat & ATW_TXSTAT_SOFBR)
   3373       1.145    dyoung 			sc->sc_sofbr_ev.ev_count++;
   3374         1.1    dyoung 
   3375         1.1    dyoung 		if ((txstat & ATW_TXSTAT_ES) == 0)
   3376         1.1    dyoung 			ifp->if_collisions +=
   3377       1.119    dyoung 			    __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK);
   3378         1.1    dyoung 		else
   3379         1.1    dyoung 			ifp->if_oerrors++;
   3380         1.1    dyoung 
   3381         1.1    dyoung 		ifp->if_opackets++;
   3382         1.1    dyoung 	}
   3383         1.1    dyoung 
   3384       1.145    dyoung 	KASSERT(txs != NULL || (ifp->if_flags & IFF_OACTIVE) == 0);
   3385  1.153.14.2  jdolecek 
   3386  1.153.14.2  jdolecek 	splx(s);
   3387         1.1    dyoung }
   3388         1.1    dyoung 
   3389         1.1    dyoung /*
   3390         1.1    dyoung  * atw_watchdog:	[ifnet interface function]
   3391         1.1    dyoung  *
   3392         1.1    dyoung  *	Watchdog timer handler.
   3393         1.1    dyoung  */
   3394         1.1    dyoung void
   3395        1.23    dyoung atw_watchdog(struct ifnet *ifp)
   3396         1.1    dyoung {
   3397         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3398         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3399         1.1    dyoung 
   3400         1.1    dyoung 	ifp->if_timer = 0;
   3401       1.146    dyoung 	if (!device_is_active(sc->sc_dev))
   3402         1.1    dyoung 		return;
   3403         1.1    dyoung 
   3404       1.145    dyoung 	if (sc->sc_rescan_timer != 0 && --sc->sc_rescan_timer == 0)
   3405       1.145    dyoung 		(void)ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   3406       1.145    dyoung 	if (sc->sc_tx_timer != 0 && --sc->sc_tx_timer == 0 &&
   3407       1.145    dyoung 	    !SIMPLEQ_EMPTY(&sc->sc_txdirtyq)) {
   3408       1.145    dyoung 		printf("%s: transmit timeout\n", ifp->if_xname);
   3409       1.145    dyoung 		ifp->if_oerrors++;
   3410       1.145    dyoung 		(void)atw_init(ifp);
   3411       1.145    dyoung 		atw_start(ifp);
   3412         1.1    dyoung 	}
   3413         1.1    dyoung 	if (sc->sc_tx_timer != 0 || sc->sc_rescan_timer != 0)
   3414         1.1    dyoung 		ifp->if_timer = 1;
   3415        1.85    dyoung 	ieee80211_watchdog(ic);
   3416         1.1    dyoung }
   3417         1.1    dyoung 
   3418       1.134    dyoung static void
   3419       1.134    dyoung atw_evcnt_detach(struct atw_softc *sc)
   3420       1.134    dyoung {
   3421       1.134    dyoung 	evcnt_detach(&sc->sc_sige_ev);
   3422       1.134    dyoung 	evcnt_detach(&sc->sc_sfde_ev);
   3423       1.134    dyoung 	evcnt_detach(&sc->sc_icve_ev);
   3424       1.134    dyoung 	evcnt_detach(&sc->sc_crc32e_ev);
   3425       1.134    dyoung 	evcnt_detach(&sc->sc_crc16e_ev);
   3426       1.134    dyoung 	evcnt_detach(&sc->sc_recv_ev);
   3427       1.145    dyoung 
   3428       1.145    dyoung 	evcnt_detach(&sc->sc_tuf_ev);
   3429       1.145    dyoung 	evcnt_detach(&sc->sc_tro_ev);
   3430       1.145    dyoung 	evcnt_detach(&sc->sc_trt_ev);
   3431       1.145    dyoung 	evcnt_detach(&sc->sc_tlt_ev);
   3432       1.145    dyoung 	evcnt_detach(&sc->sc_sofbr_ev);
   3433       1.145    dyoung 	evcnt_detach(&sc->sc_xmit_ev);
   3434       1.145    dyoung 
   3435       1.145    dyoung 	evcnt_detach(&sc->sc_rxpkt1in_ev);
   3436       1.145    dyoung 	evcnt_detach(&sc->sc_rxamatch_ev);
   3437       1.145    dyoung 	evcnt_detach(&sc->sc_workaround1_ev);
   3438       1.145    dyoung 	evcnt_detach(&sc->sc_misc_ev);
   3439       1.134    dyoung }
   3440       1.134    dyoung 
   3441       1.134    dyoung static void
   3442       1.134    dyoung atw_evcnt_attach(struct atw_softc *sc)
   3443       1.134    dyoung {
   3444       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_recv_ev, EVCNT_TYPE_MISC,
   3445       1.134    dyoung 	    NULL, sc->sc_if.if_xname, "recv");
   3446       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_crc16e_ev, EVCNT_TYPE_MISC,
   3447       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC16 error");
   3448       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_crc32e_ev, EVCNT_TYPE_MISC,
   3449       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC32 error");
   3450       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_icve_ev, EVCNT_TYPE_MISC,
   3451       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "ICV error");
   3452       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_sfde_ev, EVCNT_TYPE_MISC,
   3453       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP SFD error");
   3454       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_sige_ev, EVCNT_TYPE_MISC,
   3455       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP Signal Field error");
   3456       1.145    dyoung 
   3457       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_xmit_ev, EVCNT_TYPE_MISC,
   3458       1.145    dyoung 	    NULL, sc->sc_if.if_xname, "xmit");
   3459       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tuf_ev, EVCNT_TYPE_MISC,
   3460       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit underflow");
   3461       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tro_ev, EVCNT_TYPE_MISC,
   3462       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit overrun");
   3463       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_trt_ev, EVCNT_TYPE_MISC,
   3464       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "retry count exceeded");
   3465       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tlt_ev, EVCNT_TYPE_MISC,
   3466       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "lifetime exceeded");
   3467       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_sofbr_ev, EVCNT_TYPE_MISC,
   3468       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "packet size mismatch");
   3469       1.145    dyoung 
   3470       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_misc_ev, EVCNT_TYPE_MISC,
   3471       1.145    dyoung 	    NULL, sc->sc_if.if_xname, "misc");
   3472       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_workaround1_ev, EVCNT_TYPE_MISC,
   3473       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "workaround #1");
   3474       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_rxamatch_ev, EVCNT_TYPE_MISC,
   3475       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "rra equals rwa");
   3476       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_rxpkt1in_ev, EVCNT_TYPE_MISC,
   3477       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "rxpkt1in set");
   3478       1.134    dyoung }
   3479       1.134    dyoung 
   3480         1.1    dyoung #ifdef ATW_DEBUG
   3481         1.1    dyoung static void
   3482         1.1    dyoung atw_dump_pkt(struct ifnet *ifp, struct mbuf *m0)
   3483         1.1    dyoung {
   3484         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3485         1.1    dyoung 	struct mbuf *m;
   3486         1.1    dyoung 	int i, noctets = 0;
   3487         1.1    dyoung 
   3488       1.140     joerg 	printf("%s: %d-byte packet\n", device_xname(sc->sc_dev),
   3489         1.1    dyoung 	    m0->m_pkthdr.len);
   3490         1.1    dyoung 
   3491         1.1    dyoung 	for (m = m0; m; m = m->m_next) {
   3492         1.1    dyoung 		if (m->m_len == 0)
   3493         1.1    dyoung 			continue;
   3494         1.1    dyoung 		for (i = 0; i < m->m_len; i++) {
   3495         1.1    dyoung 			printf(" %02x", ((u_int8_t*)m->m_data)[i]);
   3496         1.1    dyoung 			if (++noctets % 24 == 0)
   3497         1.1    dyoung 				printf("\n");
   3498         1.1    dyoung 		}
   3499         1.1    dyoung 	}
   3500         1.1    dyoung 	printf("%s%s: %d bytes emitted\n",
   3501       1.140     joerg 	    (noctets % 24 != 0) ? "\n" : "", device_xname(sc->sc_dev), noctets);
   3502         1.1    dyoung }
   3503         1.1    dyoung #endif /* ATW_DEBUG */
   3504         1.1    dyoung 
   3505         1.1    dyoung /*
   3506         1.1    dyoung  * atw_start:		[ifnet interface function]
   3507         1.1    dyoung  *
   3508         1.1    dyoung  *	Start packet transmission on the interface.
   3509         1.1    dyoung  */
   3510         1.1    dyoung void
   3511        1.23    dyoung atw_start(struct ifnet *ifp)
   3512         1.1    dyoung {
   3513         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3514        1.93    dyoung 	struct ieee80211_key *k;
   3515         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3516         1.3    dyoung 	struct ieee80211_node *ni;
   3517        1.93    dyoung 	struct ieee80211_frame_min *whm;
   3518         1.3    dyoung 	struct ieee80211_frame *wh;
   3519         1.1    dyoung 	struct atw_frame *hh;
   3520       1.145    dyoung 	uint16_t hdrctl;
   3521         1.3    dyoung 	struct mbuf *m0, *m;
   3522  1.153.14.1       tls 	struct atw_txsoft *txs;
   3523         1.1    dyoung 	struct atw_txdesc *txd;
   3524       1.108    dyoung 	int npkt, rate;
   3525         1.1    dyoung 	bus_dmamap_t dmamap;
   3526       1.117    dyoung 	int ctl, error, firsttx, nexttx, lasttx, first, ofree, seg;
   3527         1.1    dyoung 
   3528         1.1    dyoung 	DPRINTF2(sc, ("%s: atw_start: sc_flags 0x%08x, if_flags 0x%08x\n",
   3529       1.140     joerg 	    device_xname(sc->sc_dev), sc->sc_flags, ifp->if_flags));
   3530         1.1    dyoung 
   3531         1.1    dyoung 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   3532         1.1    dyoung 		return;
   3533         1.1    dyoung 
   3534         1.1    dyoung 	/*
   3535         1.1    dyoung 	 * Remember the previous number of free descriptors and
   3536         1.1    dyoung 	 * the first descriptor we'll use.
   3537         1.1    dyoung 	 */
   3538         1.1    dyoung 	ofree = sc->sc_txfree;
   3539       1.117    dyoung 	firsttx = lasttx = sc->sc_txnext;
   3540         1.1    dyoung 
   3541         1.1    dyoung 	DPRINTF2(sc, ("%s: atw_start: txfree %d, txnext %d\n",
   3542       1.140     joerg 	    device_xname(sc->sc_dev), ofree, firsttx));
   3543         1.1    dyoung 
   3544         1.1    dyoung 	/*
   3545         1.1    dyoung 	 * Loop through the send queue, setting up transmit descriptors
   3546         1.1    dyoung 	 * until we drain the queue, or use up all available transmit
   3547         1.1    dyoung 	 * descriptors.
   3548         1.1    dyoung 	 */
   3549         1.1    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
   3550         1.1    dyoung 	       sc->sc_txfree != 0) {
   3551         1.1    dyoung 
   3552       1.145    dyoung 		hdrctl = htole16(ATW_HDRCTL_UNKNOWN1);
   3553       1.145    dyoung 
   3554         1.1    dyoung 		/*
   3555         1.1    dyoung 		 * Grab a packet off the management queue, if it
   3556         1.1    dyoung 		 * is not empty. Otherwise, from the data queue.
   3557         1.1    dyoung 		 */
   3558         1.3    dyoung 		IF_DEQUEUE(&ic->ic_mgtq, m0);
   3559         1.3    dyoung 		if (m0 != NULL) {
   3560  1.153.14.2  jdolecek 			ni = M_GETCTX(m0, struct ieee80211_node *);
   3561  1.153.14.2  jdolecek 			M_CLEARCTX(m0);
   3562        1.99    dyoung 		} else if (ic->ic_state != IEEE80211_S_RUN)
   3563        1.99    dyoung 			break; /* send no data until associated */
   3564        1.99    dyoung 		else {
   3565         1.3    dyoung 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   3566         1.1    dyoung 			if (m0 == NULL)
   3567         1.1    dyoung 				break;
   3568       1.151     joerg 			bpf_mtap(ifp, m0);
   3569        1.85    dyoung 			ni = ieee80211_find_txnode(ic,
   3570        1.85    dyoung 			    mtod(m0, struct ether_header *)->ether_dhost);
   3571        1.85    dyoung 			if (ni == NULL) {
   3572        1.85    dyoung 				ifp->if_oerrors++;
   3573        1.85    dyoung 				break;
   3574        1.85    dyoung 			}
   3575        1.85    dyoung 			if ((m0 = ieee80211_encap(ic, m0, ni)) == NULL) {
   3576        1.85    dyoung 				ieee80211_free_node(ni);
   3577         1.1    dyoung 				ifp->if_oerrors++;
   3578         1.3    dyoung 				break;
   3579         1.1    dyoung 			}
   3580         1.1    dyoung 		}
   3581         1.1    dyoung 
   3582       1.115    dyoung 		rate = MAX(ieee80211_get_rate(ni), 2);
   3583        1.12    dyoung 
   3584        1.93    dyoung 		whm = mtod(m0, struct ieee80211_frame_min *);
   3585        1.93    dyoung 
   3586       1.108    dyoung 		if ((whm->i_fc[1] & IEEE80211_FC1_WEP) == 0)
   3587        1.93    dyoung 			k = NULL;
   3588       1.108    dyoung 		else if ((k = ieee80211_crypto_encap(ic, ni, m0)) == NULL) {
   3589       1.108    dyoung 			m_freem(m0);
   3590       1.108    dyoung 			ieee80211_free_node(ni);
   3591       1.108    dyoung 			ifp->if_oerrors++;
   3592       1.108    dyoung 			break;
   3593       1.108    dyoung 		}
   3594       1.145    dyoung #if 0
   3595       1.145    dyoung 		if (IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   3596       1.145    dyoung 		    m0->m_pkthdr.len > ic->ic_fragthreshold)
   3597       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_MORE_FRAG);
   3598       1.145    dyoung #endif
   3599       1.145    dyoung 
   3600       1.145    dyoung 		if (m0->m_pkthdr.len + IEEE80211_CRC_LEN >= ic->ic_rtsthreshold)
   3601       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_RTSCTS);
   3602        1.93    dyoung 
   3603        1.93    dyoung 		if (ieee80211_compute_duration(whm, k, m0->m_pkthdr.len,
   3604        1.93    dyoung 		    ic->ic_flags, ic->ic_fragthreshold, rate,
   3605        1.93    dyoung 		    &txs->txs_d0, &txs->txs_dn, &npkt, 0) == -1) {
   3606        1.93    dyoung 			DPRINTF2(sc, ("%s: fail compute duration\n", __func__));
   3607        1.93    dyoung 			m_freem(m0);
   3608        1.93    dyoung 			break;
   3609        1.93    dyoung 		}
   3610        1.93    dyoung 
   3611        1.93    dyoung 		/* XXX Misleading if fragmentation is enabled.  Better
   3612        1.93    dyoung 		 * to fragment in software?
   3613        1.93    dyoung 		 */
   3614        1.93    dyoung 		*(uint16_t *)whm->i_dur = htole16(txs->txs_d0.d_rts_dur);
   3615        1.93    dyoung 
   3616         1.1    dyoung 		/*
   3617         1.1    dyoung 		 * Pass the packet to any BPF listeners.
   3618         1.1    dyoung 		 */
   3619       1.151     joerg 		bpf_mtap3(ic->ic_rawbpf, m0);
   3620        1.12    dyoung 
   3621        1.12    dyoung 		if (sc->sc_radiobpf != NULL) {
   3622        1.12    dyoung 			struct atw_tx_radiotap_header *tap = &sc->sc_txtap;
   3623        1.12    dyoung 
   3624        1.12    dyoung 			tap->at_rate = rate;
   3625        1.12    dyoung 
   3626       1.151     joerg 			bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_txtapu),
   3627       1.151     joerg 			    m0);
   3628        1.12    dyoung 		}
   3629         1.1    dyoung 
   3630         1.1    dyoung 		M_PREPEND(m0, offsetof(struct atw_frame, atw_ihdr), M_DONTWAIT);
   3631         1.1    dyoung 
   3632        1.79    dyoung 		if (ni != NULL)
   3633        1.85    dyoung 			ieee80211_free_node(ni);
   3634         1.3    dyoung 
   3635         1.1    dyoung 		if (m0 == NULL) {
   3636         1.1    dyoung 			ifp->if_oerrors++;
   3637         1.3    dyoung 			break;
   3638         1.1    dyoung 		}
   3639         1.1    dyoung 
   3640         1.1    dyoung 		/* just to make sure. */
   3641         1.1    dyoung 		m0 = m_pullup(m0, sizeof(struct atw_frame));
   3642         1.1    dyoung 
   3643         1.1    dyoung 		if (m0 == NULL) {
   3644         1.1    dyoung 			ifp->if_oerrors++;
   3645         1.3    dyoung 			break;
   3646         1.1    dyoung 		}
   3647         1.1    dyoung 
   3648         1.1    dyoung 		hh = mtod(m0, struct atw_frame *);
   3649         1.1    dyoung 		wh = &hh->atw_ihdr;
   3650         1.1    dyoung 
   3651         1.1    dyoung 		/* Copy everything we need from the 802.11 header:
   3652         1.1    dyoung 		 * Frame Control; address 1, address 3, or addresses
   3653         1.1    dyoung 		 * 3 and 4. NIC fills in BSSID, SA.
   3654         1.1    dyoung 		 */
   3655         1.1    dyoung 		if (wh->i_fc[1] & IEEE80211_FC1_DIR_TODS) {
   3656         1.3    dyoung 			if (wh->i_fc[1] & IEEE80211_FC1_DIR_FROMDS)
   3657         1.3    dyoung 				panic("%s: illegal WDS frame",
   3658       1.140     joerg 				    device_xname(sc->sc_dev));
   3659         1.1    dyoung 			memcpy(hh->atw_dst, wh->i_addr3, IEEE80211_ADDR_LEN);
   3660         1.1    dyoung 		} else
   3661         1.1    dyoung 			memcpy(hh->atw_dst, wh->i_addr1, IEEE80211_ADDR_LEN);
   3662         1.1    dyoung 
   3663         1.1    dyoung 		*(u_int16_t*)hh->atw_fc = *(u_int16_t*)wh->i_fc;
   3664         1.1    dyoung 
   3665         1.3    dyoung 		/* initialize remaining Tx parameters */
   3666         1.3    dyoung 		memset(&hh->u, 0, sizeof(hh->u));
   3667         1.1    dyoung 
   3668         1.1    dyoung 		hh->atw_rate = rate * 5;
   3669         1.1    dyoung 		/* XXX this could be incorrect if M_FCS. _encap should
   3670         1.1    dyoung 		 * probably strip FCS just in case it sticks around in
   3671         1.1    dyoung 		 * bridged packets.
   3672         1.1    dyoung 		 */
   3673        1.81   mycroft 		hh->atw_service = 0x00; /* XXX guess */
   3674         1.1    dyoung 		hh->atw_paylen = htole16(m0->m_pkthdr.len -
   3675         1.1    dyoung 		    sizeof(struct atw_frame));
   3676         1.1    dyoung 
   3677       1.145    dyoung 		/* never fragment multicast frames */
   3678       1.145    dyoung 		if (IEEE80211_IS_MULTICAST(hh->atw_dst))
   3679       1.145    dyoung 			hh->atw_fragthr = htole16(IEEE80211_FRAG_MAX);
   3680       1.145    dyoung 		else {
   3681       1.145    dyoung 			if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
   3682       1.145    dyoung 			    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE))
   3683       1.145    dyoung 				hdrctl |= htole16(ATW_HDRCTL_SHORT_PREAMBLE);
   3684       1.145    dyoung 			hh->atw_fragthr = htole16(ic->ic_fragthreshold);
   3685       1.145    dyoung 		}
   3686       1.145    dyoung 
   3687         1.1    dyoung 		hh->atw_rtylmt = 3;
   3688       1.108    dyoung #if 0
   3689         1.1    dyoung 		if (do_encrypt) {
   3690       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_WEP);
   3691        1.85    dyoung 			hh->atw_keyid = ic->ic_def_txkey;
   3692         1.1    dyoung 		}
   3693       1.108    dyoung #endif
   3694         1.1    dyoung 
   3695        1.93    dyoung 		hh->atw_head_plcplen = htole16(txs->txs_d0.d_plcp_len);
   3696        1.93    dyoung 		hh->atw_tail_plcplen = htole16(txs->txs_dn.d_plcp_len);
   3697        1.93    dyoung 		if (txs->txs_d0.d_residue)
   3698        1.93    dyoung 			hh->atw_head_plcplen |= htole16(0x8000);
   3699        1.93    dyoung 		if (txs->txs_dn.d_residue)
   3700        1.93    dyoung 			hh->atw_tail_plcplen |= htole16(0x8000);
   3701        1.93    dyoung 		hh->atw_head_dur = htole16(txs->txs_d0.d_rts_dur);
   3702        1.93    dyoung 		hh->atw_tail_dur = htole16(txs->txs_dn.d_rts_dur);
   3703         1.1    dyoung 
   3704       1.145    dyoung 		hh->atw_hdrctl = hdrctl;
   3705       1.145    dyoung 		hh->atw_fragnum = npkt << 4;
   3706         1.1    dyoung #ifdef ATW_DEBUG
   3707         1.1    dyoung 
   3708         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3709         1.1    dyoung 			printf("%s: dst = %s, rate = 0x%02x, "
   3710         1.1    dyoung 			    "service = 0x%02x, paylen = 0x%04x\n",
   3711       1.140     joerg 			    device_xname(sc->sc_dev), ether_sprintf(hh->atw_dst),
   3712         1.1    dyoung 			    hh->atw_rate, hh->atw_service, hh->atw_paylen);
   3713         1.1    dyoung 
   3714         1.1    dyoung 			printf("%s: fc[0] = 0x%02x, fc[1] = 0x%02x, "
   3715         1.1    dyoung 			    "dur1 = 0x%04x, dur2 = 0x%04x, "
   3716         1.1    dyoung 			    "dur3 = 0x%04x, rts_dur = 0x%04x\n",
   3717       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_fc[0], hh->atw_fc[1],
   3718         1.1    dyoung 			    hh->atw_tail_plcplen, hh->atw_head_plcplen,
   3719         1.1    dyoung 			    hh->atw_tail_dur, hh->atw_head_dur);
   3720         1.1    dyoung 
   3721         1.1    dyoung 			printf("%s: hdrctl = 0x%04x, fragthr = 0x%04x, "
   3722         1.1    dyoung 			    "fragnum = 0x%02x, rtylmt = 0x%04x\n",
   3723       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_hdrctl,
   3724         1.1    dyoung 			    hh->atw_fragthr, hh->atw_fragnum, hh->atw_rtylmt);
   3725         1.1    dyoung 
   3726         1.1    dyoung 			printf("%s: keyid = %d\n",
   3727       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_keyid);
   3728         1.1    dyoung 
   3729         1.1    dyoung 			atw_dump_pkt(ifp, m0);
   3730         1.1    dyoung 		}
   3731         1.1    dyoung #endif /* ATW_DEBUG */
   3732         1.1    dyoung 
   3733         1.1    dyoung 		dmamap = txs->txs_dmamap;
   3734         1.1    dyoung 
   3735         1.1    dyoung 		/*
   3736         1.3    dyoung 		 * Load the DMA map.  Copy and try (once) again if the packet
   3737         1.3    dyoung 		 * didn't fit in the alloted number of segments.
   3738         1.1    dyoung 		 */
   3739         1.3    dyoung 		for (first = 1;
   3740         1.3    dyoung 		     (error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   3741         1.3    dyoung 		                  BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 && first;
   3742         1.3    dyoung 		     first = 0) {
   3743         1.1    dyoung 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   3744         1.1    dyoung 			if (m == NULL) {
   3745       1.140     joerg 				aprint_error_dev(sc->sc_dev, "unable to allocate Tx mbuf\n");
   3746         1.1    dyoung 				break;
   3747         1.1    dyoung 			}
   3748         1.1    dyoung 			if (m0->m_pkthdr.len > MHLEN) {
   3749         1.1    dyoung 				MCLGET(m, M_DONTWAIT);
   3750         1.1    dyoung 				if ((m->m_flags & M_EXT) == 0) {
   3751       1.140     joerg 					aprint_error_dev(sc->sc_dev, "unable to allocate Tx "
   3752       1.137    cegger 					    "cluster\n");
   3753         1.1    dyoung 					m_freem(m);
   3754         1.1    dyoung 					break;
   3755         1.1    dyoung 				}
   3756         1.1    dyoung 			}
   3757       1.126  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
   3758         1.1    dyoung 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   3759         1.3    dyoung 			m_freem(m0);
   3760         1.3    dyoung 			m0 = m;
   3761         1.3    dyoung 			m = NULL;
   3762         1.3    dyoung 		}
   3763         1.3    dyoung 		if (error != 0) {
   3764       1.140     joerg 			aprint_error_dev(sc->sc_dev, "unable to load Tx buffer, "
   3765       1.137    cegger 			    "error = %d\n", error);
   3766         1.3    dyoung 			m_freem(m0);
   3767         1.3    dyoung 			break;
   3768         1.1    dyoung 		}
   3769         1.1    dyoung 
   3770         1.1    dyoung 		/*
   3771         1.1    dyoung 		 * Ensure we have enough descriptors free to describe
   3772         1.1    dyoung 		 * the packet.
   3773         1.1    dyoung 		 */
   3774         1.1    dyoung 		if (dmamap->dm_nsegs > sc->sc_txfree) {
   3775         1.1    dyoung 			/*
   3776         1.3    dyoung 			 * Not enough free descriptors to transmit
   3777         1.3    dyoung 			 * this packet.  Unload the DMA map and
   3778         1.3    dyoung 			 * drop the packet.  Notify the upper layer
   3779         1.3    dyoung 			 * that there are no more slots left.
   3780         1.1    dyoung 			 *
   3781         1.1    dyoung 			 * XXX We could allocate an mbuf and copy, but
   3782         1.1    dyoung 			 * XXX it is worth it?
   3783         1.1    dyoung 			 */
   3784         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   3785         1.3    dyoung 			m_freem(m0);
   3786         1.1    dyoung 			break;
   3787         1.1    dyoung 		}
   3788         1.1    dyoung 
   3789         1.1    dyoung 		/*
   3790         1.1    dyoung 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   3791         1.1    dyoung 		 */
   3792         1.1    dyoung 
   3793         1.1    dyoung 		/* Sync the DMA map. */
   3794         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   3795         1.1    dyoung 		    BUS_DMASYNC_PREWRITE);
   3796         1.1    dyoung 
   3797         1.1    dyoung 		/* XXX arbitrary retry limit; 8 because I have seen it in
   3798         1.1    dyoung 		 * use already and maybe 0 means "no tries" !
   3799         1.1    dyoung 		 */
   3800       1.119    dyoung 		ctl = htole32(__SHIFTIN(8, ATW_TXCTL_TL_MASK));
   3801         1.1    dyoung 
   3802         1.1    dyoung 		DPRINTF2(sc, ("%s: TXDR <- max(10, %d)\n",
   3803       1.140     joerg 		    device_xname(sc->sc_dev), rate * 5));
   3804       1.119    dyoung 		ctl |= htole32(__SHIFTIN(MAX(10, rate * 5), ATW_TXCTL_TXDR_MASK));
   3805         1.1    dyoung 
   3806         1.1    dyoung 		/*
   3807         1.1    dyoung 		 * Initialize the transmit descriptors.
   3808         1.1    dyoung 		 */
   3809         1.1    dyoung 		for (nexttx = sc->sc_txnext, seg = 0;
   3810         1.1    dyoung 		     seg < dmamap->dm_nsegs;
   3811         1.1    dyoung 		     seg++, nexttx = ATW_NEXTTX(nexttx)) {
   3812         1.1    dyoung 			/*
   3813         1.1    dyoung 			 * If this is the first descriptor we're
   3814         1.1    dyoung 			 * enqueueing, don't set the OWN bit just
   3815         1.1    dyoung 			 * yet.  That could cause a race condition.
   3816         1.1    dyoung 			 * We'll do it below.
   3817         1.1    dyoung 			 */
   3818         1.1    dyoung 			txd = &sc->sc_txdescs[nexttx];
   3819         1.1    dyoung 			txd->at_ctl = ctl |
   3820         1.1    dyoung 			    ((nexttx == firsttx) ? 0 : htole32(ATW_TXCTL_OWN));
   3821        1.84     perry 
   3822         1.1    dyoung 			txd->at_buf1 = htole32(dmamap->dm_segs[seg].ds_addr);
   3823         1.1    dyoung 			txd->at_flags =
   3824       1.119    dyoung 			    htole32(__SHIFTIN(dmamap->dm_segs[seg].ds_len,
   3825         1.1    dyoung 			                   ATW_TXFLAG_TBS1_MASK)) |
   3826         1.1    dyoung 			    ((nexttx == (ATW_NTXDESC - 1))
   3827         1.1    dyoung 			        ? htole32(ATW_TXFLAG_TER) : 0);
   3828         1.1    dyoung 			lasttx = nexttx;
   3829         1.1    dyoung 		}
   3830         1.1    dyoung 
   3831         1.1    dyoung 		/* Set `first segment' and `last segment' appropriately. */
   3832         1.1    dyoung 		sc->sc_txdescs[sc->sc_txnext].at_flags |=
   3833         1.1    dyoung 		    htole32(ATW_TXFLAG_FS);
   3834         1.1    dyoung 		sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_LS);
   3835         1.1    dyoung 
   3836         1.1    dyoung #ifdef ATW_DEBUG
   3837         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3838         1.1    dyoung 			printf("     txsoft %p transmit chain:\n", txs);
   3839         1.1    dyoung 			for (seg = sc->sc_txnext;; seg = ATW_NEXTTX(seg)) {
   3840         1.1    dyoung 				printf("     descriptor %d:\n", seg);
   3841         1.1    dyoung 				printf("       at_ctl:   0x%08x\n",
   3842         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_ctl));
   3843         1.1    dyoung 				printf("       at_flags:      0x%08x\n",
   3844         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_flags));
   3845         1.1    dyoung 				printf("       at_buf1: 0x%08x\n",
   3846         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_buf1));
   3847         1.1    dyoung 				printf("       at_buf2: 0x%08x\n",
   3848         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_buf2));
   3849         1.1    dyoung 				if (seg == lasttx)
   3850         1.1    dyoung 					break;
   3851         1.1    dyoung 			}
   3852         1.1    dyoung 		}
   3853         1.1    dyoung #endif
   3854         1.1    dyoung 
   3855         1.1    dyoung 		/* Sync the descriptors we're using. */
   3856         1.1    dyoung 		ATW_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
   3857         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3858         1.1    dyoung 
   3859         1.1    dyoung 		/*
   3860         1.1    dyoung 		 * Store a pointer to the packet so we can free it later,
   3861         1.1    dyoung 		 * and remember what txdirty will be once the packet is
   3862         1.1    dyoung 		 * done.
   3863         1.1    dyoung 		 */
   3864         1.1    dyoung 		txs->txs_mbuf = m0;
   3865         1.1    dyoung 		txs->txs_firstdesc = sc->sc_txnext;
   3866         1.1    dyoung 		txs->txs_lastdesc = lasttx;
   3867         1.1    dyoung 		txs->txs_ndescs = dmamap->dm_nsegs;
   3868         1.1    dyoung 
   3869         1.1    dyoung 		/* Advance the tx pointer. */
   3870         1.1    dyoung 		sc->sc_txfree -= dmamap->dm_nsegs;
   3871         1.1    dyoung 		sc->sc_txnext = nexttx;
   3872         1.1    dyoung 
   3873         1.1    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
   3874         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   3875         1.1    dyoung 	}
   3876         1.1    dyoung 
   3877         1.1    dyoung 	if (sc->sc_txfree != ofree) {
   3878         1.1    dyoung 		DPRINTF2(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
   3879       1.140     joerg 		    device_xname(sc->sc_dev), lasttx, firsttx));
   3880         1.1    dyoung 		/*
   3881         1.1    dyoung 		 * Cause a transmit interrupt to happen on the
   3882         1.1    dyoung 		 * last packet we enqueued.
   3883         1.1    dyoung 		 */
   3884         1.1    dyoung 		sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_IC);
   3885         1.1    dyoung 		ATW_CDTXSYNC(sc, lasttx, 1,
   3886         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3887         1.1    dyoung 
   3888         1.1    dyoung 		/*
   3889         1.1    dyoung 		 * The entire packet chain is set up.  Give the
   3890         1.1    dyoung 		 * first descriptor to the chip now.
   3891         1.1    dyoung 		 */
   3892         1.1    dyoung 		sc->sc_txdescs[firsttx].at_ctl |= htole32(ATW_TXCTL_OWN);
   3893         1.1    dyoung 		ATW_CDTXSYNC(sc, firsttx, 1,
   3894         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3895         1.1    dyoung 
   3896         1.1    dyoung 		/* Wake up the transmitter. */
   3897         1.1    dyoung 		ATW_WRITE(sc, ATW_TDR, 0x1);
   3898         1.1    dyoung 
   3899       1.103    dyoung 		if (txs == NULL || sc->sc_txfree == 0)
   3900       1.103    dyoung 			ifp->if_flags |= IFF_OACTIVE;
   3901       1.103    dyoung 
   3902         1.1    dyoung 		/* Set a watchdog timer in case the chip flakes out. */
   3903         1.1    dyoung 		sc->sc_tx_timer = 5;
   3904         1.1    dyoung 		ifp->if_timer = 1;
   3905         1.1    dyoung 	}
   3906         1.1    dyoung }
   3907         1.1    dyoung 
   3908         1.1    dyoung /*
   3909         1.1    dyoung  * atw_ioctl:		[ifnet interface function]
   3910         1.1    dyoung  *
   3911         1.1    dyoung  *	Handle control requests from the operator.
   3912         1.1    dyoung  */
   3913         1.1    dyoung int
   3914       1.126  christos atw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3915         1.1    dyoung {
   3916         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3917       1.145    dyoung 	struct ieee80211req *ireq;
   3918         1.1    dyoung 	int s, error = 0;
   3919         1.1    dyoung 
   3920         1.1    dyoung 	s = splnet();
   3921         1.1    dyoung 
   3922         1.1    dyoung 	switch (cmd) {
   3923         1.1    dyoung 	case SIOCSIFFLAGS:
   3924       1.141    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   3925       1.141    dyoung 			break;
   3926       1.146    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
   3927       1.146    dyoung 		case IFF_UP|IFF_RUNNING:
   3928       1.146    dyoung 			/*
   3929       1.146    dyoung 			 * To avoid rescanning another access point,
   3930       1.146    dyoung 			 * do not call atw_init() here.  Instead,
   3931       1.146    dyoung 			 * only reflect media settings.
   3932       1.146    dyoung 			 */
   3933       1.146    dyoung 			if (device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   3934         1.1    dyoung 				atw_filter_setup(sc);
   3935       1.146    dyoung 			break;
   3936       1.146    dyoung 		case IFF_UP:
   3937       1.146    dyoung 			error = atw_init(ifp);
   3938       1.146    dyoung 			break;
   3939       1.146    dyoung 		case IFF_RUNNING:
   3940         1.1    dyoung 			atw_stop(ifp, 1);
   3941       1.146    dyoung 			break;
   3942       1.146    dyoung 		case 0:
   3943       1.146    dyoung 			break;
   3944       1.146    dyoung 		}
   3945         1.1    dyoung 		break;
   3946         1.1    dyoung 	case SIOCADDMULTI:
   3947         1.1    dyoung 	case SIOCDELMULTI:
   3948       1.128    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   3949        1.80   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   3950         1.1    dyoung 				atw_filter_setup(sc); /* do not rescan */
   3951         1.1    dyoung 			error = 0;
   3952         1.1    dyoung 		}
   3953         1.1    dyoung 		break;
   3954       1.145    dyoung 	case SIOCS80211:
   3955       1.145    dyoung 		ireq = data;
   3956       1.145    dyoung 		if (ireq->i_type == IEEE80211_IOC_FRAGTHRESHOLD) {
   3957       1.145    dyoung 			if ((error = kauth_authorize_network(curlwp->l_cred,
   3958       1.145    dyoung 			    KAUTH_NETWORK_INTERFACE,
   3959       1.145    dyoung 			    KAUTH_REQ_NETWORK_INTERFACE_SETPRIV, ifp,
   3960       1.153   mbalmer 			    (void *)cmd, NULL)) != 0)
   3961       1.145    dyoung 				break;
   3962       1.145    dyoung 			if (!(IEEE80211_FRAG_MIN <= ireq->i_val &&
   3963       1.145    dyoung 			      ireq->i_val <= IEEE80211_FRAG_MAX))
   3964       1.145    dyoung 				error = EINVAL;
   3965       1.145    dyoung 			else
   3966       1.145    dyoung 				sc->sc_ic.ic_fragthreshold = ireq->i_val;
   3967       1.145    dyoung 			break;
   3968       1.145    dyoung 		}
   3969       1.145    dyoung 		/*FALLTHROUGH*/
   3970         1.1    dyoung 	default:
   3971        1.85    dyoung 		error = ieee80211_ioctl(&sc->sc_ic, cmd, data);
   3972       1.104    dyoung 		if (error == ENETRESET || error == ERESTART) {
   3973       1.104    dyoung 			if (is_running(ifp))
   3974         1.1    dyoung 				error = atw_init(ifp);
   3975         1.1    dyoung 			else
   3976         1.1    dyoung 				error = 0;
   3977         1.1    dyoung 		}
   3978         1.1    dyoung 		break;
   3979         1.1    dyoung 	}
   3980         1.1    dyoung 
   3981         1.1    dyoung 	/* Try to get more packets going. */
   3982       1.146    dyoung 	if (device_is_active(sc->sc_dev))
   3983         1.1    dyoung 		atw_start(ifp);
   3984         1.1    dyoung 
   3985         1.1    dyoung 	splx(s);
   3986         1.1    dyoung 	return (error);
   3987         1.3    dyoung }
   3988         1.3    dyoung 
   3989         1.3    dyoung static int
   3990         1.3    dyoung atw_media_change(struct ifnet *ifp)
   3991         1.3    dyoung {
   3992         1.3    dyoung 	int error;
   3993         1.3    dyoung 
   3994         1.3    dyoung 	error = ieee80211_media_change(ifp);
   3995         1.3    dyoung 	if (error == ENETRESET) {
   3996       1.104    dyoung 		if (is_running(ifp))
   3997       1.104    dyoung 			error = atw_init(ifp);
   3998       1.104    dyoung 		else
   3999       1.104    dyoung 			error = 0;
   4000         1.3    dyoung 	}
   4001         1.3    dyoung 	return error;
   4002         1.1    dyoung }
   4003